blob: ef4f2f96ed2cfb460cdc8ecee9363b4e9b70b90b [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002 * DesignWare High-Definition Multimedia Interface (HDMI) driver
3 *
4 * Copyright (C) 2013-2015 Mentor Graphics Inc.
Fabio Estevam9aaf8802013-11-29 08:46:32 -02005 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03006 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Fabio Estevam9aaf8802013-11-29 08:46:32 -02007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
Fabio Estevam9aaf8802013-11-29 08:46:32 -020013 */
Andy Yanb21f4b62014-12-05 14:26:31 +080014#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020015#include <linux/irq.h>
16#include <linux/delay.h>
17#include <linux/err.h>
18#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053019#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000020#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020021#include <linux/of_device.h>
Russell Kingb90120a2015-03-27 12:59:58 +000022#include <linux/spinlock.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020023
Andy Yan3d1b35a2014-12-05 14:25:05 +080024#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020025#include <drm/drmP.h>
Mark Yao2c5b2cc2015-11-30 18:33:40 +080026#include <drm/drm_atomic_helper.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020027#include <drm/drm_crtc_helper.h>
28#include <drm/drm_edid.h>
29#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080030#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020031
Thierry Reding248a86f2015-11-24 17:52:58 +010032#include "dw-hdmi.h"
33#include "dw-hdmi-audio.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020034
35#define HDMI_EDID_LEN 512
36
37#define RGB 0
38#define YCBCR444 1
39#define YCBCR422_16BITS 2
40#define YCBCR422_8BITS 3
41#define XVYCC444 4
42
43enum hdmi_datamap {
44 RGB444_8B = 0x01,
45 RGB444_10B = 0x03,
46 RGB444_12B = 0x05,
47 RGB444_16B = 0x07,
48 YCbCr444_8B = 0x09,
49 YCbCr444_10B = 0x0B,
50 YCbCr444_12B = 0x0D,
51 YCbCr444_16B = 0x0F,
52 YCbCr422_8B = 0x16,
53 YCbCr422_10B = 0x14,
54 YCbCr422_12B = 0x12,
55};
56
Fabio Estevam9aaf8802013-11-29 08:46:32 -020057static const u16 csc_coeff_default[3][4] = {
58 { 0x2000, 0x0000, 0x0000, 0x0000 },
59 { 0x0000, 0x2000, 0x0000, 0x0000 },
60 { 0x0000, 0x0000, 0x2000, 0x0000 }
61};
62
63static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
64 { 0x2000, 0x6926, 0x74fd, 0x010e },
65 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
66 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
67};
68
69static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
70 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
71 { 0x2000, 0x3264, 0x0000, 0x7e6d },
72 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
73};
74
75static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
76 { 0x2591, 0x1322, 0x074b, 0x0000 },
77 { 0x6535, 0x2000, 0x7acc, 0x0200 },
78 { 0x6acd, 0x7534, 0x2000, 0x0200 }
79};
80
81static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
82 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
83 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
84 { 0x6756, 0x78ab, 0x2000, 0x0200 }
85};
86
87struct hdmi_vmode {
Fabio Estevam9aaf8802013-11-29 08:46:32 -020088 bool mdataenablepolarity;
89
90 unsigned int mpixelclock;
91 unsigned int mpixelrepetitioninput;
92 unsigned int mpixelrepetitionoutput;
93};
94
95struct hdmi_data_info {
96 unsigned int enc_in_format;
97 unsigned int enc_out_format;
98 unsigned int enc_color_depth;
99 unsigned int colorimetry;
100 unsigned int pix_repet_factor;
101 unsigned int hdcp_enable;
102 struct hdmi_vmode video_mode;
103};
104
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +0300105struct dw_hdmi_i2c {
106 struct i2c_adapter adap;
107
108 struct mutex lock; /* used to serialize data transfers */
109 struct completion cmp;
110 u8 stat;
111
112 u8 slave_reg;
113 bool is_regaddr;
114};
115
Laurent Pinchartfaba6c32017-01-17 10:29:06 +0200116struct dw_hdmi_phy_data {
117 enum dw_hdmi_phy_type type;
118 const char *name;
119 bool has_svsret;
120};
121
Andy Yanb21f4b62014-12-05 14:26:31 +0800122struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200123 struct drm_connector connector;
Laurent Pinchart70c963e2017-01-17 10:28:54 +0200124 struct drm_bridge bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200125
Andy Yanb21f4b62014-12-05 14:26:31 +0800126 enum dw_hdmi_devtype dev_type;
Laurent Pinchartbe41fc52017-01-17 10:29:05 +0200127 unsigned int version;
128
129 struct platform_device *audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200130 struct device *dev;
131 struct clk *isfr_clk;
132 struct clk *iahb_clk;
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +0300133 struct dw_hdmi_i2c *i2c;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200134
135 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800136 const struct dw_hdmi_plat_data *plat_data;
137
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200138 int vic;
139
140 u8 edid[HDMI_EDID_LEN];
141 bool cable_plugin;
142
Laurent Pinchartfaba6c32017-01-17 10:29:06 +0200143 const struct dw_hdmi_phy_data *phy;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200144 bool phy_enabled;
Laurent Pinchartfaba6c32017-01-17 10:29:06 +0200145
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200146 struct drm_display_mode previous_mode;
147
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200148 struct i2c_adapter *ddc;
149 void __iomem *regs;
Russell King05b13422015-07-21 15:35:52 +0100150 bool sink_is_hdmi;
Russell Kingf709ec02015-07-21 16:09:39 +0100151 bool sink_has_audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200152
Russell Kingb872a8e2015-06-05 12:22:46 +0100153 struct mutex mutex; /* for state below and previous_mode */
Russell King381f05a2015-06-05 15:25:08 +0100154 enum drm_connector_force force; /* mutex-protected force state */
Russell Kingb872a8e2015-06-05 12:22:46 +0100155 bool disabled; /* DRM has disabled our bridge */
Russell King381f05a2015-06-05 15:25:08 +0100156 bool bridge_is_on; /* indicates the bridge is on */
Russell Kingaeac23b2015-06-05 13:46:22 +0100157 bool rxsense; /* rxsense state */
158 u8 phy_mask; /* desired phy int mask settings */
Russell Kingb872a8e2015-06-05 12:22:46 +0100159
Russell Kingb90120a2015-03-27 12:59:58 +0000160 spinlock_t audio_lock;
Russell King6bcf4952015-02-02 11:01:08 +0000161 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200162 unsigned int sample_rate;
Russell Kingb90120a2015-03-27 12:59:58 +0000163 unsigned int audio_cts;
164 unsigned int audio_n;
165 bool audio_enable;
Andy Yan0cd9d142014-12-05 14:28:24 +0800166
167 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
168 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200169};
170
Russell Kingaeac23b2015-06-05 13:46:22 +0100171#define HDMI_IH_PHY_STAT0_RX_SENSE \
172 (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
173 HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
174
175#define HDMI_PHY_RX_SENSE \
176 (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
177 HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
178
Andy Yan0cd9d142014-12-05 14:28:24 +0800179static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
180{
181 writel(val, hdmi->regs + (offset << 2));
182}
183
184static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
185{
186 return readl(hdmi->regs + (offset << 2));
187}
188
189static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200190{
191 writeb(val, hdmi->regs + offset);
192}
193
Andy Yan0cd9d142014-12-05 14:28:24 +0800194static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200195{
196 return readb(hdmi->regs + offset);
197}
198
Andy Yan0cd9d142014-12-05 14:28:24 +0800199static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
200{
201 hdmi->write(hdmi, val, offset);
202}
203
204static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
205{
206 return hdmi->read(hdmi, offset);
207}
208
Andy Yanb21f4b62014-12-05 14:26:31 +0800209static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000210{
211 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300212
Russell King812bc612013-11-04 12:42:02 +0000213 val |= data & mask;
214 hdmi_writeb(hdmi, val, reg);
215}
216
Andy Yanb21f4b62014-12-05 14:26:31 +0800217static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800218 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200219{
Russell King812bc612013-11-04 12:42:02 +0000220 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200221}
222
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +0300223static void dw_hdmi_i2c_init(struct dw_hdmi *hdmi)
224{
225 /* Software reset */
226 hdmi_writeb(hdmi, 0x00, HDMI_I2CM_SOFTRSTZ);
227
228 /* Set Standard Mode speed (determined to be 100KHz on iMX6) */
229 hdmi_writeb(hdmi, 0x00, HDMI_I2CM_DIV);
230
231 /* Set done, not acknowledged and arbitration interrupt polarities */
232 hdmi_writeb(hdmi, HDMI_I2CM_INT_DONE_POL, HDMI_I2CM_INT);
233 hdmi_writeb(hdmi, HDMI_I2CM_CTLINT_NAC_POL | HDMI_I2CM_CTLINT_ARB_POL,
234 HDMI_I2CM_CTLINT);
235
236 /* Clear DONE and ERROR interrupts */
237 hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
238 HDMI_IH_I2CM_STAT0);
239
240 /* Mute DONE and ERROR interrupts */
241 hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
242 HDMI_IH_MUTE_I2CM_STAT0);
243}
244
245static int dw_hdmi_i2c_read(struct dw_hdmi *hdmi,
246 unsigned char *buf, unsigned int length)
247{
248 struct dw_hdmi_i2c *i2c = hdmi->i2c;
249 int stat;
250
251 if (!i2c->is_regaddr) {
252 dev_dbg(hdmi->dev, "set read register address to 0\n");
253 i2c->slave_reg = 0x00;
254 i2c->is_regaddr = true;
255 }
256
257 while (length--) {
258 reinit_completion(&i2c->cmp);
259
260 hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS);
261 hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ,
262 HDMI_I2CM_OPERATION);
263
264 stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10);
265 if (!stat)
266 return -EAGAIN;
267
268 /* Check for error condition on the bus */
269 if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR)
270 return -EIO;
271
272 *buf++ = hdmi_readb(hdmi, HDMI_I2CM_DATAI);
273 }
274
275 return 0;
276}
277
278static int dw_hdmi_i2c_write(struct dw_hdmi *hdmi,
279 unsigned char *buf, unsigned int length)
280{
281 struct dw_hdmi_i2c *i2c = hdmi->i2c;
282 int stat;
283
284 if (!i2c->is_regaddr) {
285 /* Use the first write byte as register address */
286 i2c->slave_reg = buf[0];
287 length--;
288 buf++;
289 i2c->is_regaddr = true;
290 }
291
292 while (length--) {
293 reinit_completion(&i2c->cmp);
294
295 hdmi_writeb(hdmi, *buf++, HDMI_I2CM_DATAO);
296 hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS);
297 hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_WRITE,
298 HDMI_I2CM_OPERATION);
299
300 stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10);
301 if (!stat)
302 return -EAGAIN;
303
304 /* Check for error condition on the bus */
305 if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR)
306 return -EIO;
307 }
308
309 return 0;
310}
311
312static int dw_hdmi_i2c_xfer(struct i2c_adapter *adap,
313 struct i2c_msg *msgs, int num)
314{
315 struct dw_hdmi *hdmi = i2c_get_adapdata(adap);
316 struct dw_hdmi_i2c *i2c = hdmi->i2c;
317 u8 addr = msgs[0].addr;
318 int i, ret = 0;
319
320 dev_dbg(hdmi->dev, "xfer: num: %d, addr: %#x\n", num, addr);
321
322 for (i = 0; i < num; i++) {
323 if (msgs[i].addr != addr) {
324 dev_warn(hdmi->dev,
325 "unsupported transfer, changed slave address\n");
326 return -EOPNOTSUPP;
327 }
328
329 if (msgs[i].len == 0) {
330 dev_dbg(hdmi->dev,
331 "unsupported transfer %d/%d, no data\n",
332 i + 1, num);
333 return -EOPNOTSUPP;
334 }
335 }
336
337 mutex_lock(&i2c->lock);
338
339 /* Unmute DONE and ERROR interrupts */
340 hdmi_writeb(hdmi, 0x00, HDMI_IH_MUTE_I2CM_STAT0);
341
342 /* Set slave device address taken from the first I2C message */
343 hdmi_writeb(hdmi, addr, HDMI_I2CM_SLAVE);
344
345 /* Set slave device register address on transfer */
346 i2c->is_regaddr = false;
347
348 for (i = 0; i < num; i++) {
349 dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n",
350 i + 1, num, msgs[i].len, msgs[i].flags);
351
352 if (msgs[i].flags & I2C_M_RD)
353 ret = dw_hdmi_i2c_read(hdmi, msgs[i].buf, msgs[i].len);
354 else
355 ret = dw_hdmi_i2c_write(hdmi, msgs[i].buf, msgs[i].len);
356
357 if (ret < 0)
358 break;
359 }
360
361 if (!ret)
362 ret = num;
363
364 /* Mute DONE and ERROR interrupts */
365 hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
366 HDMI_IH_MUTE_I2CM_STAT0);
367
368 mutex_unlock(&i2c->lock);
369
370 return ret;
371}
372
373static u32 dw_hdmi_i2c_func(struct i2c_adapter *adapter)
374{
375 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
376}
377
378static const struct i2c_algorithm dw_hdmi_algorithm = {
379 .master_xfer = dw_hdmi_i2c_xfer,
380 .functionality = dw_hdmi_i2c_func,
381};
382
383static struct i2c_adapter *dw_hdmi_i2c_adapter(struct dw_hdmi *hdmi)
384{
385 struct i2c_adapter *adap;
386 struct dw_hdmi_i2c *i2c;
387 int ret;
388
389 i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
390 if (!i2c)
391 return ERR_PTR(-ENOMEM);
392
393 mutex_init(&i2c->lock);
394 init_completion(&i2c->cmp);
395
396 adap = &i2c->adap;
397 adap->class = I2C_CLASS_DDC;
398 adap->owner = THIS_MODULE;
399 adap->dev.parent = hdmi->dev;
400 adap->algo = &dw_hdmi_algorithm;
401 strlcpy(adap->name, "DesignWare HDMI", sizeof(adap->name));
402 i2c_set_adapdata(adap, hdmi);
403
404 ret = i2c_add_adapter(adap);
405 if (ret) {
406 dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
407 devm_kfree(hdmi->dev, i2c);
408 return ERR_PTR(ret);
409 }
410
411 hdmi->i2c = i2c;
412
413 dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
414
415 return adap;
416}
417
Russell King351e1352015-01-31 14:50:23 +0000418static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
419 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200420{
Russell King622494a2015-02-02 10:55:38 +0000421 /* Must be set/cleared first */
422 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200423
424 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000425 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200426
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200427 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
428 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000429 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
430 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
431
432 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
433 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
434 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200435}
436
Russell Kingb195fbd2015-07-22 11:28:16 +0100437static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200438{
439 unsigned int n = (128 * freq) / 1000;
Russell Kingd0c96d12015-07-22 10:35:41 +0100440 unsigned int mult = 1;
441
442 while (freq > 48000) {
443 mult *= 2;
444 freq /= 2;
445 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200446
447 switch (freq) {
448 case 32000:
Russell King426701d2015-07-22 10:39:27 +0100449 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100450 n = 4576;
Russell King426701d2015-07-22 10:39:27 +0100451 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100452 n = 4096;
Russell King426701d2015-07-22 10:39:27 +0100453 else if (pixel_clk == 74176000 || pixel_clk == 148352000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200454 n = 11648;
455 else
456 n = 4096;
Russell Kingd0c96d12015-07-22 10:35:41 +0100457 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200458 break;
459
460 case 44100:
Russell King426701d2015-07-22 10:39:27 +0100461 if (pixel_clk == 25175000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200462 n = 7007;
Russell King426701d2015-07-22 10:39:27 +0100463 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200464 n = 17836;
Russell King426701d2015-07-22 10:39:27 +0100465 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100466 n = 8918;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200467 else
468 n = 6272;
Russell Kingd0c96d12015-07-22 10:35:41 +0100469 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200470 break;
471
472 case 48000:
Russell King426701d2015-07-22 10:39:27 +0100473 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100474 n = 6864;
Russell King426701d2015-07-22 10:39:27 +0100475 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100476 n = 6144;
Russell King426701d2015-07-22 10:39:27 +0100477 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200478 n = 11648;
Russell King426701d2015-07-22 10:39:27 +0100479 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100480 n = 5824;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200481 else
482 n = 6144;
Russell Kingd0c96d12015-07-22 10:35:41 +0100483 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200484 break;
485
486 default:
487 break;
488 }
489
490 return n;
491}
492
Andy Yanb21f4b62014-12-05 14:26:31 +0800493static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingb195fbd2015-07-22 11:28:16 +0100494 unsigned long pixel_clk, unsigned int sample_rate)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200495{
Russell Kingdfbdaf52015-07-22 16:54:37 +0100496 unsigned long ftdms = pixel_clk;
Russell Kingf879b382015-03-27 12:53:29 +0000497 unsigned int n, cts;
Russell Kingdfbdaf52015-07-22 16:54:37 +0100498 u64 tmp;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200499
Russell Kingb195fbd2015-07-22 11:28:16 +0100500 n = hdmi_compute_n(sample_rate, pixel_clk);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200501
Russell Kingdfbdaf52015-07-22 16:54:37 +0100502 /*
503 * Compute the CTS value from the N value. Note that CTS and N
504 * can be up to 20 bits in total, so we need 64-bit math. Also
505 * note that our TDMS clock is not fully accurate; it is accurate
506 * to kHz. This can introduce an unnecessary remainder in the
507 * calculation below, so we don't try to warn about that.
508 */
509 tmp = (u64)ftdms * n;
510 do_div(tmp, 128 * sample_rate);
511 cts = tmp;
512
513 dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
514 __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
515 n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200516
Russell Kingb90120a2015-03-27 12:59:58 +0000517 spin_lock_irq(&hdmi->audio_lock);
518 hdmi->audio_n = n;
519 hdmi->audio_cts = cts;
520 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
521 spin_unlock_irq(&hdmi->audio_lock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200522}
523
Andy Yanb21f4b62014-12-05 14:26:31 +0800524static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200525{
Russell King6bcf4952015-02-02 11:01:08 +0000526 mutex_lock(&hdmi->audio_mutex);
Russell Kingb195fbd2015-07-22 11:28:16 +0100527 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000528 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200529}
530
Andy Yanb21f4b62014-12-05 14:26:31 +0800531static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200532{
Russell King6bcf4952015-02-02 11:01:08 +0000533 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000534 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100535 hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000536 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200537}
538
Russell Kingb5814ff2015-03-27 12:50:58 +0000539void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
540{
541 mutex_lock(&hdmi->audio_mutex);
542 hdmi->sample_rate = rate;
543 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100544 hdmi->sample_rate);
Russell Kingb5814ff2015-03-27 12:50:58 +0000545 mutex_unlock(&hdmi->audio_mutex);
546}
547EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
548
Russell Kingb90120a2015-03-27 12:59:58 +0000549void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
550{
551 unsigned long flags;
552
553 spin_lock_irqsave(&hdmi->audio_lock, flags);
554 hdmi->audio_enable = true;
555 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
556 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
557}
558EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
559
560void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
561{
562 unsigned long flags;
563
564 spin_lock_irqsave(&hdmi->audio_lock, flags);
565 hdmi->audio_enable = false;
566 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
567 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
568}
569EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
570
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200571/*
572 * this submodule is responsible for the video data synchronization.
573 * for example, for RGB 4:4:4 input, the data map is defined as
574 * pin{47~40} <==> R[7:0]
575 * pin{31~24} <==> G[7:0]
576 * pin{15~8} <==> B[7:0]
577 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800578static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200579{
580 int color_format = 0;
581 u8 val;
582
583 if (hdmi->hdmi_data.enc_in_format == RGB) {
584 if (hdmi->hdmi_data.enc_color_depth == 8)
585 color_format = 0x01;
586 else if (hdmi->hdmi_data.enc_color_depth == 10)
587 color_format = 0x03;
588 else if (hdmi->hdmi_data.enc_color_depth == 12)
589 color_format = 0x05;
590 else if (hdmi->hdmi_data.enc_color_depth == 16)
591 color_format = 0x07;
592 else
593 return;
594 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
595 if (hdmi->hdmi_data.enc_color_depth == 8)
596 color_format = 0x09;
597 else if (hdmi->hdmi_data.enc_color_depth == 10)
598 color_format = 0x0B;
599 else if (hdmi->hdmi_data.enc_color_depth == 12)
600 color_format = 0x0D;
601 else if (hdmi->hdmi_data.enc_color_depth == 16)
602 color_format = 0x0F;
603 else
604 return;
605 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
606 if (hdmi->hdmi_data.enc_color_depth == 8)
607 color_format = 0x16;
608 else if (hdmi->hdmi_data.enc_color_depth == 10)
609 color_format = 0x14;
610 else if (hdmi->hdmi_data.enc_color_depth == 12)
611 color_format = 0x12;
612 else
613 return;
614 }
615
616 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
617 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
618 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
619 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
620
621 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
622 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
623 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
624 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
625 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
626 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
627 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
628 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
629 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
630 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
631 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
632}
633
Andy Yanb21f4b62014-12-05 14:26:31 +0800634static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200635{
Fabio Estevamba92b222014-02-06 10:12:03 -0200636 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200637}
638
Andy Yanb21f4b62014-12-05 14:26:31 +0800639static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200640{
Fabio Estevamba92b222014-02-06 10:12:03 -0200641 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
642 return 0;
643 if (hdmi->hdmi_data.enc_in_format == RGB ||
644 hdmi->hdmi_data.enc_in_format == YCBCR444)
645 return 1;
646 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200647}
648
Andy Yanb21f4b62014-12-05 14:26:31 +0800649static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200650{
Fabio Estevamba92b222014-02-06 10:12:03 -0200651 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
652 return 0;
653 if (hdmi->hdmi_data.enc_out_format == RGB ||
654 hdmi->hdmi_data.enc_out_format == YCBCR444)
655 return 1;
656 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200657}
658
Andy Yanb21f4b62014-12-05 14:26:31 +0800659static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200660{
661 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000662 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200663 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200664
665 if (is_color_space_conversion(hdmi)) {
666 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200667 if (hdmi->hdmi_data.colorimetry ==
668 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200669 csc_coeff = &csc_coeff_rgb_out_eitu601;
670 else
671 csc_coeff = &csc_coeff_rgb_out_eitu709;
672 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200673 if (hdmi->hdmi_data.colorimetry ==
674 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200675 csc_coeff = &csc_coeff_rgb_in_eitu601;
676 else
677 csc_coeff = &csc_coeff_rgb_in_eitu709;
678 csc_scale = 0;
679 }
680 }
681
Russell Kingc082f9d2013-11-04 12:10:40 +0000682 /* The CSC registers are sequential, alternating MSB then LSB */
683 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
684 u16 coeff_a = (*csc_coeff)[0][i];
685 u16 coeff_b = (*csc_coeff)[1][i];
686 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200687
Andy Yanb5878332014-12-05 14:23:52 +0800688 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000689 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
690 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
691 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800692 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000693 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
694 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200695
Russell King812bc612013-11-04 12:42:02 +0000696 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
697 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200698}
699
Andy Yanb21f4b62014-12-05 14:26:31 +0800700static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200701{
702 int color_depth = 0;
703 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
704 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200705
706 /* YCC422 interpolation to 444 mode */
707 if (is_color_space_interpolation(hdmi))
708 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
709 else if (is_color_space_decimation(hdmi))
710 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
711
712 if (hdmi->hdmi_data.enc_color_depth == 8)
713 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
714 else if (hdmi->hdmi_data.enc_color_depth == 10)
715 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
716 else if (hdmi->hdmi_data.enc_color_depth == 12)
717 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
718 else if (hdmi->hdmi_data.enc_color_depth == 16)
719 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
720 else
721 return;
722
723 /* Configure the CSC registers */
724 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000725 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
726 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200727
Andy Yanb21f4b62014-12-05 14:26:31 +0800728 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200729}
730
731/*
732 * HDMI video packetizer is used to packetize the data.
733 * for example, if input is YCC422 mode or repeater is used,
734 * data should be repacked this module can be bypassed.
735 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800736static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200737{
738 unsigned int color_depth = 0;
739 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
740 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
741 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000742 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200743
Andy Yanb5878332014-12-05 14:23:52 +0800744 if (hdmi_data->enc_out_format == RGB ||
745 hdmi_data->enc_out_format == YCBCR444) {
746 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200747 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800748 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200749 color_depth = 4;
750 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800751 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200752 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800753 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200754 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800755 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200756 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800757 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200758 return;
Andy Yanb5878332014-12-05 14:23:52 +0800759 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200760 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
761 if (!hdmi_data->enc_color_depth ||
762 hdmi_data->enc_color_depth == 8)
763 remap_size = HDMI_VP_REMAP_YCC422_16bit;
764 else if (hdmi_data->enc_color_depth == 10)
765 remap_size = HDMI_VP_REMAP_YCC422_20bit;
766 else if (hdmi_data->enc_color_depth == 12)
767 remap_size = HDMI_VP_REMAP_YCC422_24bit;
768 else
769 return;
770 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800771 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200772 return;
Andy Yanb5878332014-12-05 14:23:52 +0800773 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200774
775 /* set the packetizer registers */
776 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
777 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
778 ((hdmi_data->pix_repet_factor <<
779 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
780 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
781 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
782
Russell King812bc612013-11-04 12:42:02 +0000783 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
784 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200785
786 /* Data from pixel repeater block */
787 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000788 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
789 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200790 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000791 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
792 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200793 }
794
Russell Kingbebdf662013-11-04 12:55:30 +0000795 hdmi_modb(hdmi, vp_conf,
796 HDMI_VP_CONF_PR_EN_MASK |
797 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
798
Russell King812bc612013-11-04 12:42:02 +0000799 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
800 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200801
802 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
803
804 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000805 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
806 HDMI_VP_CONF_PP_EN_ENABLE |
807 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200808 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000809 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
810 HDMI_VP_CONF_PP_EN_DISABLE |
811 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200812 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000813 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
814 HDMI_VP_CONF_PP_EN_DISABLE |
815 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200816 } else {
817 return;
818 }
819
Russell Kingbebdf662013-11-04 12:55:30 +0000820 hdmi_modb(hdmi, vp_conf,
821 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
822 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200823
Russell King812bc612013-11-04 12:42:02 +0000824 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
825 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
826 HDMI_VP_STUFF_PP_STUFFING_MASK |
827 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200828
Russell King812bc612013-11-04 12:42:02 +0000829 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
830 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200831}
832
Andy Yanb21f4b62014-12-05 14:26:31 +0800833static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800834 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200835{
Russell King812bc612013-11-04 12:42:02 +0000836 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
837 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200838}
839
Andy Yanb21f4b62014-12-05 14:26:31 +0800840static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800841 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200842{
Russell King812bc612013-11-04 12:42:02 +0000843 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
844 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200845}
846
Andy Yanb21f4b62014-12-05 14:26:31 +0800847static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800848 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200849{
Russell King812bc612013-11-04 12:42:02 +0000850 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
851 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200852}
853
Andy Yanb21f4b62014-12-05 14:26:31 +0800854static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800855 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200856{
857 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
858}
859
Andy Yanb21f4b62014-12-05 14:26:31 +0800860static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800861 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200862{
863 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
864}
865
Andy Yanb21f4b62014-12-05 14:26:31 +0800866static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200867{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800868 u32 val;
869
870 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200871 if (msec-- == 0)
872 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100873 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200874 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800875 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
876
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200877 return true;
878}
879
Laurent Pinchartcc7e9622017-01-17 10:28:51 +0200880static void hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800881 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200882{
883 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
884 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
885 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800886 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200887 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800888 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200889 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800890 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200891 hdmi_phy_wait_i2c_done(hdmi, 1000);
892}
893
Russell King2fada102015-07-28 12:21:34 +0100894static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200895{
Russell King2fada102015-07-28 12:21:34 +0100896 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200897 HDMI_PHY_CONF0_PDZ_OFFSET,
898 HDMI_PHY_CONF0_PDZ_MASK);
899}
900
Andy Yanb21f4b62014-12-05 14:26:31 +0800901static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200902{
903 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
904 HDMI_PHY_CONF0_ENTMDS_OFFSET,
905 HDMI_PHY_CONF0_ENTMDS_MASK);
906}
907
Laurent Pinchartf4104e82017-01-17 10:29:02 +0200908static void dw_hdmi_phy_enable_svsret(struct dw_hdmi *hdmi, u8 enable)
Andy Yand346c142014-12-05 14:31:53 +0800909{
910 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
Laurent Pinchartf4104e82017-01-17 10:29:02 +0200911 HDMI_PHY_CONF0_SVSRET_OFFSET,
912 HDMI_PHY_CONF0_SVSRET_MASK);
Andy Yand346c142014-12-05 14:31:53 +0800913}
914
Andy Yanb21f4b62014-12-05 14:26:31 +0800915static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200916{
917 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
918 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
919 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
920}
921
Andy Yanb21f4b62014-12-05 14:26:31 +0800922static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200923{
924 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
925 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
926 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
927}
928
Andy Yanb21f4b62014-12-05 14:26:31 +0800929static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200930{
931 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
932 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
933 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
934}
935
Andy Yanb21f4b62014-12-05 14:26:31 +0800936static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200937{
938 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
939 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
940 HDMI_PHY_CONF0_SELDIPIF_MASK);
941}
942
Kieran Bingham1acc6bd2017-01-17 10:29:01 +0200943static int hdmi_phy_configure(struct dw_hdmi *hdmi, int cscon)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200944{
945 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100946 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
947 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
948 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
949 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200950
Russell King39cc1532015-03-31 18:34:11 +0100951 /* PLL/MPLL Cfg - always match on final entry */
952 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
953 if (hdmi->hdmi_data.video_mode.mpixelclock <=
954 mpll_config->mpixelclock)
955 break;
956
957 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
958 if (hdmi->hdmi_data.video_mode.mpixelclock <=
959 curr_ctrl->mpixelclock)
960 break;
961
962 for (; phy_config->mpixelclock != ~0UL; phy_config++)
963 if (hdmi->hdmi_data.video_mode.mpixelclock <=
964 phy_config->mpixelclock)
965 break;
966
967 if (mpll_config->mpixelclock == ~0UL ||
968 curr_ctrl->mpixelclock == ~0UL ||
969 phy_config->mpixelclock == ~0UL) {
970 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
971 hdmi->hdmi_data.video_mode.mpixelclock);
972 return -EINVAL;
973 }
974
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200975 /* Enable csc path */
976 if (cscon)
977 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
978 else
979 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
980
981 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
982
983 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800984 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200985
986 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800987 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200988
989 /* PHY reset */
990 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
991 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
992
993 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
994
995 hdmi_phy_test_clear(hdmi, 1);
996 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800997 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200998 hdmi_phy_test_clear(hdmi, 0);
999
Kieran Bingham1acc6bd2017-01-17 10:29:01 +02001000 hdmi_phy_i2c_write(hdmi, mpll_config->res[0].cpce, 0x06);
1001 hdmi_phy_i2c_write(hdmi, mpll_config->res[0].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001002
Russell King3e46f152013-11-04 11:24:00 +00001003 /* CURRCTRL */
Kieran Bingham1acc6bd2017-01-17 10:29:01 +02001004 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[0], 0x10);
Russell King3e46f152013-11-04 11:24:00 +00001005
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001006 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
1007 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +08001008
Russell King39cc1532015-03-31 18:34:11 +01001009 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
1010 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
1011 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -04001012
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001013 /* REMOVE CLK TERM */
1014 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
1015
Russell King2fada102015-07-28 12:21:34 +01001016 dw_hdmi_phy_enable_powerdown(hdmi, false);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001017
1018 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +08001019 dw_hdmi_phy_enable_tmds(hdmi, 0);
1020 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001021
1022 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +08001023 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
1024 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001025
Laurent Pinchartfaba6c32017-01-17 10:29:06 +02001026 /* The DWC MHL and HDMI 2.0 PHYs need the SVSRET signal to be set. */
1027 if (hdmi->phy->has_svsret)
Laurent Pinchartf4104e82017-01-17 10:29:02 +02001028 dw_hdmi_phy_enable_svsret(hdmi, 1);
Andy Yan12b9f202015-01-07 15:48:27 +08001029
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001030 /*Wait for PHY PLL lock */
1031 msec = 5;
1032 do {
1033 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
1034 if (!val)
1035 break;
1036
1037 if (msec == 0) {
1038 dev_err(hdmi->dev, "PHY PLL not locked\n");
1039 return -ETIMEDOUT;
1040 }
1041
1042 udelay(1000);
1043 msec--;
1044 } while (1);
1045
1046 return 0;
1047}
1048
Andy Yanb21f4b62014-12-05 14:26:31 +08001049static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001050{
1051 int i, ret;
Russell King05b13422015-07-21 15:35:52 +01001052 bool cscon;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001053
1054 /*check csc whether needed activated in HDMI mode */
Russell King05b13422015-07-21 15:35:52 +01001055 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001056
1057 /* HDMI Phy spec says to do the phy initialization sequence twice */
1058 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +08001059 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
1060 dw_hdmi_phy_sel_interface_control(hdmi, 0);
1061 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001062 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001063
1064 /* Enable CSC */
Kieran Bingham1acc6bd2017-01-17 10:29:01 +02001065 ret = hdmi_phy_configure(hdmi, cscon);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001066 if (ret)
1067 return ret;
1068 }
1069
1070 hdmi->phy_enabled = true;
1071 return 0;
1072}
1073
Andy Yanb21f4b62014-12-05 14:26:31 +08001074static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001075{
Russell King812bc612013-11-04 12:42:02 +00001076 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001077
1078 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
1079 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
1080 else
1081 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
1082
1083 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +00001084 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
1085 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001086
Russell King812bc612013-11-04 12:42:02 +00001087 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001088
Russell King812bc612013-11-04 12:42:02 +00001089 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
1090 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001091}
1092
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001093static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001094{
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001095 struct hdmi_avi_infoframe frame;
1096 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001097
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001098 /* Initialise info frame from DRM mode */
1099 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001100
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001101 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001102 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001103 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001104 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001105 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001106 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001107
1108 /* Set up colorimetry */
1109 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001110 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301111 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001112 frame.extended_colorimetry =
1113 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301114 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001115 frame.extended_colorimetry =
1116 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001117 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +00001118 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001119 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001120 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001121 frame.colorimetry = HDMI_COLORIMETRY_NONE;
1122 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001123 }
1124
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001125 frame.scan_mode = HDMI_SCAN_MODE_NONE;
1126
1127 /*
1128 * The Designware IP uses a different byte format from standard
1129 * AVI info frames, though generally the bits are in the correct
1130 * bytes.
1131 */
1132
1133 /*
Jose Abreub0118e72016-08-29 10:30:51 +01001134 * AVI data byte 1 differences: Colorspace in bits 0,1 rather than 5,6,
1135 * scan info in bits 4,5 rather than 0,1 and active aspect present in
1136 * bit 6 rather than 4.
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001137 */
Jose Abreub0118e72016-08-29 10:30:51 +01001138 val = (frame.scan_mode & 3) << 4 | (frame.colorspace & 3);
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001139 if (frame.active_aspect & 15)
1140 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
1141 if (frame.top_bar || frame.bottom_bar)
1142 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
1143 if (frame.left_bar || frame.right_bar)
1144 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
1145 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
1146
1147 /* AVI data byte 2 differences: none */
1148 val = ((frame.colorimetry & 0x3) << 6) |
1149 ((frame.picture_aspect & 0x3) << 4) |
1150 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001151 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
1152
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001153 /* AVI data byte 3 differences: none */
1154 val = ((frame.extended_colorimetry & 0x7) << 4) |
1155 ((frame.quantization_range & 0x3) << 2) |
1156 (frame.nups & 0x3);
1157 if (frame.itc)
1158 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001159 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
1160
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001161 /* AVI data byte 4 differences: none */
1162 val = frame.video_code & 0x7f;
1163 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001164
1165 /* AVI Data Byte 5- set up input and output pixel repetition */
1166 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
1167 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
1168 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
1169 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
1170 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
1171 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
1172 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
1173
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001174 /*
1175 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
1176 * ycc range in bits 2,3 rather than 6,7
1177 */
1178 val = ((frame.ycc_quantization_range & 0x3) << 2) |
1179 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001180 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
1181
1182 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001183 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
1184 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
1185 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
1186 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
1187 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
1188 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
1189 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
1190 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001191}
1192
Andy Yanb21f4b62014-12-05 14:26:31 +08001193static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001194 const struct drm_display_mode *mode)
1195{
1196 u8 inv_val;
1197 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1198 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
Russell Kinge80b9f42015-07-21 11:08:25 +01001199 unsigned int vdisplay;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001200
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001201 vmode->mpixelclock = mode->clock * 1000;
1202
1203 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1204
1205 /* Set up HDMI_FC_INVIDCONF */
1206 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1207 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1208 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1209
Russell Kingb91eee82015-03-27 23:27:17 +00001210 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001211 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001212 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001213
Russell Kingb91eee82015-03-27 23:27:17 +00001214 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001215 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001216 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001217
1218 inv_val |= (vmode->mdataenablepolarity ?
1219 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1220 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1221
1222 if (hdmi->vic == 39)
1223 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1224 else
Russell Kingb91eee82015-03-27 23:27:17 +00001225 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001226 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001227 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001228
Russell Kingb91eee82015-03-27 23:27:17 +00001229 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001230 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001231 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001232
Russell King05b13422015-07-21 15:35:52 +01001233 inv_val |= hdmi->sink_is_hdmi ?
1234 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1235 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001236
1237 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1238
Russell Kinge80b9f42015-07-21 11:08:25 +01001239 vdisplay = mode->vdisplay;
1240 vblank = mode->vtotal - mode->vdisplay;
1241 v_de_vs = mode->vsync_start - mode->vdisplay;
1242 vsync_len = mode->vsync_end - mode->vsync_start;
1243
1244 /*
1245 * When we're setting an interlaced mode, we need
1246 * to adjust the vertical timing to suit.
1247 */
1248 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1249 vdisplay /= 2;
1250 vblank /= 2;
1251 v_de_vs /= 2;
1252 vsync_len /= 2;
1253 }
1254
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001255 /* Set up horizontal active pixel width */
1256 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1257 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1258
1259 /* Set up vertical active lines */
Russell Kinge80b9f42015-07-21 11:08:25 +01001260 hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
1261 hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001262
1263 /* Set up horizontal blanking pixel region width */
1264 hblank = mode->htotal - mode->hdisplay;
1265 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1266 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1267
1268 /* Set up vertical blanking pixel region width */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001269 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1270
1271 /* Set up HSYNC active edge delay width (in pixel clks) */
1272 h_de_hs = mode->hsync_start - mode->hdisplay;
1273 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1274 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1275
1276 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001277 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1278
1279 /* Set up HSYNC active pulse width (in pixel clks) */
1280 hsync_len = mode->hsync_end - mode->hsync_start;
1281 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1282 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1283
1284 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001285 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1286}
1287
Andy Yanb21f4b62014-12-05 14:26:31 +08001288static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001289{
1290 if (!hdmi->phy_enabled)
1291 return;
1292
Andy Yanb21f4b62014-12-05 14:26:31 +08001293 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001294 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001295
1296 hdmi->phy_enabled = false;
1297}
1298
1299/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001300static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001301{
1302 u8 clkdis;
1303
1304 /* control period minimum duration */
1305 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1306 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1307 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1308
1309 /* Set to fill TMDS data channels */
1310 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1311 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1312 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1313
1314 /* Enable pixel clock and tmds data path */
1315 clkdis = 0x7F;
1316 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1317 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1318
1319 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1320 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1321
1322 /* Enable csc path */
1323 if (is_color_space_conversion(hdmi)) {
1324 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1325 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1326 }
1327}
1328
Andy Yanb21f4b62014-12-05 14:26:31 +08001329static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001330{
Russell King812bc612013-11-04 12:42:02 +00001331 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001332}
1333
1334/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001335static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001336{
Laurent Pinchartbe41fc52017-01-17 10:29:05 +02001337 unsigned int count;
1338 unsigned int i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001339 u8 val;
1340
Laurent Pinchartbe41fc52017-01-17 10:29:05 +02001341 /*
1342 * Under some circumstances the Frame Composer arithmetic unit can miss
1343 * an FC register write due to being busy processing the previous one.
1344 * The issue can be worked around by issuing a TMDS software reset and
1345 * then write one of the FC registers several times.
1346 *
1347 * The number of iterations matters and depends on the HDMI TX revision
1348 * (and possibly on the platform). So far only i.MX6Q (v1.30a) and
1349 * i.MX6DL (v1.31a) have been identified as needing the workaround, with
1350 * 4 and 1 iterations respectively.
1351 */
1352
1353 switch (hdmi->version) {
1354 case 0x130a:
1355 count = 4;
1356 break;
1357 case 0x131a:
1358 count = 1;
1359 break;
1360 default:
1361 return;
1362 }
1363
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001364 /* TMDS software reset */
1365 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1366
1367 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
Laurent Pinchartbe41fc52017-01-17 10:29:05 +02001368 for (i = 0; i < count; i++)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001369 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1370}
1371
Andy Yanb21f4b62014-12-05 14:26:31 +08001372static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001373{
1374 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1375 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1376}
1377
Andy Yanb21f4b62014-12-05 14:26:31 +08001378static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001379{
1380 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1381 HDMI_IH_MUTE_FC_STAT2);
1382}
1383
Andy Yanb21f4b62014-12-05 14:26:31 +08001384static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001385{
1386 int ret;
1387
1388 hdmi_disable_overflow_interrupts(hdmi);
1389
1390 hdmi->vic = drm_match_cea_mode(mode);
1391
1392 if (!hdmi->vic) {
1393 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001394 } else {
1395 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001396 }
1397
1398 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001399 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1400 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1401 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301402 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001403 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301404 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001405
Russell Kingd10ca822015-07-21 11:25:00 +01001406 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001407 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1408
1409 /* TODO: Get input format from IPU (via FB driver interface) */
1410 hdmi->hdmi_data.enc_in_format = RGB;
1411
1412 hdmi->hdmi_data.enc_out_format = RGB;
1413
1414 hdmi->hdmi_data.enc_color_depth = 8;
1415 hdmi->hdmi_data.pix_repet_factor = 0;
1416 hdmi->hdmi_data.hdcp_enable = 0;
1417 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1418
1419 /* HDMI Initialization Step B.1 */
1420 hdmi_av_composer(hdmi, mode);
1421
1422 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001423 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001424 if (ret)
1425 return ret;
1426
1427 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001428 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001429
Russell Kingf709ec02015-07-21 16:09:39 +01001430 if (hdmi->sink_has_audio) {
1431 dev_dbg(hdmi->dev, "sink has audio support\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001432
1433 /* HDMI Initialization Step E - Configure audio */
1434 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1435 hdmi_enable_audio_clk(hdmi);
Russell Kingf709ec02015-07-21 16:09:39 +01001436 }
1437
1438 /* not for DVI mode */
1439 if (hdmi->sink_is_hdmi) {
1440 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001441
1442 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001443 hdmi_config_AVI(hdmi, mode);
Russell King05b13422015-07-21 15:35:52 +01001444 } else {
1445 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001446 }
1447
1448 hdmi_video_packetize(hdmi);
1449 hdmi_video_csc(hdmi);
1450 hdmi_video_sample(hdmi);
1451 hdmi_tx_hdcp_config(hdmi);
1452
Andy Yanb21f4b62014-12-05 14:26:31 +08001453 dw_hdmi_clear_overflow(hdmi);
Russell King05b13422015-07-21 15:35:52 +01001454 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001455 hdmi_enable_overflow_interrupts(hdmi);
1456
1457 return 0;
1458}
1459
1460/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001461static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001462{
1463 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1464 HDMI_PHY_I2CM_INT_ADDR);
1465
1466 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1467 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1468 HDMI_PHY_I2CM_CTLINT_ADDR);
1469
1470 /* enable cable hot plug irq */
Russell Kingaeac23b2015-06-05 13:46:22 +01001471 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001472
1473 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001474 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1475 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001476
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001477 return 0;
1478}
1479
Andy Yanb21f4b62014-12-05 14:26:31 +08001480static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001481{
1482 u8 ih_mute;
1483
1484 /*
1485 * Boot up defaults are:
1486 * HDMI_IH_MUTE = 0x03 (disabled)
1487 * HDMI_IH_MUTE_* = 0x00 (enabled)
1488 *
1489 * Disable top level interrupt bits in HDMI block
1490 */
1491 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1492 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1493 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1494
1495 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1496
1497 /* by default mask all interrupts */
1498 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1499 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1500 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1501 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1502 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1503 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1504 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1505 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1506 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1507 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1508 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1509 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1510 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1511 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1512 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1513
1514 /* Disable interrupts in the IH_MUTE_* registers */
1515 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1516 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1517 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1518 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1519 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1520 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1521 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1522 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1523 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1524 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1525
1526 /* Enable top level interrupt bits in HDMI block */
1527 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1528 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1529 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1530}
1531
Andy Yanb21f4b62014-12-05 14:26:31 +08001532static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001533{
Russell King381f05a2015-06-05 15:25:08 +01001534 hdmi->bridge_is_on = true;
Andy Yanb21f4b62014-12-05 14:26:31 +08001535 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001536}
1537
Andy Yanb21f4b62014-12-05 14:26:31 +08001538static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001539{
Andy Yanb21f4b62014-12-05 14:26:31 +08001540 dw_hdmi_phy_disable(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001541 hdmi->bridge_is_on = false;
1542}
1543
1544static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
1545{
1546 int force = hdmi->force;
1547
1548 if (hdmi->disabled) {
1549 force = DRM_FORCE_OFF;
1550 } else if (force == DRM_FORCE_UNSPECIFIED) {
Russell Kingaeac23b2015-06-05 13:46:22 +01001551 if (hdmi->rxsense)
Russell King381f05a2015-06-05 15:25:08 +01001552 force = DRM_FORCE_ON;
1553 else
1554 force = DRM_FORCE_OFF;
1555 }
1556
1557 if (force == DRM_FORCE_OFF) {
1558 if (hdmi->bridge_is_on)
1559 dw_hdmi_poweroff(hdmi);
1560 } else {
1561 if (!hdmi->bridge_is_on)
1562 dw_hdmi_poweron(hdmi);
1563 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001564}
1565
Russell Kingaeac23b2015-06-05 13:46:22 +01001566/*
1567 * Adjust the detection of RXSENSE according to whether we have a forced
1568 * connection mode enabled, or whether we have been disabled. There is
1569 * no point processing RXSENSE interrupts if we have a forced connection
1570 * state, or DRM has us disabled.
1571 *
1572 * We also disable rxsense interrupts when we think we're disconnected
1573 * to avoid floating TDMS signals giving false rxsense interrupts.
1574 *
1575 * Note: we still need to listen for HPD interrupts even when DRM has us
1576 * disabled so that we can detect a connect event.
1577 */
1578static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
1579{
1580 u8 old_mask = hdmi->phy_mask;
1581
1582 if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
1583 hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
1584 else
1585 hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
1586
1587 if (old_mask != hdmi->phy_mask)
1588 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
1589}
1590
Andy Yanb21f4b62014-12-05 14:26:31 +08001591static enum drm_connector_status
1592dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001593{
Andy Yanb21f4b62014-12-05 14:26:31 +08001594 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001595 connector);
Russell King98dbead2014-04-18 10:46:45 +01001596
Russell King381f05a2015-06-05 15:25:08 +01001597 mutex_lock(&hdmi->mutex);
1598 hdmi->force = DRM_FORCE_UNSPECIFIED;
1599 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001600 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001601 mutex_unlock(&hdmi->mutex);
1602
Russell King98dbead2014-04-18 10:46:45 +01001603 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1604 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001605}
1606
Andy Yanb21f4b62014-12-05 14:26:31 +08001607static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001608{
Andy Yanb21f4b62014-12-05 14:26:31 +08001609 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001610 connector);
1611 struct edid *edid;
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001612 int ret = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001613
1614 if (!hdmi->ddc)
1615 return 0;
1616
1617 edid = drm_get_edid(connector, hdmi->ddc);
1618 if (edid) {
1619 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1620 edid->width_cm, edid->height_cm);
1621
Russell King05b13422015-07-21 15:35:52 +01001622 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
Russell Kingf709ec02015-07-21 16:09:39 +01001623 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001624 drm_mode_connector_update_edid_property(connector, edid);
1625 ret = drm_add_edid_modes(connector, edid);
Russell Kingf5ce4052013-11-07 16:06:01 +00001626 /* Store the ELD */
1627 drm_edid_to_eld(connector, edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001628 kfree(edid);
1629 } else {
1630 dev_dbg(hdmi->dev, "failed to get edid\n");
1631 }
1632
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001633 return ret;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001634}
1635
Andy Yan632d0352014-12-05 14:30:21 +08001636static enum drm_mode_status
1637dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1638 struct drm_display_mode *mode)
1639{
1640 struct dw_hdmi *hdmi = container_of(connector,
1641 struct dw_hdmi, connector);
1642 enum drm_mode_status mode_status = MODE_OK;
1643
Russell King8add4192015-07-22 11:14:00 +01001644 /* We don't support double-clocked modes */
1645 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1646 return MODE_BAD;
1647
Andy Yan632d0352014-12-05 14:30:21 +08001648 if (hdmi->plat_data->mode_valid)
1649 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1650
1651 return mode_status;
1652}
1653
Russell King381f05a2015-06-05 15:25:08 +01001654static void dw_hdmi_connector_force(struct drm_connector *connector)
1655{
1656 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
1657 connector);
1658
1659 mutex_lock(&hdmi->mutex);
1660 hdmi->force = connector->force;
1661 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001662 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001663 mutex_unlock(&hdmi->mutex);
1664}
1665
Ville Syrjälädae91e42015-12-15 12:21:02 +01001666static const struct drm_connector_funcs dw_hdmi_connector_funcs = {
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001667 .dpms = drm_atomic_helper_connector_dpms,
1668 .fill_modes = drm_helper_probe_single_connector_modes,
1669 .detect = dw_hdmi_connector_detect,
Marek Vasutfdd83262016-10-05 16:31:33 +02001670 .destroy = drm_connector_cleanup,
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001671 .force = dw_hdmi_connector_force,
1672 .reset = drm_atomic_helper_connector_reset,
1673 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1674 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1675};
1676
Ville Syrjälädae91e42015-12-15 12:21:02 +01001677static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001678 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001679 .mode_valid = dw_hdmi_connector_mode_valid,
Boris Brezillonc2a441f2016-06-07 13:48:15 +02001680 .best_encoder = drm_atomic_helper_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001681};
1682
Laurent Pinchartd2ae94a2017-01-17 10:28:59 +02001683static int dw_hdmi_bridge_attach(struct drm_bridge *bridge)
1684{
1685 struct dw_hdmi *hdmi = bridge->driver_private;
1686 struct drm_encoder *encoder = bridge->encoder;
1687 struct drm_connector *connector = &hdmi->connector;
1688
1689 connector->interlace_allowed = 1;
1690 connector->polled = DRM_CONNECTOR_POLL_HPD;
1691
1692 drm_connector_helper_add(connector, &dw_hdmi_connector_helper_funcs);
1693
1694 drm_connector_init(bridge->dev, connector, &dw_hdmi_connector_funcs,
1695 DRM_MODE_CONNECTOR_HDMIA);
1696
1697 drm_mode_connector_attach_encoder(connector, encoder);
1698
1699 return 0;
1700}
1701
Laurent Pinchartfd30b382017-01-17 10:28:58 +02001702static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
1703 struct drm_display_mode *orig_mode,
1704 struct drm_display_mode *mode)
1705{
1706 struct dw_hdmi *hdmi = bridge->driver_private;
1707
1708 mutex_lock(&hdmi->mutex);
1709
1710 /* Store the display mode for plugin/DKMS poweron events */
1711 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
1712
1713 mutex_unlock(&hdmi->mutex);
1714}
1715
1716static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
1717{
1718 struct dw_hdmi *hdmi = bridge->driver_private;
1719
1720 mutex_lock(&hdmi->mutex);
1721 hdmi->disabled = true;
1722 dw_hdmi_update_power(hdmi);
1723 dw_hdmi_update_phy_mask(hdmi);
1724 mutex_unlock(&hdmi->mutex);
1725}
1726
1727static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
1728{
1729 struct dw_hdmi *hdmi = bridge->driver_private;
1730
1731 mutex_lock(&hdmi->mutex);
1732 hdmi->disabled = false;
1733 dw_hdmi_update_power(hdmi);
1734 dw_hdmi_update_phy_mask(hdmi);
1735 mutex_unlock(&hdmi->mutex);
1736}
1737
Ville Syrjälädae91e42015-12-15 12:21:02 +01001738static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
Laurent Pinchartd2ae94a2017-01-17 10:28:59 +02001739 .attach = dw_hdmi_bridge_attach,
Andy Yanb21f4b62014-12-05 14:26:31 +08001740 .enable = dw_hdmi_bridge_enable,
1741 .disable = dw_hdmi_bridge_disable,
Andy Yanb21f4b62014-12-05 14:26:31 +08001742 .mode_set = dw_hdmi_bridge_mode_set,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001743};
1744
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001745static irqreturn_t dw_hdmi_i2c_irq(struct dw_hdmi *hdmi)
1746{
1747 struct dw_hdmi_i2c *i2c = hdmi->i2c;
1748 unsigned int stat;
1749
1750 stat = hdmi_readb(hdmi, HDMI_IH_I2CM_STAT0);
1751 if (!stat)
1752 return IRQ_NONE;
1753
1754 hdmi_writeb(hdmi, stat, HDMI_IH_I2CM_STAT0);
1755
1756 i2c->stat = stat;
1757
1758 complete(&i2c->cmp);
1759
1760 return IRQ_HANDLED;
1761}
1762
Andy Yanb21f4b62014-12-05 14:26:31 +08001763static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001764{
Andy Yanb21f4b62014-12-05 14:26:31 +08001765 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001766 u8 intr_stat;
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001767 irqreturn_t ret = IRQ_NONE;
1768
1769 if (hdmi->i2c)
1770 ret = dw_hdmi_i2c_irq(hdmi);
Russell Kingd94905e2013-11-03 22:23:24 +00001771
1772 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001773 if (intr_stat) {
Russell Kingd94905e2013-11-03 22:23:24 +00001774 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001775 return IRQ_WAKE_THREAD;
1776 }
Russell Kingd94905e2013-11-03 22:23:24 +00001777
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001778 return ret;
Russell Kingd94905e2013-11-03 22:23:24 +00001779}
1780
Andy Yanb21f4b62014-12-05 14:26:31 +08001781static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001782{
Andy Yanb21f4b62014-12-05 14:26:31 +08001783 struct dw_hdmi *hdmi = dev_id;
Russell Kingaeac23b2015-06-05 13:46:22 +01001784 u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001785
1786 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001787 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001788 phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001789
Russell Kingaeac23b2015-06-05 13:46:22 +01001790 phy_pol_mask = 0;
1791 if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
1792 phy_pol_mask |= HDMI_PHY_HPD;
1793 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
1794 phy_pol_mask |= HDMI_PHY_RX_SENSE0;
1795 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
1796 phy_pol_mask |= HDMI_PHY_RX_SENSE1;
1797 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
1798 phy_pol_mask |= HDMI_PHY_RX_SENSE2;
1799 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
1800 phy_pol_mask |= HDMI_PHY_RX_SENSE3;
1801
1802 if (phy_pol_mask)
1803 hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
1804
1805 /*
1806 * RX sense tells us whether the TDMS transmitters are detecting
1807 * load - in other words, there's something listening on the
1808 * other end of the link. Use this to decide whether we should
1809 * power on the phy as HPD may be toggled by the sink to merely
1810 * ask the source to re-read the EDID.
1811 */
1812 if (intr_stat &
1813 (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
Russell Kingb872a8e2015-06-05 12:22:46 +01001814 mutex_lock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001815 if (!hdmi->disabled && !hdmi->force) {
1816 /*
1817 * If the RX sense status indicates we're disconnected,
1818 * clear the software rxsense status.
1819 */
1820 if (!(phy_stat & HDMI_PHY_RX_SENSE))
1821 hdmi->rxsense = false;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001822
Russell Kingaeac23b2015-06-05 13:46:22 +01001823 /*
1824 * Only set the software rxsense status when both
1825 * rxsense and hpd indicates we're connected.
1826 * This avoids what seems to be bad behaviour in
1827 * at least iMX6S versions of the phy.
1828 */
1829 if (phy_stat & HDMI_PHY_HPD)
1830 hdmi->rxsense = true;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001831
Russell Kingaeac23b2015-06-05 13:46:22 +01001832 dw_hdmi_update_power(hdmi);
1833 dw_hdmi_update_phy_mask(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001834 }
Russell Kingb872a8e2015-06-05 12:22:46 +01001835 mutex_unlock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001836 }
1837
1838 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1839 dev_dbg(hdmi->dev, "EVENT=%s\n",
1840 phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
Laurent Pinchartba5d7e62017-01-17 10:28:56 +02001841 if (hdmi->bridge.dev)
1842 drm_helper_hpd_irq_event(hdmi->bridge.dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001843 }
1844
1845 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001846 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1847 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001848
1849 return IRQ_HANDLED;
1850}
1851
Laurent Pinchartfaba6c32017-01-17 10:29:06 +02001852static const struct dw_hdmi_phy_data dw_hdmi_phys[] = {
1853 {
1854 .type = DW_HDMI_PHY_DWC_HDMI_TX_PHY,
1855 .name = "DWC HDMI TX PHY",
1856 }, {
1857 .type = DW_HDMI_PHY_DWC_MHL_PHY_HEAC,
1858 .name = "DWC MHL PHY + HEAC PHY",
1859 .has_svsret = true,
1860 }, {
1861 .type = DW_HDMI_PHY_DWC_MHL_PHY,
1862 .name = "DWC MHL PHY",
1863 .has_svsret = true,
1864 }, {
1865 .type = DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY_HEAC,
1866 .name = "DWC HDMI 3D TX PHY + HEAC PHY",
1867 }, {
1868 .type = DW_HDMI_PHY_DWC_HDMI_3D_TX_PHY,
1869 .name = "DWC HDMI 3D TX PHY",
1870 }, {
1871 .type = DW_HDMI_PHY_DWC_HDMI20_TX_PHY,
1872 .name = "DWC HDMI 2.0 TX PHY",
1873 .has_svsret = true,
1874 }
1875};
1876
1877static int dw_hdmi_detect_phy(struct dw_hdmi *hdmi)
1878{
1879 unsigned int i;
1880 u8 phy_type;
1881
1882 phy_type = hdmi_readb(hdmi, HDMI_CONFIG2_ID);
1883
1884 for (i = 0; i < ARRAY_SIZE(dw_hdmi_phys); ++i) {
1885 if (dw_hdmi_phys[i].type == phy_type) {
1886 hdmi->phy = &dw_hdmi_phys[i];
1887 return 0;
1888 }
1889 }
1890
1891 if (phy_type == DW_HDMI_PHY_VENDOR_PHY)
1892 dev_err(hdmi->dev, "Unsupported vendor HDMI PHY\n");
1893 else
1894 dev_err(hdmi->dev, "Unsupported HDMI PHY type (%02x)\n",
1895 phy_type);
1896
1897 return -ENODEV;
1898}
1899
Laurent Pinchart69497eb2017-01-17 10:29:00 +02001900static struct dw_hdmi *
1901__dw_hdmi_probe(struct platform_device *pdev,
1902 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001903{
Laurent Pinchartc6081192017-01-17 10:28:57 +02001904 struct device *dev = &pdev->dev;
Russell King17b50012013-11-03 11:23:34 +00001905 struct device_node *np = dev->of_node;
Russell King7ed6c662013-11-07 16:01:45 +00001906 struct platform_device_info pdevinfo;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001907 struct device_node *ddc_node;
Andy Yanb21f4b62014-12-05 14:26:31 +08001908 struct dw_hdmi *hdmi;
Laurent Pinchartc6081192017-01-17 10:28:57 +02001909 struct resource *iores;
1910 int irq;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001911 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001912 u32 val = 1;
Laurent Pinchart0527e122017-01-17 10:29:03 +02001913 u8 prod_id0;
1914 u8 prod_id1;
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00001915 u8 config0;
Laurent Pinchart0c674942017-01-17 10:29:04 +02001916 u8 config3;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001917
Russell King17b50012013-11-03 11:23:34 +00001918 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001919 if (!hdmi)
Laurent Pinchart69497eb2017-01-17 10:29:00 +02001920 return ERR_PTR(-ENOMEM);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001921
Andy Yan3d1b35a2014-12-05 14:25:05 +08001922 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001923 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001924 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001925 hdmi->sample_rate = 48000;
Russell Kingb872a8e2015-06-05 12:22:46 +01001926 hdmi->disabled = true;
Russell Kingaeac23b2015-06-05 13:46:22 +01001927 hdmi->rxsense = true;
1928 hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001929
Russell Kingb872a8e2015-06-05 12:22:46 +01001930 mutex_init(&hdmi->mutex);
Russell King6bcf4952015-02-02 11:01:08 +00001931 mutex_init(&hdmi->audio_mutex);
Russell Kingb90120a2015-03-27 12:59:58 +00001932 spin_lock_init(&hdmi->audio_lock);
Russell King6bcf4952015-02-02 11:01:08 +00001933
Andy Yan0cd9d142014-12-05 14:28:24 +08001934 of_property_read_u32(np, "reg-io-width", &val);
1935
1936 switch (val) {
1937 case 4:
1938 hdmi->write = dw_hdmi_writel;
1939 hdmi->read = dw_hdmi_readl;
1940 break;
1941 case 1:
1942 hdmi->write = dw_hdmi_writeb;
1943 hdmi->read = dw_hdmi_readb;
1944 break;
1945 default:
1946 dev_err(dev, "reg-io-width must be 1 or 4\n");
Laurent Pinchart69497eb2017-01-17 10:29:00 +02001947 return ERR_PTR(-EINVAL);
Andy Yan0cd9d142014-12-05 14:28:24 +08001948 }
1949
Philipp Zabelb5d45902014-03-05 10:20:56 +01001950 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001951 if (ddc_node) {
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001952 hdmi->ddc = of_get_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001953 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001954 if (!hdmi->ddc) {
1955 dev_dbg(hdmi->dev, "failed to read ddc node\n");
Laurent Pinchart69497eb2017-01-17 10:29:00 +02001956 return ERR_PTR(-EPROBE_DEFER);
Andy Yanc2c38482014-12-05 14:24:28 +08001957 }
1958
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001959 } else {
1960 dev_dbg(hdmi->dev, "no ddc property found\n");
1961 }
1962
Laurent Pinchartc6081192017-01-17 10:28:57 +02001963 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Russell King17b50012013-11-03 11:23:34 +00001964 hdmi->regs = devm_ioremap_resource(dev, iores);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001965 if (IS_ERR(hdmi->regs)) {
1966 ret = PTR_ERR(hdmi->regs);
1967 goto err_res;
1968 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001969
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001970 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1971 if (IS_ERR(hdmi->isfr_clk)) {
1972 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001973 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001974 goto err_res;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001975 }
1976
1977 ret = clk_prepare_enable(hdmi->isfr_clk);
1978 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001979 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001980 goto err_res;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001981 }
1982
1983 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1984 if (IS_ERR(hdmi->iahb_clk)) {
1985 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001986 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001987 goto err_isfr;
1988 }
1989
1990 ret = clk_prepare_enable(hdmi->iahb_clk);
1991 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001992 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001993 goto err_isfr;
1994 }
1995
1996 /* Product and revision IDs */
Laurent Pinchartbe41fc52017-01-17 10:29:05 +02001997 hdmi->version = (hdmi_readb(hdmi, HDMI_DESIGN_ID) << 8)
1998 | (hdmi_readb(hdmi, HDMI_REVISION_ID) << 0);
Laurent Pinchart0527e122017-01-17 10:29:03 +02001999 prod_id0 = hdmi_readb(hdmi, HDMI_PRODUCT_ID0);
2000 prod_id1 = hdmi_readb(hdmi, HDMI_PRODUCT_ID1);
2001
2002 if (prod_id0 != HDMI_PRODUCT_ID0_HDMI_TX ||
2003 (prod_id1 & ~HDMI_PRODUCT_ID1_HDCP) != HDMI_PRODUCT_ID1_HDMI_TX) {
2004 dev_err(dev, "Unsupported HDMI controller (%04x:%02x:%02x)\n",
Laurent Pinchartbe41fc52017-01-17 10:29:05 +02002005 hdmi->version, prod_id0, prod_id1);
Laurent Pinchart0527e122017-01-17 10:29:03 +02002006 ret = -ENODEV;
2007 goto err_iahb;
2008 }
2009
Laurent Pinchartfaba6c32017-01-17 10:29:06 +02002010 ret = dw_hdmi_detect_phy(hdmi);
2011 if (ret < 0)
2012 goto err_iahb;
2013
2014 dev_info(dev, "Detected HDMI TX controller v%x.%03x %s HDCP (%s)\n",
Laurent Pinchartbe41fc52017-01-17 10:29:05 +02002015 hdmi->version >> 12, hdmi->version & 0xfff,
Laurent Pinchartfaba6c32017-01-17 10:29:06 +02002016 prod_id1 & HDMI_PRODUCT_ID1_HDCP ? "with" : "without",
2017 hdmi->phy->name);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002018
2019 initialize_hdmi_ih_mutes(hdmi);
2020
Laurent Pinchartc6081192017-01-17 10:28:57 +02002021 irq = platform_get_irq(pdev, 0);
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002022 if (irq < 0) {
2023 ret = irq;
Laurent Pinchartc6081192017-01-17 10:28:57 +02002024 goto err_iahb;
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002025 }
Laurent Pinchartc6081192017-01-17 10:28:57 +02002026
Philipp Zabel639a2022015-01-07 13:43:50 +01002027 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
2028 dw_hdmi_irq, IRQF_SHARED,
2029 dev_name(dev), hdmi);
2030 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02002031 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01002032
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002033 /*
2034 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
2035 * N and cts values before enabling phy
2036 */
2037 hdmi_init_clk_regenerator(hdmi);
2038
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002039 /* If DDC bus is not specified, try to register HDMI I2C bus */
2040 if (!hdmi->ddc) {
2041 hdmi->ddc = dw_hdmi_i2c_adapter(hdmi);
2042 if (IS_ERR(hdmi->ddc))
2043 hdmi->ddc = NULL;
2044 }
2045
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002046 /*
2047 * Configure registers related to HDMI interrupt
2048 * generation before registering IRQ.
2049 */
Russell Kingaeac23b2015-06-05 13:46:22 +01002050 hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002051
2052 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01002053 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
2054 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002055
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002056 hdmi->bridge.driver_private = hdmi;
2057 hdmi->bridge.funcs = &dw_hdmi_bridge_funcs;
2058 hdmi->bridge.of_node = pdev->dev.of_node;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002059
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002060 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002061 if (ret)
2062 goto err_iahb;
2063
Russell Kingd94905e2013-11-03 22:23:24 +00002064 /* Unmute interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01002065 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
2066 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002067
Russell King7ed6c662013-11-07 16:01:45 +00002068 memset(&pdevinfo, 0, sizeof(pdevinfo));
2069 pdevinfo.parent = dev;
2070 pdevinfo.id = PLATFORM_DEVID_AUTO;
2071
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00002072 config0 = hdmi_readb(hdmi, HDMI_CONFIG0_ID);
Laurent Pinchart0c674942017-01-17 10:29:04 +02002073 config3 = hdmi_readb(hdmi, HDMI_CONFIG3_ID);
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00002074
Laurent Pinchart0c674942017-01-17 10:29:04 +02002075 if (config3 & HDMI_CONFIG3_AHBAUDDMA) {
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00002076 struct dw_hdmi_audio_data audio;
2077
Russell King7ed6c662013-11-07 16:01:45 +00002078 audio.phys = iores->start;
2079 audio.base = hdmi->regs;
2080 audio.irq = irq;
2081 audio.hdmi = hdmi;
Russell Kingf5ce4052013-11-07 16:06:01 +00002082 audio.eld = hdmi->connector.eld;
Russell King7ed6c662013-11-07 16:01:45 +00002083
2084 pdevinfo.name = "dw-hdmi-ahb-audio";
2085 pdevinfo.data = &audio;
2086 pdevinfo.size_data = sizeof(audio);
2087 pdevinfo.dma_mask = DMA_BIT_MASK(32);
2088 hdmi->audio = platform_device_register_full(&pdevinfo);
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00002089 } else if (config0 & HDMI_CONFIG0_I2S) {
2090 struct dw_hdmi_i2s_audio_data audio;
2091
2092 audio.hdmi = hdmi;
2093 audio.write = hdmi_writeb;
2094 audio.read = hdmi_readb;
2095
2096 pdevinfo.name = "dw-hdmi-i2s-audio";
2097 pdevinfo.data = &audio;
2098 pdevinfo.size_data = sizeof(audio);
2099 pdevinfo.dma_mask = DMA_BIT_MASK(32);
2100 hdmi->audio = platform_device_register_full(&pdevinfo);
Russell King7ed6c662013-11-07 16:01:45 +00002101 }
2102
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002103 /* Reset HDMI DDC I2C master controller and mute I2CM interrupts */
2104 if (hdmi->i2c)
2105 dw_hdmi_i2c_init(hdmi);
2106
Laurent Pinchartc6081192017-01-17 10:28:57 +02002107 platform_set_drvdata(pdev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002108
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002109 return hdmi;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002110
2111err_iahb:
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002112 if (hdmi->i2c) {
2113 i2c_del_adapter(&hdmi->i2c->adap);
2114 hdmi->ddc = NULL;
2115 }
2116
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002117 clk_disable_unprepare(hdmi->iahb_clk);
2118err_isfr:
2119 clk_disable_unprepare(hdmi->isfr_clk);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03002120err_res:
2121 i2c_put_adapter(hdmi->ddc);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002122
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002123 return ERR_PTR(ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002124}
2125
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002126static void __dw_hdmi_remove(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002127{
Russell King7ed6c662013-11-07 16:01:45 +00002128 if (hdmi->audio && !IS_ERR(hdmi->audio))
2129 platform_device_unregister(hdmi->audio);
2130
Russell Kingd94905e2013-11-03 22:23:24 +00002131 /* Disable all interrupts */
2132 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
2133
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002134 clk_disable_unprepare(hdmi->iahb_clk);
2135 clk_disable_unprepare(hdmi->isfr_clk);
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002136
2137 if (hdmi->i2c)
2138 i2c_del_adapter(&hdmi->i2c->adap);
2139 else
2140 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00002141}
Laurent Pinchart69497eb2017-01-17 10:29:00 +02002142
2143/* -----------------------------------------------------------------------------
2144 * Probe/remove API, used from platforms based on the DRM bridge API.
2145 */
2146int dw_hdmi_probe(struct platform_device *pdev,
2147 const struct dw_hdmi_plat_data *plat_data)
2148{
2149 struct dw_hdmi *hdmi;
2150 int ret;
2151
2152 hdmi = __dw_hdmi_probe(pdev, plat_data);
2153 if (IS_ERR(hdmi))
2154 return PTR_ERR(hdmi);
2155
2156 ret = drm_bridge_add(&hdmi->bridge);
2157 if (ret < 0) {
2158 __dw_hdmi_remove(hdmi);
2159 return ret;
2160 }
2161
2162 return 0;
2163}
2164EXPORT_SYMBOL_GPL(dw_hdmi_probe);
2165
2166void dw_hdmi_remove(struct platform_device *pdev)
2167{
2168 struct dw_hdmi *hdmi = platform_get_drvdata(pdev);
2169
2170 drm_bridge_remove(&hdmi->bridge);
2171
2172 __dw_hdmi_remove(hdmi);
2173}
2174EXPORT_SYMBOL_GPL(dw_hdmi_remove);
2175
2176/* -----------------------------------------------------------------------------
2177 * Bind/unbind API, used from platforms based on the component framework.
2178 */
2179int dw_hdmi_bind(struct platform_device *pdev, struct drm_encoder *encoder,
2180 const struct dw_hdmi_plat_data *plat_data)
2181{
2182 struct dw_hdmi *hdmi;
2183 int ret;
2184
2185 hdmi = __dw_hdmi_probe(pdev, plat_data);
2186 if (IS_ERR(hdmi))
2187 return PTR_ERR(hdmi);
2188
2189 ret = drm_bridge_attach(encoder, &hdmi->bridge, NULL);
2190 if (ret) {
2191 dw_hdmi_remove(pdev);
2192 DRM_ERROR("Failed to initialize bridge with drm\n");
2193 return ret;
2194 }
2195
2196 return 0;
2197}
2198EXPORT_SYMBOL_GPL(dw_hdmi_bind);
2199
2200void dw_hdmi_unbind(struct device *dev)
2201{
2202 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
2203
2204 __dw_hdmi_remove(hdmi);
2205}
Andy Yanb21f4b62014-12-05 14:26:31 +08002206EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002207
2208MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08002209MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
2210MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002211MODULE_AUTHOR("Vladimir Zapolskiy <vladimir_zapolskiy@mentor.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08002212MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002213MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08002214MODULE_ALIAS("platform:dw-hdmi");