blob: 132b5d083df878228e7083b3e0fda9f370ca85dc [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Daniel Vetter5a6b5c82013-10-16 22:55:47 +020029#define _PIPE_INC(pipe, base, inc) ((base) + (pipe)*(inc))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010031
Eugeni Dodonov2b139522012-03-29 12:32:22 -030032#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
33
Daniel Vetter6b26c862012-04-24 14:04:12 +020034#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
35#define _MASKED_BIT_DISABLE(a) ((a) << 16)
36
Jesse Barnes585fb112008-07-29 11:54:06 -070037/* PCI config space */
38
39#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070040#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070041#define GC_CLOCK_133_200 (0 << 0)
42#define GC_CLOCK_100_200 (1 << 0)
43#define GC_CLOCK_100_133 (2 << 0)
44#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080045#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070046#define GCFGC 0xf0 /* 915+ only */
47#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
48#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
49#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020050#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
52#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
53#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
54#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
55#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070056#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070057#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
58#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
59#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
60#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
61#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
62#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
63#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
64#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
65#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
66#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
67#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
68#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
69#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
70#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
71#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
72#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
73#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
74#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
75#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070076#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
113#define GAM_ECOCHK 0x4090
114#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700115#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
117#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300118#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
119#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
120#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
121#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
122#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100123
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200124#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300125#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200126#define ECOBITS_PPGTT_CACHE64B (3<<8)
127#define ECOBITS_PPGTT_CACHE4B (0<<8)
128
Daniel Vetterbe901a52012-04-11 20:42:39 +0200129#define GAB_CTL 0x24000
130#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
131
Jesse Barnes585fb112008-07-29 11:54:06 -0700132/* VGA stuff */
133
134#define VGA_ST01_MDA 0x3ba
135#define VGA_ST01_CGA 0x3da
136
137#define VGA_MSR_WRITE 0x3c2
138#define VGA_MSR_READ 0x3cc
139#define VGA_MSR_MEM_EN (1<<1)
140#define VGA_MSR_CGA_MODE (1<<0)
141
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300142#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100143#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300144#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700145
146#define VGA_AR_INDEX 0x3c0
147#define VGA_AR_VID_EN (1<<5)
148#define VGA_AR_DATA_WRITE 0x3c0
149#define VGA_AR_DATA_READ 0x3c1
150
151#define VGA_GR_INDEX 0x3ce
152#define VGA_GR_DATA 0x3cf
153/* GR05 */
154#define VGA_GR_MEM_READ_MODE_SHIFT 3
155#define VGA_GR_MEM_READ_MODE_PLANE 1
156/* GR06 */
157#define VGA_GR_MEM_MODE_MASK 0xc
158#define VGA_GR_MEM_MODE_SHIFT 2
159#define VGA_GR_MEM_A0000_AFFFF 0
160#define VGA_GR_MEM_A0000_BFFFF 1
161#define VGA_GR_MEM_B0000_B7FFF 2
162#define VGA_GR_MEM_B0000_BFFFF 3
163
164#define VGA_DACMASK 0x3c6
165#define VGA_DACRX 0x3c7
166#define VGA_DACWX 0x3c8
167#define VGA_DACDATA 0x3c9
168
169#define VGA_CR_INDEX_MDA 0x3b4
170#define VGA_CR_DATA_MDA 0x3b5
171#define VGA_CR_INDEX_CGA 0x3d4
172#define VGA_CR_DATA_CGA 0x3d5
173
174/*
175 * Memory interface instructions used by the kernel
176 */
177#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
178
179#define MI_NOOP MI_INSTR(0, 0)
180#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
181#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200182#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700183#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
184#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
185#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
186#define MI_FLUSH MI_INSTR(0x04, 0)
187#define MI_READ_FLUSH (1 << 0)
188#define MI_EXE_FLUSH (1 << 1)
189#define MI_NO_WRITE_FLUSH (1 << 2)
190#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
191#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800192#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700193#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800194#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
195#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700196#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400197#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200198#define MI_OVERLAY_CONTINUE (0x0<<21)
199#define MI_OVERLAY_ON (0x1<<21)
200#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700201#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500202#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700203#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500204#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200205/* IVB has funny definitions for which plane to flip. */
206#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
207#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
208#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
209#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
210#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
211#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700212#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
213#define MI_ARB_ENABLE (1<<0)
214#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200215
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800216#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
217#define MI_MM_SPACE_GTT (1<<8)
218#define MI_MM_SPACE_PHYSICAL (0<<8)
219#define MI_SAVE_EXT_STATE_EN (1<<3)
220#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800221#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800222#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700223#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
224#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
225#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
226#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000227/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
228 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
229 * simply ignores the register load under certain conditions.
230 * - One can actually load arbitrary many arbitrary registers: Simply issue x
231 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
232 */
233#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100234#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000235#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700236#define MI_FLUSH_DW_STORE_INDEX (1<<21)
237#define MI_INVALIDATE_TLB (1<<18)
238#define MI_FLUSH_DW_OP_STOREDW (1<<14)
239#define MI_INVALIDATE_BSD (1<<7)
240#define MI_FLUSH_DW_USE_GTT (1<<2)
241#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700242#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100243#define MI_BATCH_NON_SECURE (1)
244/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
245#define MI_BATCH_NON_SECURE_I965 (1<<8)
246#define MI_BATCH_PPGTT_HSW (1<<8)
247#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700248#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100249#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700250#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000251#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
252#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
253#define MI_SEMAPHORE_UPDATE (1<<21)
254#define MI_SEMAPHORE_COMPARE (1<<20)
255#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawsky1950de12013-05-28 19:22:20 -0700256#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
257#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
258#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
259#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
260#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
261#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
262#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
263#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
264#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
265#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
266#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
267#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
268#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300269
270#define MI_PREDICATE_RESULT_2 (0x2214)
271#define LOWER_SLICE_ENABLED (1<<0)
272#define LOWER_SLICE_DISABLED (0<<0)
273
Jesse Barnes585fb112008-07-29 11:54:06 -0700274/*
275 * 3D instructions used by the kernel
276 */
277#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
278
279#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
280#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
281#define SC_UPDATE_SCISSOR (0x1<<1)
282#define SC_ENABLE_MASK (0x1<<0)
283#define SC_ENABLE (0x1<<0)
284#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
285#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
286#define SCI_YMIN_MASK (0xffff<<16)
287#define SCI_XMIN_MASK (0xffff<<0)
288#define SCI_YMAX_MASK (0xffff<<16)
289#define SCI_XMAX_MASK (0xffff<<0)
290#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
291#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
292#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
293#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
294#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
295#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
296#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
297#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
298#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
299#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
300#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
301#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
302#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
303#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
304#define BLT_DEPTH_8 (0<<24)
305#define BLT_DEPTH_16_565 (1<<24)
306#define BLT_DEPTH_16_1555 (2<<24)
307#define BLT_DEPTH_32 (3<<24)
308#define BLT_ROP_GXCOPY (0xcc<<16)
309#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
310#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
311#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
312#define ASYNC_FLIP (1<<22)
313#define DISPLAY_PLANE_A (0<<20)
314#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200315#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200316#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200317#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700318#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200319#define PIPE_CONTROL_QW_WRITE (1<<14)
320#define PIPE_CONTROL_DEPTH_STALL (1<<13)
321#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200322#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200323#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
324#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
325#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
326#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200327#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
328#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
329#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200330#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200331#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700332#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700333
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100334
335/*
336 * Reset registers
337 */
338#define DEBUG_RESET_I830 0x6070
339#define DEBUG_RESET_FULL (1<<7)
340#define DEBUG_RESET_RENDER (1<<8)
341#define DEBUG_RESET_DISPLAY (1<<9)
342
Jesse Barnes57f350b2012-03-28 13:39:25 -0700343/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300344 * IOSF sideband
345 */
346#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
347#define IOSF_DEVFN_SHIFT 24
348#define IOSF_OPCODE_SHIFT 16
349#define IOSF_PORT_SHIFT 8
350#define IOSF_BYTE_ENABLES_SHIFT 4
351#define IOSF_BAR_SHIFT 1
352#define IOSF_SB_BUSY (1<<0)
353#define IOSF_PORT_PUNIT 0x4
354#define IOSF_PORT_NC 0x11
355#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300356#define IOSF_PORT_GPIO_NC 0x13
357#define IOSF_PORT_CCK 0x14
358#define IOSF_PORT_CCU 0xA9
359#define IOSF_PORT_GPS_CORE 0x48
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300360#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
361#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
362
363#define PUNIT_OPCODE_REG_READ 6
364#define PUNIT_OPCODE_REG_WRITE 7
365
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800366#define PUNIT_REG_PWRGT_CTRL 0x60
367#define PUNIT_REG_PWRGT_STATUS 0x61
368#define PUNIT_CLK_GATE 1
369#define PUNIT_PWR_RESET 2
370#define PUNIT_PWR_GATE 3
371#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
372#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
373#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
374
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300375#define PUNIT_REG_GPU_LFM 0xd3
376#define PUNIT_REG_GPU_FREQ_REQ 0xd4
377#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300378#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300379#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
380
381#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
382#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
383
384#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
385#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
386#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
387#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
388#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
389#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
390#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
391#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
392#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
393#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
394
ymohanmabe4fc042013-08-27 23:40:56 +0300395/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800396#define CCK_FUSE_REG 0x8
397#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300398#define CCK_REG_DSI_PLL_FUSE 0x44
399#define CCK_REG_DSI_PLL_CONTROL 0x48
400#define DSI_PLL_VCO_EN (1 << 31)
401#define DSI_PLL_LDO_GATE (1 << 30)
402#define DSI_PLL_P1_POST_DIV_SHIFT 17
403#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
404#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
405#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
406#define DSI_PLL_MUX_MASK (3 << 9)
407#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
408#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
409#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
410#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
411#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
412#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
413#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
414#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
415#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
416#define DSI_PLL_LOCK (1 << 0)
417#define CCK_REG_DSI_PLL_DIVIDER 0x4c
418#define DSI_PLL_LFSR (1 << 31)
419#define DSI_PLL_FRACTION_EN (1 << 30)
420#define DSI_PLL_FRAC_COUNTER_SHIFT 27
421#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
422#define DSI_PLL_USYNC_CNT_SHIFT 18
423#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
424#define DSI_PLL_N1_DIV_SHIFT 16
425#define DSI_PLL_N1_DIV_MASK (3 << 16)
426#define DSI_PLL_M1_DIV_SHIFT 0
427#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
428
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300429/*
430 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200431 *
432 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200433 *
434 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700435 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300436#define DPIO_DEVFN 0
437#define DPIO_OPCODE_REG_WRITE 1
438#define DPIO_OPCODE_REG_READ 0
439
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200440#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700441#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
442#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
443#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700444#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700445
Daniel Vetter598fac62013-04-18 22:01:46 +0200446#define _DPIO_TX3_SWING_CTL4_A 0x690
447#define _DPIO_TX3_SWING_CTL4_B 0x2a90
Chon Ming Lee93d1f992013-10-30 10:05:19 +0800448#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX3_SWING_CTL4_A, \
Daniel Vetter598fac62013-04-18 22:01:46 +0200449 _DPIO_TX3_SWING_CTL4_B)
450
451/*
452 * Per pipe/PLL DPIO regs
453 */
Jesse Barnes57f350b2012-03-28 13:39:25 -0700454#define _DPIO_DIV_A 0x800c
455#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200456#define DPIO_POST_DIV_DAC 0
457#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
458#define DPIO_POST_DIV_LVDS1 2
459#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700460#define DPIO_K_SHIFT (24) /* 4 bits */
461#define DPIO_P1_SHIFT (21) /* 3 bits */
462#define DPIO_P2_SHIFT (16) /* 5 bits */
463#define DPIO_N_SHIFT (12) /* 4 bits */
464#define DPIO_ENABLE_CALIBRATION (1<<11)
465#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
466#define DPIO_M2DIV_MASK 0xff
467#define _DPIO_DIV_B 0x802c
468#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
469
470#define _DPIO_REFSFR_A 0x8014
471#define DPIO_REFSEL_OVERRIDE 27
472#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
473#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
474#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530475#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700476#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
477#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
478#define _DPIO_REFSFR_B 0x8034
479#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
480
481#define _DPIO_CORE_CLK_A 0x801c
482#define _DPIO_CORE_CLK_B 0x803c
483#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
484
Daniel Vetter598fac62013-04-18 22:01:46 +0200485#define _DPIO_IREF_CTL_A 0x8040
486#define _DPIO_IREF_CTL_B 0x8060
487#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
488
489#define DPIO_IREF_BCAST 0xc044
490#define _DPIO_IREF_A 0x8044
491#define _DPIO_IREF_B 0x8064
492#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
493
494#define _DPIO_PLL_CML_A 0x804c
495#define _DPIO_PLL_CML_B 0x806c
496#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
497
Ville Syrjälä4abb2c32013-06-14 14:02:53 +0300498#define _DPIO_LPF_COEFF_A 0x8048
499#define _DPIO_LPF_COEFF_B 0x8068
500#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700501
Daniel Vetter598fac62013-04-18 22:01:46 +0200502#define DPIO_CALIBRATION 0x80ac
503
Jesse Barnes57f350b2012-03-28 13:39:25 -0700504#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100505
Daniel Vetter598fac62013-04-18 22:01:46 +0200506/*
507 * Per DDI channel DPIO regs
508 */
509
510#define _DPIO_PCS_TX_0 0x8200
511#define _DPIO_PCS_TX_1 0x8400
512#define DPIO_PCS_TX_LANE2_RESET (1<<16)
513#define DPIO_PCS_TX_LANE1_RESET (1<<7)
514#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
515
516#define _DPIO_PCS_CLK_0 0x8204
517#define _DPIO_PCS_CLK_1 0x8404
518#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
519#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
520#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
521#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
522#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
523
524#define _DPIO_PCS_CTL_OVR1_A 0x8224
525#define _DPIO_PCS_CTL_OVR1_B 0x8424
526#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
527 _DPIO_PCS_CTL_OVR1_B)
528
529#define _DPIO_PCS_STAGGER0_A 0x822c
530#define _DPIO_PCS_STAGGER0_B 0x842c
531#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
532 _DPIO_PCS_STAGGER0_B)
533
534#define _DPIO_PCS_STAGGER1_A 0x8230
535#define _DPIO_PCS_STAGGER1_B 0x8430
536#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
537 _DPIO_PCS_STAGGER1_B)
538
539#define _DPIO_PCS_CLOCKBUF0_A 0x8238
540#define _DPIO_PCS_CLOCKBUF0_B 0x8438
541#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
542 _DPIO_PCS_CLOCKBUF0_B)
543
544#define _DPIO_PCS_CLOCKBUF8_A 0x825c
545#define _DPIO_PCS_CLOCKBUF8_B 0x845c
546#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
547 _DPIO_PCS_CLOCKBUF8_B)
548
549#define _DPIO_TX_SWING_CTL2_A 0x8288
550#define _DPIO_TX_SWING_CTL2_B 0x8488
551#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
552 _DPIO_TX_SWING_CTL2_B)
553
554#define _DPIO_TX_SWING_CTL3_A 0x828c
555#define _DPIO_TX_SWING_CTL3_B 0x848c
556#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
557 _DPIO_TX_SWING_CTL3_B)
558
559#define _DPIO_TX_SWING_CTL4_A 0x8290
560#define _DPIO_TX_SWING_CTL4_B 0x8490
561#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
562 _DPIO_TX_SWING_CTL4_B)
563
564#define _DPIO_TX_OCALINIT_0 0x8294
565#define _DPIO_TX_OCALINIT_1 0x8494
566#define DPIO_TX_OCALINIT_EN (1<<31)
567#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
568 _DPIO_TX_OCALINIT_1)
569
570#define _DPIO_TX_CTL_0 0x82ac
571#define _DPIO_TX_CTL_1 0x84ac
572#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
573
574#define _DPIO_TX_LANE_0 0x82b8
575#define _DPIO_TX_LANE_1 0x84b8
576#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
577
578#define _DPIO_DATA_CHANNEL1 0x8220
579#define _DPIO_DATA_CHANNEL2 0x8420
580#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
581
582#define _DPIO_PORT0_PCS0 0x0220
583#define _DPIO_PORT0_PCS1 0x0420
584#define _DPIO_PORT1_PCS2 0x2620
585#define _DPIO_PORT1_PCS3 0x2820
586#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
587#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
588#define DPIO_DATA_CHANNEL1 0x8220
589#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530590
Jesse Barnes585fb112008-07-29 11:54:06 -0700591/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800592 * Fence registers
593 */
594#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700595#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800596#define I830_FENCE_START_MASK 0x07f80000
597#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800598#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800599#define I830_FENCE_PITCH_SHIFT 4
600#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200601#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700602#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200603#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800604
605#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800606#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800607
608#define FENCE_REG_965_0 0x03000
609#define I965_FENCE_PITCH_SHIFT 2
610#define I965_FENCE_TILING_Y_SHIFT 1
611#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200612#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800613
Eric Anholt4e901fd2009-10-26 16:44:17 -0700614#define FENCE_REG_SANDYBRIDGE_0 0x100000
615#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300616#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700617
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100618/* control register for cpu gtt access */
619#define TILECTL 0x101000
620#define TILECTL_SWZCTL (1 << 0)
621#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
622#define TILECTL_BACKSNOOP_DIS (1 << 3)
623
Jesse Barnesde151cf2008-11-12 10:03:55 -0800624/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700625 * Instruction and interrupt control regs
626 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700627#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200628#define RENDER_RING_BASE 0x02000
629#define BSD_RING_BASE 0x04000
630#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700631#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100632#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200633#define RING_TAIL(base) ((base)+0x30)
634#define RING_HEAD(base) ((base)+0x34)
635#define RING_START(base) ((base)+0x38)
636#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637#define RING_SYNC_0(base) ((base)+0x40)
638#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700639#define RING_SYNC_2(base) ((base)+0x48)
640#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
641#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
642#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
643#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
644#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
645#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
646#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
647#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
648#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
649#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
650#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
651#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700652#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000653#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200654#define RING_HWS_PGA(base) ((base)+0x80)
655#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100656#define ARB_MODE 0x04030
657#define ARB_MODE_SWIZZLE_SNB (1<<4)
658#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700659#define GAMTARBMODE 0x04a08
660#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700661#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100662#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700663#define RING_FAULT_GTTSEL_MASK (1<<11)
664#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
665#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
666#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100667#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800668#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700669#define BSD_HWS_PGA_GEN7 (0x04180)
670#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700671#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200672#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000673#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000674#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700675#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700676#define TAIL_ADDR 0x001FFFF8
677#define HEAD_WRAP_COUNT 0xFFE00000
678#define HEAD_WRAP_ONE 0x00200000
679#define HEAD_ADDR 0x001FFFFC
680#define RING_NR_PAGES 0x001FF000
681#define RING_REPORT_MASK 0x00000006
682#define RING_REPORT_64K 0x00000002
683#define RING_REPORT_128K 0x00000004
684#define RING_NO_REPORT 0x00000000
685#define RING_VALID_MASK 0x00000001
686#define RING_VALID 0x00000001
687#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100688#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
689#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000690#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000691#if 0
692#define PRB0_TAIL 0x02030
693#define PRB0_HEAD 0x02034
694#define PRB0_START 0x02038
695#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700696#define PRB1_TAIL 0x02040 /* 915+ only */
697#define PRB1_HEAD 0x02044 /* 915+ only */
698#define PRB1_START 0x02048 /* 915+ only */
699#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000700#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700701#define IPEIR_I965 0x02064
702#define IPEHR_I965 0x02068
703#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700704#define GEN7_INSTDONE_1 0x0206c
705#define GEN7_SC_INSTDONE 0x07100
706#define GEN7_SAMPLER_INSTDONE 0x0e160
707#define GEN7_ROW_INSTDONE 0x0e164
708#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100709#define RING_IPEIR(base) ((base)+0x64)
710#define RING_IPEHR(base) ((base)+0x68)
711#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100712#define RING_INSTPS(base) ((base)+0x70)
713#define RING_DMA_FADD(base) ((base)+0x78)
714#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700715#define INSTPS 0x02070 /* 965+ only */
716#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700717#define ACTHD_I965 0x02074
718#define HWS_PGA 0x02080
719#define HWS_ADDRESS_MASK 0xfffff000
720#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700721#define PWRCTXA 0x2088 /* 965GM+ only */
722#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700723#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700724#define IPEHR 0x0208c
725#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700726#define NOPID 0x02094
727#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200728#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000729#define RING_BBSTATE(base) ((base)+0x110)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800730
Chris Wilsonf4068392010-10-27 20:36:41 +0100731#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700732#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300733#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300734#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100735#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300736#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100737#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300738#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100739#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200740#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300741#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200742#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100743
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300744#define FPGA_DBG 0x42300
745#define FPGA_DBG_RM_NOCLAIM (1<<31)
746
Chris Wilson0f3b6842013-01-15 12:05:55 +0000747#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700748/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100749#define DERRMR_PIPEA_SCANLINE (1<<0)
750#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
751#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
752#define DERRMR_PIPEA_VBLANK (1<<3)
753#define DERRMR_PIPEA_HBLANK (1<<5)
754#define DERRMR_PIPEB_SCANLINE (1<<8)
755#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
756#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
757#define DERRMR_PIPEB_VBLANK (1<<11)
758#define DERRMR_PIPEB_HBLANK (1<<13)
759/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
760#define DERRMR_PIPEC_SCANLINE (1<<14)
761#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
762#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
763#define DERRMR_PIPEC_VBLANK (1<<21)
764#define DERRMR_PIPEC_HBLANK (1<<22)
765
Chris Wilson0f3b6842013-01-15 12:05:55 +0000766
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700767/* GM45+ chicken bits -- debug workaround bits that may be required
768 * for various sorts of correct behavior. The top 16 bits of each are
769 * the enables for writing to the corresponding low bit.
770 */
771#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100772#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700773#define _3D_CHICKEN2 0x0208c
774/* Disables pipelining of read flushes past the SF-WIZ interface.
775 * Required on all Ironlake steppings according to the B-Spec, but the
776 * particular danger of not doing so is not specified.
777 */
778# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
779#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500780#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700781#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700782
Eric Anholt71cf39b2010-03-08 23:41:55 -0800783#define MI_MODE 0x0209c
784# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800785# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000786# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800787
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700788#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100789#define GEN6_GT_MODE_HI (1 << 9)
790#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700791
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000792#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700793#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100794#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000795#define GFX_RUN_LIST_ENABLE (1<<15)
796#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
797#define GFX_SURFACE_FAULT_ENABLE (1<<12)
798#define GFX_REPLAY_MODE (1<<11)
799#define GFX_PSMI_GRANULARITY (1<<10)
800#define GFX_PPGTT_ENABLE (1<<9)
801
Daniel Vettera7e806d2012-07-11 16:27:55 +0200802#define VLV_DISPLAY_BASE 0x180000
803
Jesse Barnes585fb112008-07-29 11:54:06 -0700804#define SCPD0 0x0209c /* 915+ only */
805#define IER 0x020a0
806#define IIR 0x020a4
807#define IMR 0x020a8
808#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200809#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700810#define GCFG_DIS (1<<8)
Ville Syrjäläff7630102013-01-24 15:29:52 +0200811#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
812#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
813#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
814#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
815#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700816#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200817#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700818#define EIR 0x020b0
819#define EMR 0x020b4
820#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700821#define GM45_ERROR_PAGE_TABLE (1<<5)
822#define GM45_ERROR_MEM_PRIV (1<<4)
823#define I915_ERROR_PAGE_TABLE (1<<4)
824#define GM45_ERROR_CP_PRIV (1<<3)
825#define I915_ERROR_MEMORY_REFRESH (1<<1)
826#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700827#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800828#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000829#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
830 will not assert AGPBUSY# and will only
831 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800832#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100833#define INSTPM_TLB_INVALIDATE (1<<9)
834#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700835#define ACTHD 0x020c8
836#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000837#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700838#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800839#define FW_BLC_SELF_EN_MASK (1<<31)
840#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
841#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800842#define MM_BURST_LENGTH 0x00700000
843#define MM_FIFO_WATERMARK 0x0001F000
844#define LM_BURST_LENGTH 0x00000700
845#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700846#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700847
848/* Make render/texture TLB fetches lower priorty than associated data
849 * fetches. This is not turned on by default
850 */
851#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
852
853/* Isoch request wait on GTT enable (Display A/B/C streams).
854 * Make isoch requests stall on the TLB update. May cause
855 * display underruns (test mode only)
856 */
857#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
858
859/* Block grant count for isoch requests when block count is
860 * set to a finite value.
861 */
862#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
863#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
864#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
865#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
866#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
867
868/* Enable render writes to complete in C2/C3/C4 power states.
869 * If this isn't enabled, render writes are prevented in low
870 * power states. That seems bad to me.
871 */
872#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
873
874/* This acknowledges an async flip immediately instead
875 * of waiting for 2TLB fetches.
876 */
877#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
878
879/* Enables non-sequential data reads through arbiter
880 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400881#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700882
883/* Disable FSB snooping of cacheable write cycles from binner/render
884 * command stream
885 */
886#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
887
888/* Arbiter time slice for non-isoch streams */
889#define MI_ARB_TIME_SLICE_MASK (7 << 5)
890#define MI_ARB_TIME_SLICE_1 (0 << 5)
891#define MI_ARB_TIME_SLICE_2 (1 << 5)
892#define MI_ARB_TIME_SLICE_4 (2 << 5)
893#define MI_ARB_TIME_SLICE_6 (3 << 5)
894#define MI_ARB_TIME_SLICE_8 (4 << 5)
895#define MI_ARB_TIME_SLICE_10 (5 << 5)
896#define MI_ARB_TIME_SLICE_14 (6 << 5)
897#define MI_ARB_TIME_SLICE_16 (7 << 5)
898
899/* Low priority grace period page size */
900#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
901#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
902
903/* Disable display A/B trickle feed */
904#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
905
906/* Set display plane priority */
907#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
908#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
909
Jesse Barnes585fb112008-07-29 11:54:06 -0700910#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200911#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700912#define CM0_IZ_OPT_DISABLE (1<<6)
913#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200914#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700915#define CM0_DEPTH_EVICT_DISABLE (1<<4)
916#define CM0_COLOR_EVICT_DISABLE (1<<3)
917#define CM0_DEPTH_WRITE_DISABLE (1<<1)
918#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000919#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700920#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800921#define GFX_FLSH_CNTL_GEN6 0x101008
922#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700923#define ECOSKPD 0x021d0
924#define ECO_GATING_CX_ONLY (1<<3)
925#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700926
Jesse Barnesfb046852012-03-28 13:39:26 -0700927#define CACHE_MODE_1 0x7004 /* IVB+ */
928#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
929
Jesse Barnes4efe0702011-01-18 11:25:41 -0800930#define GEN6_BLITTER_ECOSKPD 0x221d0
931#define GEN6_BLITTER_LOCK_SHIFT 16
932#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
933
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100934#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100935#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
936#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
937#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
938#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100939
Ben Widawskycc609d52013-05-28 19:22:29 -0700940/* On modern GEN architectures interrupt control consists of two sets
941 * of registers. The first set pertains to the ring generating the
942 * interrupt. The second control is for the functional block generating the
943 * interrupt. These are PM, GT, DE, etc.
944 *
945 * Luckily *knocks on wood* all the ring interrupt bits match up with the
946 * GT interrupt bits, so we don't need to duplicate the defines.
947 *
948 * These defines should cover us well from SNB->HSW with minor exceptions
949 * it can also work on ILK.
950 */
951#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
952#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
953#define GT_BLT_USER_INTERRUPT (1 << 22)
954#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
955#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700956#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -0700957#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
958#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
959#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
960#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
961#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
962#define GT_RENDER_USER_INTERRUPT (1 << 0)
963
Ben Widawsky12638c52013-05-28 19:22:31 -0700964#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
965#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
966
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700967#define GT_PARITY_ERROR(dev) \
968 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +0300969 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700970
Ben Widawskycc609d52013-05-28 19:22:29 -0700971/* These are all the "old" interrupts */
972#define ILK_BSD_USER_INTERRUPT (1<<5)
973#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
974#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
975#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
976#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
977#define I915_HWB_OOM_INTERRUPT (1<<13)
978#define I915_SYNC_STATUS_INTERRUPT (1<<12)
979#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
980#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
981#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
982#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
983#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
984#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
985#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
986#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
987#define I915_DEBUG_INTERRUPT (1<<2)
988#define I915_USER_INTERRUPT (1<<1)
989#define I915_ASLE_INTERRUPT (1<<0)
990#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100991
992#define GEN6_BSD_RNCID 0x12198
993
Ben Widawskya1e969e2012-04-14 18:41:32 -0700994#define GEN7_FF_THREAD_MODE 0x20a0
995#define GEN7_FF_SCHED_MASK 0x0077070
996#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
997#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
998#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
999#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001000#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001001#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1002#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1003#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1004#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1005#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1006#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1007#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1008#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1009
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001010/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001011 * Framebuffer compression (915+ only)
1012 */
1013
1014#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1015#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1016#define FBC_CONTROL 0x03208
1017#define FBC_CTL_EN (1<<31)
1018#define FBC_CTL_PERIODIC (1<<30)
1019#define FBC_CTL_INTERVAL_SHIFT (16)
1020#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001021#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001022#define FBC_CTL_STRIDE_SHIFT (5)
1023#define FBC_CTL_FENCENO (1<<0)
1024#define FBC_COMMAND 0x0320c
1025#define FBC_CMD_COMPRESS (1<<0)
1026#define FBC_STATUS 0x03210
1027#define FBC_STAT_COMPRESSING (1<<31)
1028#define FBC_STAT_COMPRESSED (1<<30)
1029#define FBC_STAT_MODIFIED (1<<29)
1030#define FBC_STAT_CURRENT_LINE (1<<0)
1031#define FBC_CONTROL2 0x03214
1032#define FBC_CTL_FENCE_DBL (0<<4)
1033#define FBC_CTL_IDLE_IMM (0<<2)
1034#define FBC_CTL_IDLE_FULL (1<<2)
1035#define FBC_CTL_IDLE_LINE (2<<2)
1036#define FBC_CTL_IDLE_DEBUG (3<<2)
1037#define FBC_CTL_CPU_FENCE (1<<1)
1038#define FBC_CTL_PLANEA (0<<0)
1039#define FBC_CTL_PLANEB (1<<0)
1040#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -07001041#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001042
1043#define FBC_LL_SIZE (1536)
1044
Jesse Barnes74dff282009-09-14 15:39:40 -07001045/* Framebuffer compression for GM45+ */
1046#define DPFC_CB_BASE 0x3200
1047#define DPFC_CONTROL 0x3208
1048#define DPFC_CTL_EN (1<<31)
1049#define DPFC_CTL_PLANEA (0<<30)
1050#define DPFC_CTL_PLANEB (1<<30)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001051#define IVB_DPFC_CTL_PLANE_SHIFT (29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001052#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001053#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001054#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001055#define DPFC_SR_EN (1<<10)
1056#define DPFC_CTL_LIMIT_1X (0<<6)
1057#define DPFC_CTL_LIMIT_2X (1<<6)
1058#define DPFC_CTL_LIMIT_4X (2<<6)
1059#define DPFC_RECOMP_CTL 0x320c
1060#define DPFC_RECOMP_STALL_EN (1<<27)
1061#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1062#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1063#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1064#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1065#define DPFC_STATUS 0x3210
1066#define DPFC_INVAL_SEG_SHIFT (16)
1067#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1068#define DPFC_COMP_SEG_SHIFT (0)
1069#define DPFC_COMP_SEG_MASK (0x000003ff)
1070#define DPFC_STATUS2 0x3214
1071#define DPFC_FENCE_YOFF 0x3218
1072#define DPFC_CHICKEN 0x3224
1073#define DPFC_HT_MODIFY (1<<31)
1074
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001075/* Framebuffer compression for Ironlake */
1076#define ILK_DPFC_CB_BASE 0x43200
1077#define ILK_DPFC_CONTROL 0x43208
1078/* The bit 28-8 is reserved */
1079#define DPFC_RESERVED (0x1FFFFF00)
1080#define ILK_DPFC_RECOMP_CTL 0x4320c
1081#define ILK_DPFC_STATUS 0x43210
1082#define ILK_DPFC_FENCE_YOFF 0x43218
1083#define ILK_DPFC_CHICKEN 0x43224
1084#define ILK_FBC_RT_BASE 0x2128
1085#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001086#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001087
1088#define ILK_DISPLAY_CHICKEN1 0x42000
1089#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001090#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001091
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001092
Jesse Barnes585fb112008-07-29 11:54:06 -07001093/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001094 * Framebuffer compression for Sandybridge
1095 *
1096 * The following two registers are of type GTTMMADR
1097 */
1098#define SNB_DPFC_CTL_SA 0x100100
1099#define SNB_CPU_FENCE_ENABLE (1<<29)
1100#define DPFC_CPU_FENCE_OFFSET 0x100104
1101
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001102/* Framebuffer compression for Ivybridge */
1103#define IVB_FBC_RT_BASE 0x7020
1104
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001105#define IPS_CTL 0x43408
1106#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001107
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001108#define MSG_FBC_REND_STATE 0x50380
1109#define FBC_REND_NUKE (1<<2)
1110#define FBC_REND_CACHE_CLEAN (1<<1)
1111
Rodrigo Vivi28554162013-05-06 19:37:37 -03001112#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1113#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1114#define HSW_BYPASS_FBC_QUEUE (1<<22)
1115#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1116 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1117 _HSW_PIPE_SLICE_CHICKEN_1_B)
1118
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001119/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001120 * GPIO regs
1121 */
1122#define GPIOA 0x5010
1123#define GPIOB 0x5014
1124#define GPIOC 0x5018
1125#define GPIOD 0x501c
1126#define GPIOE 0x5020
1127#define GPIOF 0x5024
1128#define GPIOG 0x5028
1129#define GPIOH 0x502c
1130# define GPIO_CLOCK_DIR_MASK (1 << 0)
1131# define GPIO_CLOCK_DIR_IN (0 << 1)
1132# define GPIO_CLOCK_DIR_OUT (1 << 1)
1133# define GPIO_CLOCK_VAL_MASK (1 << 2)
1134# define GPIO_CLOCK_VAL_OUT (1 << 3)
1135# define GPIO_CLOCK_VAL_IN (1 << 4)
1136# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1137# define GPIO_DATA_DIR_MASK (1 << 8)
1138# define GPIO_DATA_DIR_IN (0 << 9)
1139# define GPIO_DATA_DIR_OUT (1 << 9)
1140# define GPIO_DATA_VAL_MASK (1 << 10)
1141# define GPIO_DATA_VAL_OUT (1 << 11)
1142# define GPIO_DATA_VAL_IN (1 << 12)
1143# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1144
Chris Wilsonf899fc62010-07-20 15:44:45 -07001145#define GMBUS0 0x5100 /* clock/port select */
1146#define GMBUS_RATE_100KHZ (0<<8)
1147#define GMBUS_RATE_50KHZ (1<<8)
1148#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1149#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1150#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1151#define GMBUS_PORT_DISABLED 0
1152#define GMBUS_PORT_SSC 1
1153#define GMBUS_PORT_VGADDC 2
1154#define GMBUS_PORT_PANEL 3
1155#define GMBUS_PORT_DPC 4 /* HDMIC */
1156#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001157#define GMBUS_PORT_DPD 6 /* HDMID */
1158#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001159#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001160#define GMBUS1 0x5104 /* command/status */
1161#define GMBUS_SW_CLR_INT (1<<31)
1162#define GMBUS_SW_RDY (1<<30)
1163#define GMBUS_ENT (1<<29) /* enable timeout */
1164#define GMBUS_CYCLE_NONE (0<<25)
1165#define GMBUS_CYCLE_WAIT (1<<25)
1166#define GMBUS_CYCLE_INDEX (2<<25)
1167#define GMBUS_CYCLE_STOP (4<<25)
1168#define GMBUS_BYTE_COUNT_SHIFT 16
1169#define GMBUS_SLAVE_INDEX_SHIFT 8
1170#define GMBUS_SLAVE_ADDR_SHIFT 1
1171#define GMBUS_SLAVE_READ (1<<0)
1172#define GMBUS_SLAVE_WRITE (0<<0)
1173#define GMBUS2 0x5108 /* status */
1174#define GMBUS_INUSE (1<<15)
1175#define GMBUS_HW_WAIT_PHASE (1<<14)
1176#define GMBUS_STALL_TIMEOUT (1<<13)
1177#define GMBUS_INT (1<<12)
1178#define GMBUS_HW_RDY (1<<11)
1179#define GMBUS_SATOER (1<<10)
1180#define GMBUS_ACTIVE (1<<9)
1181#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1182#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1183#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1184#define GMBUS_NAK_EN (1<<3)
1185#define GMBUS_IDLE_EN (1<<2)
1186#define GMBUS_HW_WAIT_EN (1<<1)
1187#define GMBUS_HW_RDY_EN (1<<0)
1188#define GMBUS5 0x5120 /* byte index */
1189#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001190
Jesse Barnes585fb112008-07-29 11:54:06 -07001191/*
1192 * Clock control & power management
1193 */
1194
1195#define VGA0 0x6000
1196#define VGA1 0x6004
1197#define VGA_PD 0x6010
1198#define VGA0_PD_P2_DIV_4 (1 << 7)
1199#define VGA0_PD_P1_DIV_2 (1 << 5)
1200#define VGA0_PD_P1_SHIFT 0
1201#define VGA0_PD_P1_MASK (0x1f << 0)
1202#define VGA1_PD_P2_DIV_4 (1 << 15)
1203#define VGA1_PD_P1_DIV_2 (1 << 13)
1204#define VGA1_PD_P1_SHIFT 8
1205#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001206#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1207#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001208#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001209#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001210#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1211#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001212#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001213#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001214#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001215#define DPLL_VGA_MODE_DIS (1 << 28)
1216#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1217#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1218#define DPLL_MODE_MASK (3 << 26)
1219#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1220#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1221#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1222#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1223#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1224#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001225#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001226#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001227#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001228#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001229#define DPLL_PORTC_READY_MASK (0xf << 4)
1230#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001231
Jesse Barnes585fb112008-07-29 11:54:06 -07001232#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1233/*
1234 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1235 * this field (only one bit may be set).
1236 */
1237#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1238#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001239#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001240/* i830, required in DVO non-gang */
1241#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1242#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1243#define PLL_REF_INPUT_DREFCLK (0 << 13)
1244#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1245#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1246#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1247#define PLL_REF_INPUT_MASK (3 << 13)
1248#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001249/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001250# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1251# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1252# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1253# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1254# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1255
Jesse Barnes585fb112008-07-29 11:54:06 -07001256/*
1257 * Parallel to Serial Load Pulse phase selection.
1258 * Selects the phase for the 10X DPLL clock for the PCIe
1259 * digital display port. The range is 4 to 13; 10 or more
1260 * is just a flip delay. The default is 6
1261 */
1262#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1263#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1264/*
1265 * SDVO multiplier for 945G/GM. Not used on 965.
1266 */
1267#define SDVO_MULTIPLIER_MASK 0x000000ff
1268#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1269#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001270#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001271/*
1272 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1273 *
1274 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1275 */
1276#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1277#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1278/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1279#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1280#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1281/*
1282 * SDVO/UDI pixel multiplier.
1283 *
1284 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1285 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1286 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1287 * dummy bytes in the datastream at an increased clock rate, with both sides of
1288 * the link knowing how many bytes are fill.
1289 *
1290 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1291 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1292 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1293 * through an SDVO command.
1294 *
1295 * This register field has values of multiplication factor minus 1, with
1296 * a maximum multiplier of 5 for SDVO.
1297 */
1298#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1299#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1300/*
1301 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1302 * This best be set to the default value (3) or the CRT won't work. No,
1303 * I don't entirely understand what this does...
1304 */
1305#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1306#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001307#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001309
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310#define _FPA0 0x06040
1311#define _FPA1 0x06044
1312#define _FPB0 0x06048
1313#define _FPB1 0x0604c
1314#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1315#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001316#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001317#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001318#define FP_N_DIV_SHIFT 16
1319#define FP_M1_DIV_MASK 0x00003f00
1320#define FP_M1_DIV_SHIFT 8
1321#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001322#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001323#define FP_M2_DIV_SHIFT 0
1324#define DPLL_TEST 0x606c
1325#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1326#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1327#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1328#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1329#define DPLLB_TEST_N_BYPASS (1 << 19)
1330#define DPLLB_TEST_M_BYPASS (1 << 18)
1331#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1332#define DPLLA_TEST_N_BYPASS (1 << 3)
1333#define DPLLA_TEST_M_BYPASS (1 << 2)
1334#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1335#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001336#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001337#define DSTATE_PLL_D3_OFF (1<<3)
1338#define DSTATE_GFX_CLOCK_GATING (1<<1)
1339#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03001340#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001341# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1342# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1343# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1344# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1345# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1346# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1347# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1348# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1349# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1350# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1351# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1352# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1353# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1354# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1355# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1356# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1357# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1358# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1359# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1360# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1361# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1362# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1363# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1364# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1365# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1366# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1367# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1368# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1369/**
1370 * This bit must be set on the 830 to prevent hangs when turning off the
1371 * overlay scaler.
1372 */
1373# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1374# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1375# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1376# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1377# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1378
1379#define RENCLK_GATE_D1 0x6204
1380# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1381# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1382# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1383# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1384# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1385# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1386# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1387# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1388# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1389/** This bit must be unset on 855,865 */
1390# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1391# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1392# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1393# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1394/** This bit must be set on 855,865. */
1395# define SV_CLOCK_GATE_DISABLE (1 << 0)
1396# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1397# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1398# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1399# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1400# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1401# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1402# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1403# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1404# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1405# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1406# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1407# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1408# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1409# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1410# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1411# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1412# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1413
1414# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1415/** This bit must always be set on 965G/965GM */
1416# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1417# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1418# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1419# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1420# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1421# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1422/** This bit must always be set on 965G */
1423# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1424# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1425# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1426# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1427# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1428# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1429# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1430# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1431# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1432# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1433# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1434# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1435# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1436# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1437# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1438# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1439# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1440# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1441# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1442
1443#define RENCLK_GATE_D2 0x6208
1444#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1445#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1446#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1447#define RAMCLK_GATE_D 0x6210 /* CRL only */
1448#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001449
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001450#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001451#define FW_CSPWRDWNEN (1<<15)
1452
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001453#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1454
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001455#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1456#define CDCLK_FREQ_SHIFT 4
1457#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1458#define CZCLK_FREQ_MASK 0xf
1459#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1460
Jesse Barnes585fb112008-07-29 11:54:06 -07001461/*
1462 * Palette regs
1463 */
1464
Ville Syrjälä4b059982013-01-24 15:29:47 +02001465#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1466#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001467#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001468
Eric Anholt673a3942008-07-30 12:06:12 -07001469/* MCH MMIO space */
1470
1471/*
1472 * MCHBAR mirror.
1473 *
1474 * This mirrors the MCHBAR MMIO space whose location is determined by
1475 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1476 * every way. It is not accessible from the CP register read instructions.
1477 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001478 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1479 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001480 */
1481#define MCHBAR_MIRROR_BASE 0x10000
1482
Yuanhan Liu13982612010-12-15 15:42:31 +08001483#define MCHBAR_MIRROR_BASE_SNB 0x140000
1484
Chris Wilson3ebecd02013-04-12 19:10:13 +01001485/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001486#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001487
Eric Anholt673a3942008-07-30 12:06:12 -07001488/** 915-945 and GM965 MCH register controlling DRAM channel access */
1489#define DCC 0x10200
1490#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1491#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1492#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1493#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1494#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001495#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001496
Li Peng95534262010-05-18 18:58:44 +08001497/** Pineview MCH register contains DDR3 setting */
1498#define CSHRDDR3CTL 0x101a8
1499#define CSHRDDR3CTL_DDR3 (1 << 2)
1500
Eric Anholt673a3942008-07-30 12:06:12 -07001501/** 965 MCH register controlling DRAM channel configuration */
1502#define C0DRB3 0x10206
1503#define C1DRB3 0x10606
1504
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001505/** snb MCH registers for reading the DRAM channel configuration */
1506#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1507#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1508#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1509#define MAD_DIMM_ECC_MASK (0x3 << 24)
1510#define MAD_DIMM_ECC_OFF (0x0 << 24)
1511#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1512#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1513#define MAD_DIMM_ECC_ON (0x3 << 24)
1514#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1515#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1516#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1517#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1518#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1519#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1520#define MAD_DIMM_A_SELECT (0x1 << 16)
1521/* DIMM sizes are in multiples of 256mb. */
1522#define MAD_DIMM_B_SIZE_SHIFT 8
1523#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1524#define MAD_DIMM_A_SIZE_SHIFT 0
1525#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1526
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001527/** snb MCH registers for priority tuning */
1528#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1529#define MCH_SSKPD_WM0_MASK 0x3f
1530#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001531
Jesse Barnesec013e72013-08-20 10:29:23 +01001532#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1533
Keith Packardb11248d2009-06-11 22:28:56 -07001534/* Clocking configuration register */
1535#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001536#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001537#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1538#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1539#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1540#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1541#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001542/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001543#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001544#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001545#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001546#define CLKCFG_MEM_533 (1 << 4)
1547#define CLKCFG_MEM_667 (2 << 4)
1548#define CLKCFG_MEM_800 (3 << 4)
1549#define CLKCFG_MEM_MASK (7 << 4)
1550
Jesse Barnesea056c12010-09-10 10:02:13 -07001551#define TSC1 0x11001
1552#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001553#define TR1 0x11006
1554#define TSFS 0x11020
1555#define TSFS_SLOPE_MASK 0x0000ff00
1556#define TSFS_SLOPE_SHIFT 8
1557#define TSFS_INTR_MASK 0x000000ff
1558
Jesse Barnesf97108d2010-01-29 11:27:07 -08001559#define CRSTANDVID 0x11100
1560#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1561#define PXVFREQ_PX_MASK 0x7f000000
1562#define PXVFREQ_PX_SHIFT 24
1563#define VIDFREQ_BASE 0x11110
1564#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1565#define VIDFREQ2 0x11114
1566#define VIDFREQ3 0x11118
1567#define VIDFREQ4 0x1111c
1568#define VIDFREQ_P0_MASK 0x1f000000
1569#define VIDFREQ_P0_SHIFT 24
1570#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1571#define VIDFREQ_P0_CSCLK_SHIFT 20
1572#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1573#define VIDFREQ_P0_CRCLK_SHIFT 16
1574#define VIDFREQ_P1_MASK 0x00001f00
1575#define VIDFREQ_P1_SHIFT 8
1576#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1577#define VIDFREQ_P1_CSCLK_SHIFT 4
1578#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1579#define INTTOEXT_BASE_ILK 0x11300
1580#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1581#define INTTOEXT_MAP3_SHIFT 24
1582#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1583#define INTTOEXT_MAP2_SHIFT 16
1584#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1585#define INTTOEXT_MAP1_SHIFT 8
1586#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1587#define INTTOEXT_MAP0_SHIFT 0
1588#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1589#define MEMSWCTL 0x11170 /* Ironlake only */
1590#define MEMCTL_CMD_MASK 0xe000
1591#define MEMCTL_CMD_SHIFT 13
1592#define MEMCTL_CMD_RCLK_OFF 0
1593#define MEMCTL_CMD_RCLK_ON 1
1594#define MEMCTL_CMD_CHFREQ 2
1595#define MEMCTL_CMD_CHVID 3
1596#define MEMCTL_CMD_VMMOFF 4
1597#define MEMCTL_CMD_VMMON 5
1598#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1599 when command complete */
1600#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1601#define MEMCTL_FREQ_SHIFT 8
1602#define MEMCTL_SFCAVM (1<<7)
1603#define MEMCTL_TGT_VID_MASK 0x007f
1604#define MEMIHYST 0x1117c
1605#define MEMINTREN 0x11180 /* 16 bits */
1606#define MEMINT_RSEXIT_EN (1<<8)
1607#define MEMINT_CX_SUPR_EN (1<<7)
1608#define MEMINT_CONT_BUSY_EN (1<<6)
1609#define MEMINT_AVG_BUSY_EN (1<<5)
1610#define MEMINT_EVAL_CHG_EN (1<<4)
1611#define MEMINT_MON_IDLE_EN (1<<3)
1612#define MEMINT_UP_EVAL_EN (1<<2)
1613#define MEMINT_DOWN_EVAL_EN (1<<1)
1614#define MEMINT_SW_CMD_EN (1<<0)
1615#define MEMINTRSTR 0x11182 /* 16 bits */
1616#define MEM_RSEXIT_MASK 0xc000
1617#define MEM_RSEXIT_SHIFT 14
1618#define MEM_CONT_BUSY_MASK 0x3000
1619#define MEM_CONT_BUSY_SHIFT 12
1620#define MEM_AVG_BUSY_MASK 0x0c00
1621#define MEM_AVG_BUSY_SHIFT 10
1622#define MEM_EVAL_CHG_MASK 0x0300
1623#define MEM_EVAL_BUSY_SHIFT 8
1624#define MEM_MON_IDLE_MASK 0x00c0
1625#define MEM_MON_IDLE_SHIFT 6
1626#define MEM_UP_EVAL_MASK 0x0030
1627#define MEM_UP_EVAL_SHIFT 4
1628#define MEM_DOWN_EVAL_MASK 0x000c
1629#define MEM_DOWN_EVAL_SHIFT 2
1630#define MEM_SW_CMD_MASK 0x0003
1631#define MEM_INT_STEER_GFX 0
1632#define MEM_INT_STEER_CMR 1
1633#define MEM_INT_STEER_SMI 2
1634#define MEM_INT_STEER_SCI 3
1635#define MEMINTRSTS 0x11184
1636#define MEMINT_RSEXIT (1<<7)
1637#define MEMINT_CONT_BUSY (1<<6)
1638#define MEMINT_AVG_BUSY (1<<5)
1639#define MEMINT_EVAL_CHG (1<<4)
1640#define MEMINT_MON_IDLE (1<<3)
1641#define MEMINT_UP_EVAL (1<<2)
1642#define MEMINT_DOWN_EVAL (1<<1)
1643#define MEMINT_SW_CMD (1<<0)
1644#define MEMMODECTL 0x11190
1645#define MEMMODE_BOOST_EN (1<<31)
1646#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1647#define MEMMODE_BOOST_FREQ_SHIFT 24
1648#define MEMMODE_IDLE_MODE_MASK 0x00030000
1649#define MEMMODE_IDLE_MODE_SHIFT 16
1650#define MEMMODE_IDLE_MODE_EVAL 0
1651#define MEMMODE_IDLE_MODE_CONT 1
1652#define MEMMODE_HWIDLE_EN (1<<15)
1653#define MEMMODE_SWMODE_EN (1<<14)
1654#define MEMMODE_RCLK_GATE (1<<13)
1655#define MEMMODE_HW_UPDATE (1<<12)
1656#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1657#define MEMMODE_FSTART_SHIFT 8
1658#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1659#define MEMMODE_FMAX_SHIFT 4
1660#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1661#define RCBMAXAVG 0x1119c
1662#define MEMSWCTL2 0x1119e /* Cantiga only */
1663#define SWMEMCMD_RENDER_OFF (0 << 13)
1664#define SWMEMCMD_RENDER_ON (1 << 13)
1665#define SWMEMCMD_SWFREQ (2 << 13)
1666#define SWMEMCMD_TARVID (3 << 13)
1667#define SWMEMCMD_VRM_OFF (4 << 13)
1668#define SWMEMCMD_VRM_ON (5 << 13)
1669#define CMDSTS (1<<12)
1670#define SFCAVM (1<<11)
1671#define SWFREQ_MASK 0x0380 /* P0-7 */
1672#define SWFREQ_SHIFT 7
1673#define TARVID_MASK 0x001f
1674#define MEMSTAT_CTG 0x111a0
1675#define RCBMINAVG 0x111a0
1676#define RCUPEI 0x111b0
1677#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001678#define RSTDBYCTL 0x111b8
1679#define RS1EN (1<<31)
1680#define RS2EN (1<<30)
1681#define RS3EN (1<<29)
1682#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1683#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1684#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1685#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1686#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1687#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1688#define RSX_STATUS_MASK (7<<20)
1689#define RSX_STATUS_ON (0<<20)
1690#define RSX_STATUS_RC1 (1<<20)
1691#define RSX_STATUS_RC1E (2<<20)
1692#define RSX_STATUS_RS1 (3<<20)
1693#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1694#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1695#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1696#define RSX_STATUS_RSVD2 (7<<20)
1697#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1698#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1699#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1700#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1701#define RS1CONTSAV_MASK (3<<14)
1702#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1703#define RS1CONTSAV_RSVD (1<<14)
1704#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1705#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1706#define NORMSLEXLAT_MASK (3<<12)
1707#define SLOW_RS123 (0<<12)
1708#define SLOW_RS23 (1<<12)
1709#define SLOW_RS3 (2<<12)
1710#define NORMAL_RS123 (3<<12)
1711#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1712#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1713#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1714#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1715#define RS_CSTATE_MASK (3<<4)
1716#define RS_CSTATE_C367_RS1 (0<<4)
1717#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1718#define RS_CSTATE_RSVD (2<<4)
1719#define RS_CSTATE_C367_RS2 (3<<4)
1720#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1721#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001722#define VIDCTL 0x111c0
1723#define VIDSTS 0x111c8
1724#define VIDSTART 0x111cc /* 8 bits */
1725#define MEMSTAT_ILK 0x111f8
1726#define MEMSTAT_VID_MASK 0x7f00
1727#define MEMSTAT_VID_SHIFT 8
1728#define MEMSTAT_PSTATE_MASK 0x00f8
1729#define MEMSTAT_PSTATE_SHIFT 3
1730#define MEMSTAT_MON_ACTV (1<<2)
1731#define MEMSTAT_SRC_CTL_MASK 0x0003
1732#define MEMSTAT_SRC_CTL_CORE 0
1733#define MEMSTAT_SRC_CTL_TRB 1
1734#define MEMSTAT_SRC_CTL_THM 2
1735#define MEMSTAT_SRC_CTL_STDBY 3
1736#define RCPREVBSYTUPAVG 0x113b8
1737#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001738#define PMMISC 0x11214
1739#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001740#define SDEW 0x1124c
1741#define CSIEW0 0x11250
1742#define CSIEW1 0x11254
1743#define CSIEW2 0x11258
1744#define PEW 0x1125c
1745#define DEW 0x11270
1746#define MCHAFE 0x112c0
1747#define CSIEC 0x112e0
1748#define DMIEC 0x112e4
1749#define DDREC 0x112e8
1750#define PEG0EC 0x112ec
1751#define PEG1EC 0x112f0
1752#define GFXEC 0x112f4
1753#define RPPREVBSYTUPAVG 0x113b8
1754#define RPPREVBSYTDNAVG 0x113bc
1755#define ECR 0x11600
1756#define ECR_GPFE (1<<31)
1757#define ECR_IMONE (1<<30)
1758#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1759#define OGW0 0x11608
1760#define OGW1 0x1160c
1761#define EG0 0x11610
1762#define EG1 0x11614
1763#define EG2 0x11618
1764#define EG3 0x1161c
1765#define EG4 0x11620
1766#define EG5 0x11624
1767#define EG6 0x11628
1768#define EG7 0x1162c
1769#define PXW 0x11664
1770#define PXWL 0x11680
1771#define LCFUSE02 0x116c0
1772#define LCFUSE_HIV_MASK 0x000000ff
1773#define CSIPLL0 0x12c10
1774#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001775#define PEG_BAND_GAP_DATA 0x14d68
1776
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001777#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1778#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1779#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1780
Ben Widawsky153b4b952013-10-22 22:05:09 -07001781#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1782#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1783#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001784
Jesse Barnes585fb112008-07-29 11:54:06 -07001785/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001786 * Logical Context regs
1787 */
1788#define CCID 0x2180
1789#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001790/*
1791 * Notes on SNB/IVB/VLV context size:
1792 * - Power context is saved elsewhere (LLC or stolen)
1793 * - Ring/execlist context is saved on SNB, not on IVB
1794 * - Extended context size already includes render context size
1795 * - We always need to follow the extended context size.
1796 * SNB BSpec has comments indicating that we should use the
1797 * render context size instead if execlists are disabled, but
1798 * based on empirical testing that's just nonsense.
1799 * - Pipelined/VF state is saved on SNB/IVB respectively
1800 * - GT1 size just indicates how much of render context
1801 * doesn't need saving on GT1
1802 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001803#define CXT_SIZE 0x21a0
1804#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1805#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1806#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1807#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1808#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001809#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001810 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1811 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001812#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001813#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1814#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001815#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1816#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1817#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1818#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001819#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001820 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001821/* Haswell does have the CXT_SIZE register however it does not appear to be
1822 * valid. Now, docs explain in dwords what is in the context object. The full
1823 * size is 70720 bytes, however, the power context and execlist context will
1824 * never be saved (power context is stored elsewhere, and execlists don't work
1825 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1826 */
1827#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001828/* Same as Haswell, but 72064 bytes now. */
1829#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1830
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001831
Jesse Barnese454a052013-09-26 17:55:58 -07001832#define VLV_CLK_CTL2 0x101104
1833#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1834
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001835/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001836 * Overlay regs
1837 */
1838
1839#define OVADD 0x30000
1840#define DOVSTA 0x30008
1841#define OC_BUF (0x3<<20)
1842#define OGAMC5 0x30010
1843#define OGAMC4 0x30014
1844#define OGAMC3 0x30018
1845#define OGAMC2 0x3001c
1846#define OGAMC1 0x30020
1847#define OGAMC0 0x30024
1848
1849/*
1850 * Display engine regs
1851 */
1852
Shuang He8bf1e9f2013-10-15 18:55:27 +01001853/* Pipe A CRC regs */
1854#define _PIPE_CRC_CTL_A (dev_priv->info->display_mmio_offset + 0x60050)
1855#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001856/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001857#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1858#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1859#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001860/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001861#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1862#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1863#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1864/* embedded DP port on the north display block, reserved on ivb */
1865#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1866#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001867/* vlv source selection */
1868#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1869#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1870#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1871/* with DP port the pipe source is invalid */
1872#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1873#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1874#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1875/* gen3+ source selection */
1876#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1877#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1878#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1879/* with DP/TV port the pipe source is invalid */
1880#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1881#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1882#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1883#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1884#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1885/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001886#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001887
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001888#define _PIPE_CRC_RES_1_A_IVB 0x60064
1889#define _PIPE_CRC_RES_2_A_IVB 0x60068
1890#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1891#define _PIPE_CRC_RES_4_A_IVB 0x60070
1892#define _PIPE_CRC_RES_5_A_IVB 0x60074
1893
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001894#define _PIPE_CRC_RES_RED_A (dev_priv->info->display_mmio_offset + 0x60060)
1895#define _PIPE_CRC_RES_GREEN_A (dev_priv->info->display_mmio_offset + 0x60064)
1896#define _PIPE_CRC_RES_BLUE_A (dev_priv->info->display_mmio_offset + 0x60068)
1897#define _PIPE_CRC_RES_RES1_A_I915 (dev_priv->info->display_mmio_offset + 0x6006c)
1898#define _PIPE_CRC_RES_RES2_A_G4X (dev_priv->info->display_mmio_offset + 0x60080)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001899
1900/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001901#define _PIPE_CRC_RES_1_B_IVB 0x61064
1902#define _PIPE_CRC_RES_2_B_IVB 0x61068
1903#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1904#define _PIPE_CRC_RES_4_B_IVB 0x61070
1905#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01001906
Daniel Vetterb073aea2013-10-16 22:55:57 +02001907#define PIPE_CRC_CTL(pipe) _PIPE_INC(pipe, _PIPE_CRC_CTL_A, 0x01000)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001908#define PIPE_CRC_RES_1_IVB(pipe) \
1909 _PIPE(pipe, _PIPE_CRC_RES_1_A_IVB, _PIPE_CRC_RES_1_B_IVB)
1910#define PIPE_CRC_RES_2_IVB(pipe) \
1911 _PIPE(pipe, _PIPE_CRC_RES_2_A_IVB, _PIPE_CRC_RES_2_B_IVB)
1912#define PIPE_CRC_RES_3_IVB(pipe) \
1913 _PIPE(pipe, _PIPE_CRC_RES_3_A_IVB, _PIPE_CRC_RES_3_B_IVB)
1914#define PIPE_CRC_RES_4_IVB(pipe) \
1915 _PIPE(pipe, _PIPE_CRC_RES_4_A_IVB, _PIPE_CRC_RES_4_B_IVB)
1916#define PIPE_CRC_RES_5_IVB(pipe) \
1917 _PIPE(pipe, _PIPE_CRC_RES_5_A_IVB, _PIPE_CRC_RES_5_B_IVB)
1918
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001919#define PIPE_CRC_RES_RED(pipe) \
1920 _PIPE_INC(pipe, _PIPE_CRC_RES_RED_A, 0x01000)
1921#define PIPE_CRC_RES_GREEN(pipe) \
1922 _PIPE_INC(pipe, _PIPE_CRC_RES_GREEN_A, 0x01000)
1923#define PIPE_CRC_RES_BLUE(pipe) \
1924 _PIPE_INC(pipe, _PIPE_CRC_RES_BLUE_A, 0x01000)
1925#define PIPE_CRC_RES_RES1_I915(pipe) \
1926 _PIPE_INC(pipe, _PIPE_CRC_RES_RES1_A_I915, 0x01000)
1927#define PIPE_CRC_RES_RES2_G4X(pipe) \
1928 _PIPE_INC(pipe, _PIPE_CRC_RES_RES2_A_G4X, 0x01000)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001929
Jesse Barnes585fb112008-07-29 11:54:06 -07001930/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001931#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1932#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1933#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1934#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1935#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1936#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1937#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1938#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1939#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001940
1941/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001942#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1943#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1944#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1945#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1946#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1947#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1948#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1949#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1950#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001951
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001952#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1953#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1954#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1955#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1956#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1957#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001958#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001959#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001960
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001961/* HSW eDP PSR registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001962#define EDP_PSR_BASE(dev) 0x64800
1963#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001964#define EDP_PSR_ENABLE (1<<31)
1965#define EDP_PSR_LINK_DISABLE (0<<27)
1966#define EDP_PSR_LINK_STANDBY (1<<27)
1967#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1968#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1969#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1970#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1971#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1972#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1973#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1974#define EDP_PSR_TP1_TP2_SEL (0<<11)
1975#define EDP_PSR_TP1_TP3_SEL (1<<11)
1976#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1977#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1978#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1979#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1980#define EDP_PSR_TP1_TIME_500us (0<<4)
1981#define EDP_PSR_TP1_TIME_100us (1<<4)
1982#define EDP_PSR_TP1_TIME_2500us (2<<4)
1983#define EDP_PSR_TP1_TIME_0us (3<<4)
1984#define EDP_PSR_IDLE_FRAME_SHIFT 0
1985
Ben Widawsky18b59922013-09-20 09:35:30 -07001986#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1987#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001988#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07001989#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001990#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07001991#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
1992#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
1993#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001994
Ben Widawsky18b59922013-09-20 09:35:30 -07001995#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001996#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001997#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1998#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1999#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2000#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2001#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2002#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2003#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2004#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2005#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2006#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2007#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2008#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2009#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2010#define EDP_PSR_STATUS_COUNT_SHIFT 16
2011#define EDP_PSR_STATUS_COUNT_MASK 0xf
2012#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2013#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2014#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2015#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2016#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2017#define EDP_PSR_STATUS_IDLE_MASK 0xf
2018
Ben Widawsky18b59922013-09-20 09:35:30 -07002019#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002020#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002021
Ben Widawsky18b59922013-09-20 09:35:30 -07002022#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002023#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2024#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2025#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2026
Jesse Barnes585fb112008-07-29 11:54:06 -07002027/* VGA port control */
2028#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002029#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002030#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002031
Jesse Barnes585fb112008-07-29 11:54:06 -07002032#define ADPA_DAC_ENABLE (1<<31)
2033#define ADPA_DAC_DISABLE 0
2034#define ADPA_PIPE_SELECT_MASK (1<<30)
2035#define ADPA_PIPE_A_SELECT 0
2036#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002037#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002038/* CPT uses bits 29:30 for pch transcoder select */
2039#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2040#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2041#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2042#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2043#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2044#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2045#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2046#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2047#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2048#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2049#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2050#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2051#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2052#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2053#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2054#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2055#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2056#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2057#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002058#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2059#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002060#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002061#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002062#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002063#define ADPA_HSYNC_CNTL_ENABLE 0
2064#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2065#define ADPA_VSYNC_ACTIVE_LOW 0
2066#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2067#define ADPA_HSYNC_ACTIVE_LOW 0
2068#define ADPA_DPMS_MASK (~(3<<10))
2069#define ADPA_DPMS_ON (0<<10)
2070#define ADPA_DPMS_SUSPEND (1<<10)
2071#define ADPA_DPMS_STANDBY (2<<10)
2072#define ADPA_DPMS_OFF (3<<10)
2073
Chris Wilson939fe4d2010-10-09 10:33:26 +01002074
Jesse Barnes585fb112008-07-29 11:54:06 -07002075/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002076#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002077#define PORTB_HOTPLUG_INT_EN (1 << 29)
2078#define PORTC_HOTPLUG_INT_EN (1 << 28)
2079#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002080#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2081#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2082#define TV_HOTPLUG_INT_EN (1 << 18)
2083#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002084#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2085 PORTC_HOTPLUG_INT_EN | \
2086 PORTD_HOTPLUG_INT_EN | \
2087 SDVOC_HOTPLUG_INT_EN | \
2088 SDVOB_HOTPLUG_INT_EN | \
2089 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002090#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002091#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2092/* must use period 64 on GM45 according to docs */
2093#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2094#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2095#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2096#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2097#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2098#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2099#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2100#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2101#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2102#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2103#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2104#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002105
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002106#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002107/*
2108 * HDMI/DP bits are gen4+
2109 *
2110 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2111 * Please check the detailed lore in the commit message for for experimental
2112 * evidence.
2113 */
2114#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002115#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002116#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
Daniel Vetter26739f12013-02-07 12:42:32 +01002117#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2118#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2119#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002120/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002121#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2122#define TV_HOTPLUG_INT_STATUS (1 << 10)
2123#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2124#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2125#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2126#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01002127/* SDVO is different across gen3/4 */
2128#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2129#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002130/*
2131 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2132 * since reality corrobates that they're the same as on gen3. But keep these
2133 * bits here (and the comment!) to help any other lost wanderers back onto the
2134 * right tracks.
2135 */
Chris Wilson084b6122012-05-11 18:01:33 +01002136#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2137#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2138#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2139#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002140#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2141 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2142 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2143 PORTB_HOTPLUG_INT_STATUS | \
2144 PORTC_HOTPLUG_INT_STATUS | \
2145 PORTD_HOTPLUG_INT_STATUS)
2146
Egbert Eiche5868a32013-02-28 04:17:12 -05002147#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2148 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2149 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2150 PORTB_HOTPLUG_INT_STATUS | \
2151 PORTC_HOTPLUG_INT_STATUS | \
2152 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002153
Paulo Zanonic20cd312013-02-19 16:21:45 -03002154/* SDVO and HDMI port control.
2155 * The same register may be used for SDVO or HDMI */
2156#define GEN3_SDVOB 0x61140
2157#define GEN3_SDVOC 0x61160
2158#define GEN4_HDMIB GEN3_SDVOB
2159#define GEN4_HDMIC GEN3_SDVOC
2160#define PCH_SDVOB 0xe1140
2161#define PCH_HDMIB PCH_SDVOB
2162#define PCH_HDMIC 0xe1150
2163#define PCH_HDMID 0xe1160
2164
Daniel Vetter84093602013-11-01 10:50:21 +01002165#define PORT_DFT_I9XX 0x61150
2166#define DC_BALANCE_RESET (1 << 25)
2167#define PORT_DFT2_G4X 0x61154
2168#define DC_BALANCE_RESET_VLV (1 << 31)
2169#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2170#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2171#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2172
Paulo Zanonic20cd312013-02-19 16:21:45 -03002173/* Gen 3 SDVO bits: */
2174#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002175#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2176#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002177#define SDVO_PIPE_B_SELECT (1 << 30)
2178#define SDVO_STALL_SELECT (1 << 29)
2179#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002180/**
2181 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002182 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002183 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2184 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002185#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002186#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002187#define SDVO_PHASE_SELECT_MASK (15 << 19)
2188#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2189#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2190#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2191#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2192#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2193#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002194/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002195#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2196 SDVO_INTERRUPT_ENABLE)
2197#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2198
2199/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002200#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002201#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002202#define SDVO_ENCODING_SDVO (0 << 10)
2203#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002204#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2205#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002206#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002207#define SDVO_AUDIO_ENABLE (1 << 6)
2208/* VSYNC/HSYNC bits new with 965, default is to be set */
2209#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2210#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2211
2212/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002213#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002214#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2215
2216/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002217#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2218#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002219
Jesse Barnes585fb112008-07-29 11:54:06 -07002220
2221/* DVO port control */
2222#define DVOA 0x61120
2223#define DVOB 0x61140
2224#define DVOC 0x61160
2225#define DVO_ENABLE (1 << 31)
2226#define DVO_PIPE_B_SELECT (1 << 30)
2227#define DVO_PIPE_STALL_UNUSED (0 << 28)
2228#define DVO_PIPE_STALL (1 << 28)
2229#define DVO_PIPE_STALL_TV (2 << 28)
2230#define DVO_PIPE_STALL_MASK (3 << 28)
2231#define DVO_USE_VGA_SYNC (1 << 15)
2232#define DVO_DATA_ORDER_I740 (0 << 14)
2233#define DVO_DATA_ORDER_FP (1 << 14)
2234#define DVO_VSYNC_DISABLE (1 << 11)
2235#define DVO_HSYNC_DISABLE (1 << 10)
2236#define DVO_VSYNC_TRISTATE (1 << 9)
2237#define DVO_HSYNC_TRISTATE (1 << 8)
2238#define DVO_BORDER_ENABLE (1 << 7)
2239#define DVO_DATA_ORDER_GBRG (1 << 6)
2240#define DVO_DATA_ORDER_RGGB (0 << 6)
2241#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2242#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2243#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2244#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2245#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2246#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2247#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2248#define DVO_PRESERVE_MASK (0x7<<24)
2249#define DVOA_SRCDIM 0x61124
2250#define DVOB_SRCDIM 0x61144
2251#define DVOC_SRCDIM 0x61164
2252#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2253#define DVO_SRCDIM_VERTICAL_SHIFT 0
2254
2255/* LVDS port control */
2256#define LVDS 0x61180
2257/*
2258 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2259 * the DPLL semantics change when the LVDS is assigned to that pipe.
2260 */
2261#define LVDS_PORT_EN (1 << 31)
2262/* Selects pipe B for LVDS data. Must be set on pre-965. */
2263#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002264#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002265#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002266/* LVDS dithering flag on 965/g4x platform */
2267#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002268/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2269#define LVDS_VSYNC_POLARITY (1 << 21)
2270#define LVDS_HSYNC_POLARITY (1 << 20)
2271
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002272/* Enable border for unscaled (or aspect-scaled) display */
2273#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002274/*
2275 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2276 * pixel.
2277 */
2278#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2279#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2280#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2281/*
2282 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2283 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2284 * on.
2285 */
2286#define LVDS_A3_POWER_MASK (3 << 6)
2287#define LVDS_A3_POWER_DOWN (0 << 6)
2288#define LVDS_A3_POWER_UP (3 << 6)
2289/*
2290 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2291 * is set.
2292 */
2293#define LVDS_CLKB_POWER_MASK (3 << 4)
2294#define LVDS_CLKB_POWER_DOWN (0 << 4)
2295#define LVDS_CLKB_POWER_UP (3 << 4)
2296/*
2297 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2298 * setting for whether we are in dual-channel mode. The B3 pair will
2299 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2300 */
2301#define LVDS_B0B3_POWER_MASK (3 << 2)
2302#define LVDS_B0B3_POWER_DOWN (0 << 2)
2303#define LVDS_B0B3_POWER_UP (3 << 2)
2304
David Härdeman3c17fe42010-09-24 21:44:32 +02002305/* Video Data Island Packet control */
2306#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002307/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2308 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2309 * of the infoframe structure specified by CEA-861. */
2310#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002311#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002312#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002313/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002314#define VIDEO_DIP_ENABLE (1 << 31)
2315#define VIDEO_DIP_PORT_B (1 << 29)
2316#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03002317#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002318#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002319#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002320#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2321#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002322#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002323#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2324#define VIDEO_DIP_SELECT_AVI (0 << 19)
2325#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2326#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002327#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002328#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2329#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2330#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002331#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002332/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002333#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2334#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002335#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002336#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2337#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002338#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002339
Jesse Barnes585fb112008-07-29 11:54:06 -07002340/* Panel power sequencing */
2341#define PP_STATUS 0x61200
2342#define PP_ON (1 << 31)
2343/*
2344 * Indicates that all dependencies of the panel are on:
2345 *
2346 * - PLL enabled
2347 * - pipe enabled
2348 * - LVDS/DVOB/DVOC on
2349 */
2350#define PP_READY (1 << 30)
2351#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002352#define PP_SEQUENCE_POWER_UP (1 << 28)
2353#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2354#define PP_SEQUENCE_MASK (3 << 28)
2355#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002356#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002357#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002358#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2359#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2360#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2361#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2362#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2363#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2364#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2365#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2366#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002367#define PP_CONTROL 0x61204
2368#define POWER_TARGET_ON (1 << 0)
2369#define PP_ON_DELAYS 0x61208
2370#define PP_OFF_DELAYS 0x6120c
2371#define PP_DIVISOR 0x61210
2372
2373/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002374#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002375#define PFIT_ENABLE (1 << 31)
2376#define PFIT_PIPE_MASK (3 << 29)
2377#define PFIT_PIPE_SHIFT 29
2378#define VERT_INTERP_DISABLE (0 << 10)
2379#define VERT_INTERP_BILINEAR (1 << 10)
2380#define VERT_INTERP_MASK (3 << 10)
2381#define VERT_AUTO_SCALE (1 << 9)
2382#define HORIZ_INTERP_DISABLE (0 << 6)
2383#define HORIZ_INTERP_BILINEAR (1 << 6)
2384#define HORIZ_INTERP_MASK (3 << 6)
2385#define HORIZ_AUTO_SCALE (1 << 5)
2386#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002387#define PFIT_FILTER_FUZZY (0 << 24)
2388#define PFIT_SCALING_AUTO (0 << 26)
2389#define PFIT_SCALING_PROGRAMMED (1 << 26)
2390#define PFIT_SCALING_PILLAR (2 << 26)
2391#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002392#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002393/* Pre-965 */
2394#define PFIT_VERT_SCALE_SHIFT 20
2395#define PFIT_VERT_SCALE_MASK 0xfff00000
2396#define PFIT_HORIZ_SCALE_SHIFT 4
2397#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2398/* 965+ */
2399#define PFIT_VERT_SCALE_SHIFT_965 16
2400#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2401#define PFIT_HORIZ_SCALE_SHIFT_965 0
2402#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2403
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002404#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002405
2406/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002407#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002408#define BLM_PWM_ENABLE (1 << 31)
2409#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2410#define BLM_PIPE_SELECT (1 << 29)
2411#define BLM_PIPE_SELECT_IVB (3 << 29)
2412#define BLM_PIPE_A (0 << 29)
2413#define BLM_PIPE_B (1 << 29)
2414#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002415#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2416#define BLM_TRANSCODER_B BLM_PIPE_B
2417#define BLM_TRANSCODER_C BLM_PIPE_C
2418#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002419#define BLM_PIPE(pipe) ((pipe) << 29)
2420#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2421#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2422#define BLM_PHASE_IN_ENABLE (1 << 25)
2423#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2424#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2425#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2426#define BLM_PHASE_IN_COUNT_SHIFT (8)
2427#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2428#define BLM_PHASE_IN_INCR_SHIFT (0)
2429#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002430#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002431/*
2432 * This is the most significant 15 bits of the number of backlight cycles in a
2433 * complete cycle of the modulated backlight control.
2434 *
2435 * The actual value is this field multiplied by two.
2436 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002437#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2438#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2439#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002440/*
2441 * This is the number of cycles out of the backlight modulation cycle for which
2442 * the backlight is on.
2443 *
2444 * This field must be no greater than the number of cycles in the complete
2445 * backlight modulation cycle.
2446 */
2447#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2448#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002449#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2450#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002451
Jesse Barnes12569ad2013-03-08 10:45:59 -08002452#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002453
Daniel Vetter7cf41602012-06-05 10:07:09 +02002454/* New registers for PCH-split platforms. Safe where new bits show up, the
2455 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2456#define BLC_PWM_CPU_CTL2 0x48250
2457#define BLC_PWM_CPU_CTL 0x48254
2458
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002459#define HSW_BLC_PWM2_CTL 0x48350
2460
Daniel Vetter7cf41602012-06-05 10:07:09 +02002461/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2462 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2463#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002464#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002465#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2466#define BLM_PCH_POLARITY (1 << 29)
2467#define BLC_PWM_PCH_CTL2 0xc8254
2468
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002469#define UTIL_PIN_CTL 0x48400
2470#define UTIL_PIN_ENABLE (1 << 31)
2471
2472#define PCH_GTC_CTL 0xe7000
2473#define PCH_GTC_ENABLE (1 << 31)
2474
Jesse Barnes585fb112008-07-29 11:54:06 -07002475/* TV port control */
2476#define TV_CTL 0x68000
2477/** Enables the TV encoder */
2478# define TV_ENC_ENABLE (1 << 31)
2479/** Sources the TV encoder input from pipe B instead of A. */
2480# define TV_ENC_PIPEB_SELECT (1 << 30)
2481/** Outputs composite video (DAC A only) */
2482# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2483/** Outputs SVideo video (DAC B/C) */
2484# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2485/** Outputs Component video (DAC A/B/C) */
2486# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2487/** Outputs Composite and SVideo (DAC A/B/C) */
2488# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2489# define TV_TRILEVEL_SYNC (1 << 21)
2490/** Enables slow sync generation (945GM only) */
2491# define TV_SLOW_SYNC (1 << 20)
2492/** Selects 4x oversampling for 480i and 576p */
2493# define TV_OVERSAMPLE_4X (0 << 18)
2494/** Selects 2x oversampling for 720p and 1080i */
2495# define TV_OVERSAMPLE_2X (1 << 18)
2496/** Selects no oversampling for 1080p */
2497# define TV_OVERSAMPLE_NONE (2 << 18)
2498/** Selects 8x oversampling */
2499# define TV_OVERSAMPLE_8X (3 << 18)
2500/** Selects progressive mode rather than interlaced */
2501# define TV_PROGRESSIVE (1 << 17)
2502/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2503# define TV_PAL_BURST (1 << 16)
2504/** Field for setting delay of Y compared to C */
2505# define TV_YC_SKEW_MASK (7 << 12)
2506/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2507# define TV_ENC_SDP_FIX (1 << 11)
2508/**
2509 * Enables a fix for the 915GM only.
2510 *
2511 * Not sure what it does.
2512 */
2513# define TV_ENC_C0_FIX (1 << 10)
2514/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002515# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002516# define TV_FUSE_STATE_MASK (3 << 4)
2517/** Read-only state that reports all features enabled */
2518# define TV_FUSE_STATE_ENABLED (0 << 4)
2519/** Read-only state that reports that Macrovision is disabled in hardware*/
2520# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2521/** Read-only state that reports that TV-out is disabled in hardware. */
2522# define TV_FUSE_STATE_DISABLED (2 << 4)
2523/** Normal operation */
2524# define TV_TEST_MODE_NORMAL (0 << 0)
2525/** Encoder test pattern 1 - combo pattern */
2526# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2527/** Encoder test pattern 2 - full screen vertical 75% color bars */
2528# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2529/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2530# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2531/** Encoder test pattern 4 - random noise */
2532# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2533/** Encoder test pattern 5 - linear color ramps */
2534# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2535/**
2536 * This test mode forces the DACs to 50% of full output.
2537 *
2538 * This is used for load detection in combination with TVDAC_SENSE_MASK
2539 */
2540# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2541# define TV_TEST_MODE_MASK (7 << 0)
2542
2543#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002544# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002545/**
2546 * Reports that DAC state change logic has reported change (RO).
2547 *
2548 * This gets cleared when TV_DAC_STATE_EN is cleared
2549*/
2550# define TVDAC_STATE_CHG (1 << 31)
2551# define TVDAC_SENSE_MASK (7 << 28)
2552/** Reports that DAC A voltage is above the detect threshold */
2553# define TVDAC_A_SENSE (1 << 30)
2554/** Reports that DAC B voltage is above the detect threshold */
2555# define TVDAC_B_SENSE (1 << 29)
2556/** Reports that DAC C voltage is above the detect threshold */
2557# define TVDAC_C_SENSE (1 << 28)
2558/**
2559 * Enables DAC state detection logic, for load-based TV detection.
2560 *
2561 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2562 * to off, for load detection to work.
2563 */
2564# define TVDAC_STATE_CHG_EN (1 << 27)
2565/** Sets the DAC A sense value to high */
2566# define TVDAC_A_SENSE_CTL (1 << 26)
2567/** Sets the DAC B sense value to high */
2568# define TVDAC_B_SENSE_CTL (1 << 25)
2569/** Sets the DAC C sense value to high */
2570# define TVDAC_C_SENSE_CTL (1 << 24)
2571/** Overrides the ENC_ENABLE and DAC voltage levels */
2572# define DAC_CTL_OVERRIDE (1 << 7)
2573/** Sets the slew rate. Must be preserved in software */
2574# define ENC_TVDAC_SLEW_FAST (1 << 6)
2575# define DAC_A_1_3_V (0 << 4)
2576# define DAC_A_1_1_V (1 << 4)
2577# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002578# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002579# define DAC_B_1_3_V (0 << 2)
2580# define DAC_B_1_1_V (1 << 2)
2581# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002582# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002583# define DAC_C_1_3_V (0 << 0)
2584# define DAC_C_1_1_V (1 << 0)
2585# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002586# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002587
2588/**
2589 * CSC coefficients are stored in a floating point format with 9 bits of
2590 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2591 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2592 * -1 (0x3) being the only legal negative value.
2593 */
2594#define TV_CSC_Y 0x68010
2595# define TV_RY_MASK 0x07ff0000
2596# define TV_RY_SHIFT 16
2597# define TV_GY_MASK 0x00000fff
2598# define TV_GY_SHIFT 0
2599
2600#define TV_CSC_Y2 0x68014
2601# define TV_BY_MASK 0x07ff0000
2602# define TV_BY_SHIFT 16
2603/**
2604 * Y attenuation for component video.
2605 *
2606 * Stored in 1.9 fixed point.
2607 */
2608# define TV_AY_MASK 0x000003ff
2609# define TV_AY_SHIFT 0
2610
2611#define TV_CSC_U 0x68018
2612# define TV_RU_MASK 0x07ff0000
2613# define TV_RU_SHIFT 16
2614# define TV_GU_MASK 0x000007ff
2615# define TV_GU_SHIFT 0
2616
2617#define TV_CSC_U2 0x6801c
2618# define TV_BU_MASK 0x07ff0000
2619# define TV_BU_SHIFT 16
2620/**
2621 * U attenuation for component video.
2622 *
2623 * Stored in 1.9 fixed point.
2624 */
2625# define TV_AU_MASK 0x000003ff
2626# define TV_AU_SHIFT 0
2627
2628#define TV_CSC_V 0x68020
2629# define TV_RV_MASK 0x0fff0000
2630# define TV_RV_SHIFT 16
2631# define TV_GV_MASK 0x000007ff
2632# define TV_GV_SHIFT 0
2633
2634#define TV_CSC_V2 0x68024
2635# define TV_BV_MASK 0x07ff0000
2636# define TV_BV_SHIFT 16
2637/**
2638 * V attenuation for component video.
2639 *
2640 * Stored in 1.9 fixed point.
2641 */
2642# define TV_AV_MASK 0x000007ff
2643# define TV_AV_SHIFT 0
2644
2645#define TV_CLR_KNOBS 0x68028
2646/** 2s-complement brightness adjustment */
2647# define TV_BRIGHTNESS_MASK 0xff000000
2648# define TV_BRIGHTNESS_SHIFT 24
2649/** Contrast adjustment, as a 2.6 unsigned floating point number */
2650# define TV_CONTRAST_MASK 0x00ff0000
2651# define TV_CONTRAST_SHIFT 16
2652/** Saturation adjustment, as a 2.6 unsigned floating point number */
2653# define TV_SATURATION_MASK 0x0000ff00
2654# define TV_SATURATION_SHIFT 8
2655/** Hue adjustment, as an integer phase angle in degrees */
2656# define TV_HUE_MASK 0x000000ff
2657# define TV_HUE_SHIFT 0
2658
2659#define TV_CLR_LEVEL 0x6802c
2660/** Controls the DAC level for black */
2661# define TV_BLACK_LEVEL_MASK 0x01ff0000
2662# define TV_BLACK_LEVEL_SHIFT 16
2663/** Controls the DAC level for blanking */
2664# define TV_BLANK_LEVEL_MASK 0x000001ff
2665# define TV_BLANK_LEVEL_SHIFT 0
2666
2667#define TV_H_CTL_1 0x68030
2668/** Number of pixels in the hsync. */
2669# define TV_HSYNC_END_MASK 0x1fff0000
2670# define TV_HSYNC_END_SHIFT 16
2671/** Total number of pixels minus one in the line (display and blanking). */
2672# define TV_HTOTAL_MASK 0x00001fff
2673# define TV_HTOTAL_SHIFT 0
2674
2675#define TV_H_CTL_2 0x68034
2676/** Enables the colorburst (needed for non-component color) */
2677# define TV_BURST_ENA (1 << 31)
2678/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2679# define TV_HBURST_START_SHIFT 16
2680# define TV_HBURST_START_MASK 0x1fff0000
2681/** Length of the colorburst */
2682# define TV_HBURST_LEN_SHIFT 0
2683# define TV_HBURST_LEN_MASK 0x0001fff
2684
2685#define TV_H_CTL_3 0x68038
2686/** End of hblank, measured in pixels minus one from start of hsync */
2687# define TV_HBLANK_END_SHIFT 16
2688# define TV_HBLANK_END_MASK 0x1fff0000
2689/** Start of hblank, measured in pixels minus one from start of hsync */
2690# define TV_HBLANK_START_SHIFT 0
2691# define TV_HBLANK_START_MASK 0x0001fff
2692
2693#define TV_V_CTL_1 0x6803c
2694/** XXX */
2695# define TV_NBR_END_SHIFT 16
2696# define TV_NBR_END_MASK 0x07ff0000
2697/** XXX */
2698# define TV_VI_END_F1_SHIFT 8
2699# define TV_VI_END_F1_MASK 0x00003f00
2700/** XXX */
2701# define TV_VI_END_F2_SHIFT 0
2702# define TV_VI_END_F2_MASK 0x0000003f
2703
2704#define TV_V_CTL_2 0x68040
2705/** Length of vsync, in half lines */
2706# define TV_VSYNC_LEN_MASK 0x07ff0000
2707# define TV_VSYNC_LEN_SHIFT 16
2708/** Offset of the start of vsync in field 1, measured in one less than the
2709 * number of half lines.
2710 */
2711# define TV_VSYNC_START_F1_MASK 0x00007f00
2712# define TV_VSYNC_START_F1_SHIFT 8
2713/**
2714 * Offset of the start of vsync in field 2, measured in one less than the
2715 * number of half lines.
2716 */
2717# define TV_VSYNC_START_F2_MASK 0x0000007f
2718# define TV_VSYNC_START_F2_SHIFT 0
2719
2720#define TV_V_CTL_3 0x68044
2721/** Enables generation of the equalization signal */
2722# define TV_EQUAL_ENA (1 << 31)
2723/** Length of vsync, in half lines */
2724# define TV_VEQ_LEN_MASK 0x007f0000
2725# define TV_VEQ_LEN_SHIFT 16
2726/** Offset of the start of equalization in field 1, measured in one less than
2727 * the number of half lines.
2728 */
2729# define TV_VEQ_START_F1_MASK 0x0007f00
2730# define TV_VEQ_START_F1_SHIFT 8
2731/**
2732 * Offset of the start of equalization in field 2, measured in one less than
2733 * the number of half lines.
2734 */
2735# define TV_VEQ_START_F2_MASK 0x000007f
2736# define TV_VEQ_START_F2_SHIFT 0
2737
2738#define TV_V_CTL_4 0x68048
2739/**
2740 * Offset to start of vertical colorburst, measured in one less than the
2741 * number of lines from vertical start.
2742 */
2743# define TV_VBURST_START_F1_MASK 0x003f0000
2744# define TV_VBURST_START_F1_SHIFT 16
2745/**
2746 * Offset to the end of vertical colorburst, measured in one less than the
2747 * number of lines from the start of NBR.
2748 */
2749# define TV_VBURST_END_F1_MASK 0x000000ff
2750# define TV_VBURST_END_F1_SHIFT 0
2751
2752#define TV_V_CTL_5 0x6804c
2753/**
2754 * Offset to start of vertical colorburst, measured in one less than the
2755 * number of lines from vertical start.
2756 */
2757# define TV_VBURST_START_F2_MASK 0x003f0000
2758# define TV_VBURST_START_F2_SHIFT 16
2759/**
2760 * Offset to the end of vertical colorburst, measured in one less than the
2761 * number of lines from the start of NBR.
2762 */
2763# define TV_VBURST_END_F2_MASK 0x000000ff
2764# define TV_VBURST_END_F2_SHIFT 0
2765
2766#define TV_V_CTL_6 0x68050
2767/**
2768 * Offset to start of vertical colorburst, measured in one less than the
2769 * number of lines from vertical start.
2770 */
2771# define TV_VBURST_START_F3_MASK 0x003f0000
2772# define TV_VBURST_START_F3_SHIFT 16
2773/**
2774 * Offset to the end of vertical colorburst, measured in one less than the
2775 * number of lines from the start of NBR.
2776 */
2777# define TV_VBURST_END_F3_MASK 0x000000ff
2778# define TV_VBURST_END_F3_SHIFT 0
2779
2780#define TV_V_CTL_7 0x68054
2781/**
2782 * Offset to start of vertical colorburst, measured in one less than the
2783 * number of lines from vertical start.
2784 */
2785# define TV_VBURST_START_F4_MASK 0x003f0000
2786# define TV_VBURST_START_F4_SHIFT 16
2787/**
2788 * Offset to the end of vertical colorburst, measured in one less than the
2789 * number of lines from the start of NBR.
2790 */
2791# define TV_VBURST_END_F4_MASK 0x000000ff
2792# define TV_VBURST_END_F4_SHIFT 0
2793
2794#define TV_SC_CTL_1 0x68060
2795/** Turns on the first subcarrier phase generation DDA */
2796# define TV_SC_DDA1_EN (1 << 31)
2797/** Turns on the first subcarrier phase generation DDA */
2798# define TV_SC_DDA2_EN (1 << 30)
2799/** Turns on the first subcarrier phase generation DDA */
2800# define TV_SC_DDA3_EN (1 << 29)
2801/** Sets the subcarrier DDA to reset frequency every other field */
2802# define TV_SC_RESET_EVERY_2 (0 << 24)
2803/** Sets the subcarrier DDA to reset frequency every fourth field */
2804# define TV_SC_RESET_EVERY_4 (1 << 24)
2805/** Sets the subcarrier DDA to reset frequency every eighth field */
2806# define TV_SC_RESET_EVERY_8 (2 << 24)
2807/** Sets the subcarrier DDA to never reset the frequency */
2808# define TV_SC_RESET_NEVER (3 << 24)
2809/** Sets the peak amplitude of the colorburst.*/
2810# define TV_BURST_LEVEL_MASK 0x00ff0000
2811# define TV_BURST_LEVEL_SHIFT 16
2812/** Sets the increment of the first subcarrier phase generation DDA */
2813# define TV_SCDDA1_INC_MASK 0x00000fff
2814# define TV_SCDDA1_INC_SHIFT 0
2815
2816#define TV_SC_CTL_2 0x68064
2817/** Sets the rollover for the second subcarrier phase generation DDA */
2818# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2819# define TV_SCDDA2_SIZE_SHIFT 16
2820/** Sets the increent of the second subcarrier phase generation DDA */
2821# define TV_SCDDA2_INC_MASK 0x00007fff
2822# define TV_SCDDA2_INC_SHIFT 0
2823
2824#define TV_SC_CTL_3 0x68068
2825/** Sets the rollover for the third subcarrier phase generation DDA */
2826# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2827# define TV_SCDDA3_SIZE_SHIFT 16
2828/** Sets the increent of the third subcarrier phase generation DDA */
2829# define TV_SCDDA3_INC_MASK 0x00007fff
2830# define TV_SCDDA3_INC_SHIFT 0
2831
2832#define TV_WIN_POS 0x68070
2833/** X coordinate of the display from the start of horizontal active */
2834# define TV_XPOS_MASK 0x1fff0000
2835# define TV_XPOS_SHIFT 16
2836/** Y coordinate of the display from the start of vertical active (NBR) */
2837# define TV_YPOS_MASK 0x00000fff
2838# define TV_YPOS_SHIFT 0
2839
2840#define TV_WIN_SIZE 0x68074
2841/** Horizontal size of the display window, measured in pixels*/
2842# define TV_XSIZE_MASK 0x1fff0000
2843# define TV_XSIZE_SHIFT 16
2844/**
2845 * Vertical size of the display window, measured in pixels.
2846 *
2847 * Must be even for interlaced modes.
2848 */
2849# define TV_YSIZE_MASK 0x00000fff
2850# define TV_YSIZE_SHIFT 0
2851
2852#define TV_FILTER_CTL_1 0x68080
2853/**
2854 * Enables automatic scaling calculation.
2855 *
2856 * If set, the rest of the registers are ignored, and the calculated values can
2857 * be read back from the register.
2858 */
2859# define TV_AUTO_SCALE (1 << 31)
2860/**
2861 * Disables the vertical filter.
2862 *
2863 * This is required on modes more than 1024 pixels wide */
2864# define TV_V_FILTER_BYPASS (1 << 29)
2865/** Enables adaptive vertical filtering */
2866# define TV_VADAPT (1 << 28)
2867# define TV_VADAPT_MODE_MASK (3 << 26)
2868/** Selects the least adaptive vertical filtering mode */
2869# define TV_VADAPT_MODE_LEAST (0 << 26)
2870/** Selects the moderately adaptive vertical filtering mode */
2871# define TV_VADAPT_MODE_MODERATE (1 << 26)
2872/** Selects the most adaptive vertical filtering mode */
2873# define TV_VADAPT_MODE_MOST (3 << 26)
2874/**
2875 * Sets the horizontal scaling factor.
2876 *
2877 * This should be the fractional part of the horizontal scaling factor divided
2878 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2879 *
2880 * (src width - 1) / ((oversample * dest width) - 1)
2881 */
2882# define TV_HSCALE_FRAC_MASK 0x00003fff
2883# define TV_HSCALE_FRAC_SHIFT 0
2884
2885#define TV_FILTER_CTL_2 0x68084
2886/**
2887 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2888 *
2889 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2890 */
2891# define TV_VSCALE_INT_MASK 0x00038000
2892# define TV_VSCALE_INT_SHIFT 15
2893/**
2894 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2895 *
2896 * \sa TV_VSCALE_INT_MASK
2897 */
2898# define TV_VSCALE_FRAC_MASK 0x00007fff
2899# define TV_VSCALE_FRAC_SHIFT 0
2900
2901#define TV_FILTER_CTL_3 0x68088
2902/**
2903 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2904 *
2905 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2906 *
2907 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2908 */
2909# define TV_VSCALE_IP_INT_MASK 0x00038000
2910# define TV_VSCALE_IP_INT_SHIFT 15
2911/**
2912 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2913 *
2914 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2915 *
2916 * \sa TV_VSCALE_IP_INT_MASK
2917 */
2918# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2919# define TV_VSCALE_IP_FRAC_SHIFT 0
2920
2921#define TV_CC_CONTROL 0x68090
2922# define TV_CC_ENABLE (1 << 31)
2923/**
2924 * Specifies which field to send the CC data in.
2925 *
2926 * CC data is usually sent in field 0.
2927 */
2928# define TV_CC_FID_MASK (1 << 27)
2929# define TV_CC_FID_SHIFT 27
2930/** Sets the horizontal position of the CC data. Usually 135. */
2931# define TV_CC_HOFF_MASK 0x03ff0000
2932# define TV_CC_HOFF_SHIFT 16
2933/** Sets the vertical position of the CC data. Usually 21 */
2934# define TV_CC_LINE_MASK 0x0000003f
2935# define TV_CC_LINE_SHIFT 0
2936
2937#define TV_CC_DATA 0x68094
2938# define TV_CC_RDY (1 << 31)
2939/** Second word of CC data to be transmitted. */
2940# define TV_CC_DATA_2_MASK 0x007f0000
2941# define TV_CC_DATA_2_SHIFT 16
2942/** First word of CC data to be transmitted. */
2943# define TV_CC_DATA_1_MASK 0x0000007f
2944# define TV_CC_DATA_1_SHIFT 0
2945
2946#define TV_H_LUMA_0 0x68100
2947#define TV_H_LUMA_59 0x681ec
2948#define TV_H_CHROMA_0 0x68200
2949#define TV_H_CHROMA_59 0x682ec
2950#define TV_V_LUMA_0 0x68300
2951#define TV_V_LUMA_42 0x683a8
2952#define TV_V_CHROMA_0 0x68400
2953#define TV_V_CHROMA_42 0x684a8
2954
Keith Packard040d87f2009-05-30 20:42:33 -07002955/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002956#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002957#define DP_B 0x64100
2958#define DP_C 0x64200
2959#define DP_D 0x64300
2960
2961#define DP_PORT_EN (1 << 31)
2962#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002963#define DP_PIPE_MASK (1 << 30)
2964
Keith Packard040d87f2009-05-30 20:42:33 -07002965/* Link training mode - select a suitable mode for each stage */
2966#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2967#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2968#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2969#define DP_LINK_TRAIN_OFF (3 << 28)
2970#define DP_LINK_TRAIN_MASK (3 << 28)
2971#define DP_LINK_TRAIN_SHIFT 28
2972
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973/* CPT Link training mode */
2974#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2975#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2976#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2977#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2978#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2979#define DP_LINK_TRAIN_SHIFT_CPT 8
2980
Keith Packard040d87f2009-05-30 20:42:33 -07002981/* Signal voltages. These are mostly controlled by the other end */
2982#define DP_VOLTAGE_0_4 (0 << 25)
2983#define DP_VOLTAGE_0_6 (1 << 25)
2984#define DP_VOLTAGE_0_8 (2 << 25)
2985#define DP_VOLTAGE_1_2 (3 << 25)
2986#define DP_VOLTAGE_MASK (7 << 25)
2987#define DP_VOLTAGE_SHIFT 25
2988
2989/* Signal pre-emphasis levels, like voltages, the other end tells us what
2990 * they want
2991 */
2992#define DP_PRE_EMPHASIS_0 (0 << 22)
2993#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2994#define DP_PRE_EMPHASIS_6 (2 << 22)
2995#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2996#define DP_PRE_EMPHASIS_MASK (7 << 22)
2997#define DP_PRE_EMPHASIS_SHIFT 22
2998
2999/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003000#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003001#define DP_PORT_WIDTH_MASK (7 << 19)
3002
3003/* Mystic DPCD version 1.1 special mode */
3004#define DP_ENHANCED_FRAMING (1 << 18)
3005
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003006/* eDP */
3007#define DP_PLL_FREQ_270MHZ (0 << 16)
3008#define DP_PLL_FREQ_160MHZ (1 << 16)
3009#define DP_PLL_FREQ_MASK (3 << 16)
3010
Keith Packard040d87f2009-05-30 20:42:33 -07003011/** locked once port is enabled */
3012#define DP_PORT_REVERSAL (1 << 15)
3013
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003014/* eDP */
3015#define DP_PLL_ENABLE (1 << 14)
3016
Keith Packard040d87f2009-05-30 20:42:33 -07003017/** sends the clock on lane 15 of the PEG for debug */
3018#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3019
3020#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003021#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003022
3023/** limit RGB values to avoid confusing TVs */
3024#define DP_COLOR_RANGE_16_235 (1 << 8)
3025
3026/** Turn on the audio link */
3027#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3028
3029/** vs and hs sync polarity */
3030#define DP_SYNC_VS_HIGH (1 << 4)
3031#define DP_SYNC_HS_HIGH (1 << 3)
3032
3033/** A fantasy */
3034#define DP_DETECTED (1 << 2)
3035
3036/** The aux channel provides a way to talk to the
3037 * signal sink for DDC etc. Max packet size supported
3038 * is 20 bytes in each direction, hence the 5 fixed
3039 * data registers
3040 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003041#define DPA_AUX_CH_CTL 0x64010
3042#define DPA_AUX_CH_DATA1 0x64014
3043#define DPA_AUX_CH_DATA2 0x64018
3044#define DPA_AUX_CH_DATA3 0x6401c
3045#define DPA_AUX_CH_DATA4 0x64020
3046#define DPA_AUX_CH_DATA5 0x64024
3047
Keith Packard040d87f2009-05-30 20:42:33 -07003048#define DPB_AUX_CH_CTL 0x64110
3049#define DPB_AUX_CH_DATA1 0x64114
3050#define DPB_AUX_CH_DATA2 0x64118
3051#define DPB_AUX_CH_DATA3 0x6411c
3052#define DPB_AUX_CH_DATA4 0x64120
3053#define DPB_AUX_CH_DATA5 0x64124
3054
3055#define DPC_AUX_CH_CTL 0x64210
3056#define DPC_AUX_CH_DATA1 0x64214
3057#define DPC_AUX_CH_DATA2 0x64218
3058#define DPC_AUX_CH_DATA3 0x6421c
3059#define DPC_AUX_CH_DATA4 0x64220
3060#define DPC_AUX_CH_DATA5 0x64224
3061
3062#define DPD_AUX_CH_CTL 0x64310
3063#define DPD_AUX_CH_DATA1 0x64314
3064#define DPD_AUX_CH_DATA2 0x64318
3065#define DPD_AUX_CH_DATA3 0x6431c
3066#define DPD_AUX_CH_DATA4 0x64320
3067#define DPD_AUX_CH_DATA5 0x64324
3068
3069#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3070#define DP_AUX_CH_CTL_DONE (1 << 30)
3071#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3072#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3073#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3074#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3075#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3076#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3077#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3078#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3079#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3080#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3081#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3082#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3083#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3084#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3085#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3086#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3087#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3088#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3089#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3090
3091/*
3092 * Computing GMCH M and N values for the Display Port link
3093 *
3094 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3095 *
3096 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3097 *
3098 * The GMCH value is used internally
3099 *
3100 * bytes_per_pixel is the number of bytes coming out of the plane,
3101 * which is after the LUTs, so we want the bytes for our color format.
3102 * For our current usage, this is always 3, one byte for R, G and B.
3103 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003104#define _PIPEA_DATA_M_G4X 0x70050
3105#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003106
3107/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003108#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003109#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003110#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003111
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003112#define DATA_LINK_M_N_MASK (0xffffff)
3113#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003114
Daniel Vettere3b95f12013-05-03 11:49:49 +02003115#define _PIPEA_DATA_N_G4X 0x70054
3116#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003117#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3118
3119/*
3120 * Computing Link M and N values for the Display Port link
3121 *
3122 * Link M / N = pixel_clock / ls_clk
3123 *
3124 * (the DP spec calls pixel_clock the 'strm_clk')
3125 *
3126 * The Link value is transmitted in the Main Stream
3127 * Attributes and VB-ID.
3128 */
3129
Daniel Vettere3b95f12013-05-03 11:49:49 +02003130#define _PIPEA_LINK_M_G4X 0x70060
3131#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003132#define PIPEA_DP_LINK_M_MASK (0xffffff)
3133
Daniel Vettere3b95f12013-05-03 11:49:49 +02003134#define _PIPEA_LINK_N_G4X 0x70064
3135#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003136#define PIPEA_DP_LINK_N_MASK (0xffffff)
3137
Daniel Vettere3b95f12013-05-03 11:49:49 +02003138#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3139#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3140#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3141#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003142
Jesse Barnes585fb112008-07-29 11:54:06 -07003143/* Display & cursor control */
3144
3145/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003146#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03003147#define DSL_LINEMASK_GEN2 0x00000fff
3148#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003149#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01003150#define PIPECONF_ENABLE (1<<31)
3151#define PIPECONF_DISABLE 0
3152#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003153#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003154#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003155#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003156#define PIPECONF_SINGLE_WIDE 0
3157#define PIPECONF_PIPE_UNLOCKED 0
3158#define PIPECONF_PIPE_LOCKED (1<<25)
3159#define PIPECONF_PALETTE 0
3160#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003161#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003162#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003163#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003164/* Note that pre-gen3 does not support interlaced display directly. Panel
3165 * fitting must be disabled on pre-ilk for interlaced. */
3166#define PIPECONF_PROGRESSIVE (0 << 21)
3167#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3168#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3169#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3170#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3171/* Ironlake and later have a complete new set of values for interlaced. PFIT
3172 * means panel fitter required, PF means progressive fetch, DBL means power
3173 * saving pixel doubling. */
3174#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3175#define PIPECONF_INTERLACED_ILK (3 << 21)
3176#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3177#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003178#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003179#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003180#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003181#define PIPECONF_BPC_MASK (0x7 << 5)
3182#define PIPECONF_8BPC (0<<5)
3183#define PIPECONF_10BPC (1<<5)
3184#define PIPECONF_6BPC (2<<5)
3185#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003186#define PIPECONF_DITHER_EN (1<<4)
3187#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3188#define PIPECONF_DITHER_TYPE_SP (0<<2)
3189#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3190#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3191#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003192#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003193#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003194#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003195#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3196#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3197#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003198#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003199#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3200#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3201#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3202#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003203#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003204#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3205#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3206#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3207#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3208#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3209#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003210#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003211#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003212#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003213#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003214#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3215#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3216#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003217#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003218#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3219#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3220#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3221#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3222#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3223#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3224#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3225#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3226#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3227#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3228#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3229
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003230#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02003231#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003232#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3233#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3234#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3235#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003236
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003237#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003238#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003239#define PIPEB_HLINE_INT_EN (1<<28)
3240#define PIPEB_VBLANK_INT_EN (1<<27)
3241#define SPRITED_FLIPDONE_INT_EN (1<<26)
3242#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3243#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003244#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003245#define PIPEA_HLINE_INT_EN (1<<20)
3246#define PIPEA_VBLANK_INT_EN (1<<19)
3247#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3248#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3249#define PLANEA_FLIPDONE_INT_EN (1<<16)
3250
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003251#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003252#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3253#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3254#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3255#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3256#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3257#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3258#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3259#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3260#define DPINVGTT_EN_MASK 0xff0000
3261#define CURSORB_INVALID_GTT_STATUS (1<<7)
3262#define CURSORA_INVALID_GTT_STATUS (1<<6)
3263#define SPRITED_INVALID_GTT_STATUS (1<<5)
3264#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3265#define PLANEB_INVALID_GTT_STATUS (1<<3)
3266#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3267#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3268#define PLANEA_INVALID_GTT_STATUS (1<<0)
3269#define DPINVGTT_STATUS_MASK 0xff
3270
Jesse Barnes585fb112008-07-29 11:54:06 -07003271#define DSPARB 0x70030
3272#define DSPARB_CSTART_MASK (0x7f << 7)
3273#define DSPARB_CSTART_SHIFT 7
3274#define DSPARB_BSTART_MASK (0x7f)
3275#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003276#define DSPARB_BEND_SHIFT 9 /* on 855 */
3277#define DSPARB_AEND_SHIFT 0
3278
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003279#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003280#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003281#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003282#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003283#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003284#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003285#define DSPFW_PLANEB_MASK (0x7f<<8)
3286#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003287#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003288#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003289#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003290#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003291#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003292#define DSPFW_HPLL_SR_EN (1<<31)
3293#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003294#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003295#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3296#define DSPFW_HPLL_CURSOR_SHIFT 16
3297#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3298#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08003299#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3300#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003301
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003302/* drain latency register values*/
3303#define DRAIN_LATENCY_PRECISION_32 32
3304#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003305#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003306#define DDL_CURSORA_PRECISION_32 (1<<31)
3307#define DDL_CURSORA_PRECISION_16 (0<<31)
3308#define DDL_CURSORA_SHIFT 24
3309#define DDL_PLANEA_PRECISION_32 (1<<7)
3310#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003311#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003312#define DDL_CURSORB_PRECISION_32 (1<<31)
3313#define DDL_CURSORB_PRECISION_16 (0<<31)
3314#define DDL_CURSORB_SHIFT 24
3315#define DDL_PLANEB_PRECISION_32 (1<<7)
3316#define DDL_PLANEB_PRECISION_16 (0<<7)
3317
Shaohua Li7662c8b2009-06-26 11:23:55 +08003318/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003319#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003320#define I915_FIFO_LINE_SIZE 64
3321#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003322
Jesse Barnesceb04242012-03-28 13:39:22 -07003323#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003324#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003325#define I965_FIFO_SIZE 512
3326#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003327#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003328#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003329#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003330
Jesse Barnesceb04242012-03-28 13:39:22 -07003331#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003332#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003333#define I915_MAX_WM 0x3f
3334
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003335#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3336#define PINEVIEW_FIFO_LINE_SIZE 64
3337#define PINEVIEW_MAX_WM 0x1ff
3338#define PINEVIEW_DFT_WM 0x3f
3339#define PINEVIEW_DFT_HPLLOFF_WM 0
3340#define PINEVIEW_GUARD_WM 10
3341#define PINEVIEW_CURSOR_FIFO 64
3342#define PINEVIEW_CURSOR_MAX_WM 0x3f
3343#define PINEVIEW_CURSOR_DFT_WM 0
3344#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345
Jesse Barnesceb04242012-03-28 13:39:22 -07003346#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003347#define I965_CURSOR_FIFO 64
3348#define I965_CURSOR_MAX_WM 32
3349#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003350
3351/* define the Watermark register on Ironlake */
3352#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003353#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003354#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003355#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003356#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003357#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003358
3359#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003360#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003361#define WM1_LP_ILK 0x45108
3362#define WM1_LP_SR_EN (1<<31)
3363#define WM1_LP_LATENCY_SHIFT 24
3364#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003365#define WM1_LP_FBC_MASK (0xf<<20)
3366#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä1996d622013-10-09 19:18:07 +03003367#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003368#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003369#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003370#define WM2_LP_ILK 0x4510c
3371#define WM2_LP_EN (1<<31)
3372#define WM3_LP_ILK 0x45110
3373#define WM3_LP_EN (1<<31)
3374#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003375#define WM2S_LP_IVB 0x45124
3376#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003377#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003378
Paulo Zanonicca32e92013-05-31 11:45:06 -03003379#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3380 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3381 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3382
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003383/* Memory latency timer register */
3384#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003385#define MLTR_WM1_SHIFT 0
3386#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003387/* the unit of memory self-refresh latency time is 0.5us */
3388#define ILK_SRLT_MASK 0x3f
3389
3390/* define the fifo size on Ironlake */
3391#define ILK_DISPLAY_FIFO 128
3392#define ILK_DISPLAY_MAXWM 64
3393#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08003394#define ILK_CURSOR_FIFO 32
3395#define ILK_CURSOR_MAXWM 16
3396#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003397
3398#define ILK_DISPLAY_SR_FIFO 512
3399#define ILK_DISPLAY_MAX_SRWM 0x1ff
3400#define ILK_DISPLAY_DFT_SRWM 0x3f
3401#define ILK_CURSOR_SR_FIFO 64
3402#define ILK_CURSOR_MAX_SRWM 0x3f
3403#define ILK_CURSOR_DFT_SRWM 8
3404
3405#define ILK_FIFO_LINE_SIZE 64
3406
Yuanhan Liu13982612010-12-15 15:42:31 +08003407/* define the WM info on Sandybridge */
3408#define SNB_DISPLAY_FIFO 128
3409#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3410#define SNB_DISPLAY_DFTWM 8
3411#define SNB_CURSOR_FIFO 32
3412#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3413#define SNB_CURSOR_DFTWM 8
3414
3415#define SNB_DISPLAY_SR_FIFO 512
3416#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3417#define SNB_DISPLAY_DFT_SRWM 0x3f
3418#define SNB_CURSOR_SR_FIFO 64
3419#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3420#define SNB_CURSOR_DFT_SRWM 8
3421
3422#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3423
3424#define SNB_FIFO_LINE_SIZE 64
3425
3426
3427/* the address where we get all kinds of latency value */
3428#define SSKPD 0x5d10
3429#define SSKPD_WM_MASK 0x3f
3430#define SSKPD_WM0_SHIFT 0
3431#define SSKPD_WM1_SHIFT 8
3432#define SSKPD_WM2_SHIFT 16
3433#define SSKPD_WM3_SHIFT 24
3434
Jesse Barnes585fb112008-07-29 11:54:06 -07003435/*
3436 * The two pipe frame counter registers are not synchronized, so
3437 * reading a stable value is somewhat tricky. The following code
3438 * should work:
3439 *
3440 * do {
3441 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3442 * PIPE_FRAME_HIGH_SHIFT;
3443 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3444 * PIPE_FRAME_LOW_SHIFT);
3445 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3446 * PIPE_FRAME_HIGH_SHIFT);
3447 * } while (high1 != high2);
3448 * frame = (high1 << 8) | low1;
3449 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003450#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003451#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3452#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003453#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003454#define PIPE_FRAME_LOW_MASK 0xff000000
3455#define PIPE_FRAME_LOW_SHIFT 24
3456#define PIPE_PIXEL_MASK 0x00ffffff
3457#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003458/* GM45+ just has to be different */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003459#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70040)
3460#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003461#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003462
3463/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003464#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003465/* Old style CUR*CNTR flags (desktop 8xx) */
3466#define CURSOR_ENABLE 0x80000000
3467#define CURSOR_GAMMA_ENABLE 0x40000000
3468#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003469#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003470#define CURSOR_FORMAT_SHIFT 24
3471#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3472#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3473#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3474#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3475#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3476#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3477/* New style CUR*CNTR flags */
3478#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003479#define CURSOR_MODE_DISABLE 0x00
3480#define CURSOR_MODE_64_32B_AX 0x07
3481#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003482#define MCURSOR_PIPE_SELECT (1 << 28)
3483#define MCURSOR_PIPE_A 0x00
3484#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003485#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003486#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003487#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3488#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003489#define CURSOR_POS_MASK 0x007FF
3490#define CURSOR_POS_SIGN 0x8000
3491#define CURSOR_X_SHIFT 0
3492#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003493#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003494#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3495#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3496#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003497
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003498#define _CURBCNTR_IVB 0x71080
3499#define _CURBBASE_IVB 0x71084
3500#define _CURBPOS_IVB 0x71088
3501
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003502#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3503#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3504#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003505
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003506#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3507#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3508#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3509
Jesse Barnes585fb112008-07-29 11:54:06 -07003510/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003511#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003512#define DISPLAY_PLANE_ENABLE (1<<31)
3513#define DISPLAY_PLANE_DISABLE 0
3514#define DISPPLANE_GAMMA_ENABLE (1<<30)
3515#define DISPPLANE_GAMMA_DISABLE 0
3516#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003517#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003518#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003519#define DISPPLANE_BGRA555 (0x3<<26)
3520#define DISPPLANE_BGRX555 (0x4<<26)
3521#define DISPPLANE_BGRX565 (0x5<<26)
3522#define DISPPLANE_BGRX888 (0x6<<26)
3523#define DISPPLANE_BGRA888 (0x7<<26)
3524#define DISPPLANE_RGBX101010 (0x8<<26)
3525#define DISPPLANE_RGBA101010 (0x9<<26)
3526#define DISPPLANE_BGRX101010 (0xa<<26)
3527#define DISPPLANE_RGBX161616 (0xc<<26)
3528#define DISPPLANE_RGBX888 (0xe<<26)
3529#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003530#define DISPPLANE_STEREO_ENABLE (1<<25)
3531#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003532#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003533#define DISPPLANE_SEL_PIPE_SHIFT 24
3534#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003535#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003536#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003537#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3538#define DISPPLANE_SRC_KEY_DISABLE 0
3539#define DISPPLANE_LINE_DOUBLE (1<<20)
3540#define DISPPLANE_NO_LINE_DOUBLE 0
3541#define DISPPLANE_STEREO_POLARITY_FIRST 0
3542#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003543#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003544#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003545#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3546#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3547#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3548#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3549#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3550#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3551#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3552#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003553
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003554#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3555#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3556#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3557#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3558#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3559#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3560#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003561#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003562#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003563#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003564
Armin Reese446f2542012-03-30 16:20:16 -07003565/* Display/Sprite base address macros */
3566#define DISP_BASEADDR_MASK (0xfffff000)
3567#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3568#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3569#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003570 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003571
Jesse Barnes585fb112008-07-29 11:54:06 -07003572/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003573#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3574#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3575#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3576#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3577#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3578#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3579#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3580#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3581#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3582#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3583#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3584#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3585#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003586
3587/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003588#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3589#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3590#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003591#define _PIPEBFRAMEHIGH 0x71040
3592#define _PIPEBFRAMEPIXEL 0x71044
3593#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71040)
3594#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003595
Jesse Barnes585fb112008-07-29 11:54:06 -07003596
3597/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003598#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003599#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3600#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3601#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3602#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003603#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3604#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3605#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3606#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3607#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3608#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3609#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3610#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003611
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003612/* Sprite A control */
3613#define _DVSACNTR 0x72180
3614#define DVS_ENABLE (1<<31)
3615#define DVS_GAMMA_ENABLE (1<<30)
3616#define DVS_PIXFORMAT_MASK (3<<25)
3617#define DVS_FORMAT_YUV422 (0<<25)
3618#define DVS_FORMAT_RGBX101010 (1<<25)
3619#define DVS_FORMAT_RGBX888 (2<<25)
3620#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003621#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003622#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003623#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003624#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3625#define DVS_YUV_ORDER_YUYV (0<<16)
3626#define DVS_YUV_ORDER_UYVY (1<<16)
3627#define DVS_YUV_ORDER_YVYU (2<<16)
3628#define DVS_YUV_ORDER_VYUY (3<<16)
3629#define DVS_DEST_KEY (1<<2)
3630#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3631#define DVS_TILED (1<<10)
3632#define _DVSALINOFF 0x72184
3633#define _DVSASTRIDE 0x72188
3634#define _DVSAPOS 0x7218c
3635#define _DVSASIZE 0x72190
3636#define _DVSAKEYVAL 0x72194
3637#define _DVSAKEYMSK 0x72198
3638#define _DVSASURF 0x7219c
3639#define _DVSAKEYMAXVAL 0x721a0
3640#define _DVSATILEOFF 0x721a4
3641#define _DVSASURFLIVE 0x721ac
3642#define _DVSASCALE 0x72204
3643#define DVS_SCALE_ENABLE (1<<31)
3644#define DVS_FILTER_MASK (3<<29)
3645#define DVS_FILTER_MEDIUM (0<<29)
3646#define DVS_FILTER_ENHANCING (1<<29)
3647#define DVS_FILTER_SOFTENING (2<<29)
3648#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3649#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3650#define _DVSAGAMC 0x72300
3651
3652#define _DVSBCNTR 0x73180
3653#define _DVSBLINOFF 0x73184
3654#define _DVSBSTRIDE 0x73188
3655#define _DVSBPOS 0x7318c
3656#define _DVSBSIZE 0x73190
3657#define _DVSBKEYVAL 0x73194
3658#define _DVSBKEYMSK 0x73198
3659#define _DVSBSURF 0x7319c
3660#define _DVSBKEYMAXVAL 0x731a0
3661#define _DVSBTILEOFF 0x731a4
3662#define _DVSBSURFLIVE 0x731ac
3663#define _DVSBSCALE 0x73204
3664#define _DVSBGAMC 0x73300
3665
3666#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3667#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3668#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3669#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3670#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003671#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003672#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3673#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3674#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003675#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3676#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003677#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003678
3679#define _SPRA_CTL 0x70280
3680#define SPRITE_ENABLE (1<<31)
3681#define SPRITE_GAMMA_ENABLE (1<<30)
3682#define SPRITE_PIXFORMAT_MASK (7<<25)
3683#define SPRITE_FORMAT_YUV422 (0<<25)
3684#define SPRITE_FORMAT_RGBX101010 (1<<25)
3685#define SPRITE_FORMAT_RGBX888 (2<<25)
3686#define SPRITE_FORMAT_RGBX161616 (3<<25)
3687#define SPRITE_FORMAT_YUV444 (4<<25)
3688#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003689#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003690#define SPRITE_SOURCE_KEY (1<<22)
3691#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3692#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3693#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3694#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3695#define SPRITE_YUV_ORDER_YUYV (0<<16)
3696#define SPRITE_YUV_ORDER_UYVY (1<<16)
3697#define SPRITE_YUV_ORDER_YVYU (2<<16)
3698#define SPRITE_YUV_ORDER_VYUY (3<<16)
3699#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3700#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3701#define SPRITE_TILED (1<<10)
3702#define SPRITE_DEST_KEY (1<<2)
3703#define _SPRA_LINOFF 0x70284
3704#define _SPRA_STRIDE 0x70288
3705#define _SPRA_POS 0x7028c
3706#define _SPRA_SIZE 0x70290
3707#define _SPRA_KEYVAL 0x70294
3708#define _SPRA_KEYMSK 0x70298
3709#define _SPRA_SURF 0x7029c
3710#define _SPRA_KEYMAX 0x702a0
3711#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003712#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003713#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003714#define _SPRA_SCALE 0x70304
3715#define SPRITE_SCALE_ENABLE (1<<31)
3716#define SPRITE_FILTER_MASK (3<<29)
3717#define SPRITE_FILTER_MEDIUM (0<<29)
3718#define SPRITE_FILTER_ENHANCING (1<<29)
3719#define SPRITE_FILTER_SOFTENING (2<<29)
3720#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3721#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3722#define _SPRA_GAMC 0x70400
3723
3724#define _SPRB_CTL 0x71280
3725#define _SPRB_LINOFF 0x71284
3726#define _SPRB_STRIDE 0x71288
3727#define _SPRB_POS 0x7128c
3728#define _SPRB_SIZE 0x71290
3729#define _SPRB_KEYVAL 0x71294
3730#define _SPRB_KEYMSK 0x71298
3731#define _SPRB_SURF 0x7129c
3732#define _SPRB_KEYMAX 0x712a0
3733#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003734#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003735#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003736#define _SPRB_SCALE 0x71304
3737#define _SPRB_GAMC 0x71400
3738
3739#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3740#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3741#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3742#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3743#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3744#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3745#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3746#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3747#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3748#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003749#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003750#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3751#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003752#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003753
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003754#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003755#define SP_ENABLE (1<<31)
3756#define SP_GEAMMA_ENABLE (1<<30)
3757#define SP_PIXFORMAT_MASK (0xf<<26)
3758#define SP_FORMAT_YUV422 (0<<26)
3759#define SP_FORMAT_BGR565 (5<<26)
3760#define SP_FORMAT_BGRX8888 (6<<26)
3761#define SP_FORMAT_BGRA8888 (7<<26)
3762#define SP_FORMAT_RGBX1010102 (8<<26)
3763#define SP_FORMAT_RGBA1010102 (9<<26)
3764#define SP_FORMAT_RGBX8888 (0xe<<26)
3765#define SP_FORMAT_RGBA8888 (0xf<<26)
3766#define SP_SOURCE_KEY (1<<22)
3767#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3768#define SP_YUV_ORDER_YUYV (0<<16)
3769#define SP_YUV_ORDER_UYVY (1<<16)
3770#define SP_YUV_ORDER_YVYU (2<<16)
3771#define SP_YUV_ORDER_VYUY (3<<16)
3772#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003773#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3774#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3775#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3776#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3777#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3778#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3779#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3780#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3781#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3782#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3783#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003784
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003785#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3786#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3787#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3788#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3789#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3790#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3791#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3792#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3793#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3794#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3795#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3796#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003797
3798#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3799#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3800#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3801#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3802#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3803#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3804#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3805#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3806#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3807#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3808#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3809#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3810
Jesse Barnes585fb112008-07-29 11:54:06 -07003811/* VBIOS regs */
3812#define VGACNTRL 0x71400
3813# define VGA_DISP_DISABLE (1 << 31)
3814# define VGA_2X_MODE (1 << 30)
3815# define VGA_PIPE_B_SELECT (1 << 29)
3816
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003817#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3818
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003819/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003820
3821#define CPU_VGACNTRL 0x41000
3822
3823#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3824#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3825#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3826#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3827#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3828#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3829#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3830#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3831#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3832
3833/* refresh rate hardware control */
3834#define RR_HW_CTL 0x45300
3835#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3836#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3837
3838#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003839#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003840#define FDI_PLL_BIOS_1 0x46004
3841#define FDI_PLL_BIOS_2 0x46008
3842#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3843#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3844#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3845
Eric Anholt8956c8b2010-03-18 13:21:14 -07003846#define PCH_3DCGDIS0 0x46020
3847# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3848# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3849
Eric Anholt06f37752010-12-14 10:06:46 -08003850#define PCH_3DCGDIS1 0x46024
3851# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3852
Zhenyu Wangb9055052009-06-05 15:38:38 +08003853#define FDI_PLL_FREQ_CTL 0x46030
3854#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3855#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3856#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3857
3858
Ville Syrjäläaab17132013-01-24 15:29:32 +02003859#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Chris Wilson5eddb702010-09-11 13:48:45 +01003860#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003861#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003862#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003863
Ville Syrjäläaab17132013-01-24 15:29:32 +02003864#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003865#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003866#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003867#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003868
Ville Syrjäläaab17132013-01-24 15:29:32 +02003869#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003870#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003871#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003872#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003873
Ville Syrjäläaab17132013-01-24 15:29:32 +02003874#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003875#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003876#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003877#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003878
3879/* PIPEB timing regs are same start from 0x61000 */
3880
Ville Syrjäläaab17132013-01-24 15:29:32 +02003881#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3882#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003883
Ville Syrjäläaab17132013-01-24 15:29:32 +02003884#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3885#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003886
Ville Syrjäläaab17132013-01-24 15:29:32 +02003887#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3888#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003889
Ville Syrjäläaab17132013-01-24 15:29:32 +02003890#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3891#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003892
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003893#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3894#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3895#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3896#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3897#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3898#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3899#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3900#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003901
3902/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003903/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3904#define _PFA_CTL_1 0x68080
3905#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003906#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003907#define PF_PIPE_SEL_MASK_IVB (3<<29)
3908#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003909#define PF_FILTER_MASK (3<<23)
3910#define PF_FILTER_PROGRAMMED (0<<23)
3911#define PF_FILTER_MED_3x3 (1<<23)
3912#define PF_FILTER_EDGE_ENHANCE (2<<23)
3913#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003914#define _PFA_WIN_SZ 0x68074
3915#define _PFB_WIN_SZ 0x68874
3916#define _PFA_WIN_POS 0x68070
3917#define _PFB_WIN_POS 0x68870
3918#define _PFA_VSCALE 0x68084
3919#define _PFB_VSCALE 0x68884
3920#define _PFA_HSCALE 0x68090
3921#define _PFB_HSCALE 0x68890
3922
3923#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3924#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3925#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3926#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3927#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003928
3929/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003930#define _LGC_PALETTE_A 0x4a000
3931#define _LGC_PALETTE_B 0x4a800
3932#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003933
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003934#define _GAMMA_MODE_A 0x4a480
3935#define _GAMMA_MODE_B 0x4ac80
3936#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3937#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02003938#define GAMMA_MODE_MODE_8BIT (0 << 0)
3939#define GAMMA_MODE_MODE_10BIT (1 << 0)
3940#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003941#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3942
Zhenyu Wangb9055052009-06-05 15:38:38 +08003943/* interrupts */
3944#define DE_MASTER_IRQ_CONTROL (1 << 31)
3945#define DE_SPRITEB_FLIP_DONE (1 << 29)
3946#define DE_SPRITEA_FLIP_DONE (1 << 28)
3947#define DE_PLANEB_FLIP_DONE (1 << 27)
3948#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003949#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003950#define DE_PCU_EVENT (1 << 25)
3951#define DE_GTT_FAULT (1 << 24)
3952#define DE_POISON (1 << 23)
3953#define DE_PERFORM_COUNTER (1 << 22)
3954#define DE_PCH_EVENT (1 << 21)
3955#define DE_AUX_CHANNEL_A (1 << 20)
3956#define DE_DP_A_HOTPLUG (1 << 19)
3957#define DE_GSE (1 << 18)
3958#define DE_PIPEB_VBLANK (1 << 15)
3959#define DE_PIPEB_EVEN_FIELD (1 << 14)
3960#define DE_PIPEB_ODD_FIELD (1 << 13)
3961#define DE_PIPEB_LINE_COMPARE (1 << 12)
3962#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003963#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003964#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3965#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003966#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003967#define DE_PIPEA_EVEN_FIELD (1 << 6)
3968#define DE_PIPEA_ODD_FIELD (1 << 5)
3969#define DE_PIPEA_LINE_COMPARE (1 << 4)
3970#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003971#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003972#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003973#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003974#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003975
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003976/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03003977#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003978#define DE_GSE_IVB (1<<29)
3979#define DE_PCH_EVENT_IVB (1<<28)
3980#define DE_DP_A_HOTPLUG_IVB (1<<27)
3981#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003982#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3983#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3984#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003985#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003986#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003987#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003988#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3989#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003990#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003991#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03003992#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3993
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003994#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3995#define MASTER_INTERRUPT_ENABLE (1<<31)
3996
Zhenyu Wangb9055052009-06-05 15:38:38 +08003997#define DEISR 0x44000
3998#define DEIMR 0x44004
3999#define DEIIR 0x44008
4000#define DEIER 0x4400c
4001
Zhenyu Wangb9055052009-06-05 15:38:38 +08004002#define GTISR 0x44010
4003#define GTIMR 0x44014
4004#define GTIIR 0x44018
4005#define GTIER 0x4401c
4006
Ben Widawskyabd58f02013-11-02 21:07:09 -07004007#define GEN8_MASTER_IRQ 0x44200
4008#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4009#define GEN8_PCU_IRQ (1<<30)
4010#define GEN8_DE_PCH_IRQ (1<<23)
4011#define GEN8_DE_MISC_IRQ (1<<22)
4012#define GEN8_DE_PORT_IRQ (1<<20)
4013#define GEN8_DE_PIPE_C_IRQ (1<<18)
4014#define GEN8_DE_PIPE_B_IRQ (1<<17)
4015#define GEN8_DE_PIPE_A_IRQ (1<<16)
4016#define GEN8_GT_VECS_IRQ (1<<6)
4017#define GEN8_GT_VCS2_IRQ (1<<3)
4018#define GEN8_GT_VCS1_IRQ (1<<2)
4019#define GEN8_GT_BCS_IRQ (1<<1)
4020#define GEN8_GT_RCS_IRQ (1<<0)
4021/* Lazy definition */
4022#define GEN8_GT_IRQS 0x000000ff
4023#define GEN8_DE_IRQS 0x01ff0000
4024#define GEN8_RSVD_IRQS 0xB700ff00
4025
4026#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4027#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4028#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4029#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4030
4031#define GEN8_BCS_IRQ_SHIFT 16
4032#define GEN8_RCS_IRQ_SHIFT 0
4033#define GEN8_VCS2_IRQ_SHIFT 16
4034#define GEN8_VCS1_IRQ_SHIFT 0
4035#define GEN8_VECS_IRQ_SHIFT 0
4036
4037#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4038#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4039#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4040#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
4041#define GEN8_PIPE_UNDERRUN (1 << 31)
4042#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4043#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4044#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4045#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4046#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4047#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4048#define GEN8_PIPE_FLIP_DONE (1 << 4)
4049#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4050#define GEN8_PIPE_VSYNC (1 << 1)
4051#define GEN8_PIPE_VBLANK (1 << 0)
4052#define GEN8_DE_PIPE_IRQ_ERRORS (GEN8_PIPE_UNDERRUN | \
4053 GEN8_PIPE_CDCLK_CRC_ERROR | \
4054 GEN8_PIPE_CURSOR_FAULT | \
4055 GEN8_PIPE_SPRITE_FAULT | \
4056 GEN8_PIPE_PRIMARY_FAULT)
4057
4058#define GEN8_DE_PORT_ISR 0x44440
4059#define GEN8_DE_PORT_IMR 0x44444
4060#define GEN8_DE_PORT_IIR 0x44448
4061#define GEN8_DE_PORT_IER 0x4444c
4062#define _PORT_DP_A_HOTPLUG (1 << 3)
4063
4064#define GEN8_DE_MISC_ISR 0x44460
4065#define GEN8_DE_MISC_IMR 0x44464
4066#define GEN8_DE_MISC_IIR 0x44468
4067#define GEN8_DE_MISC_IER 0x4446c
4068#define GEN8_DE_MISC_GSE (1 << 27)
4069
4070#define GEN8_PCU_ISR 0x444e0
4071#define GEN8_PCU_IMR 0x444e4
4072#define GEN8_PCU_IIR 0x444e8
4073#define GEN8_PCU_IER 0x444ec
4074
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004075#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004076/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4077#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004078#define ILK_DPARB_GATE (1<<22)
4079#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00004080#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
4081#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
4082#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
4083#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
4084#define ILK_HDCP_DISABLE (1<<25)
4085#define ILK_eDP_A_DISABLE (1<<24)
4086#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004087
Damien Lespiau231e54f2012-10-19 17:55:41 +01004088#define ILK_DSPCLK_GATE_D 0x42020
4089#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4090#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4091#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4092#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4093#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004094
Eric Anholt116ac8d2011-12-21 10:31:09 -08004095#define IVB_CHICKEN3 0x4200c
4096# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4097# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4098
Paulo Zanoni90a88642013-05-03 17:23:45 -03004099#define CHICKEN_PAR1_1 0x42080
4100#define FORCE_ARB_IDLE_PLANES (1 << 14)
4101
Zhenyu Wang553bd142009-09-02 10:57:52 +08004102#define DISP_ARB_CTL 0x45000
4103#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004104#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004105#define GEN7_MSG_CTL 0x45010
4106#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4107#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004108
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004109/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004110#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4111# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
4112
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004113#define GEN7_L3CNTLREG1 0xB01C
4114#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004115#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004116
4117#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4118#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4119
Jesse Barnes61939d92012-10-02 17:43:38 -05004120#define GEN7_L3SQCREG4 0xb034
4121#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4122
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004123/* WaCatErrorRejectionIssue */
4124#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4125#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4126
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004127#define HSW_SCRATCH1 0xb038
4128#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4129
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004130#define HSW_FUSE_STRAP 0x42014
4131#define HSW_CDCLK_LIMIT (1 << 24)
4132
Zhenyu Wangb9055052009-06-05 15:38:38 +08004133/* PCH */
4134
Adam Jackson23e81d62012-06-06 15:45:44 -04004135/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004136#define SDE_AUDIO_POWER_D (1 << 27)
4137#define SDE_AUDIO_POWER_C (1 << 26)
4138#define SDE_AUDIO_POWER_B (1 << 25)
4139#define SDE_AUDIO_POWER_SHIFT (25)
4140#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4141#define SDE_GMBUS (1 << 24)
4142#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4143#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4144#define SDE_AUDIO_HDCP_MASK (3 << 22)
4145#define SDE_AUDIO_TRANSB (1 << 21)
4146#define SDE_AUDIO_TRANSA (1 << 20)
4147#define SDE_AUDIO_TRANS_MASK (3 << 20)
4148#define SDE_POISON (1 << 19)
4149/* 18 reserved */
4150#define SDE_FDI_RXB (1 << 17)
4151#define SDE_FDI_RXA (1 << 16)
4152#define SDE_FDI_MASK (3 << 16)
4153#define SDE_AUXD (1 << 15)
4154#define SDE_AUXC (1 << 14)
4155#define SDE_AUXB (1 << 13)
4156#define SDE_AUX_MASK (7 << 13)
4157/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004158#define SDE_CRT_HOTPLUG (1 << 11)
4159#define SDE_PORTD_HOTPLUG (1 << 10)
4160#define SDE_PORTC_HOTPLUG (1 << 9)
4161#define SDE_PORTB_HOTPLUG (1 << 8)
4162#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004163#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4164 SDE_SDVOB_HOTPLUG | \
4165 SDE_PORTB_HOTPLUG | \
4166 SDE_PORTC_HOTPLUG | \
4167 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004168#define SDE_TRANSB_CRC_DONE (1 << 5)
4169#define SDE_TRANSB_CRC_ERR (1 << 4)
4170#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4171#define SDE_TRANSA_CRC_DONE (1 << 2)
4172#define SDE_TRANSA_CRC_ERR (1 << 1)
4173#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4174#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004175
4176/* south display engine interrupt: CPT/PPT */
4177#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4178#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4179#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4180#define SDE_AUDIO_POWER_SHIFT_CPT 29
4181#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4182#define SDE_AUXD_CPT (1 << 27)
4183#define SDE_AUXC_CPT (1 << 26)
4184#define SDE_AUXB_CPT (1 << 25)
4185#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004186#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4187#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4188#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004189#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004190#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004191#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004192 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004193 SDE_PORTD_HOTPLUG_CPT | \
4194 SDE_PORTC_HOTPLUG_CPT | \
4195 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004196#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004197#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004198#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4199#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4200#define SDE_FDI_RXC_CPT (1 << 8)
4201#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4202#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4203#define SDE_FDI_RXB_CPT (1 << 4)
4204#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4205#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4206#define SDE_FDI_RXA_CPT (1 << 0)
4207#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4208 SDE_AUDIO_CP_REQ_B_CPT | \
4209 SDE_AUDIO_CP_REQ_A_CPT)
4210#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4211 SDE_AUDIO_CP_CHG_B_CPT | \
4212 SDE_AUDIO_CP_CHG_A_CPT)
4213#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4214 SDE_FDI_RXB_CPT | \
4215 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004216
4217#define SDEISR 0xc4000
4218#define SDEIMR 0xc4004
4219#define SDEIIR 0xc4008
4220#define SDEIER 0xc400c
4221
Paulo Zanoni86642812013-04-12 17:57:57 -03004222#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004223#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004224#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4225#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4226#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004227#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004228
Zhenyu Wangb9055052009-06-05 15:38:38 +08004229/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004230#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004231#define PORTD_HOTPLUG_ENABLE (1 << 20)
4232#define PORTD_PULSE_DURATION_2ms (0)
4233#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4234#define PORTD_PULSE_DURATION_6ms (2 << 18)
4235#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004236#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004237#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4238#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4239#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4240#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004241#define PORTC_HOTPLUG_ENABLE (1 << 12)
4242#define PORTC_PULSE_DURATION_2ms (0)
4243#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4244#define PORTC_PULSE_DURATION_6ms (2 << 10)
4245#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004246#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004247#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4248#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4249#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4250#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004251#define PORTB_HOTPLUG_ENABLE (1 << 4)
4252#define PORTB_PULSE_DURATION_2ms (0)
4253#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4254#define PORTB_PULSE_DURATION_6ms (2 << 2)
4255#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004256#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004257#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4258#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4259#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4260#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004261
4262#define PCH_GPIOA 0xc5010
4263#define PCH_GPIOB 0xc5014
4264#define PCH_GPIOC 0xc5018
4265#define PCH_GPIOD 0xc501c
4266#define PCH_GPIOE 0xc5020
4267#define PCH_GPIOF 0xc5024
4268
Eric Anholtf0217c42009-12-01 11:56:30 -08004269#define PCH_GMBUS0 0xc5100
4270#define PCH_GMBUS1 0xc5104
4271#define PCH_GMBUS2 0xc5108
4272#define PCH_GMBUS3 0xc510c
4273#define PCH_GMBUS4 0xc5110
4274#define PCH_GMBUS5 0xc5120
4275
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004276#define _PCH_DPLL_A 0xc6014
4277#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004278#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004279
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004280#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004281#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004282#define _PCH_FPA1 0xc6044
4283#define _PCH_FPB0 0xc6048
4284#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004285#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4286#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004287
4288#define PCH_DPLL_TEST 0xc606c
4289
4290#define PCH_DREF_CONTROL 0xC6200
4291#define DREF_CONTROL_MASK 0x7fc3
4292#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4293#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4294#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4295#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4296#define DREF_SSC_SOURCE_DISABLE (0<<11)
4297#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004298#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004299#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4300#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4301#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004302#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004303#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4304#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004305#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004306#define DREF_SSC4_DOWNSPREAD (0<<6)
4307#define DREF_SSC4_CENTERSPREAD (1<<6)
4308#define DREF_SSC1_DISABLE (0<<1)
4309#define DREF_SSC1_ENABLE (1<<1)
4310#define DREF_SSC4_DISABLE (0)
4311#define DREF_SSC4_ENABLE (1)
4312
4313#define PCH_RAWCLK_FREQ 0xc6204
4314#define FDL_TP1_TIMER_SHIFT 12
4315#define FDL_TP1_TIMER_MASK (3<<12)
4316#define FDL_TP2_TIMER_SHIFT 10
4317#define FDL_TP2_TIMER_MASK (3<<10)
4318#define RAWCLK_FREQ_MASK 0x3ff
4319
4320#define PCH_DPLL_TMR_CFG 0xc6208
4321
4322#define PCH_SSC4_PARMS 0xc6210
4323#define PCH_SSC4_AUX_PARMS 0xc6214
4324
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004325#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004326#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4327#define TRANS_DPLLA_SEL(pipe) 0
4328#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004329
Zhenyu Wangb9055052009-06-05 15:38:38 +08004330/* transcoder */
4331
Daniel Vetter275f01b22013-05-03 11:49:47 +02004332#define _PCH_TRANS_HTOTAL_A 0xe0000
4333#define TRANS_HTOTAL_SHIFT 16
4334#define TRANS_HACTIVE_SHIFT 0
4335#define _PCH_TRANS_HBLANK_A 0xe0004
4336#define TRANS_HBLANK_END_SHIFT 16
4337#define TRANS_HBLANK_START_SHIFT 0
4338#define _PCH_TRANS_HSYNC_A 0xe0008
4339#define TRANS_HSYNC_END_SHIFT 16
4340#define TRANS_HSYNC_START_SHIFT 0
4341#define _PCH_TRANS_VTOTAL_A 0xe000c
4342#define TRANS_VTOTAL_SHIFT 16
4343#define TRANS_VACTIVE_SHIFT 0
4344#define _PCH_TRANS_VBLANK_A 0xe0010
4345#define TRANS_VBLANK_END_SHIFT 16
4346#define TRANS_VBLANK_START_SHIFT 0
4347#define _PCH_TRANS_VSYNC_A 0xe0014
4348#define TRANS_VSYNC_END_SHIFT 16
4349#define TRANS_VSYNC_START_SHIFT 0
4350#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004351
Daniel Vettere3b95f12013-05-03 11:49:49 +02004352#define _PCH_TRANSA_DATA_M1 0xe0030
4353#define _PCH_TRANSA_DATA_N1 0xe0034
4354#define _PCH_TRANSA_DATA_M2 0xe0038
4355#define _PCH_TRANSA_DATA_N2 0xe003c
4356#define _PCH_TRANSA_LINK_M1 0xe0040
4357#define _PCH_TRANSA_LINK_N1 0xe0044
4358#define _PCH_TRANSA_LINK_M2 0xe0048
4359#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004360
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004361/* Per-transcoder DIP controls */
4362
4363#define _VIDEO_DIP_CTL_A 0xe0200
4364#define _VIDEO_DIP_DATA_A 0xe0208
4365#define _VIDEO_DIP_GCP_A 0xe0210
4366
4367#define _VIDEO_DIP_CTL_B 0xe1200
4368#define _VIDEO_DIP_DATA_B 0xe1208
4369#define _VIDEO_DIP_GCP_B 0xe1210
4370
4371#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4372#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4373#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4374
Ville Syrjäläb9064872013-01-24 15:29:31 +02004375#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4376#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4377#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004378
Ville Syrjäläb9064872013-01-24 15:29:31 +02004379#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4380#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4381#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004382
4383#define VLV_TVIDEO_DIP_CTL(pipe) \
4384 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4385#define VLV_TVIDEO_DIP_DATA(pipe) \
4386 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4387#define VLV_TVIDEO_DIP_GCP(pipe) \
4388 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4389
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004390/* Haswell DIP controls */
4391#define HSW_VIDEO_DIP_CTL_A 0x60200
4392#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4393#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4394#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4395#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4396#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4397#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4398#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4399#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4400#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4401#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4402#define HSW_VIDEO_DIP_GCP_A 0x60210
4403
4404#define HSW_VIDEO_DIP_CTL_B 0x61200
4405#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4406#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4407#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4408#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4409#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4410#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4411#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4412#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4413#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4414#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4415#define HSW_VIDEO_DIP_GCP_B 0x61210
4416
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004417#define HSW_TVIDEO_DIP_CTL(trans) \
4418 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4419#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4420 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004421#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4422 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004423#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4424 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4425#define HSW_TVIDEO_DIP_GCP(trans) \
4426 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4427#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4428 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004429
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004430#define HSW_STEREO_3D_CTL_A 0x70020
4431#define S3D_ENABLE (1<<31)
4432#define HSW_STEREO_3D_CTL_B 0x71020
4433
4434#define HSW_STEREO_3D_CTL(trans) \
4435 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4436
Daniel Vetter275f01b22013-05-03 11:49:47 +02004437#define _PCH_TRANS_HTOTAL_B 0xe1000
4438#define _PCH_TRANS_HBLANK_B 0xe1004
4439#define _PCH_TRANS_HSYNC_B 0xe1008
4440#define _PCH_TRANS_VTOTAL_B 0xe100c
4441#define _PCH_TRANS_VBLANK_B 0xe1010
4442#define _PCH_TRANS_VSYNC_B 0xe1014
4443#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004444
Daniel Vetter275f01b22013-05-03 11:49:47 +02004445#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4446#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4447#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4448#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4449#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4450#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4451#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4452 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004453
Daniel Vettere3b95f12013-05-03 11:49:49 +02004454#define _PCH_TRANSB_DATA_M1 0xe1030
4455#define _PCH_TRANSB_DATA_N1 0xe1034
4456#define _PCH_TRANSB_DATA_M2 0xe1038
4457#define _PCH_TRANSB_DATA_N2 0xe103c
4458#define _PCH_TRANSB_LINK_M1 0xe1040
4459#define _PCH_TRANSB_LINK_N1 0xe1044
4460#define _PCH_TRANSB_LINK_M2 0xe1048
4461#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004462
Daniel Vettere3b95f12013-05-03 11:49:49 +02004463#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4464#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4465#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4466#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4467#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4468#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4469#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4470#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004471
Daniel Vetterab9412b2013-05-03 11:49:46 +02004472#define _PCH_TRANSACONF 0xf0008
4473#define _PCH_TRANSBCONF 0xf1008
4474#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4475#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004476#define TRANS_DISABLE (0<<31)
4477#define TRANS_ENABLE (1<<31)
4478#define TRANS_STATE_MASK (1<<30)
4479#define TRANS_STATE_DISABLE (0<<30)
4480#define TRANS_STATE_ENABLE (1<<30)
4481#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4482#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4483#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4484#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004485#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004486#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004487#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004488#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004489#define TRANS_8BPC (0<<5)
4490#define TRANS_10BPC (1<<5)
4491#define TRANS_6BPC (2<<5)
4492#define TRANS_12BPC (3<<5)
4493
Daniel Vetterce401412012-10-31 22:52:30 +01004494#define _TRANSA_CHICKEN1 0xf0060
4495#define _TRANSB_CHICKEN1 0xf1060
4496#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4497#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004498#define _TRANSA_CHICKEN2 0xf0064
4499#define _TRANSB_CHICKEN2 0xf1064
4500#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004501#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4502#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4503#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4504#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4505#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004506
Jesse Barnes291427f2011-07-29 12:42:37 -07004507#define SOUTH_CHICKEN1 0xc2000
4508#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4509#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004510#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4511#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4512#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004513#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004514#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4515#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4516#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004517
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004518#define _FDI_RXA_CHICKEN 0xc200c
4519#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004520#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4521#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004522#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004523
Jesse Barnes382b0932010-10-07 16:01:25 -07004524#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004525#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004526#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004527#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004528#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004529
Zhenyu Wangb9055052009-06-05 15:38:38 +08004530/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004531#define _FDI_TXA_CTL 0x60100
4532#define _FDI_TXB_CTL 0x61100
4533#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004534#define FDI_TX_DISABLE (0<<31)
4535#define FDI_TX_ENABLE (1<<31)
4536#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4537#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4538#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4539#define FDI_LINK_TRAIN_NONE (3<<28)
4540#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4541#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4542#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4543#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4544#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4545#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4546#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4547#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004548/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4549 SNB has different settings. */
4550/* SNB A-stepping */
4551#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4552#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4553#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4554#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4555/* SNB B-stepping */
4556#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4557#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4558#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4559#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4560#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004561#define FDI_DP_PORT_WIDTH_SHIFT 19
4562#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4563#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004564#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004565/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004566#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004567
4568/* Ivybridge has different bits for lolz */
4569#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4570#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4571#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4572#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4573
Zhenyu Wangb9055052009-06-05 15:38:38 +08004574/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004575#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004576#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004577#define FDI_SCRAMBLING_ENABLE (0<<7)
4578#define FDI_SCRAMBLING_DISABLE (1<<7)
4579
4580/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004581#define _FDI_RXA_CTL 0xf000c
4582#define _FDI_RXB_CTL 0xf100c
4583#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004584#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004585/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004586#define FDI_FS_ERRC_ENABLE (1<<27)
4587#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004588#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004589#define FDI_8BPC (0<<16)
4590#define FDI_10BPC (1<<16)
4591#define FDI_6BPC (2<<16)
4592#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004593#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004594#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4595#define FDI_RX_PLL_ENABLE (1<<13)
4596#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4597#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4598#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4599#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4600#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004601#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004602/* CPT */
4603#define FDI_AUTO_TRAINING (1<<10)
4604#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4605#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4606#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4607#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4608#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004609
Paulo Zanoni04945642012-11-01 21:00:59 -02004610#define _FDI_RXA_MISC 0xf0010
4611#define _FDI_RXB_MISC 0xf1010
4612#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4613#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4614#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4615#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4616#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4617#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4618#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4619#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4620
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004621#define _FDI_RXA_TUSIZE1 0xf0030
4622#define _FDI_RXA_TUSIZE2 0xf0038
4623#define _FDI_RXB_TUSIZE1 0xf1030
4624#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004625#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4626#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004627
4628/* FDI_RX interrupt register format */
4629#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4630#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4631#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4632#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4633#define FDI_RX_FS_CODE_ERR (1<<6)
4634#define FDI_RX_FE_CODE_ERR (1<<5)
4635#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4636#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4637#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4638#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4639#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4640
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004641#define _FDI_RXA_IIR 0xf0014
4642#define _FDI_RXA_IMR 0xf0018
4643#define _FDI_RXB_IIR 0xf1014
4644#define _FDI_RXB_IMR 0xf1018
4645#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4646#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004647
4648#define FDI_PLL_CTL_1 0xfe000
4649#define FDI_PLL_CTL_2 0xfe004
4650
Zhenyu Wangb9055052009-06-05 15:38:38 +08004651#define PCH_LVDS 0xe1180
4652#define LVDS_DETECTED (1 << 1)
4653
Shobhit Kumar98364372012-06-15 11:55:14 -07004654/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004655#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4656#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4657#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004658#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4659#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004660#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4661#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004662
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004663#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4664#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4665#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4666#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4667#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004668
Jesse Barnes453c5422013-03-28 09:55:41 -07004669#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4670#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4671#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4672 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4673#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4674 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4675#define VLV_PIPE_PP_DIVISOR(pipe) \
4676 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4677
Zhenyu Wangb9055052009-06-05 15:38:38 +08004678#define PCH_PP_STATUS 0xc7200
4679#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004680#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004681#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004682#define EDP_FORCE_VDD (1 << 3)
4683#define EDP_BLC_ENABLE (1 << 2)
4684#define PANEL_POWER_RESET (1 << 1)
4685#define PANEL_POWER_OFF (0 << 0)
4686#define PANEL_POWER_ON (1 << 0)
4687#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004688#define PANEL_PORT_SELECT_MASK (3 << 30)
4689#define PANEL_PORT_SELECT_LVDS (0 << 30)
4690#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004691#define PANEL_PORT_SELECT_DPC (2 << 30)
4692#define PANEL_PORT_SELECT_DPD (3 << 30)
4693#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4694#define PANEL_POWER_UP_DELAY_SHIFT 16
4695#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4696#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4697
Zhenyu Wangb9055052009-06-05 15:38:38 +08004698#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004699#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4700#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4701#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4702#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4703
Zhenyu Wangb9055052009-06-05 15:38:38 +08004704#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004705#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4706#define PP_REFERENCE_DIVIDER_SHIFT 8
4707#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4708#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004709
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004710#define PCH_DP_B 0xe4100
4711#define PCH_DPB_AUX_CH_CTL 0xe4110
4712#define PCH_DPB_AUX_CH_DATA1 0xe4114
4713#define PCH_DPB_AUX_CH_DATA2 0xe4118
4714#define PCH_DPB_AUX_CH_DATA3 0xe411c
4715#define PCH_DPB_AUX_CH_DATA4 0xe4120
4716#define PCH_DPB_AUX_CH_DATA5 0xe4124
4717
4718#define PCH_DP_C 0xe4200
4719#define PCH_DPC_AUX_CH_CTL 0xe4210
4720#define PCH_DPC_AUX_CH_DATA1 0xe4214
4721#define PCH_DPC_AUX_CH_DATA2 0xe4218
4722#define PCH_DPC_AUX_CH_DATA3 0xe421c
4723#define PCH_DPC_AUX_CH_DATA4 0xe4220
4724#define PCH_DPC_AUX_CH_DATA5 0xe4224
4725
4726#define PCH_DP_D 0xe4300
4727#define PCH_DPD_AUX_CH_CTL 0xe4310
4728#define PCH_DPD_AUX_CH_DATA1 0xe4314
4729#define PCH_DPD_AUX_CH_DATA2 0xe4318
4730#define PCH_DPD_AUX_CH_DATA3 0xe431c
4731#define PCH_DPD_AUX_CH_DATA4 0xe4320
4732#define PCH_DPD_AUX_CH_DATA5 0xe4324
4733
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004734/* CPT */
4735#define PORT_TRANS_A_SEL_CPT 0
4736#define PORT_TRANS_B_SEL_CPT (1<<29)
4737#define PORT_TRANS_C_SEL_CPT (2<<29)
4738#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004739#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004740#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4741#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004742
4743#define TRANS_DP_CTL_A 0xe0300
4744#define TRANS_DP_CTL_B 0xe1300
4745#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004746#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004747#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4748#define TRANS_DP_PORT_SEL_B (0<<29)
4749#define TRANS_DP_PORT_SEL_C (1<<29)
4750#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004751#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004752#define TRANS_DP_PORT_SEL_MASK (3<<29)
4753#define TRANS_DP_AUDIO_ONLY (1<<26)
4754#define TRANS_DP_ENH_FRAMING (1<<18)
4755#define TRANS_DP_8BPC (0<<9)
4756#define TRANS_DP_10BPC (1<<9)
4757#define TRANS_DP_6BPC (2<<9)
4758#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004759#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004760#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4761#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4762#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4763#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004764#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004765
4766/* SNB eDP training params */
4767/* SNB A-stepping */
4768#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4769#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4770#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4771#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4772/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004773#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4774#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4775#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4776#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4777#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004778#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4779
Keith Packard1a2eb462011-11-16 16:26:07 -08004780/* IVB */
4781#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4782#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4783#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4784#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4785#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4786#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004787#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004788
4789/* legacy values */
4790#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4791#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4792#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4793#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4794#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4795
4796#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4797
Zou Nan haicae58522010-11-09 17:17:32 +08004798#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004799#define FORCEWAKE_VLV 0x1300b0
4800#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004801#define FORCEWAKE_MEDIA_VLV 0x1300b8
4802#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004803#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004804#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004805#define VLV_GTLC_WAKE_CTRL 0x130090
4806#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004807#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004808#define FORCEWAKE_KERNEL 0x1
4809#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004810#define FORCEWAKE_MT_ACK 0x130040
4811#define ECOBUS 0xa180
4812#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004813
Ben Widawskydd202c62012-02-09 10:15:18 +01004814#define GTFIFODBG 0x120000
4815#define GT_FIFO_CPU_ERROR_MASK 7
4816#define GT_FIFO_OVFERR (1<<2)
4817#define GT_FIFO_IAWRERR (1<<1)
4818#define GT_FIFO_IARDERR (1<<0)
4819
Chris Wilson91355832011-03-04 19:22:40 +00004820#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004821#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004822
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004823#define HSW_IDICR 0x9008
4824#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4825#define HSW_EDRAM_PRESENT 0x120010
4826
Daniel Vetter80e829f2012-03-31 11:21:57 +02004827#define GEN6_UCGCTL1 0x9400
4828# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004829# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004830
Eric Anholt406478d2011-11-07 16:07:04 -08004831#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004832# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004833# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004834# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004835# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004836# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004837
Jesse Barnese3f33d42012-06-14 11:04:50 -07004838#define GEN7_UCGCTL4 0x940c
4839#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4840
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004841#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004842#define GEN6_TURBO_DISABLE (1<<31)
4843#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004844#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004845#define GEN6_OFFSET(x) ((x)<<19)
4846#define GEN6_AGGRESSIVE_TURBO (0<<15)
4847#define GEN6_RC_VIDEO_FREQ 0xA00C
4848#define GEN6_RC_CONTROL 0xA090
4849#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4850#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4851#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4852#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4853#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004854#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004855#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4856#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4857#define GEN6_RP_DOWN_TIMEOUT 0xA010
4858#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004859#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004860#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004861#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004862#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004863#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004864#define GEN6_RP_CONTROL 0xA024
4865#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004866#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4867#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4868#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4869#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4870#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004871#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4872#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004873#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4874#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4875#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004876#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004877#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004878#define GEN6_RP_UP_THRESHOLD 0xA02C
4879#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004880#define GEN6_RP_CUR_UP_EI 0xA050
4881#define GEN6_CURICONT_MASK 0xffffff
4882#define GEN6_RP_CUR_UP 0xA054
4883#define GEN6_CURBSYTAVG_MASK 0xffffff
4884#define GEN6_RP_PREV_UP 0xA058
4885#define GEN6_RP_CUR_DOWN_EI 0xA05C
4886#define GEN6_CURIAVG_MASK 0xffffff
4887#define GEN6_RP_CUR_DOWN 0xA060
4888#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004889#define GEN6_RP_UP_EI 0xA068
4890#define GEN6_RP_DOWN_EI 0xA06C
4891#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4892#define GEN6_RC_STATE 0xA094
4893#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4894#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4895#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4896#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4897#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4898#define GEN6_RC_SLEEP 0xA0B0
4899#define GEN6_RC1e_THRESHOLD 0xA0B4
4900#define GEN6_RC6_THRESHOLD 0xA0B8
4901#define GEN6_RC6p_THRESHOLD 0xA0BC
4902#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004903#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004904
4905#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004906#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004907#define GEN6_PMIIR 0x44028
4908#define GEN6_PMIER 0x4402C
4909#define GEN6_PM_MBOX_EVENT (1<<25)
4910#define GEN6_PM_THERMAL_EVENT (1<<24)
4911#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4912#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4913#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4914#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4915#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07004916#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07004917 GEN6_PM_RP_DOWN_THRESHOLD | \
4918 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004919
Ben Widawskycce66a22012-03-27 18:59:38 -07004920#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07004921#define VLV_COUNTER_CONTROL 0x138104
4922#define VLV_COUNT_RANGE_HIGH (1<<15)
4923#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4924#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07004925#define GEN6_GT_GFX_RC6 0x138108
4926#define GEN6_GT_GFX_RC6p 0x13810C
4927#define GEN6_GT_GFX_RC6pp 0x138110
4928
Chris Wilson8fd26852010-12-08 18:40:43 +00004929#define GEN6_PCODE_MAILBOX 0x138124
4930#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004931#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004932#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4933#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004934#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4935#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03004936#define GEN6_PCODE_READ_D_COMP 0x10
4937#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08004938#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4939#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004940#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004941#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004942#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004943
Ben Widawsky4d855292011-12-12 19:34:16 -08004944#define GEN6_GT_CORE_STATUS 0x138060
4945#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4946#define GEN6_RCn_MASK 7
4947#define GEN6_RC0 0
4948#define GEN6_RC3 2
4949#define GEN6_RC6 3
4950#define GEN6_RC7 4
4951
Ben Widawskye3689192012-05-25 16:56:22 -07004952#define GEN7_MISCCPCTL (0x9424)
4953#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4954
4955/* IVYBRIDGE DPF */
4956#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004957#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07004958#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4959#define GEN7_PARITY_ERROR_VALID (1<<13)
4960#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4961#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4962#define GEN7_PARITY_ERROR_ROW(reg) \
4963 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4964#define GEN7_PARITY_ERROR_BANK(reg) \
4965 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4966#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4967 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4968#define GEN7_L3CDERRST1_ENABLE (1<<7)
4969
Ben Widawskyb9524a12012-05-25 16:56:24 -07004970#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004971#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07004972#define GEN7_L3LOG_SIZE 0x80
4973
Jesse Barnes12f33822012-10-25 12:15:45 -07004974#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4975#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4976#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4977#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4978
Jesse Barnes8ab43972012-10-25 12:15:42 -07004979#define GEN7_ROW_CHICKEN2 0xe4f4
4980#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4981#define DOP_CLOCK_GATING_DISABLE (1<<0)
4982
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004983#define HSW_ROW_CHICKEN3 0xe49c
4984#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
4985
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004986#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004987#define INTEL_AUDIO_DEVCL 0x808629FB
4988#define INTEL_AUDIO_DEVBLC 0x80862801
4989#define INTEL_AUDIO_DEVCTG 0x80862802
4990
4991#define G4X_AUD_CNTL_ST 0x620B4
4992#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4993#define G4X_ELDV_DEVCTG (1 << 14)
4994#define G4X_ELD_ADDR (0xf << 5)
4995#define G4X_ELD_ACK (1 << 4)
4996#define G4X_HDMIW_HDMIEDID 0x6210C
4997
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004998#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004999#define IBX_HDMIW_HDMIEDID_B 0xE2150
5000#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5001 IBX_HDMIW_HDMIEDID_A, \
5002 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005003#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005004#define IBX_AUD_CNTL_ST_B 0xE21B4
5005#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5006 IBX_AUD_CNTL_ST_A, \
5007 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005008#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5009#define IBX_ELD_ADDRESS (0x1f << 5)
5010#define IBX_ELD_ACK (1 << 4)
5011#define IBX_AUD_CNTL_ST2 0xE20C0
5012#define IBX_ELD_VALIDB (1 << 0)
5013#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005014
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005015#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005016#define CPT_HDMIW_HDMIEDID_B 0xE5150
5017#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5018 CPT_HDMIW_HDMIEDID_A, \
5019 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005020#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005021#define CPT_AUD_CNTL_ST_B 0xE51B4
5022#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5023 CPT_AUD_CNTL_ST_A, \
5024 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005025#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005026
Eric Anholtae662d32012-01-03 09:23:29 -08005027/* These are the 4 32-bit write offset registers for each stream
5028 * output buffer. It determines the offset from the
5029 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5030 */
5031#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5032
Wu Fengguangb6daa022012-01-06 14:41:31 -06005033#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005034#define IBX_AUD_CONFIG_B 0xe2100
5035#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5036 IBX_AUD_CONFIG_A, \
5037 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005038#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005039#define CPT_AUD_CONFIG_B 0xe5100
5040#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5041 CPT_AUD_CONFIG_A, \
5042 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005043#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5044#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5045#define AUD_CONFIG_UPPER_N_SHIFT 20
5046#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5047#define AUD_CONFIG_LOWER_N_SHIFT 4
5048#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5049#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005050#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5051#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5052#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5053#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5054#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5055#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5056#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5057#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5058#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5059#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5060#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005061#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5062
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005063/* HSW Audio */
5064#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5065#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5066#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5067 HSW_AUD_CONFIG_A, \
5068 HSW_AUD_CONFIG_B)
5069
5070#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5071#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5072#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5073 HSW_AUD_MISC_CTRL_A, \
5074 HSW_AUD_MISC_CTRL_B)
5075
5076#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5077#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5078#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5079 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5080 HSW_AUD_DIP_ELD_CTRL_ST_B)
5081
5082/* Audio Digital Converter */
5083#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5084#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5085#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5086 HSW_AUD_DIG_CNVT_1, \
5087 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005088#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005089
5090#define HSW_AUD_EDID_DATA_A 0x65050
5091#define HSW_AUD_EDID_DATA_B 0x65150
5092#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5093 HSW_AUD_EDID_DATA_A, \
5094 HSW_AUD_EDID_DATA_B)
5095
5096#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5097#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5098#define AUDIO_INACTIVE_C (1<<11)
5099#define AUDIO_INACTIVE_B (1<<7)
5100#define AUDIO_INACTIVE_A (1<<3)
5101#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5102#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5103#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5104#define AUDIO_ELD_VALID_A (1<<0)
5105#define AUDIO_ELD_VALID_B (1<<4)
5106#define AUDIO_ELD_VALID_C (1<<8)
5107#define AUDIO_CP_READY_A (1<<1)
5108#define AUDIO_CP_READY_B (1<<5)
5109#define AUDIO_CP_READY_C (1<<9)
5110
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005111/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005112#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5113#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5114#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5115#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005116#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5117#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005118#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005119#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5120#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005121#define HSW_PWR_WELL_FORCE_ON (1<<19)
5122#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005123
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005124/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005125#define TRANS_DDI_FUNC_CTL_A 0x60400
5126#define TRANS_DDI_FUNC_CTL_B 0x61400
5127#define TRANS_DDI_FUNC_CTL_C 0x62400
5128#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5129#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
5130 TRANS_DDI_FUNC_CTL_B)
5131#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005132/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005133#define TRANS_DDI_PORT_MASK (7<<28)
5134#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5135#define TRANS_DDI_PORT_NONE (0<<28)
5136#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5137#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5138#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5139#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5140#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5141#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5142#define TRANS_DDI_BPC_MASK (7<<20)
5143#define TRANS_DDI_BPC_8 (0<<20)
5144#define TRANS_DDI_BPC_10 (1<<20)
5145#define TRANS_DDI_BPC_6 (2<<20)
5146#define TRANS_DDI_BPC_12 (3<<20)
5147#define TRANS_DDI_PVSYNC (1<<17)
5148#define TRANS_DDI_PHSYNC (1<<16)
5149#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5150#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5151#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5152#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5153#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5154#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005155
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005156/* DisplayPort Transport Control */
5157#define DP_TP_CTL_A 0x64040
5158#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005159#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5160#define DP_TP_CTL_ENABLE (1<<31)
5161#define DP_TP_CTL_MODE_SST (0<<27)
5162#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005163#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005164#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005165#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5166#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5167#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005168#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5169#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005170#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005171#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005172
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005173/* DisplayPort Transport Status */
5174#define DP_TP_STATUS_A 0x64044
5175#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005176#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005177#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005178#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5179
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005180/* DDI Buffer Control */
5181#define DDI_BUF_CTL_A 0x64000
5182#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005183#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5184#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005185#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005186#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005187#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005188#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005189#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005190#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005191#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5192#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005193#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5194#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005195#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005196#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005197#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005198#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005199#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5200
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005201/* DDI Buffer Translations */
5202#define DDI_BUF_TRANS_A 0x64E00
5203#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005204#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005205
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005206/* Sideband Interface (SBI) is programmed indirectly, via
5207 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5208 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005209#define SBI_ADDR 0xC6000
5210#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005211#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005212#define SBI_CTL_DEST_ICLK (0x0<<16)
5213#define SBI_CTL_DEST_MPHY (0x1<<16)
5214#define SBI_CTL_OP_IORD (0x2<<8)
5215#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005216#define SBI_CTL_OP_CRRD (0x6<<8)
5217#define SBI_CTL_OP_CRWR (0x7<<8)
5218#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005219#define SBI_RESPONSE_SUCCESS (0x0<<1)
5220#define SBI_BUSY (0x1<<0)
5221#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005222
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005223/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005224#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005225#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5226#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5227#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5228#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005229#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005230#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005231#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005232#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005233#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005234#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005235#define SBI_SSCAUXDIV6 0x0610
5236#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005237#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005238#define SBI_GEN0 0x1f00
5239#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005240
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005241/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005242#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005243#define PIXCLK_GATE_UNGATE (1<<0)
5244#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005245
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005246/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005247#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005248#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005249#define SPLL_PLL_SSC (1<<28)
5250#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005251#define SPLL_PLL_FREQ_810MHz (0<<26)
5252#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005253
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005254/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005255#define WRPLL_CTL1 0x46040
5256#define WRPLL_CTL2 0x46060
5257#define WRPLL_PLL_ENABLE (1<<31)
5258#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005259#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005260#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005261/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005262#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5263#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5264#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005265
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005266/* Port clock selection */
5267#define PORT_CLK_SEL_A 0x46100
5268#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005269#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005270#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5271#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5272#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005273#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005274#define PORT_CLK_SEL_WRPLL1 (4<<29)
5275#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005276#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005277
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005278/* Transcoder clock selection */
5279#define TRANS_CLK_SEL_A 0x46140
5280#define TRANS_CLK_SEL_B 0x46144
5281#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5282/* For each transcoder, we need to select the corresponding port clock */
5283#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5284#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005285
Paulo Zanonic9809792012-10-23 18:30:00 -02005286#define _TRANSA_MSA_MISC 0x60410
5287#define _TRANSB_MSA_MISC 0x61410
5288#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5289 _TRANSB_MSA_MISC)
5290#define TRANS_MSA_SYNC_CLK (1<<0)
5291#define TRANS_MSA_6_BPC (0<<5)
5292#define TRANS_MSA_8_BPC (1<<5)
5293#define TRANS_MSA_10_BPC (2<<5)
5294#define TRANS_MSA_12_BPC (3<<5)
5295#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005296
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005297/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005298#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005299#define LCPLL_PLL_DISABLE (1<<31)
5300#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005301#define LCPLL_CLK_FREQ_MASK (3<<26)
5302#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005303#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005304#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005305#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005306#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005307#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5308
5309#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5310#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5311#define D_COMP_COMP_FORCE (1<<8)
5312#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005313
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005314/* Pipe WM_LINETIME - watermark line time */
5315#define PIPE_WM_LINETIME_A 0x45270
5316#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005317#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5318 PIPE_WM_LINETIME_B)
5319#define PIPE_WM_LINETIME_MASK (0x1ff)
5320#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005321#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005322#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005323
5324/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005325#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005326#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5327#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5328#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5329
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005330#define WM_MISC 0x45260
5331#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5332
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005333#define WM_DBG 0x45280
5334#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5335#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5336#define WM_DBG_DISALLOW_SPRITE (1<<2)
5337
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005338/* pipe CSC */
5339#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5340#define _PIPE_A_CSC_COEFF_BY 0x49014
5341#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5342#define _PIPE_A_CSC_COEFF_BU 0x4901c
5343#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5344#define _PIPE_A_CSC_COEFF_BV 0x49024
5345#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005346#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5347#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5348#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005349#define _PIPE_A_CSC_PREOFF_HI 0x49030
5350#define _PIPE_A_CSC_PREOFF_ME 0x49034
5351#define _PIPE_A_CSC_PREOFF_LO 0x49038
5352#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5353#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5354#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5355
5356#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5357#define _PIPE_B_CSC_COEFF_BY 0x49114
5358#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5359#define _PIPE_B_CSC_COEFF_BU 0x4911c
5360#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5361#define _PIPE_B_CSC_COEFF_BV 0x49124
5362#define _PIPE_B_CSC_MODE 0x49128
5363#define _PIPE_B_CSC_PREOFF_HI 0x49130
5364#define _PIPE_B_CSC_PREOFF_ME 0x49134
5365#define _PIPE_B_CSC_PREOFF_LO 0x49138
5366#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5367#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5368#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5369
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005370#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5371#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5372#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5373#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5374#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5375#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5376#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5377#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5378#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5379#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5380#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5381#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5382#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5383
Jani Nikula3230bf12013-08-27 15:12:16 +03005384/* VLV MIPI registers */
5385
5386#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5387#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5388#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5389#define DPI_ENABLE (1 << 31) /* A + B */
5390#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5391#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5392#define DUAL_LINK_MODE_MASK (1 << 26)
5393#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5394#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5395#define DITHERING_ENABLE (1 << 25) /* A + B */
5396#define FLOPPED_HSTX (1 << 23)
5397#define DE_INVERT (1 << 19) /* XXX */
5398#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5399#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5400#define AFE_LATCHOUT (1 << 17)
5401#define LP_OUTPUT_HOLD (1 << 16)
5402#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5403#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5404#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5405#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5406#define CSB_SHIFT 9
5407#define CSB_MASK (3 << 9)
5408#define CSB_20MHZ (0 << 9)
5409#define CSB_10MHZ (1 << 9)
5410#define CSB_40MHZ (2 << 9)
5411#define BANDGAP_MASK (1 << 8)
5412#define BANDGAP_PNW_CIRCUIT (0 << 8)
5413#define BANDGAP_LNC_CIRCUIT (1 << 8)
5414#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5415#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5416#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5417#define TEARING_EFFECT_SHIFT 2 /* A + B */
5418#define TEARING_EFFECT_MASK (3 << 2)
5419#define TEARING_EFFECT_OFF (0 << 2)
5420#define TEARING_EFFECT_DSI (1 << 2)
5421#define TEARING_EFFECT_GPIO (2 << 2)
5422#define LANE_CONFIGURATION_SHIFT 0
5423#define LANE_CONFIGURATION_MASK (3 << 0)
5424#define LANE_CONFIGURATION_4LANE (0 << 0)
5425#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5426#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5427
5428#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5429#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5430#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5431#define TEARING_EFFECT_DELAY_SHIFT 0
5432#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5433
5434/* XXX: all bits reserved */
5435#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5436
5437/* MIPI DSI Controller and D-PHY registers */
5438
5439#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5440#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5441#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5442#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5443#define ULPS_STATE_MASK (3 << 1)
5444#define ULPS_STATE_ENTER (2 << 1)
5445#define ULPS_STATE_EXIT (1 << 1)
5446#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5447#define DEVICE_READY (1 << 0)
5448
5449#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5450#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5451#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5452#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5453#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5454#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5455#define TEARING_EFFECT (1 << 31)
5456#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5457#define GEN_READ_DATA_AVAIL (1 << 29)
5458#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5459#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5460#define RX_PROT_VIOLATION (1 << 26)
5461#define RX_INVALID_TX_LENGTH (1 << 25)
5462#define ACK_WITH_NO_ERROR (1 << 24)
5463#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5464#define LP_RX_TIMEOUT (1 << 22)
5465#define HS_TX_TIMEOUT (1 << 21)
5466#define DPI_FIFO_UNDERRUN (1 << 20)
5467#define LOW_CONTENTION (1 << 19)
5468#define HIGH_CONTENTION (1 << 18)
5469#define TXDSI_VC_ID_INVALID (1 << 17)
5470#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5471#define TXCHECKSUM_ERROR (1 << 15)
5472#define TXECC_MULTIBIT_ERROR (1 << 14)
5473#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5474#define TXFALSE_CONTROL_ERROR (1 << 12)
5475#define RXDSI_VC_ID_INVALID (1 << 11)
5476#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5477#define RXCHECKSUM_ERROR (1 << 9)
5478#define RXECC_MULTIBIT_ERROR (1 << 8)
5479#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5480#define RXFALSE_CONTROL_ERROR (1 << 6)
5481#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5482#define RX_LP_TX_SYNC_ERROR (1 << 4)
5483#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5484#define RXEOT_SYNC_ERROR (1 << 2)
5485#define RXSOT_SYNC_ERROR (1 << 1)
5486#define RXSOT_ERROR (1 << 0)
5487
5488#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5489#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5490#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5491#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5492#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5493#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5494#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5495#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5496#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5497#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5498#define VID_MODE_FORMAT_MASK (0xf << 7)
5499#define VID_MODE_NOT_SUPPORTED (0 << 7)
5500#define VID_MODE_FORMAT_RGB565 (1 << 7)
5501#define VID_MODE_FORMAT_RGB666 (2 << 7)
5502#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5503#define VID_MODE_FORMAT_RGB888 (4 << 7)
5504#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5505#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5506#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5507#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5508#define DATA_LANES_PRG_REG_SHIFT 0
5509#define DATA_LANES_PRG_REG_MASK (7 << 0)
5510
5511#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5512#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5513#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5514#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5515
5516#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5517#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5518#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5519#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5520
5521#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5522#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5523#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5524#define TURN_AROUND_TIMEOUT_MASK 0x3f
5525
5526#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5527#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5528#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5529#define DEVICE_RESET_TIMER_MASK 0xffff
5530
5531#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5532#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5533#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5534#define VERTICAL_ADDRESS_SHIFT 16
5535#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5536#define HORIZONTAL_ADDRESS_SHIFT 0
5537#define HORIZONTAL_ADDRESS_MASK 0xffff
5538
5539#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5540#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5541#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5542#define DBI_FIFO_EMPTY_HALF (0 << 0)
5543#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5544#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5545
5546/* regs below are bits 15:0 */
5547#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5548#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5549#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5550
5551#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5552#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5553#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5554
5555#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5556#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5557#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5558
5559#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5560#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5561#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5562
5563#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5564#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5565#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5566
5567#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5568#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5569#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5570
5571#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5572#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5573#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5574
5575#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5576#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5577#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5578/* regs above are bits 15:0 */
5579
5580#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5581#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5582#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5583#define DPI_LP_MODE (1 << 6)
5584#define BACKLIGHT_OFF (1 << 5)
5585#define BACKLIGHT_ON (1 << 4)
5586#define COLOR_MODE_OFF (1 << 3)
5587#define COLOR_MODE_ON (1 << 2)
5588#define TURN_ON (1 << 1)
5589#define SHUTDOWN (1 << 0)
5590
5591#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5592#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5593#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5594#define COMMAND_BYTE_SHIFT 0
5595#define COMMAND_BYTE_MASK (0x3f << 0)
5596
5597#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5598#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5599#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5600#define MASTER_INIT_TIMER_SHIFT 0
5601#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5602
5603#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5604#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5605#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5606#define MAX_RETURN_PKT_SIZE_SHIFT 0
5607#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5608
5609#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5610#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5611#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5612#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5613#define DISABLE_VIDEO_BTA (1 << 3)
5614#define IP_TG_CONFIG (1 << 2)
5615#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5616#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5617#define VIDEO_MODE_BURST (3 << 0)
5618
5619#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5620#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5621#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5622#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5623#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5624#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5625#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5626#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5627#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5628#define CLOCKSTOP (1 << 1)
5629#define EOT_DISABLE (1 << 0)
5630
5631#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5632#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5633#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5634#define LP_BYTECLK_SHIFT 0
5635#define LP_BYTECLK_MASK (0xffff << 0)
5636
5637/* bits 31:0 */
5638#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5639#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5640#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5641
5642/* bits 31:0 */
5643#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5644#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5645#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5646
5647#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5648#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5649#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5650#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5651#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5652#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5653#define LONG_PACKET_WORD_COUNT_SHIFT 8
5654#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5655#define SHORT_PACKET_PARAM_SHIFT 8
5656#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5657#define VIRTUAL_CHANNEL_SHIFT 6
5658#define VIRTUAL_CHANNEL_MASK (3 << 6)
5659#define DATA_TYPE_SHIFT 0
5660#define DATA_TYPE_MASK (3f << 0)
5661/* data type values, see include/video/mipi_display.h */
5662
5663#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5664#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5665#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5666#define DPI_FIFO_EMPTY (1 << 28)
5667#define DBI_FIFO_EMPTY (1 << 27)
5668#define LP_CTRL_FIFO_EMPTY (1 << 26)
5669#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5670#define LP_CTRL_FIFO_FULL (1 << 24)
5671#define HS_CTRL_FIFO_EMPTY (1 << 18)
5672#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5673#define HS_CTRL_FIFO_FULL (1 << 16)
5674#define LP_DATA_FIFO_EMPTY (1 << 10)
5675#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5676#define LP_DATA_FIFO_FULL (1 << 8)
5677#define HS_DATA_FIFO_EMPTY (1 << 2)
5678#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5679#define HS_DATA_FIFO_FULL (1 << 0)
5680
5681#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5682#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5683#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5684#define DBI_HS_LP_MODE_MASK (1 << 0)
5685#define DBI_LP_MODE (1 << 0)
5686#define DBI_HS_MODE (0 << 0)
5687
5688#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5689#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5690#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5691#define EXIT_ZERO_COUNT_SHIFT 24
5692#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5693#define TRAIL_COUNT_SHIFT 16
5694#define TRAIL_COUNT_MASK (0x1f << 16)
5695#define CLK_ZERO_COUNT_SHIFT 8
5696#define CLK_ZERO_COUNT_MASK (0xff << 8)
5697#define PREPARE_COUNT_SHIFT 0
5698#define PREPARE_COUNT_MASK (0x3f << 0)
5699
5700/* bits 31:0 */
5701#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5702#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5703#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5704
5705#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5706#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5707#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5708#define LP_HS_SSW_CNT_SHIFT 16
5709#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5710#define HS_LP_PWR_SW_CNT_SHIFT 0
5711#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5712
5713#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5714#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5715#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5716#define STOP_STATE_STALL_COUNTER_SHIFT 0
5717#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5718
5719#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5720#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5721#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5722#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5723#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5724#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5725#define RX_CONTENTION_DETECTED (1 << 0)
5726
5727/* XXX: only pipe A ?!? */
5728#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5729#define DBI_TYPEC_ENABLE (1 << 31)
5730#define DBI_TYPEC_WIP (1 << 30)
5731#define DBI_TYPEC_OPTION_SHIFT 28
5732#define DBI_TYPEC_OPTION_MASK (3 << 28)
5733#define DBI_TYPEC_FREQ_SHIFT 24
5734#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5735#define DBI_TYPEC_OVERRIDE (1 << 8)
5736#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5737#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5738
5739
5740/* MIPI adapter registers */
5741
5742#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5743#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5744#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5745#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5746#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5747#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5748#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5749#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5750#define READ_REQUEST_PRIORITY_SHIFT 3
5751#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5752#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5753#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5754#define RGB_FLIP_TO_BGR (1 << 2)
5755
5756#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5757#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5758#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5759#define DATA_MEM_ADDRESS_SHIFT 5
5760#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5761#define DATA_VALID (1 << 0)
5762
5763#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5764#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5765#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5766#define DATA_LENGTH_SHIFT 0
5767#define DATA_LENGTH_MASK (0xfffff << 0)
5768
5769#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5770#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5771#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5772#define COMMAND_MEM_ADDRESS_SHIFT 5
5773#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5774#define AUTO_PWG_ENABLE (1 << 2)
5775#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5776#define COMMAND_VALID (1 << 0)
5777
5778#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5779#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5780#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5781#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5782#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5783
5784#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5785#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5786#define MIPI_READ_DATA_RETURN(pipe, n) \
5787 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5788
5789#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5790#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5791#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5792#define READ_DATA_VALID(n) (1 << (n))
5793
Jesse Barnes585fb112008-07-29 11:54:06 -07005794#endif /* _I915_REG_H_ */