blob: daca1c9d254be4b4f2b513f1754c7534c104c757 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerc298ede2017-03-13 17:41:33 -07004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
Edwin Chan89316fa2017-03-09 16:58:49 -0800453static int bcmgenet_begin(struct net_device *dev)
454{
455 struct bcmgenet_priv *priv = netdev_priv(dev);
456
457 /* Turn on the clock */
458 return clk_prepare_enable(priv->clk);
459}
460
461static void bcmgenet_complete(struct net_device *dev)
462{
463 struct bcmgenet_priv *priv = netdev_priv(dev);
464
465 /* Turn off the clock */
466 clk_disable_unprepare(priv->clk);
467}
468
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200469static int bcmgenet_get_link_ksettings(struct net_device *dev,
470 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200471{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200472 struct bcmgenet_priv *priv = netdev_priv(dev);
473
Philippe Reynesbac65c42016-07-09 00:54:47 +0200474 if (!netif_running(dev))
475 return -EINVAL;
476
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200477 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200478 return -ENODEV;
479
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +0300480 phy_ethtool_ksettings_get(priv->phydev, cmd);
481
482 return 0;
Philippe Reynesbac65c42016-07-09 00:54:47 +0200483}
484
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200485static int bcmgenet_set_link_ksettings(struct net_device *dev,
486 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200487{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200488 struct bcmgenet_priv *priv = netdev_priv(dev);
489
Philippe Reynesbac65c42016-07-09 00:54:47 +0200490 if (!netif_running(dev))
491 return -EINVAL;
492
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200493 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200494 return -ENODEV;
495
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200496 return phy_ethtool_ksettings_set(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200497}
498
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800499static int bcmgenet_set_rx_csum(struct net_device *dev,
500 netdev_features_t wanted)
501{
502 struct bcmgenet_priv *priv = netdev_priv(dev);
503 u32 rbuf_chk_ctrl;
504 bool rx_csum_en;
505
506 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
507
508 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
509
510 /* enable rx checksumming */
511 if (rx_csum_en)
512 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
513 else
514 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
515 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700516
517 /* If UniMAC forwards CRC, we need to skip over it to get
518 * a valid CHK bit to be set in the per-packet status word
519 */
520 if (rx_csum_en && priv->crc_fwd_en)
521 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
522 else
523 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
524
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800525 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
526
527 return 0;
528}
529
530static int bcmgenet_set_tx_csum(struct net_device *dev,
531 netdev_features_t wanted)
532{
533 struct bcmgenet_priv *priv = netdev_priv(dev);
534 bool desc_64b_en;
535 u32 tbuf_ctrl, rbuf_ctrl;
536
537 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
538 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
539
540 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
541
542 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
543 if (desc_64b_en) {
544 tbuf_ctrl |= RBUF_64B_EN;
545 rbuf_ctrl |= RBUF_64B_EN;
546 } else {
547 tbuf_ctrl &= ~RBUF_64B_EN;
548 rbuf_ctrl &= ~RBUF_64B_EN;
549 }
550 priv->desc_64b_en = desc_64b_en;
551
552 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
553 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
554
555 return 0;
556}
557
558static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700559 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800560{
561 netdev_features_t changed = features ^ dev->features;
562 netdev_features_t wanted = dev->wanted_features;
563 int ret = 0;
564
565 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
566 ret = bcmgenet_set_tx_csum(dev, wanted);
567 if (changed & (NETIF_F_RXCSUM))
568 ret = bcmgenet_set_rx_csum(dev, wanted);
569
570 return ret;
571}
572
573static u32 bcmgenet_get_msglevel(struct net_device *dev)
574{
575 struct bcmgenet_priv *priv = netdev_priv(dev);
576
577 return priv->msg_enable;
578}
579
580static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
581{
582 struct bcmgenet_priv *priv = netdev_priv(dev);
583
584 priv->msg_enable = level;
585}
586
Florian Fainelli2f913072015-09-16 16:47:39 -0700587static int bcmgenet_get_coalesce(struct net_device *dev,
588 struct ethtool_coalesce *ec)
589{
590 struct bcmgenet_priv *priv = netdev_priv(dev);
591
592 ec->tx_max_coalesced_frames =
593 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
594 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700595 ec->rx_max_coalesced_frames =
596 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
597 DMA_MBUF_DONE_THRESH);
598 ec->rx_coalesce_usecs =
599 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700600
601 return 0;
602}
603
604static int bcmgenet_set_coalesce(struct net_device *dev,
605 struct ethtool_coalesce *ec)
606{
607 struct bcmgenet_priv *priv = netdev_priv(dev);
608 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700609 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700610
Florian Fainelli4a296452015-09-16 16:47:40 -0700611 /* Base system clock is 125Mhz, DMA timeout is this reference clock
612 * divided by 1024, which yields roughly 8.192us, our maximum value
613 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
614 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700615 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700616 ec->tx_max_coalesced_frames == 0 ||
617 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
618 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
619 return -EINVAL;
620
621 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700622 return -EINVAL;
623
624 /* GENET TDMA hardware does not support a configurable timeout, but will
625 * always generate an interrupt either after MBDONE packets have been
Doug Berger556c2cf2017-03-13 17:41:34 -0700626 * transmitted, or when the ring is empty.
Florian Fainelli2f913072015-09-16 16:47:39 -0700627 */
628 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700629 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700630 return -EOPNOTSUPP;
631
632 /* Program all TX queues with the same values, as there is no
633 * ethtool knob to do coalescing on a per-queue basis
634 */
635 for (i = 0; i < priv->hw_params->tx_queues; i++)
636 bcmgenet_tdma_ring_writel(priv, i,
637 ec->tx_max_coalesced_frames,
638 DMA_MBUF_DONE_THRESH);
639 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
640 ec->tx_max_coalesced_frames,
641 DMA_MBUF_DONE_THRESH);
642
Florian Fainelli4a296452015-09-16 16:47:40 -0700643 for (i = 0; i < priv->hw_params->rx_queues; i++) {
644 bcmgenet_rdma_ring_writel(priv, i,
645 ec->rx_max_coalesced_frames,
646 DMA_MBUF_DONE_THRESH);
647
648 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
649 reg &= ~DMA_TIMEOUT_MASK;
650 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
651 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
652 }
653
654 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
655 ec->rx_max_coalesced_frames,
656 DMA_MBUF_DONE_THRESH);
657
658 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
659 reg &= ~DMA_TIMEOUT_MASK;
660 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
661 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
662
Florian Fainelli2f913072015-09-16 16:47:39 -0700663 return 0;
664}
665
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800666/* standard ethtool support functions. */
667enum bcmgenet_stat_type {
668 BCMGENET_STAT_NETDEV = -1,
669 BCMGENET_STAT_MIB_RX,
670 BCMGENET_STAT_MIB_TX,
671 BCMGENET_STAT_RUNT,
672 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800673 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800674};
675
676struct bcmgenet_stats {
677 char stat_string[ETH_GSTRING_LEN];
678 int stat_sizeof;
679 int stat_offset;
680 enum bcmgenet_stat_type type;
681 /* reg offset from UMAC base for misc counters */
682 u16 reg_offset;
683};
684
685#define STAT_NETDEV(m) { \
686 .stat_string = __stringify(m), \
687 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
688 .stat_offset = offsetof(struct net_device_stats, m), \
689 .type = BCMGENET_STAT_NETDEV, \
690}
691
692#define STAT_GENET_MIB(str, m, _type) { \
693 .stat_string = str, \
694 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
695 .stat_offset = offsetof(struct bcmgenet_priv, m), \
696 .type = _type, \
697}
698
699#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
700#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
701#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800702#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800703
704#define STAT_GENET_MISC(str, m, offset) { \
705 .stat_string = str, \
706 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
707 .stat_offset = offsetof(struct bcmgenet_priv, m), \
708 .type = BCMGENET_STAT_MISC, \
709 .reg_offset = offset, \
710}
711
Florian Fainelli37a30b42017-03-16 10:27:08 -0700712#define STAT_GENET_Q(num) \
713 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_packets", \
714 tx_rings[num].packets), \
715 STAT_GENET_SOFT_MIB("txq" __stringify(num) "_bytes", \
716 tx_rings[num].bytes), \
717 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_bytes", \
718 rx_rings[num].bytes), \
719 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_packets", \
720 rx_rings[num].packets), \
721 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_errors", \
722 rx_rings[num].errors), \
723 STAT_GENET_SOFT_MIB("rxq" __stringify(num) "_dropped", \
724 rx_rings[num].dropped)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800725
726/* There is a 0xC gap between the end of RX and beginning of TX stats and then
727 * between the end of TX stats and the beginning of the RX RUNT
728 */
729#define BCMGENET_STAT_OFFSET 0xc
730
731/* Hardware counters must be kept in sync because the order/offset
732 * is important here (order in structure declaration = order in hardware)
733 */
734static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
735 /* general stats */
736 STAT_NETDEV(rx_packets),
737 STAT_NETDEV(tx_packets),
738 STAT_NETDEV(rx_bytes),
739 STAT_NETDEV(tx_bytes),
740 STAT_NETDEV(rx_errors),
741 STAT_NETDEV(tx_errors),
742 STAT_NETDEV(rx_dropped),
743 STAT_NETDEV(tx_dropped),
744 STAT_NETDEV(multicast),
745 /* UniMAC RSV counters */
746 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
747 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
748 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
749 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
750 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
751 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
752 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
753 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
754 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
755 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
756 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
757 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
758 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
759 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
760 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
761 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
762 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
763 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
764 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
765 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
766 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
767 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
768 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
769 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
770 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
771 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
772 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
773 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
774 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
775 /* UniMAC TSV counters */
776 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
777 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
778 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
779 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
780 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
781 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
782 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
783 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
784 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
785 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
786 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
787 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
788 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
789 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
790 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
791 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
792 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
793 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
794 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
795 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
796 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
797 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
798 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
799 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
800 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
801 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
802 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
803 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
804 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
805 /* UniMAC RUNT counters */
806 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
807 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
808 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
809 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
810 /* Misc UniMAC counters */
811 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
Doug Bergerffff7132017-03-09 16:58:43 -0800812 UMAC_RBUF_OVFL_CNT_V1),
813 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
814 UMAC_RBUF_ERR_CNT_V1),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800815 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800816 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
817 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
818 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli37a30b42017-03-16 10:27:08 -0700819 /* Per TX queues */
820 STAT_GENET_Q(0),
821 STAT_GENET_Q(1),
822 STAT_GENET_Q(2),
823 STAT_GENET_Q(3),
824 STAT_GENET_Q(16),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800825};
826
827#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
828
829static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700830 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800831{
832 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
833 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800834}
835
836static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
837{
838 switch (string_set) {
839 case ETH_SS_STATS:
840 return BCMGENET_STATS_LEN;
841 default:
842 return -EOPNOTSUPP;
843 }
844}
845
Florian Fainellic91b7f62014-07-23 10:42:12 -0700846static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
847 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800848{
849 int i;
850
851 switch (stringset) {
852 case ETH_SS_STATS:
853 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
854 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700855 bcmgenet_gstrings_stats[i].stat_string,
856 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800857 }
858 break;
859 }
860}
861
Doug Bergerffff7132017-03-09 16:58:43 -0800862static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
863{
864 u16 new_offset;
865 u32 val;
866
867 switch (offset) {
868 case UMAC_RBUF_OVFL_CNT_V1:
869 if (GENET_IS_V2(priv))
870 new_offset = RBUF_OVFL_CNT_V2;
871 else
872 new_offset = RBUF_OVFL_CNT_V3PLUS;
873
874 val = bcmgenet_rbuf_readl(priv, new_offset);
875 /* clear if overflowed */
876 if (val == ~0)
877 bcmgenet_rbuf_writel(priv, 0, new_offset);
878 break;
879 case UMAC_RBUF_ERR_CNT_V1:
880 if (GENET_IS_V2(priv))
881 new_offset = RBUF_ERR_CNT_V2;
882 else
883 new_offset = RBUF_ERR_CNT_V3PLUS;
884
885 val = bcmgenet_rbuf_readl(priv, new_offset);
886 /* clear if overflowed */
887 if (val == ~0)
888 bcmgenet_rbuf_writel(priv, 0, new_offset);
889 break;
890 default:
891 val = bcmgenet_umac_readl(priv, offset);
892 /* clear if overflowed */
893 if (val == ~0)
894 bcmgenet_umac_writel(priv, 0, offset);
895 break;
896 }
897
898 return val;
899}
900
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800901static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
902{
903 int i, j = 0;
904
905 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
906 const struct bcmgenet_stats *s;
907 u8 offset = 0;
908 u32 val = 0;
909 char *p;
910
911 s = &bcmgenet_gstrings_stats[i];
912 switch (s->type) {
913 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800914 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800915 continue;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800916 case BCMGENET_STAT_RUNT:
Doug Berger1ad3d222017-03-09 16:58:44 -0800917 offset += BCMGENET_STAT_OFFSET;
918 /* fall through */
919 case BCMGENET_STAT_MIB_TX:
920 offset += BCMGENET_STAT_OFFSET;
921 /* fall through */
922 case BCMGENET_STAT_MIB_RX:
Florian Fainellic91b7f62014-07-23 10:42:12 -0700923 val = bcmgenet_umac_readl(priv,
924 UMAC_MIB_START + j + offset);
Doug Berger1ad3d222017-03-09 16:58:44 -0800925 offset = 0; /* Reset Offset */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800926 break;
927 case BCMGENET_STAT_MISC:
Doug Bergerffff7132017-03-09 16:58:43 -0800928 if (GENET_IS_V1(priv)) {
929 val = bcmgenet_umac_readl(priv, s->reg_offset);
930 /* clear if overflowed */
931 if (val == ~0)
932 bcmgenet_umac_writel(priv, 0,
933 s->reg_offset);
934 } else {
935 val = bcmgenet_update_stat_misc(priv,
936 s->reg_offset);
937 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800938 break;
939 }
940
941 j += s->stat_sizeof;
942 p = (char *)priv + s->stat_offset;
943 *(u32 *)p = val;
944 }
945}
946
947static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700948 struct ethtool_stats *stats,
949 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800950{
951 struct bcmgenet_priv *priv = netdev_priv(dev);
952 int i;
953
954 if (netif_running(dev))
955 bcmgenet_update_mib_counters(priv);
956
957 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
958 const struct bcmgenet_stats *s;
959 char *p;
960
961 s = &bcmgenet_gstrings_stats[i];
962 if (s->type == BCMGENET_STAT_NETDEV)
963 p = (char *)&dev->stats;
964 else
965 p = (char *)priv;
966 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700967 if (sizeof(unsigned long) != sizeof(u32) &&
968 s->stat_sizeof == sizeof(unsigned long))
969 data[i] = *(unsigned long *)p;
970 else
971 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800972 }
973}
974
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800975static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
976{
977 struct bcmgenet_priv *priv = netdev_priv(dev);
978 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
979 u32 reg;
980
981 if (enable && !priv->clk_eee_enabled) {
982 clk_prepare_enable(priv->clk_eee);
983 priv->clk_eee_enabled = true;
984 }
985
986 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
987 if (enable)
988 reg |= EEE_EN;
989 else
990 reg &= ~EEE_EN;
991 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
992
993 /* Enable EEE and switch to a 27Mhz clock automatically */
994 reg = __raw_readl(priv->base + off);
995 if (enable)
996 reg |= TBUF_EEE_EN | TBUF_PM_EN;
997 else
998 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
999 __raw_writel(reg, priv->base + off);
1000
1001 /* Do the same for thing for RBUF */
1002 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
1003 if (enable)
1004 reg |= RBUF_EEE_EN | RBUF_PM_EN;
1005 else
1006 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
1007 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
1008
1009 if (!enable && priv->clk_eee_enabled) {
1010 clk_disable_unprepare(priv->clk_eee);
1011 priv->clk_eee_enabled = false;
1012 }
1013
1014 priv->eee.eee_enabled = enable;
1015 priv->eee.eee_active = enable;
1016}
1017
1018static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
1019{
1020 struct bcmgenet_priv *priv = netdev_priv(dev);
1021 struct ethtool_eee *p = &priv->eee;
1022
1023 if (GENET_IS_V1(priv))
1024 return -EOPNOTSUPP;
1025
1026 e->eee_enabled = p->eee_enabled;
1027 e->eee_active = p->eee_active;
1028 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
1029
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001030 return phy_ethtool_get_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001031}
1032
1033static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
1034{
1035 struct bcmgenet_priv *priv = netdev_priv(dev);
1036 struct ethtool_eee *p = &priv->eee;
1037 int ret = 0;
1038
1039 if (GENET_IS_V1(priv))
1040 return -EOPNOTSUPP;
1041
1042 p->eee_enabled = e->eee_enabled;
1043
1044 if (!p->eee_enabled) {
1045 bcmgenet_eee_enable_set(dev, false);
1046 } else {
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001047 ret = phy_init_eee(priv->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001048 if (ret) {
1049 netif_err(priv, hw, dev, "EEE initialization failed\n");
1050 return ret;
1051 }
1052
1053 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1054 bcmgenet_eee_enable_set(dev, true);
1055 }
1056
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001057 return phy_ethtool_set_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001058}
1059
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001060/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +02001061static const struct ethtool_ops bcmgenet_ethtool_ops = {
Edwin Chan89316fa2017-03-09 16:58:49 -08001062 .begin = bcmgenet_begin,
1063 .complete = bcmgenet_complete,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001064 .get_strings = bcmgenet_get_strings,
1065 .get_sset_count = bcmgenet_get_sset_count,
1066 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001067 .get_drvinfo = bcmgenet_get_drvinfo,
1068 .get_link = ethtool_op_get_link,
1069 .get_msglevel = bcmgenet_get_msglevel,
1070 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -07001071 .get_wol = bcmgenet_get_wol,
1072 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001073 .get_eee = bcmgenet_get_eee,
1074 .set_eee = bcmgenet_set_eee,
Florian Fainelli016e7702016-11-15 10:06:38 -08001075 .nway_reset = phy_ethtool_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -07001076 .get_coalesce = bcmgenet_get_coalesce,
1077 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +02001078 .get_link_ksettings = bcmgenet_get_link_ksettings,
1079 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001080};
1081
1082/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -07001083static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001084 enum bcmgenet_power_mode mode)
1085{
Florian Fainellica8cf342015-03-23 15:09:51 -07001086 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001087 u32 reg;
1088
1089 switch (mode) {
1090 case GENET_POWER_CABLE_SENSE:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001091 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001092 break;
1093
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001094 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001095 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001096 break;
1097
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001098 case GENET_POWER_PASSIVE:
1099 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001100 if (priv->hw_params->flags & GENET_HAS_EXT) {
1101 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
Doug Berger42138082017-03-13 17:41:42 -07001102 if (GENET_IS_V5(priv))
1103 reg |= EXT_PWR_DOWN_PHY_EN |
1104 EXT_PWR_DOWN_PHY_RD |
1105 EXT_PWR_DOWN_PHY_SD |
1106 EXT_PWR_DOWN_PHY_RX |
1107 EXT_PWR_DOWN_PHY_TX |
1108 EXT_IDDQ_GLBL_PWR;
1109 else
1110 reg |= EXT_PWR_DOWN_PHY;
1111
1112 reg |= (EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001113 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001114
1115 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001116 }
1117 break;
1118 default:
1119 break;
1120 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001121
1122 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001123}
1124
1125static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001126 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001127{
1128 u32 reg;
1129
1130 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1131 return;
1132
1133 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1134
1135 switch (mode) {
1136 case GENET_POWER_PASSIVE:
Doug Berger42138082017-03-13 17:41:42 -07001137 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1138 if (GENET_IS_V5(priv)) {
1139 reg &= ~(EXT_PWR_DOWN_PHY_EN |
1140 EXT_PWR_DOWN_PHY_RD |
1141 EXT_PWR_DOWN_PHY_SD |
1142 EXT_PWR_DOWN_PHY_RX |
1143 EXT_PWR_DOWN_PHY_TX |
1144 EXT_IDDQ_GLBL_PWR);
1145 reg |= EXT_PHY_RESET;
1146 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1147 mdelay(1);
1148
1149 reg &= ~EXT_PHY_RESET;
1150 } else {
1151 reg &= ~EXT_PWR_DOWN_PHY;
1152 reg |= EXT_PWR_DN_EN_LD;
1153 }
1154 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1155 bcmgenet_phy_power_set(priv->dev, true);
1156 bcmgenet_mii_reset(priv->dev);
1157 break;
1158
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001159 case GENET_POWER_CABLE_SENSE:
1160 /* enable APD */
Doug Berger42138082017-03-13 17:41:42 -07001161 if (!GENET_IS_V5(priv)) {
1162 reg |= EXT_PWR_DN_EN_LD;
1163 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
1164 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001165 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001166 case GENET_POWER_WOL_MAGIC:
1167 bcmgenet_wol_power_up_cfg(priv, mode);
1168 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001169 default:
1170 break;
1171 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001172}
1173
1174/* ioctl handle special commands that are not present in ethtool. */
1175static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1176{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001177 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001178
1179 if (!netif_running(dev))
1180 return -EINVAL;
1181
Doug Berger54fecff2017-03-13 17:41:39 -07001182 if (!priv->phydev)
1183 return -ENODEV;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001184
Doug Berger54fecff2017-03-13 17:41:39 -07001185 return phy_mii_ioctl(priv->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001186}
1187
1188static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1189 struct bcmgenet_tx_ring *ring)
1190{
1191 struct enet_cb *tx_cb_ptr;
1192
1193 tx_cb_ptr = ring->cbs;
1194 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001195
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001196 /* Advancing local write pointer */
1197 if (ring->write_ptr == ring->end_ptr)
1198 ring->write_ptr = ring->cb_ptr;
1199 else
1200 ring->write_ptr++;
1201
1202 return tx_cb_ptr;
1203}
1204
1205/* Simple helper to free a control block's resources */
1206static void bcmgenet_free_cb(struct enet_cb *cb)
1207{
1208 dev_kfree_skb_any(cb->skb);
1209 cb->skb = NULL;
1210 dma_unmap_addr_set(cb, dma_addr, 0);
1211}
1212
Petri Gynther4055eae2015-03-25 12:35:16 -07001213static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1214{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001215 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001216 INTRL2_CPU_MASK_SET);
1217}
1218
1219static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1220{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001221 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001222 INTRL2_CPU_MASK_CLEAR);
1223}
1224
1225static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1226{
1227 bcmgenet_intrl2_1_writel(ring->priv,
1228 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1229 INTRL2_CPU_MASK_SET);
1230}
1231
1232static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1233{
1234 bcmgenet_intrl2_1_writel(ring->priv,
1235 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1236 INTRL2_CPU_MASK_CLEAR);
1237}
1238
Petri Gynther9dbac282015-03-25 12:35:10 -07001239static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001240{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001241 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001242 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001243}
1244
Petri Gynther9dbac282015-03-25 12:35:10 -07001245static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001246{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001247 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001248 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001249}
1250
Petri Gynther9dbac282015-03-25 12:35:10 -07001251static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001252{
Petri Gynther9dbac282015-03-25 12:35:10 -07001253 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001254 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001255}
1256
Petri Gynther9dbac282015-03-25 12:35:10 -07001257static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001258{
Petri Gynther9dbac282015-03-25 12:35:10 -07001259 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001260 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001261}
1262
1263/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001264static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1265 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001266{
1267 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001268 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001269 struct enet_cb *tx_cb_ptr;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001270 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001271 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001272 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001273 unsigned int txbds_ready;
1274 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001275
Doug Bergerd5810ca2017-03-13 17:41:37 -07001276 /* Clear status before servicing to reduce spurious interrupts */
1277 if (ring->index == DESC_INDEX)
1278 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_TXDMA_DONE,
1279 INTRL2_CPU_CLEAR);
1280 else
1281 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
1282 INTRL2_CPU_CLEAR);
1283
Brian Norris7fc527f2014-07-29 14:34:14 -07001284 /* Compute how many buffers are transmitted since last xmit call */
Doug Bergerc298ede2017-03-13 17:41:33 -07001285 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX)
1286 & DMA_C_INDEX_MASK;
1287 txbds_ready = (c_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001288
1289 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001290 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1291 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001292
1293 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001294 while (txbds_processed < txbds_ready) {
1295 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001296 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001297 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001298 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001299 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001300 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001301 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001302 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001303 bcmgenet_free_cb(tx_cb_ptr);
1304 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001305 dma_unmap_page(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001306 dma_unmap_addr(tx_cb_ptr, dma_addr),
1307 dma_unmap_len(tx_cb_ptr, dma_len),
1308 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001309 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1310 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001311
Petri Gynther66d06752015-03-04 14:30:01 -08001312 txbds_processed++;
1313 if (likely(ring->clean_ptr < ring->end_ptr))
1314 ring->clean_ptr++;
1315 else
1316 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001317 }
1318
Petri Gynther66d06752015-03-04 14:30:01 -08001319 ring->free_bds += txbds_processed;
Doug Bergerc4d453d2017-03-13 17:41:38 -07001320 ring->c_index = c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001321
Florian Fainelli37a30b42017-03-16 10:27:08 -07001322 ring->packets += pkts_compl;
1323 ring->bytes += bytes_compl;
Petri Gynther55868122016-03-24 11:27:20 -07001324
Doug Berger6d22fe12017-03-09 16:58:50 -08001325 netdev_tx_completed_queue(netdev_get_tx_queue(dev, ring->queue),
1326 pkts_compl, bytes_compl);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001327
Doug Bergerc4d453d2017-03-13 17:41:38 -07001328 return txbds_processed;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001329}
1330
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001331static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001332 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001333{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001334 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001335 unsigned long flags;
1336
1337 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001338 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001339 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001340
1341 return released;
1342}
1343
1344static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1345{
1346 struct bcmgenet_tx_ring *ring =
1347 container_of(napi, struct bcmgenet_tx_ring, napi);
1348 unsigned int work_done = 0;
Doug Berger6d22fe12017-03-09 16:58:50 -08001349 struct netdev_queue *txq;
1350 unsigned long flags;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001351
Doug Berger6d22fe12017-03-09 16:58:50 -08001352 spin_lock_irqsave(&ring->lock, flags);
1353 work_done = __bcmgenet_tx_reclaim(ring->priv->dev, ring);
1354 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1355 txq = netdev_get_tx_queue(ring->priv->dev, ring->queue);
1356 netif_tx_wake_queue(txq);
1357 }
1358 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001359
1360 if (work_done == 0) {
1361 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001362 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001363
1364 return 0;
1365 }
1366
1367 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001368}
1369
1370static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1371{
1372 struct bcmgenet_priv *priv = netdev_priv(dev);
1373 int i;
1374
1375 if (netif_is_multiqueue(dev)) {
1376 for (i = 0; i < priv->hw_params->tx_queues; i++)
1377 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1378 }
1379
1380 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1381}
1382
1383/* Transmits a single SKB (either head of a fragment or a single SKB)
1384 * caller must hold priv->lock
1385 */
1386static int bcmgenet_xmit_single(struct net_device *dev,
1387 struct sk_buff *skb,
1388 u16 dma_desc_flags,
1389 struct bcmgenet_tx_ring *ring)
1390{
1391 struct bcmgenet_priv *priv = netdev_priv(dev);
1392 struct device *kdev = &priv->pdev->dev;
1393 struct enet_cb *tx_cb_ptr;
1394 unsigned int skb_len;
1395 dma_addr_t mapping;
1396 u32 length_status;
1397 int ret;
1398
1399 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1400
1401 if (unlikely(!tx_cb_ptr))
1402 BUG();
1403
1404 tx_cb_ptr->skb = skb;
1405
Petri Gynther7dd39912016-03-24 11:27:21 -07001406 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001407
1408 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1409 ret = dma_mapping_error(kdev, mapping);
1410 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001411 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001412 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1413 dev_kfree_skb(skb);
1414 return ret;
1415 }
1416
1417 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001418 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001419 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1420 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1421 DMA_TX_APPEND_CRC;
1422
1423 if (skb->ip_summed == CHECKSUM_PARTIAL)
1424 length_status |= DMA_TX_DO_CSUM;
1425
1426 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1427
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001428 return 0;
1429}
1430
Brian Norris7fc527f2014-07-29 14:34:14 -07001431/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001432static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001433 skb_frag_t *frag,
1434 u16 dma_desc_flags,
1435 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001436{
1437 struct bcmgenet_priv *priv = netdev_priv(dev);
1438 struct device *kdev = &priv->pdev->dev;
1439 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001440 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001441 dma_addr_t mapping;
1442 int ret;
1443
1444 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1445
1446 if (unlikely(!tx_cb_ptr))
1447 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001448
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001449 tx_cb_ptr->skb = NULL;
1450
Petri Gynther824ba602016-04-05 14:00:00 -07001451 frag_size = skb_frag_size(frag);
1452
1453 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001454 ret = dma_mapping_error(kdev, mapping);
1455 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001456 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001457 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001458 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001459 return ret;
1460 }
1461
1462 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001463 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001464
1465 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001466 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001467 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001468
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001469 return 0;
1470}
1471
1472/* Reallocate the SKB to put enough headroom in front of it and insert
1473 * the transmit checksum offsets in the descriptors
1474 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001475static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1476 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001477{
1478 struct status_64 *status = NULL;
1479 struct sk_buff *new_skb;
1480 u16 offset;
1481 u8 ip_proto;
1482 u16 ip_ver;
1483 u32 tx_csum_info;
1484
1485 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1486 /* If 64 byte status block enabled, must make sure skb has
1487 * enough headroom for us to insert 64B status block.
1488 */
1489 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1490 dev_kfree_skb(skb);
1491 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001492 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001493 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001494 }
1495 skb = new_skb;
1496 }
1497
1498 skb_push(skb, sizeof(*status));
1499 status = (struct status_64 *)skb->data;
1500
1501 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1502 ip_ver = htons(skb->protocol);
1503 switch (ip_ver) {
1504 case ETH_P_IP:
1505 ip_proto = ip_hdr(skb)->protocol;
1506 break;
1507 case ETH_P_IPV6:
1508 ip_proto = ipv6_hdr(skb)->nexthdr;
1509 break;
1510 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001511 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001512 }
1513
1514 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1515 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1516 (offset + skb->csum_offset);
1517
1518 /* Set the length valid bit for TCP and UDP and just set
1519 * the special UDP flag for IPv4, else just set to 0.
1520 */
1521 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1522 tx_csum_info |= STATUS_TX_CSUM_LV;
1523 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1524 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001525 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001526 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001527 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001528
1529 status->tx_csum_info = tx_csum_info;
1530 }
1531
Petri Gyntherbc233332014-10-01 11:30:01 -07001532 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001533}
1534
1535static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1536{
1537 struct bcmgenet_priv *priv = netdev_priv(dev);
1538 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001539 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001540 unsigned long flags = 0;
1541 int nr_frags, index;
1542 u16 dma_desc_flags;
1543 int ret;
1544 int i;
1545
1546 index = skb_get_queue_mapping(skb);
1547 /* Mapping strategy:
1548 * queue_mapping = 0, unclassified, packet xmited through ring16
1549 * queue_mapping = 1, goes to ring 0. (highest priority queue
1550 * queue_mapping = 2, goes to ring 1.
1551 * queue_mapping = 3, goes to ring 2.
1552 * queue_mapping = 4, goes to ring 3.
1553 */
1554 if (index == 0)
1555 index = DESC_INDEX;
1556 else
1557 index -= 1;
1558
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001559 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001560 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001561
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001562 nr_frags = skb_shinfo(skb)->nr_frags;
1563
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001564 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001565 if (ring->free_bds <= (nr_frags + 1)) {
1566 if (!netif_tx_queue_stopped(txq)) {
1567 netif_tx_stop_queue(txq);
1568 netdev_err(dev,
1569 "%s: tx ring %d full when queue %d awake\n",
1570 __func__, index, ring->queue);
1571 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001572 ret = NETDEV_TX_BUSY;
1573 goto out;
1574 }
1575
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001576 if (skb_padto(skb, ETH_ZLEN)) {
1577 ret = NETDEV_TX_OK;
1578 goto out;
1579 }
1580
Petri Gynther55868122016-03-24 11:27:20 -07001581 /* Retain how many bytes will be sent on the wire, without TSB inserted
1582 * by transmit checksum offload
1583 */
1584 GENET_CB(skb)->bytes_sent = skb->len;
1585
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001586 /* set the SKB transmit checksum */
1587 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001588 skb = bcmgenet_put_tx_csum(dev, skb);
1589 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001590 ret = NETDEV_TX_OK;
1591 goto out;
1592 }
1593 }
1594
1595 dma_desc_flags = DMA_SOP;
1596 if (nr_frags == 0)
1597 dma_desc_flags |= DMA_EOP;
1598
1599 /* Transmit single SKB or head of fragment list */
1600 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1601 if (ret) {
1602 ret = NETDEV_TX_OK;
1603 goto out;
1604 }
1605
1606 /* xmit fragment */
1607 for (i = 0; i < nr_frags; i++) {
1608 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001609 &skb_shinfo(skb)->frags[i],
1610 (i == nr_frags - 1) ? DMA_EOP : 0,
1611 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001612 if (ret) {
1613 ret = NETDEV_TX_OK;
1614 goto out;
1615 }
1616 }
1617
Florian Fainellid03825f2014-03-20 10:53:21 -07001618 skb_tx_timestamp(skb);
1619
Florian Fainelliae67bf02015-03-13 12:11:06 -07001620 /* Decrement total BD count and advance our write pointer */
1621 ring->free_bds -= nr_frags + 1;
1622 ring->prod_index += nr_frags + 1;
1623 ring->prod_index &= DMA_P_INDEX_MASK;
1624
Petri Gynthere178c8c2016-04-09 00:20:36 -07001625 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1626
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001627 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001628 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001629
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001630 if (!skb->xmit_more || netif_xmit_stopped(txq))
1631 /* Packets are ready, update producer index */
1632 bcmgenet_tdma_ring_writel(priv, ring->index,
1633 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001634out:
1635 spin_unlock_irqrestore(&ring->lock, flags);
1636
1637 return ret;
1638}
1639
Petri Gyntherd6707be2015-03-12 15:48:00 -07001640static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1641 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001642{
1643 struct device *kdev = &priv->pdev->dev;
1644 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001645 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001646 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001647
Petri Gyntherd6707be2015-03-12 15:48:00 -07001648 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001649 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001650 if (!skb) {
1651 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001652 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001653 "%s: Rx skb allocation failed\n", __func__);
1654 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001655 }
1656
Petri Gyntherd6707be2015-03-12 15:48:00 -07001657 /* DMA-map the new Rx skb */
1658 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1659 DMA_FROM_DEVICE);
1660 if (dma_mapping_error(kdev, mapping)) {
1661 priv->mib.rx_dma_failed++;
1662 dev_kfree_skb_any(skb);
1663 netif_err(priv, rx_err, priv->dev,
1664 "%s: Rx skb DMA mapping failed\n", __func__);
1665 return NULL;
1666 }
1667
1668 /* Grab the current Rx skb from the ring and DMA-unmap it */
1669 rx_skb = cb->skb;
1670 if (likely(rx_skb))
1671 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1672 priv->rx_buf_len, DMA_FROM_DEVICE);
1673
1674 /* Put the new Rx skb on the ring */
1675 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001676 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001677 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001678
Petri Gyntherd6707be2015-03-12 15:48:00 -07001679 /* Return the current Rx skb to caller */
1680 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001681}
1682
1683/* bcmgenet_desc_rx - descriptor based rx process.
1684 * this could be called from bottom half, or from NAPI polling method.
1685 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001686static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001687 unsigned int budget)
1688{
Petri Gynther4055eae2015-03-25 12:35:16 -07001689 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001690 struct net_device *dev = priv->dev;
1691 struct enet_cb *cb;
1692 struct sk_buff *skb;
1693 u32 dma_length_status;
1694 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001695 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001696 unsigned int rxpktprocessed = 0, rxpkttoprocess;
Doug Bergerd5810ca2017-03-13 17:41:37 -07001697 unsigned int p_index, mask;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001698 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001699 unsigned int chksum_ok = 0;
1700
Doug Bergerd5810ca2017-03-13 17:41:37 -07001701 /* Clear status before servicing to reduce spurious interrupts */
1702 if (ring->index == DESC_INDEX) {
1703 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_DONE,
1704 INTRL2_CPU_CLEAR);
1705 } else {
1706 mask = 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index);
1707 bcmgenet_intrl2_1_writel(priv,
1708 mask,
1709 INTRL2_CPU_CLEAR);
1710 }
1711
Petri Gynther4055eae2015-03-25 12:35:16 -07001712 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001713
1714 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1715 DMA_P_INDEX_DISCARD_CNT_MASK;
1716 if (discards > ring->old_discards) {
1717 discards = discards - ring->old_discards;
Florian Fainelli37a30b42017-03-16 10:27:08 -07001718 ring->errors += discards;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001719 ring->old_discards += discards;
1720
1721 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1722 if (ring->old_discards >= 0xC000) {
1723 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001724 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001725 RDMA_PROD_INDEX);
1726 }
1727 }
1728
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001729 p_index &= DMA_P_INDEX_MASK;
Doug Bergerc298ede2017-03-13 17:41:33 -07001730 rxpkttoprocess = (p_index - ring->c_index) & DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001731
1732 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001733 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001734
1735 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001736 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001737 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001738 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001739
Florian Fainellib629be52014-09-08 11:37:52 -07001740 if (unlikely(!skb)) {
Florian Fainelli37a30b42017-03-16 10:27:08 -07001741 ring->dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001742 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001743 }
1744
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001745 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001746 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001747 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001748 } else {
1749 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001750
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001751 status = (struct status_64 *)skb->data;
1752 dma_length_status = status->length_status;
1753 }
1754
1755 /* DMA flags and length are still valid no matter how
1756 * we got the Receive Status Vector (64B RSB or register)
1757 */
1758 dma_flag = dma_length_status & 0xffff;
1759 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1760
1761 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001762 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001763 __func__, p_index, ring->c_index,
1764 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001765
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001766 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1767 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001768 "dropping fragmented packet!\n");
Florian Fainelli37a30b42017-03-16 10:27:08 -07001769 ring->errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001770 dev_kfree_skb_any(skb);
1771 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001772 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001773
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001774 /* report errors */
1775 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1776 DMA_RX_OV |
1777 DMA_RX_NO |
1778 DMA_RX_LG |
1779 DMA_RX_RXER))) {
1780 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001781 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001782 if (dma_flag & DMA_RX_CRC_ERROR)
1783 dev->stats.rx_crc_errors++;
1784 if (dma_flag & DMA_RX_OV)
1785 dev->stats.rx_over_errors++;
1786 if (dma_flag & DMA_RX_NO)
1787 dev->stats.rx_frame_errors++;
1788 if (dma_flag & DMA_RX_LG)
1789 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001790 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001791 dev_kfree_skb_any(skb);
1792 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001793 } /* error packet */
1794
1795 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001796 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001797
1798 skb_put(skb, len);
1799 if (priv->desc_64b_en) {
1800 skb_pull(skb, 64);
1801 len -= 64;
1802 }
1803
1804 if (likely(chksum_ok))
1805 skb->ip_summed = CHECKSUM_UNNECESSARY;
1806
1807 /* remove hardware 2bytes added for IP alignment */
1808 skb_pull(skb, 2);
1809 len -= 2;
1810
1811 if (priv->crc_fwd_en) {
1812 skb_trim(skb, len - ETH_FCS_LEN);
1813 len -= ETH_FCS_LEN;
1814 }
1815
1816 /*Finish setting up the received SKB and send it to the kernel*/
1817 skb->protocol = eth_type_trans(skb, priv->dev);
Florian Fainelli37a30b42017-03-16 10:27:08 -07001818 ring->packets++;
1819 ring->bytes += len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001820 if (dma_flag & DMA_RX_MULT)
1821 dev->stats.multicast++;
1822
1823 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001824 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001825 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1826
Petri Gyntherd6707be2015-03-12 15:48:00 -07001827next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001828 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001829 if (likely(ring->read_ptr < ring->end_ptr))
1830 ring->read_ptr++;
1831 else
1832 ring->read_ptr = ring->cb_ptr;
1833
1834 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001835 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001836 }
1837
1838 return rxpktprocessed;
1839}
1840
Petri Gynther3ab11332015-03-25 12:35:15 -07001841/* Rx NAPI polling method */
1842static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1843{
Petri Gynther4055eae2015-03-25 12:35:16 -07001844 struct bcmgenet_rx_ring *ring = container_of(napi,
1845 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001846 unsigned int work_done;
1847
Petri Gynther4055eae2015-03-25 12:35:16 -07001848 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001849
1850 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001851 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001852 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001853 }
1854
1855 return work_done;
1856}
1857
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001858/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001859static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1860 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001861{
1862 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001863 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001864 int i;
1865
Petri Gynther8ac467e2015-03-09 13:40:00 -07001866 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001867
1868 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001869 for (i = 0; i < ring->size; i++) {
1870 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001871 skb = bcmgenet_rx_refill(priv, cb);
1872 if (skb)
1873 dev_kfree_skb_any(skb);
1874 if (!cb->skb)
1875 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001876 }
1877
Petri Gyntherd6707be2015-03-12 15:48:00 -07001878 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001879}
1880
1881static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1882{
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001883 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001884 struct enet_cb *cb;
1885 int i;
1886
1887 for (i = 0; i < priv->num_rx_bds; i++) {
1888 cb = &priv->rx_cbs[i];
1889
1890 if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001891 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001892 dma_unmap_addr(cb, dma_addr),
1893 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001894 dma_unmap_addr_set(cb, dma_addr, 0);
1895 }
1896
1897 if (cb->skb)
1898 bcmgenet_free_cb(cb);
1899 }
1900}
1901
Florian Fainellic91b7f62014-07-23 10:42:12 -07001902static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001903{
1904 u32 reg;
1905
1906 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1907 if (enable)
1908 reg |= mask;
1909 else
1910 reg &= ~mask;
1911 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1912
1913 /* UniMAC stops on a packet boundary, wait for a full-size packet
1914 * to be processed
1915 */
1916 if (enable == 0)
1917 usleep_range(1000, 2000);
1918}
1919
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001920static int reset_umac(struct bcmgenet_priv *priv)
1921{
1922 struct device *kdev = &priv->pdev->dev;
1923 unsigned int timeout = 0;
1924 u32 reg;
1925
1926 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1927 bcmgenet_rbuf_ctrl_set(priv, 0);
1928 udelay(10);
1929
1930 /* disable MAC while updating its registers */
1931 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1932
1933 /* issue soft reset, wait for it to complete */
1934 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1935 while (timeout++ < 1000) {
1936 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1937 if (!(reg & CMD_SW_RESET))
1938 return 0;
1939
1940 udelay(1);
1941 }
1942
1943 if (timeout == 1000) {
1944 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001945 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001946 return -ETIMEDOUT;
1947 }
1948
1949 return 0;
1950}
1951
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001952static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1953{
1954 /* Mask all interrupts.*/
1955 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1956 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001957 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1958 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001959}
1960
Florian Fainelli37850e32015-10-17 14:22:46 -07001961static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1962{
1963 u32 int0_enable = 0;
1964
1965 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1966 * and MoCA PHY
1967 */
1968 if (priv->internal_phy) {
1969 int0_enable |= UMAC_IRQ_LINK_EVENT;
1970 } else if (priv->ext_phy) {
1971 int0_enable |= UMAC_IRQ_LINK_EVENT;
1972 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1973 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1974 int0_enable |= UMAC_IRQ_LINK_EVENT;
1975 }
1976 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1977}
1978
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001979static int init_umac(struct bcmgenet_priv *priv)
1980{
1981 struct device *kdev = &priv->pdev->dev;
1982 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001983 u32 reg;
1984 u32 int0_enable = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001985
1986 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1987
1988 ret = reset_umac(priv);
1989 if (ret)
1990 return ret;
1991
1992 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1993 /* clear tx/rx counter */
1994 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001995 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1996 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001997 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1998
1999 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2000
2001 /* init rx registers, enable ip header optimization */
2002 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
2003 reg |= RBUF_ALIGN_2B;
2004 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
2005
2006 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
2007 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
2008
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002009 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002010
Florian Fainelli37850e32015-10-17 14:22:46 -07002011 /* Configure backpressure vectors for MoCA */
2012 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002013 reg = bcmgenet_bp_mc_get(priv);
2014 reg |= BIT(priv->hw_params->bp_in_en_shift);
2015
2016 /* bp_mask: back pressure mask */
2017 if (netif_is_multiqueue(priv->dev))
2018 reg |= priv->hw_params->bp_in_mask;
2019 else
2020 reg &= ~priv->hw_params->bp_in_mask;
2021 bcmgenet_bp_mc_set(priv, reg);
2022 }
2023
2024 /* Enable MDIO interrupts on GENET v3+ */
2025 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002026 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002027
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07002028 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002029
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002030 dev_dbg(kdev, "done init umac\n");
2031
2032 return 0;
2033}
2034
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002035/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002036static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2037 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002038 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002039{
2040 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2041 u32 words_per_bd = WORDS_PER_BD(priv);
2042 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002043
2044 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002045 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002046 ring->index = index;
2047 if (index == DESC_INDEX) {
2048 ring->queue = 0;
2049 ring->int_enable = bcmgenet_tx_ring16_int_enable;
2050 ring->int_disable = bcmgenet_tx_ring16_int_disable;
2051 } else {
2052 ring->queue = index + 1;
2053 ring->int_enable = bcmgenet_tx_ring_int_enable;
2054 ring->int_disable = bcmgenet_tx_ring_int_disable;
2055 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002056 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002057 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08002058 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002059 ring->c_index = 0;
2060 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002061 ring->write_ptr = start_ptr;
2062 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002063 ring->end_ptr = end_ptr - 1;
2064 ring->prod_index = 0;
2065
2066 /* Set flow period for ring != 16 */
2067 if (index != DESC_INDEX)
2068 flow_period_val = ENET_MAX_MTU_SIZE << 16;
2069
2070 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2071 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2072 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2073 /* Disable rate control for now */
2074 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002075 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002076 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002077 ((size << DMA_RING_SIZE_SHIFT) |
2078 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002079
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002080 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002081 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002082 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002083 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002084 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002085 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002086 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002087 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002088 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002089}
2090
2091/* Initialize a RDMA ring */
2092static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002093 unsigned int index, unsigned int size,
2094 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002095{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002096 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002097 u32 words_per_bd = WORDS_PER_BD(priv);
2098 int ret;
2099
Petri Gynther4055eae2015-03-25 12:35:16 -07002100 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002101 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002102 if (index == DESC_INDEX) {
2103 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2104 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2105 } else {
2106 ring->int_enable = bcmgenet_rx_ring_int_enable;
2107 ring->int_disable = bcmgenet_rx_ring_int_disable;
2108 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002109 ring->cbs = priv->rx_cbs + start_ptr;
2110 ring->size = size;
2111 ring->c_index = 0;
2112 ring->read_ptr = start_ptr;
2113 ring->cb_ptr = start_ptr;
2114 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002115
Petri Gynther8ac467e2015-03-09 13:40:00 -07002116 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2117 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002118 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002119
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002120 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2121 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002122 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002123 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002124 ((size << DMA_RING_SIZE_SHIFT) |
2125 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002126 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002127 (DMA_FC_THRESH_LO <<
2128 DMA_XOFF_THRESHOLD_SHIFT) |
2129 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002130
2131 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002132 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2133 DMA_START_ADDR);
2134 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2135 RDMA_READ_PTR);
2136 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2137 RDMA_WRITE_PTR);
2138 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002139 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002140
2141 return ret;
2142}
2143
Petri Gynthere2aadb42015-03-25 12:35:14 -07002144static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2145{
2146 unsigned int i;
2147 struct bcmgenet_tx_ring *ring;
2148
2149 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2150 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002151 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002152 }
2153
2154 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002155 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002156}
2157
2158static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2159{
2160 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002161 u32 int0_enable = UMAC_IRQ_TXDMA_DONE;
2162 u32 int1_enable = 0;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002163 struct bcmgenet_tx_ring *ring;
2164
2165 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2166 ring = &priv->tx_rings[i];
2167 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002168 int1_enable |= (1 << i);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002169 }
2170
2171 ring = &priv->tx_rings[DESC_INDEX];
2172 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002173
2174 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2175 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002176}
2177
2178static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2179{
2180 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002181 u32 int0_disable = UMAC_IRQ_TXDMA_DONE;
2182 u32 int1_disable = 0xffff;
Petri Gynthere2aadb42015-03-25 12:35:14 -07002183 struct bcmgenet_tx_ring *ring;
2184
Doug Berger6689da12017-03-13 17:41:35 -07002185 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2186 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2187
Petri Gynthere2aadb42015-03-25 12:35:14 -07002188 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2189 ring = &priv->tx_rings[i];
2190 napi_disable(&ring->napi);
2191 }
2192
2193 ring = &priv->tx_rings[DESC_INDEX];
2194 napi_disable(&ring->napi);
2195}
2196
2197static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2198{
2199 unsigned int i;
2200 struct bcmgenet_tx_ring *ring;
2201
2202 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2203 ring = &priv->tx_rings[i];
2204 netif_napi_del(&ring->napi);
2205 }
2206
2207 ring = &priv->tx_rings[DESC_INDEX];
2208 netif_napi_del(&ring->napi);
2209}
2210
Petri Gynther16c6d662015-02-23 11:00:45 -08002211/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002212 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002213 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002214 * with queue 0 being the highest priority queue.
2215 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002216 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002217 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002218 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002219 * The transmit control block pool is then partitioned as follows:
2220 * - Tx queue 0 uses tx_cbs[0..31]
2221 * - Tx queue 1 uses tx_cbs[32..63]
2222 * - Tx queue 2 uses tx_cbs[64..95]
2223 * - Tx queue 3 uses tx_cbs[96..127]
2224 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002225 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002226static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002227{
2228 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002229 u32 i, dma_enable;
2230 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002231 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002232
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002233 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2234 dma_enable = dma_ctrl & DMA_EN;
2235 dma_ctrl &= ~DMA_EN;
2236 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2237
Petri Gynther16c6d662015-02-23 11:00:45 -08002238 dma_ctrl = 0;
2239 ring_cfg = 0;
2240
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002241 /* Enable strict priority arbiter mode */
2242 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2243
Petri Gynther16c6d662015-02-23 11:00:45 -08002244 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002245 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002246 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2247 i * priv->hw_params->tx_bds_per_q,
2248 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002249 ring_cfg |= (1 << i);
2250 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002251 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2252 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002253 }
2254
Petri Gynther16c6d662015-02-23 11:00:45 -08002255 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002256 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002257 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002258 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002259 TOTAL_DESC);
2260 ring_cfg |= (1 << DESC_INDEX);
2261 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002262 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2263 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2264 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002265
2266 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002267 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2268 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2269 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2270
Petri Gynthere2aadb42015-03-25 12:35:14 -07002271 /* Initialize Tx NAPI */
2272 bcmgenet_init_tx_napi(priv);
2273
Petri Gynther16c6d662015-02-23 11:00:45 -08002274 /* Enable Tx queues */
2275 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002276
Petri Gynther16c6d662015-02-23 11:00:45 -08002277 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002278 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002279 dma_ctrl |= DMA_EN;
2280 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002281}
2282
Petri Gynther3ab11332015-03-25 12:35:15 -07002283static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2284{
Petri Gynther4055eae2015-03-25 12:35:16 -07002285 unsigned int i;
2286 struct bcmgenet_rx_ring *ring;
2287
2288 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2289 ring = &priv->rx_rings[i];
2290 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2291 }
2292
2293 ring = &priv->rx_rings[DESC_INDEX];
2294 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002295}
2296
2297static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2298{
Petri Gynther4055eae2015-03-25 12:35:16 -07002299 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002300 u32 int0_enable = UMAC_IRQ_RXDMA_DONE;
2301 u32 int1_enable = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07002302 struct bcmgenet_rx_ring *ring;
2303
2304 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2305 ring = &priv->rx_rings[i];
2306 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002307 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
Petri Gynther4055eae2015-03-25 12:35:16 -07002308 }
2309
2310 ring = &priv->rx_rings[DESC_INDEX];
2311 napi_enable(&ring->napi);
Doug Berger6689da12017-03-13 17:41:35 -07002312
2313 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2314 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Petri Gynther3ab11332015-03-25 12:35:15 -07002315}
2316
2317static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2318{
Petri Gynther4055eae2015-03-25 12:35:16 -07002319 unsigned int i;
Doug Berger6689da12017-03-13 17:41:35 -07002320 u32 int0_disable = UMAC_IRQ_RXDMA_DONE;
2321 u32 int1_disable = 0xffff << UMAC_IRQ1_RX_INTR_SHIFT;
Petri Gynther4055eae2015-03-25 12:35:16 -07002322 struct bcmgenet_rx_ring *ring;
2323
Doug Berger6689da12017-03-13 17:41:35 -07002324 bcmgenet_intrl2_0_writel(priv, int0_disable, INTRL2_CPU_MASK_SET);
2325 bcmgenet_intrl2_1_writel(priv, int1_disable, INTRL2_CPU_MASK_SET);
2326
Petri Gynther4055eae2015-03-25 12:35:16 -07002327 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2328 ring = &priv->rx_rings[i];
2329 napi_disable(&ring->napi);
2330 }
2331
2332 ring = &priv->rx_rings[DESC_INDEX];
2333 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002334}
2335
2336static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2337{
Petri Gynther4055eae2015-03-25 12:35:16 -07002338 unsigned int i;
2339 struct bcmgenet_rx_ring *ring;
2340
2341 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2342 ring = &priv->rx_rings[i];
2343 netif_napi_del(&ring->napi);
2344 }
2345
2346 ring = &priv->rx_rings[DESC_INDEX];
2347 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002348}
2349
Petri Gynther8ac467e2015-03-09 13:40:00 -07002350/* Initialize Rx queues
2351 *
2352 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2353 * used to direct traffic to these queues.
2354 *
2355 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2356 */
2357static int bcmgenet_init_rx_queues(struct net_device *dev)
2358{
2359 struct bcmgenet_priv *priv = netdev_priv(dev);
2360 u32 i;
2361 u32 dma_enable;
2362 u32 dma_ctrl;
2363 u32 ring_cfg;
2364 int ret;
2365
2366 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2367 dma_enable = dma_ctrl & DMA_EN;
2368 dma_ctrl &= ~DMA_EN;
2369 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2370
2371 dma_ctrl = 0;
2372 ring_cfg = 0;
2373
2374 /* Initialize Rx priority queues */
2375 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2376 ret = bcmgenet_init_rx_ring(priv, i,
2377 priv->hw_params->rx_bds_per_q,
2378 i * priv->hw_params->rx_bds_per_q,
2379 (i + 1) *
2380 priv->hw_params->rx_bds_per_q);
2381 if (ret)
2382 return ret;
2383
2384 ring_cfg |= (1 << i);
2385 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2386 }
2387
2388 /* Initialize Rx default queue 16 */
2389 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2390 priv->hw_params->rx_queues *
2391 priv->hw_params->rx_bds_per_q,
2392 TOTAL_DESC);
2393 if (ret)
2394 return ret;
2395
2396 ring_cfg |= (1 << DESC_INDEX);
2397 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2398
Petri Gynther3ab11332015-03-25 12:35:15 -07002399 /* Initialize Rx NAPI */
2400 bcmgenet_init_rx_napi(priv);
2401
Petri Gynther8ac467e2015-03-09 13:40:00 -07002402 /* Enable rings */
2403 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2404
2405 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2406 if (dma_enable)
2407 dma_ctrl |= DMA_EN;
2408 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2409
2410 return 0;
2411}
2412
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002413static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2414{
2415 int ret = 0;
2416 int timeout = 0;
2417 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002418 u32 dma_ctrl;
2419 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002420
2421 /* Disable TDMA to stop add more frames in TX DMA */
2422 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2423 reg &= ~DMA_EN;
2424 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2425
2426 /* Check TDMA status register to confirm TDMA is disabled */
2427 while (timeout++ < DMA_TIMEOUT_VAL) {
2428 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2429 if (reg & DMA_DISABLED)
2430 break;
2431
2432 udelay(1);
2433 }
2434
2435 if (timeout == DMA_TIMEOUT_VAL) {
2436 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2437 ret = -ETIMEDOUT;
2438 }
2439
2440 /* Wait 10ms for packet drain in both tx and rx dma */
2441 usleep_range(10000, 20000);
2442
2443 /* Disable RDMA */
2444 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2445 reg &= ~DMA_EN;
2446 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2447
2448 timeout = 0;
2449 /* Check RDMA status register to confirm RDMA is disabled */
2450 while (timeout++ < DMA_TIMEOUT_VAL) {
2451 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2452 if (reg & DMA_DISABLED)
2453 break;
2454
2455 udelay(1);
2456 }
2457
2458 if (timeout == DMA_TIMEOUT_VAL) {
2459 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2460 ret = -ETIMEDOUT;
2461 }
2462
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002463 dma_ctrl = 0;
2464 for (i = 0; i < priv->hw_params->rx_queues; i++)
2465 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2466 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2467 reg &= ~dma_ctrl;
2468 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2469
2470 dma_ctrl = 0;
2471 for (i = 0; i < priv->hw_params->tx_queues; i++)
2472 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2473 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2474 reg &= ~dma_ctrl;
2475 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2476
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002477 return ret;
2478}
2479
Petri Gynther9abab962015-03-30 00:29:01 -07002480static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002481{
2482 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002483 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002484
Petri Gynther9abab962015-03-30 00:29:01 -07002485 bcmgenet_fini_rx_napi(priv);
2486 bcmgenet_fini_tx_napi(priv);
2487
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002488 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002489 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002490
2491 for (i = 0; i < priv->num_tx_bds; i++) {
2492 if (priv->tx_cbs[i].skb != NULL) {
2493 dev_kfree_skb(priv->tx_cbs[i].skb);
2494 priv->tx_cbs[i].skb = NULL;
2495 }
2496 }
2497
Petri Gynthere178c8c2016-04-09 00:20:36 -07002498 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2499 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2500 netdev_tx_reset_queue(txq);
2501 }
2502
2503 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2504 netdev_tx_reset_queue(txq);
2505
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002506 bcmgenet_free_rx_buffers(priv);
2507 kfree(priv->rx_cbs);
2508 kfree(priv->tx_cbs);
2509}
2510
2511/* init_edma: Initialize DMA control register */
2512static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2513{
2514 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002515 unsigned int i;
2516 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002517
Petri Gynther6f5a2722015-03-06 13:45:00 -08002518 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002519
Petri Gynther6f5a2722015-03-06 13:45:00 -08002520 /* Initialize common Rx ring structures */
2521 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2522 priv->num_rx_bds = TOTAL_DESC;
2523 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2524 GFP_KERNEL);
2525 if (!priv->rx_cbs)
2526 return -ENOMEM;
2527
2528 for (i = 0; i < priv->num_rx_bds; i++) {
2529 cb = priv->rx_cbs + i;
2530 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2531 }
2532
Brian Norris7fc527f2014-07-29 14:34:14 -07002533 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002534 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2535 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002536 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002537 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002538 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002539 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002540 return -ENOMEM;
2541 }
2542
Petri Gynther014012a2015-02-23 11:00:45 -08002543 for (i = 0; i < priv->num_tx_bds; i++) {
2544 cb = priv->tx_cbs + i;
2545 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2546 }
2547
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002548 /* Init rDma */
2549 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2550
2551 /* Initialize Rx queues */
2552 ret = bcmgenet_init_rx_queues(priv->dev);
2553 if (ret) {
2554 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2555 bcmgenet_free_rx_buffers(priv);
2556 kfree(priv->rx_cbs);
2557 kfree(priv->tx_cbs);
2558 return ret;
2559 }
2560
2561 /* Init tDma */
2562 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2563
Petri Gynther16c6d662015-02-23 11:00:45 -08002564 /* Initialize Tx queues */
2565 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002566
2567 return 0;
2568}
2569
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002570/* Interrupt bottom half */
2571static void bcmgenet_irq_task(struct work_struct *work)
2572{
Doug Berger07c52d62017-03-09 16:58:47 -08002573 unsigned long flags;
2574 unsigned int status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002575 struct bcmgenet_priv *priv = container_of(
2576 work, struct bcmgenet_priv, bcmgenet_irq_work);
2577
2578 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2579
Doug Berger07c52d62017-03-09 16:58:47 -08002580 spin_lock_irqsave(&priv->lock, flags);
2581 status = priv->irq0_stat;
2582 priv->irq0_stat = 0;
2583 spin_unlock_irqrestore(&priv->lock, flags);
2584
2585 if (status & UMAC_IRQ_MPD_R) {
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002586 netif_dbg(priv, wol, priv->dev,
2587 "magic packet detected, waking up\n");
2588 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002589 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002590
2591 /* Link UP/DOWN event */
Doug Berger07c52d62017-03-09 16:58:47 -08002592 if (status & UMAC_IRQ_LINK_EVENT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002593 phy_mac_interrupt(priv->phydev,
Doug Berger07c52d62017-03-09 16:58:47 -08002594 !!(status & UMAC_IRQ_LINK_UP));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002595}
2596
Petri Gynther4055eae2015-03-25 12:35:16 -07002597/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002598static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2599{
2600 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002601 struct bcmgenet_rx_ring *rx_ring;
2602 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002603 unsigned int index, status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002604
Doug Berger07c52d62017-03-09 16:58:47 -08002605 /* Read irq status */
2606 status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002607 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002608
Brian Norris7fc527f2014-07-29 14:34:14 -07002609 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002610 bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002611
2612 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002613 "%s: IRQ=0x%x\n", __func__, status);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002614
Petri Gynther4055eae2015-03-25 12:35:16 -07002615 /* Check Rx priority queue interrupts */
2616 for (index = 0; index < priv->hw_params->rx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002617 if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
Petri Gynther4055eae2015-03-25 12:35:16 -07002618 continue;
2619
2620 rx_ring = &priv->rx_rings[index];
2621
2622 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2623 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002624 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002625 }
2626 }
2627
2628 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002629 for (index = 0; index < priv->hw_params->tx_queues; index++) {
Doug Berger07c52d62017-03-09 16:58:47 -08002630 if (!(status & BIT(index)))
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002631 continue;
2632
Petri Gynther4055eae2015-03-25 12:35:16 -07002633 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002634
Petri Gynther4055eae2015-03-25 12:35:16 -07002635 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2636 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002637 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002638 }
2639 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002640
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002641 return IRQ_HANDLED;
2642}
2643
Petri Gynther4055eae2015-03-25 12:35:16 -07002644/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002645static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2646{
2647 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002648 struct bcmgenet_rx_ring *rx_ring;
2649 struct bcmgenet_tx_ring *tx_ring;
Doug Berger07c52d62017-03-09 16:58:47 -08002650 unsigned int status;
2651 unsigned long flags;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002652
Doug Berger07c52d62017-03-09 16:58:47 -08002653 /* Read irq status */
2654 status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002655 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002656
Brian Norris7fc527f2014-07-29 14:34:14 -07002657 /* clear interrupts */
Doug Berger07c52d62017-03-09 16:58:47 -08002658 bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002659
2660 netif_dbg(priv, intr, priv->dev,
Doug Berger07c52d62017-03-09 16:58:47 -08002661 "IRQ=0x%x\n", status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002662
Doug Berger07c52d62017-03-09 16:58:47 -08002663 if (status & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002664 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002665
Petri Gynther4055eae2015-03-25 12:35:16 -07002666 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2667 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002668 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002669 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002670 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002671
Doug Berger07c52d62017-03-09 16:58:47 -08002672 if (status & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002673 tx_ring = &priv->tx_rings[DESC_INDEX];
2674
2675 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2676 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002677 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002678 }
2679 }
2680
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002681 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2682 UMAC_IRQ_PHY_DET_F |
Petri Gynthere122966d2015-03-30 00:29:24 -07002683 UMAC_IRQ_LINK_EVENT |
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002684 UMAC_IRQ_HFB_SM |
Doug Bergerb1ec4942017-03-13 17:41:36 -07002685 UMAC_IRQ_HFB_MM)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002686 /* all other interested interrupts handled in bottom half */
2687 schedule_work(&priv->bcmgenet_irq_work);
2688 }
2689
2690 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Doug Berger07c52d62017-03-09 16:58:47 -08002691 status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002692 wake_up(&priv->wq);
2693 }
2694
Doug Berger07c52d62017-03-09 16:58:47 -08002695 /* all other interested interrupts handled in bottom half */
2696 status &= (UMAC_IRQ_LINK_EVENT |
2697 UMAC_IRQ_MPD_R);
2698 if (status) {
2699 /* Save irq status for bottom-half processing. */
2700 spin_lock_irqsave(&priv->lock, flags);
2701 priv->irq0_stat |= status;
2702 spin_unlock_irqrestore(&priv->lock, flags);
2703
2704 schedule_work(&priv->bcmgenet_irq_work);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002705 }
2706
2707 return IRQ_HANDLED;
2708}
2709
Florian Fainelli85620562014-07-21 15:29:23 -07002710static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2711{
2712 struct bcmgenet_priv *priv = dev_id;
2713
2714 pm_wakeup_event(&priv->pdev->dev, 0);
2715
2716 return IRQ_HANDLED;
2717}
2718
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002719#ifdef CONFIG_NET_POLL_CONTROLLER
2720static void bcmgenet_poll_controller(struct net_device *dev)
2721{
2722 struct bcmgenet_priv *priv = netdev_priv(dev);
2723
2724 /* Invoke the main RX/TX interrupt handler */
2725 disable_irq(priv->irq0);
2726 bcmgenet_isr0(priv->irq0, priv);
2727 enable_irq(priv->irq0);
2728
2729 /* And the interrupt handler for RX/TX priority queues */
2730 disable_irq(priv->irq1);
2731 bcmgenet_isr1(priv->irq1, priv);
2732 enable_irq(priv->irq1);
2733}
2734#endif
2735
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002736static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2737{
2738 u32 reg;
2739
2740 reg = bcmgenet_rbuf_ctrl_get(priv);
2741 reg |= BIT(1);
2742 bcmgenet_rbuf_ctrl_set(priv, reg);
2743 udelay(10);
2744
2745 reg &= ~BIT(1);
2746 bcmgenet_rbuf_ctrl_set(priv, reg);
2747 udelay(10);
2748}
2749
2750static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002751 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002752{
2753 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2754 (addr[2] << 8) | addr[3], UMAC_MAC0);
2755 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2756}
2757
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002758/* Returns a reusable dma control register value */
2759static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2760{
2761 u32 reg;
2762 u32 dma_ctrl;
2763
2764 /* disable DMA */
2765 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2766 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2767 reg &= ~dma_ctrl;
2768 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2769
2770 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2771 reg &= ~dma_ctrl;
2772 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2773
2774 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2775 udelay(10);
2776 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2777
2778 return dma_ctrl;
2779}
2780
2781static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2782{
2783 u32 reg;
2784
2785 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2786 reg |= dma_ctrl;
2787 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2788
2789 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2790 reg |= dma_ctrl;
2791 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2792}
2793
Petri Gynther0034de42015-03-13 14:45:00 -07002794/* bcmgenet_hfb_clear
2795 *
2796 * Clear Hardware Filter Block and disable all filtering.
2797 */
2798static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2799{
2800 u32 i;
2801
2802 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2803 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2804 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2805
2806 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2807 bcmgenet_rdma_writel(priv, 0x0, i);
2808
2809 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2810 bcmgenet_hfb_reg_writel(priv, 0x0,
2811 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2812
2813 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2814 priv->hw_params->hfb_filter_size; i++)
2815 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2816}
2817
2818static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2819{
2820 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2821 return;
2822
2823 bcmgenet_hfb_clear(priv);
2824}
2825
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002826static void bcmgenet_netif_start(struct net_device *dev)
2827{
2828 struct bcmgenet_priv *priv = netdev_priv(dev);
2829
2830 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002831 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002832 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002833
2834 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2835
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002836 netif_tx_start_all_queues(dev);
2837
Florian Fainelli37850e32015-10-17 14:22:46 -07002838 /* Monitor link interrupts now */
2839 bcmgenet_link_intr_enable(priv);
2840
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002841 phy_start(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002842}
2843
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002844static int bcmgenet_open(struct net_device *dev)
2845{
2846 struct bcmgenet_priv *priv = netdev_priv(dev);
2847 unsigned long dma_ctrl;
2848 u32 reg;
2849 int ret;
2850
2851 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2852
2853 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002854 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002855
Florian Fainellia642c4f2015-03-23 15:09:56 -07002856 /* If this is an internal GPHY, power it back on now, before UniMAC is
2857 * brought out of reset as absolutely no UniMAC activity is allowed
2858 */
Florian Fainellic624f892015-07-16 15:51:17 -07002859 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002860 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2861
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002862 /* take MAC out of reset */
2863 bcmgenet_umac_reset(priv);
2864
2865 ret = init_umac(priv);
2866 if (ret)
2867 goto err_clk_disable;
2868
2869 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002870 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002871
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002872 /* Make sure we reflect the value of CRC_CMD_FWD */
2873 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2874 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2875
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002876 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2877
Florian Fainellic624f892015-07-16 15:51:17 -07002878 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002879 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2880 reg |= EXT_ENERGY_DET_MASK;
2881 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2882 }
2883
2884 /* Disable RX/TX DMA and flush TX queues */
2885 dma_ctrl = bcmgenet_dma_disable(priv);
2886
2887 /* Reinitialize TDMA and RDMA and SW housekeeping */
2888 ret = bcmgenet_init_dma(priv);
2889 if (ret) {
2890 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002891 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002892 }
2893
2894 /* Always enable ring 16 - descriptor ring */
2895 bcmgenet_enable_dma(priv, dma_ctrl);
2896
Petri Gynther0034de42015-03-13 14:45:00 -07002897 /* HFB init */
2898 bcmgenet_hfb_init(priv);
2899
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002900 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002901 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002902 if (ret < 0) {
2903 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2904 goto err_fini_dma;
2905 }
2906
2907 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002908 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002909 if (ret < 0) {
2910 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2911 goto err_irq0;
2912 }
2913
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002914 ret = bcmgenet_mii_probe(dev);
2915 if (ret) {
2916 netdev_err(dev, "failed to connect to PHY\n");
2917 goto err_irq1;
2918 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002919
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002920 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002921
2922 return 0;
2923
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002924err_irq1:
2925 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002926err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002927 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002928err_fini_dma:
2929 bcmgenet_fini_dma(priv);
2930err_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08002931 if (priv->internal_phy)
2932 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002933 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002934 return ret;
2935}
2936
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002937static void bcmgenet_netif_stop(struct net_device *dev)
2938{
2939 struct bcmgenet_priv *priv = netdev_priv(dev);
2940
2941 netif_tx_stop_all_queues(dev);
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002942 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002943 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002944 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002945 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002946
2947 /* Wait for pending work items to complete. Since interrupts are
2948 * disabled no new work will be scheduled.
2949 */
2950 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002951
Florian Fainellicc013fb2014-08-11 14:50:43 -07002952 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002953 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002954 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002955 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002956}
2957
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002958static int bcmgenet_close(struct net_device *dev)
2959{
2960 struct bcmgenet_priv *priv = netdev_priv(dev);
2961 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002962
2963 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2964
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002965 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002966
Florian Fainellic96e7312014-11-10 18:06:20 -08002967 /* Really kill the PHY state machine and disconnect from it */
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002968 phy_disconnect(priv->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002969
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002970 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002971 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002972
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002973 ret = bcmgenet_dma_teardown(priv);
2974 if (ret)
2975 return ret;
2976
Doug Berger556c2cf2017-03-13 17:41:34 -07002977 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002978 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002979
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002980 /* tx reclaim */
2981 bcmgenet_tx_reclaim_all(dev);
2982 bcmgenet_fini_dma(priv);
2983
2984 free_irq(priv->irq0, priv);
2985 free_irq(priv->irq1, priv);
2986
Florian Fainellic624f892015-07-16 15:51:17 -07002987 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002988 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002989
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002990 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002991
Florian Fainellica8cf342015-03-23 15:09:51 -07002992 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002993}
2994
Florian Fainelli13ea6572015-06-04 16:15:50 -07002995static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2996{
2997 struct bcmgenet_priv *priv = ring->priv;
2998 u32 p_index, c_index, intsts, intmsk;
2999 struct netdev_queue *txq;
3000 unsigned int free_bds;
3001 unsigned long flags;
3002 bool txq_stopped;
3003
3004 if (!netif_msg_tx_err(priv))
3005 return;
3006
3007 txq = netdev_get_tx_queue(priv->dev, ring->queue);
3008
3009 spin_lock_irqsave(&ring->lock, flags);
3010 if (ring->index == DESC_INDEX) {
3011 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
3012 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
3013 } else {
3014 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
3015 intmsk = 1 << ring->index;
3016 }
3017 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
3018 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
3019 txq_stopped = netif_tx_queue_stopped(txq);
3020 free_bds = ring->free_bds;
3021 spin_unlock_irqrestore(&ring->lock, flags);
3022
3023 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
3024 "TX queue status: %s, interrupts: %s\n"
3025 "(sw)free_bds: %d (sw)size: %d\n"
3026 "(sw)p_index: %d (hw)p_index: %d\n"
3027 "(sw)c_index: %d (hw)c_index: %d\n"
3028 "(sw)clean_p: %d (sw)write_p: %d\n"
3029 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
3030 ring->index, ring->queue,
3031 txq_stopped ? "stopped" : "active",
3032 intsts & intmsk ? "enabled" : "disabled",
3033 free_bds, ring->size,
3034 ring->prod_index, p_index & DMA_P_INDEX_MASK,
3035 ring->c_index, c_index & DMA_C_INDEX_MASK,
3036 ring->clean_ptr, ring->write_ptr,
3037 ring->cb_ptr, ring->end_ptr);
3038}
3039
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003040static void bcmgenet_timeout(struct net_device *dev)
3041{
3042 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07003043 u32 int0_enable = 0;
3044 u32 int1_enable = 0;
3045 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003046
3047 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
3048
Florian Fainelli13ea6572015-06-04 16:15:50 -07003049 for (q = 0; q < priv->hw_params->tx_queues; q++)
3050 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
3051 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
3052
3053 bcmgenet_tx_reclaim_all(dev);
3054
3055 for (q = 0; q < priv->hw_params->tx_queues; q++)
3056 int1_enable |= (1 << q);
3057
3058 int0_enable = UMAC_IRQ_TXDMA_DONE;
3059
3060 /* Re-enable TX interrupts if disabled */
3061 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3062 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3063
Florian Westphal860e9532016-05-03 16:33:13 +02003064 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003065
3066 dev->stats.tx_errors++;
3067
3068 netif_tx_wake_all_queues(dev);
3069}
3070
3071#define MAX_MC_COUNT 16
3072
3073static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3074 unsigned char *addr,
3075 int *i,
3076 int *mc)
3077{
3078 u32 reg;
3079
Florian Fainellic91b7f62014-07-23 10:42:12 -07003080 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3081 UMAC_MDF_ADDR + (*i * 4));
3082 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3083 addr[4] << 8 | addr[5],
3084 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003085 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3086 reg |= (1 << (MAX_MC_COUNT - *mc));
3087 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3088 *i += 2;
3089 (*mc)++;
3090}
3091
3092static void bcmgenet_set_rx_mode(struct net_device *dev)
3093{
3094 struct bcmgenet_priv *priv = netdev_priv(dev);
3095 struct netdev_hw_addr *ha;
3096 int i, mc;
3097 u32 reg;
3098
3099 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3100
Brian Norris7fc527f2014-07-29 14:34:14 -07003101 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003102 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3103 if (dev->flags & IFF_PROMISC) {
3104 reg |= CMD_PROMISC;
3105 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3106 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3107 return;
3108 } else {
3109 reg &= ~CMD_PROMISC;
3110 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3111 }
3112
3113 /* UniMac doesn't support ALLMULTI */
3114 if (dev->flags & IFF_ALLMULTI) {
3115 netdev_warn(dev, "ALLMULTI is not supported\n");
3116 return;
3117 }
3118
3119 /* update MDF filter */
3120 i = 0;
3121 mc = 0;
3122 /* Broadcast */
3123 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3124 /* my own address.*/
3125 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3126 /* Unicast list*/
3127 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3128 return;
3129
3130 if (!netdev_uc_empty(dev))
3131 netdev_for_each_uc_addr(ha, dev)
3132 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3133 /* Multicast */
3134 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3135 return;
3136
3137 netdev_for_each_mc_addr(ha, dev)
3138 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3139}
3140
3141/* Set the hardware MAC address. */
3142static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3143{
3144 struct sockaddr *addr = p;
3145
3146 /* Setting the MAC address at the hardware level is not possible
3147 * without disabling the UniMAC RX/TX enable bits.
3148 */
3149 if (netif_running(dev))
3150 return -EBUSY;
3151
3152 ether_addr_copy(dev->dev_addr, addr->sa_data);
3153
3154 return 0;
3155}
3156
Florian Fainelli37a30b42017-03-16 10:27:08 -07003157static struct net_device_stats *bcmgenet_get_stats(struct net_device *dev)
3158{
3159 struct bcmgenet_priv *priv = netdev_priv(dev);
3160 unsigned long tx_bytes = 0, tx_packets = 0;
3161 unsigned long rx_bytes = 0, rx_packets = 0;
3162 unsigned long rx_errors = 0, rx_dropped = 0;
3163 struct bcmgenet_tx_ring *tx_ring;
3164 struct bcmgenet_rx_ring *rx_ring;
3165 unsigned int q;
3166
3167 for (q = 0; q < priv->hw_params->tx_queues; q++) {
3168 tx_ring = &priv->tx_rings[q];
3169 tx_bytes += tx_ring->bytes;
3170 tx_packets += tx_ring->packets;
3171 }
3172 tx_ring = &priv->tx_rings[DESC_INDEX];
3173 tx_bytes += tx_ring->bytes;
3174 tx_packets += tx_ring->packets;
3175
3176 for (q = 0; q < priv->hw_params->rx_queues; q++) {
3177 rx_ring = &priv->rx_rings[q];
3178
3179 rx_bytes += rx_ring->bytes;
3180 rx_packets += rx_ring->packets;
3181 rx_errors += rx_ring->errors;
3182 rx_dropped += rx_ring->dropped;
3183 }
3184 rx_ring = &priv->rx_rings[DESC_INDEX];
3185 rx_bytes += rx_ring->bytes;
3186 rx_packets += rx_ring->packets;
3187 rx_errors += rx_ring->errors;
3188 rx_dropped += rx_ring->dropped;
3189
3190 dev->stats.tx_bytes = tx_bytes;
3191 dev->stats.tx_packets = tx_packets;
3192 dev->stats.rx_bytes = rx_bytes;
3193 dev->stats.rx_packets = rx_packets;
3194 dev->stats.rx_errors = rx_errors;
3195 dev->stats.rx_missed_errors = rx_errors;
3196 return &dev->stats;
3197}
3198
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003199static const struct net_device_ops bcmgenet_netdev_ops = {
3200 .ndo_open = bcmgenet_open,
3201 .ndo_stop = bcmgenet_close,
3202 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003203 .ndo_tx_timeout = bcmgenet_timeout,
3204 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3205 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3206 .ndo_do_ioctl = bcmgenet_ioctl,
3207 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003208#ifdef CONFIG_NET_POLL_CONTROLLER
3209 .ndo_poll_controller = bcmgenet_poll_controller,
3210#endif
Florian Fainelli37a30b42017-03-16 10:27:08 -07003211 .ndo_get_stats = bcmgenet_get_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003212};
3213
3214/* Array of GENET hardware parameters/characteristics */
3215static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3216 [GENET_V1] = {
3217 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003218 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003219 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003220 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003221 .bp_in_en_shift = 16,
3222 .bp_in_mask = 0xffff,
3223 .hfb_filter_cnt = 16,
3224 .qtag_mask = 0x1F,
3225 .hfb_offset = 0x1000,
3226 .rdma_offset = 0x2000,
3227 .tdma_offset = 0x3000,
3228 .words_per_bd = 2,
3229 },
3230 [GENET_V2] = {
3231 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003232 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003233 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003234 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003235 .bp_in_en_shift = 16,
3236 .bp_in_mask = 0xffff,
3237 .hfb_filter_cnt = 16,
3238 .qtag_mask = 0x1F,
3239 .tbuf_offset = 0x0600,
3240 .hfb_offset = 0x1000,
3241 .hfb_reg_offset = 0x2000,
3242 .rdma_offset = 0x3000,
3243 .tdma_offset = 0x4000,
3244 .words_per_bd = 2,
3245 .flags = GENET_HAS_EXT,
3246 },
3247 [GENET_V3] = {
3248 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003249 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003250 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003251 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003252 .bp_in_en_shift = 17,
3253 .bp_in_mask = 0x1ffff,
3254 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003255 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003256 .qtag_mask = 0x3F,
3257 .tbuf_offset = 0x0600,
3258 .hfb_offset = 0x8000,
3259 .hfb_reg_offset = 0xfc00,
3260 .rdma_offset = 0x10000,
3261 .tdma_offset = 0x11000,
3262 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003263 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3264 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003265 },
3266 [GENET_V4] = {
3267 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003268 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003269 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003270 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003271 .bp_in_en_shift = 17,
3272 .bp_in_mask = 0x1ffff,
3273 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003274 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003275 .qtag_mask = 0x3F,
3276 .tbuf_offset = 0x0600,
3277 .hfb_offset = 0x8000,
3278 .hfb_reg_offset = 0xfc00,
3279 .rdma_offset = 0x2000,
3280 .tdma_offset = 0x4000,
3281 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003282 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3283 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003284 },
Doug Berger42138082017-03-13 17:41:42 -07003285 [GENET_V5] = {
3286 .tx_queues = 4,
3287 .tx_bds_per_q = 32,
3288 .rx_queues = 0,
3289 .rx_bds_per_q = 0,
3290 .bp_in_en_shift = 17,
3291 .bp_in_mask = 0x1ffff,
3292 .hfb_filter_cnt = 48,
3293 .hfb_filter_size = 128,
3294 .qtag_mask = 0x3F,
3295 .tbuf_offset = 0x0600,
3296 .hfb_offset = 0x8000,
3297 .hfb_reg_offset = 0xfc00,
3298 .rdma_offset = 0x2000,
3299 .tdma_offset = 0x4000,
3300 .words_per_bd = 3,
3301 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3302 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
3303 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003304};
3305
3306/* Infer hardware parameters from the detected GENET version */
3307static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3308{
3309 struct bcmgenet_hw_params *params;
3310 u32 reg;
3311 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003312 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003313
Doug Berger42138082017-03-13 17:41:42 -07003314 if (GENET_IS_V5(priv) || GENET_IS_V4(priv)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003315 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3316 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3317 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003318 } else if (GENET_IS_V3(priv)) {
3319 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3320 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3321 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003322 } else if (GENET_IS_V2(priv)) {
3323 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3324 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3325 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003326 } else if (GENET_IS_V1(priv)) {
3327 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3328 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3329 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003330 }
3331
3332 /* enum genet_version starts at 1 */
3333 priv->hw_params = &bcmgenet_hw_params[priv->version];
3334 params = priv->hw_params;
3335
3336 /* Read GENET HW version */
3337 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3338 major = (reg >> 24 & 0x0f);
Doug Berger42138082017-03-13 17:41:42 -07003339 if (major == 6)
3340 major = 5;
3341 else if (major == 5)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003342 major = 4;
3343 else if (major == 0)
3344 major = 1;
3345 if (major != priv->version) {
3346 dev_err(&priv->pdev->dev,
3347 "GENET version mismatch, got: %d, configured for: %d\n",
3348 major, priv->version);
3349 }
3350
3351 /* Print the GENET core version */
3352 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003353 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003354
Florian Fainelli487320c2014-09-19 13:07:53 -07003355 /* Store the integrated PHY revision for the MDIO probing function
3356 * to pass this information to the PHY driver. The PHY driver expects
3357 * to find the PHY major revision in bits 15:8 while the GENET register
3358 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003359 *
3360 * On newer chips, starting with PHY revision G0, a new scheme is
3361 * deployed similar to the Starfighter 2 switch with GPHY major
3362 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3363 * is reserved as well as special value 0x01ff, we have a small
3364 * heuristic to check for the new GPHY revision and re-arrange things
3365 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003366 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003367 gphy_rev = reg & 0xffff;
3368
Doug Berger42138082017-03-13 17:41:42 -07003369 if (GENET_IS_V5(priv)) {
3370 /* The EPHY revision should come from the MDIO registers of
3371 * the PHY not from GENET.
3372 */
3373 if (gphy_rev != 0) {
3374 pr_warn("GENET is reporting EPHY revision: 0x%04x\n",
3375 gphy_rev);
3376 }
Doug Bergereca4bad2017-03-09 16:58:45 -08003377 /* This is reserved so should require special treatment */
David S. Miller101c4312017-03-15 11:59:10 -07003378 } else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
Doug Bergereca4bad2017-03-09 16:58:45 -08003379 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3380 return;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003381 /* This is the good old scheme, just GPHY major, no minor nor patch */
Doug Berger42138082017-03-13 17:41:42 -07003382 } else if ((gphy_rev & 0xf0) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003383 priv->gphy_rev = gphy_rev << 8;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003384 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
Doug Berger42138082017-03-13 17:41:42 -07003385 } else if ((gphy_rev & 0xff00) != 0) {
Florian Fainellib04a2f52014-12-03 09:56:59 -08003386 priv->gphy_rev = gphy_rev;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003387 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003388
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003389#ifdef CONFIG_PHYS_ADDR_T_64BIT
3390 if (!(params->flags & GENET_HAS_40BITS))
3391 pr_warn("GENET does not support 40-bits PA\n");
3392#endif
3393
3394 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003395 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003396 "BP << en: %2d, BP msk: 0x%05x\n"
3397 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3398 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3399 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3400 "Words/BD: %d\n",
3401 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003402 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003403 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003404 params->bp_in_en_shift, params->bp_in_mask,
3405 params->hfb_filter_cnt, params->qtag_mask,
3406 params->tbuf_offset, params->hfb_offset,
3407 params->hfb_reg_offset,
3408 params->rdma_offset, params->tdma_offset,
3409 params->words_per_bd);
3410}
3411
3412static const struct of_device_id bcmgenet_match[] = {
3413 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3414 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3415 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3416 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
Doug Berger42138082017-03-13 17:41:42 -07003417 { .compatible = "brcm,genet-v5", .data = (void *)GENET_V5 },
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003418 { },
3419};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003420MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003421
3422static int bcmgenet_probe(struct platform_device *pdev)
3423{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003424 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003425 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003426 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003427 struct bcmgenet_priv *priv;
3428 struct net_device *dev;
3429 const void *macaddr;
3430 struct resource *r;
3431 int err = -EIO;
Doug Berger6be371b2017-03-09 16:58:48 -08003432 const char *phy_mode_str;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003433
Petri Gynther3feafee2015-03-05 17:40:12 -08003434 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3435 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3436 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003437 if (!dev) {
3438 dev_err(&pdev->dev, "can't allocate net device\n");
3439 return -ENOMEM;
3440 }
3441
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003442 if (dn) {
3443 of_id = of_match_node(bcmgenet_match, dn);
3444 if (!of_id)
3445 return -EINVAL;
3446 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003447
3448 priv = netdev_priv(dev);
3449 priv->irq0 = platform_get_irq(pdev, 0);
3450 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003451 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003452 if (!priv->irq0 || !priv->irq1) {
3453 dev_err(&pdev->dev, "can't find IRQs\n");
3454 err = -EINVAL;
3455 goto err;
3456 }
3457
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003458 if (dn) {
3459 macaddr = of_get_mac_address(dn);
3460 if (!macaddr) {
3461 dev_err(&pdev->dev, "can't find MAC address\n");
3462 err = -EINVAL;
3463 goto err;
3464 }
3465 } else {
3466 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003467 }
3468
3469 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003470 priv->base = devm_ioremap_resource(&pdev->dev, r);
3471 if (IS_ERR(priv->base)) {
3472 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003473 goto err;
3474 }
3475
Doug Berger07c52d62017-03-09 16:58:47 -08003476 spin_lock_init(&priv->lock);
3477
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003478 SET_NETDEV_DEV(dev, &pdev->dev);
3479 dev_set_drvdata(&pdev->dev, dev);
3480 ether_addr_copy(dev->dev_addr, macaddr);
3481 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003482 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003483 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003484
3485 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3486
3487 /* Set hardware features */
3488 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3489 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3490
Florian Fainelli85620562014-07-21 15:29:23 -07003491 /* Request the WOL interrupt and advertise suspend if available */
3492 priv->wol_irq_disabled = true;
3493 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3494 dev->name, priv);
3495 if (!err)
3496 device_set_wakeup_capable(&pdev->dev, 1);
3497
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003498 /* Set the needed headroom to account for any possible
3499 * features enabling/disabling at runtime
3500 */
3501 dev->needed_headroom += 64;
3502
3503 netdev_boot_setup_check(dev);
3504
3505 priv->dev = dev;
3506 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003507 if (of_id)
3508 priv->version = (enum bcmgenet_version)of_id->data;
3509 else
3510 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003511
Florian Fainellie4a60a92014-08-11 14:50:42 -07003512 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003513 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003514 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003515 priv->clk = NULL;
3516 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003517
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003518 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003519
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003520 bcmgenet_set_hw_params(priv);
3521
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003522 /* Mii wait queue */
3523 init_waitqueue_head(&priv->wq);
3524 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3525 priv->rx_buf_len = RX_BUF_LENGTH;
3526 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3527
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003528 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003529 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003530 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003531 priv->clk_wol = NULL;
3532 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003533
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003534 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3535 if (IS_ERR(priv->clk_eee)) {
3536 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3537 priv->clk_eee = NULL;
3538 }
3539
Doug Berger6be371b2017-03-09 16:58:48 -08003540 /* If this is an internal GPHY, power it on now, before UniMAC is
3541 * brought out of reset as absolutely no UniMAC activity is allowed
3542 */
3543 if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
3544 !strcasecmp(phy_mode_str, "internal"))
3545 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3546
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003547 err = reset_umac(priv);
3548 if (err)
3549 goto err_clk_disable;
3550
3551 err = bcmgenet_mii_init(dev);
3552 if (err)
3553 goto err_clk_disable;
3554
3555 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3556 * just the ring 16 descriptor based TX
3557 */
3558 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3559 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3560
Florian Fainelli219575e2014-06-26 10:26:21 -07003561 /* libphy will determine the link state */
3562 netif_carrier_off(dev);
3563
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003564 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003565 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003566
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003567 err = register_netdev(dev);
3568 if (err)
3569 goto err;
3570
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003571 return err;
3572
3573err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003574 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003575err:
3576 free_netdev(dev);
3577 return err;
3578}
3579
3580static int bcmgenet_remove(struct platform_device *pdev)
3581{
3582 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3583
3584 dev_set_drvdata(&pdev->dev, NULL);
3585 unregister_netdev(priv->dev);
3586 bcmgenet_mii_exit(priv->dev);
3587 free_netdev(priv->dev);
3588
3589 return 0;
3590}
3591
Florian Fainellib6e978e2014-07-21 15:29:22 -07003592#ifdef CONFIG_PM_SLEEP
3593static int bcmgenet_suspend(struct device *d)
3594{
3595 struct net_device *dev = dev_get_drvdata(d);
3596 struct bcmgenet_priv *priv = netdev_priv(dev);
3597 int ret;
3598
3599 if (!netif_running(dev))
3600 return 0;
3601
3602 bcmgenet_netif_stop(dev);
3603
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003604 if (!device_may_wakeup(d))
3605 phy_suspend(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003606
Florian Fainellib6e978e2014-07-21 15:29:22 -07003607 netif_device_detach(dev);
3608
3609 /* Disable MAC receive */
3610 umac_enable_set(priv, CMD_RX_EN, false);
3611
3612 ret = bcmgenet_dma_teardown(priv);
3613 if (ret)
3614 return ret;
3615
Doug Berger556c2cf2017-03-13 17:41:34 -07003616 /* Disable MAC transmit. TX DMA disabled must be done before this */
Florian Fainellib6e978e2014-07-21 15:29:22 -07003617 umac_enable_set(priv, CMD_TX_EN, false);
3618
3619 /* tx reclaim */
3620 bcmgenet_tx_reclaim_all(dev);
3621 bcmgenet_fini_dma(priv);
3622
Florian Fainelli8c90db72014-07-21 15:29:28 -07003623 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3624 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003625 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003626 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003627 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003628 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003629 }
3630
Florian Fainellib6e978e2014-07-21 15:29:22 -07003631 /* Turn off the clocks */
3632 clk_disable_unprepare(priv->clk);
3633
Florian Fainellica8cf342015-03-23 15:09:51 -07003634 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003635}
3636
3637static int bcmgenet_resume(struct device *d)
3638{
3639 struct net_device *dev = dev_get_drvdata(d);
3640 struct bcmgenet_priv *priv = netdev_priv(dev);
3641 unsigned long dma_ctrl;
3642 int ret;
3643 u32 reg;
3644
3645 if (!netif_running(dev))
3646 return 0;
3647
3648 /* Turn on the clock */
3649 ret = clk_prepare_enable(priv->clk);
3650 if (ret)
3651 return ret;
3652
Florian Fainellia6f31f52015-03-23 15:09:57 -07003653 /* If this is an internal GPHY, power it back on now, before UniMAC is
3654 * brought out of reset as absolutely no UniMAC activity is allowed
3655 */
Florian Fainellic624f892015-07-16 15:51:17 -07003656 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003657 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3658
Florian Fainellib6e978e2014-07-21 15:29:22 -07003659 bcmgenet_umac_reset(priv);
3660
3661 ret = init_umac(priv);
3662 if (ret)
3663 goto out_clk_disable;
3664
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003665 /* From WOL-enabled suspend, switch to regular clock */
3666 if (priv->wolopts)
3667 clk_disable_unprepare(priv->clk_wol);
3668
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003669 phy_init_hw(priv->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003670 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003671 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003672
Florian Fainellib6e978e2014-07-21 15:29:22 -07003673 /* disable ethernet MAC while updating its registers */
3674 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3675
3676 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3677
Florian Fainellic624f892015-07-16 15:51:17 -07003678 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003679 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3680 reg |= EXT_ENERGY_DET_MASK;
3681 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3682 }
3683
Florian Fainelli98bb7392014-08-11 14:50:45 -07003684 if (priv->wolopts)
3685 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3686
Florian Fainellib6e978e2014-07-21 15:29:22 -07003687 /* Disable RX/TX DMA and flush TX queues */
3688 dma_ctrl = bcmgenet_dma_disable(priv);
3689
3690 /* Reinitialize TDMA and RDMA and SW housekeeping */
3691 ret = bcmgenet_init_dma(priv);
3692 if (ret) {
3693 netdev_err(dev, "failed to initialize DMA\n");
3694 goto out_clk_disable;
3695 }
3696
3697 /* Always enable ring 16 - descriptor ring */
3698 bcmgenet_enable_dma(priv, dma_ctrl);
3699
3700 netif_device_attach(dev);
3701
Florian Fainelli5371bbf42017-03-15 12:57:21 -07003702 if (!device_may_wakeup(d))
3703 phy_resume(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003704
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003705 if (priv->eee.eee_enabled)
3706 bcmgenet_eee_enable_set(dev, true);
3707
Florian Fainellib6e978e2014-07-21 15:29:22 -07003708 bcmgenet_netif_start(dev);
3709
3710 return 0;
3711
3712out_clk_disable:
Doug Berger76274092017-03-09 16:58:46 -08003713 if (priv->internal_phy)
3714 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003715 clk_disable_unprepare(priv->clk);
3716 return ret;
3717}
3718#endif /* CONFIG_PM_SLEEP */
3719
3720static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3721
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003722static struct platform_driver bcmgenet_driver = {
3723 .probe = bcmgenet_probe,
3724 .remove = bcmgenet_remove,
3725 .driver = {
3726 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003727 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003728 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003729 },
3730};
3731module_platform_driver(bcmgenet_driver);
3732
3733MODULE_AUTHOR("Broadcom Corporation");
3734MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3735MODULE_ALIAS("platform:bcmgenet");
3736MODULE_LICENSE("GPL");