blob: 68500881cbc0f17bceb03a79cce4d689796c9179 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700107 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
108 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000110 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
111 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
112 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
113 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000114#ifdef IXGBE_FCOE
115 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
116 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
117 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
118 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000119 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
120 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000121 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
122 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
123#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700124};
125
John Fastabend9cc00b52012-01-28 03:32:17 +0000126/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
127 * we set the num_rx_queues to evaluate to num_tx_queues. This is
128 * used because we do not have a good way to get the max number of
129 * rx queues with CONFIG_RPS disabled.
130 */
131#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
132
133#define IXGBE_QUEUE_STATS_LEN ( \
134 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800135 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700136#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800137#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000138 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
139 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
140 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
141 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
142 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800143#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000144 IXGBE_PB_STATS_LEN + \
145 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000147static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
148 "Register test (offline)", "Eeprom test (offline)",
149 "Interrupt test (offline)", "Loopback test (offline)",
150 "Link test (on/offline)"
151};
152#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
153
Alexander Duyck2ccdf262017-01-17 08:37:03 -0800154static const char ixgbe_priv_flags_strings[][ETH_GSTRING_LEN] = {
155#define IXGBE_PRIV_FLAGS_LEGACY_RX BIT(0)
156 "legacy-rx",
157};
158
159#define IXGBE_PRIV_FLAGS_STR_LEN ARRAY_SIZE(ixgbe_priv_flags_strings)
160
Veola Nazareth695b8162015-11-11 16:22:59 -0700161/* currently supported speeds for 10G */
162#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
163 SUPPORTED_10000baseKX4_Full | \
164 SUPPORTED_10000baseKR_Full)
165
166#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
167
168static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
169{
170 if (!ixgbe_isbackplane(hw->phy.media_type))
171 return SUPPORTED_10000baseT_Full;
172
173 switch (hw->device_id) {
174 case IXGBE_DEV_ID_82598:
175 case IXGBE_DEV_ID_82599_KX4:
176 case IXGBE_DEV_ID_82599_KX4_MEZZ:
177 case IXGBE_DEV_ID_X550EM_X_KX4:
178 return SUPPORTED_10000baseKX4_Full;
179 case IXGBE_DEV_ID_82598_BX:
180 case IXGBE_DEV_ID_82599_KR:
181 case IXGBE_DEV_ID_X550EM_X_KR:
182 return SUPPORTED_10000baseKR_Full;
183 default:
184 return SUPPORTED_10000baseKX4_Full |
185 SUPPORTED_10000baseKR_Full;
186 }
187}
188
Auke Kok9a799d72007-09-15 14:07:45 -0700189static int ixgbe_get_settings(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000190 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700191{
192 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800193 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000194 ixgbe_link_speed supported_link;
Josh Hayfd0326f2012-12-15 03:28:30 +0000195 bool autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700196
Jacob Kellerdb018962012-06-08 06:59:17 +0000197 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700198
Jacob Kellerdb018962012-06-08 06:59:17 +0000199 /* set the supported link speeds */
200 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700201 ecmd->supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000202 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
Veola Nazareth27b23f92016-08-20 19:35:37 -0700203 ecmd->supported |= (ixgbe_isbackplane(hw->phy.media_type)) ?
204 SUPPORTED_1000baseKX_Full :
205 SUPPORTED_1000baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000206 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800207 ecmd->supported |= SUPPORTED_100baseT_Full;
208 if (supported_link & IXGBE_LINK_SPEED_10_FULL)
209 ecmd->supported |= SUPPORTED_10baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000210
Veola Nazareth695b8162015-11-11 16:22:59 -0700211 /* default advertised speed if phy.autoneg_advertised isn't set */
212 ecmd->advertising = ecmd->supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000213 /* set the advertised speeds */
214 if (hw->phy.autoneg_advertised) {
Veola Nazareth695b8162015-11-11 16:22:59 -0700215 ecmd->advertising = 0;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800216 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10_FULL)
217 ecmd->advertising |= ADVERTISED_10baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000218 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
219 ecmd->advertising |= ADVERTISED_100baseT_Full;
220 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700221 ecmd->advertising |= ecmd->supported & ADVRTSD_MSK_10G;
222 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
223 if (ecmd->supported & SUPPORTED_1000baseKX_Full)
224 ecmd->advertising |= ADVERTISED_1000baseKX_Full;
225 else
226 ecmd->advertising |= ADVERTISED_1000baseT_Full;
227 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800228 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000229 if (hw->phy.multispeed_fiber && !autoneg) {
230 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
231 ecmd->advertising = ADVERTISED_10000baseT_Full;
232 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800233 }
234
Jacob Kellerdb018962012-06-08 06:59:17 +0000235 if (autoneg) {
236 ecmd->supported |= SUPPORTED_Autoneg;
237 ecmd->advertising |= ADVERTISED_Autoneg;
238 ecmd->autoneg = AUTONEG_ENABLE;
239 } else
240 ecmd->autoneg = AUTONEG_DISABLE;
241
242 ecmd->transceiver = XCVR_EXTERNAL;
243
244 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000245 switch (adapter->hw.phy.type) {
246 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800247 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700248 case ixgbe_phy_x550em_ext_t:
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800249 case ixgbe_phy_fw:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000250 case ixgbe_phy_cu_unknown:
Jacob Kellerdb018962012-06-08 06:59:17 +0000251 ecmd->supported |= SUPPORTED_TP;
252 ecmd->advertising |= ADVERTISED_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000253 ecmd->port = PORT_TP;
254 break;
255 case ixgbe_phy_qt:
Jacob Kellerdb018962012-06-08 06:59:17 +0000256 ecmd->supported |= SUPPORTED_FIBRE;
257 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000258 ecmd->port = PORT_FIBRE;
259 break;
260 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000261 case ixgbe_phy_sfp_passive_tyco:
262 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000263 case ixgbe_phy_sfp_ftl:
264 case ixgbe_phy_sfp_avago:
265 case ixgbe_phy_sfp_intel:
266 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800267 case ixgbe_phy_qsfp_passive_unknown:
268 case ixgbe_phy_qsfp_active_unknown:
269 case ixgbe_phy_qsfp_intel:
270 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000271 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000272 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000273 case ixgbe_sfp_type_da_cu:
274 case ixgbe_sfp_type_da_cu_core0:
275 case ixgbe_sfp_type_da_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000276 ecmd->supported |= SUPPORTED_FIBRE;
277 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000278 ecmd->port = PORT_DA;
279 break;
280 case ixgbe_sfp_type_sr:
281 case ixgbe_sfp_type_lr:
282 case ixgbe_sfp_type_srlr_core0:
283 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000284 case ixgbe_sfp_type_1g_sx_core0:
285 case ixgbe_sfp_type_1g_sx_core1:
286 case ixgbe_sfp_type_1g_lx_core0:
287 case ixgbe_sfp_type_1g_lx_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000288 ecmd->supported |= SUPPORTED_FIBRE;
289 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000290 ecmd->port = PORT_FIBRE;
291 break;
292 case ixgbe_sfp_type_not_present:
Jacob Kellerdb018962012-06-08 06:59:17 +0000293 ecmd->supported |= SUPPORTED_FIBRE;
294 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000295 ecmd->port = PORT_NONE;
296 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000297 case ixgbe_sfp_type_1g_cu_core0:
298 case ixgbe_sfp_type_1g_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000299 ecmd->supported |= SUPPORTED_TP;
300 ecmd->advertising |= ADVERTISED_TP;
Don Skidmorecb836a92010-06-29 18:30:59 +0000301 ecmd->port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000302 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000303 case ixgbe_sfp_type_unknown:
304 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000305 ecmd->supported |= SUPPORTED_FIBRE;
306 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000307 ecmd->port = PORT_OTHER;
308 break;
309 }
310 break;
311 case ixgbe_phy_xaui:
Jacob Kellerdb018962012-06-08 06:59:17 +0000312 ecmd->supported |= SUPPORTED_FIBRE;
313 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000314 ecmd->port = PORT_NONE;
315 break;
316 case ixgbe_phy_unknown:
317 case ixgbe_phy_generic:
318 case ixgbe_phy_sfp_unsupported:
319 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000320 ecmd->supported |= SUPPORTED_FIBRE;
321 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000322 ecmd->port = PORT_OTHER;
323 break;
324 }
325
Mark Rustadade3ccf2016-08-26 14:48:33 -0700326 /* Indicate pause support */
327 ecmd->supported |= SUPPORTED_Pause;
328
329 switch (hw->fc.requested_mode) {
330 case ixgbe_fc_full:
331 ecmd->advertising |= ADVERTISED_Pause;
332 break;
333 case ixgbe_fc_rx_pause:
334 ecmd->advertising |= ADVERTISED_Pause |
335 ADVERTISED_Asym_Pause;
336 break;
337 case ixgbe_fc_tx_pause:
338 ecmd->advertising |= ADVERTISED_Asym_Pause;
339 break;
340 default:
341 ecmd->advertising &= ~(ADVERTISED_Pause |
342 ADVERTISED_Asym_Pause);
343 }
344
Emil Tantilov0e4d4222015-12-03 15:20:06 -0800345 if (netif_carrier_ok(netdev)) {
346 switch (adapter->link_speed) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000347 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000348 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000349 break;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800350 case IXGBE_LINK_SPEED_5GB_FULL:
351 ethtool_cmd_speed_set(ecmd, SPEED_5000);
352 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700353 case IXGBE_LINK_SPEED_2_5GB_FULL:
354 ethtool_cmd_speed_set(ecmd, SPEED_2500);
355 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000356 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000357 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000358 break;
359 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000360 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000361 break;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800362 case IXGBE_LINK_SPEED_10_FULL:
363 ethtool_cmd_speed_set(ecmd, SPEED_10);
364 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000365 default:
366 break;
367 }
Auke Kok9a799d72007-09-15 14:07:45 -0700368 ecmd->duplex = DUPLEX_FULL;
369 } else {
Jiri Pirko537fae02014-06-06 14:17:00 +0200370 ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
371 ecmd->duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700372 }
373
Auke Kok9a799d72007-09-15 14:07:45 -0700374 return 0;
375}
376
377static int ixgbe_set_settings(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000378 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700379{
380 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800381 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700382 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000383 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700384
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000385 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000386 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000387 /*
388 * this function does not support duplex forcing, but can
389 * limit the advertising of the adapter to the specified speed
390 */
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000391 if (ecmd->advertising & ~ecmd->supported)
392 return -EINVAL;
393
Emil Tantiloved33ff62013-08-30 07:55:24 +0000394 /* only allow one speed at a time if no autoneg */
395 if (!ecmd->autoneg && hw->phy.multispeed_fiber) {
396 if (ecmd->advertising ==
397 (ADVERTISED_10000baseT_Full |
398 ADVERTISED_1000baseT_Full))
399 return -EINVAL;
400 }
401
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700402 old = hw->phy.autoneg_advertised;
403 advertised = 0;
404 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
405 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
406
407 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
408 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
409
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000410 if (ecmd->advertising & ADVERTISED_100baseT_Full)
411 advertised |= IXGBE_LINK_SPEED_100_FULL;
412
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800413 if (ecmd->advertising & ADVERTISED_10baseT_Full)
414 advertised |= IXGBE_LINK_SPEED_10_FULL;
415
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700416 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000417 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700418 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000419 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
420 usleep_range(1000, 2000);
421
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000422 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000423 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700424 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000425 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000426 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700427 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000428 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000429 } else {
430 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000431 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000432 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000433 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000434 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000435 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700436 }
437
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000438 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700439}
440
441static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000442 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700443{
444 struct ixgbe_adapter *adapter = netdev_priv(netdev);
445 struct ixgbe_hw *hw = &adapter->hw;
446
Don Skidmore73d80953d2013-07-31 02:19:24 +0000447 if (ixgbe_device_supports_autoneg_fc(hw) &&
448 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000449 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000450 else
451 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700452
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800453 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700454 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800455 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700456 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800457 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700458 pause->rx_pause = 1;
459 pause->tx_pause = 1;
460 }
461}
462
463static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000464 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700465{
466 struct ixgbe_adapter *adapter = netdev_priv(netdev);
467 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700468 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700469
Alexander Duyck943561d2012-05-09 22:14:44 -0700470 /* 82598 does no support link flow control with DCB enabled */
471 if ((hw->mac.type == ixgbe_mac_82598EB) &&
472 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000473 return -EINVAL;
474
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000475 /* some devices do not support autoneg of link flow control */
476 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000477 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000478 return -EINVAL;
479
Alexander Duyck943561d2012-05-09 22:14:44 -0700480 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000481
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000482 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000483 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700484 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000485 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700486 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000487 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800488 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700489 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000490
491 /* if the thing changed then we'll update and use new autoneg */
492 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
493 hw->fc = fc;
494 if (netif_running(netdev))
495 ixgbe_reinit_locked(adapter);
496 else
497 ixgbe_reset(adapter);
498 }
Auke Kok9a799d72007-09-15 14:07:45 -0700499
500 return 0;
501}
502
Auke Kok9a799d72007-09-15 14:07:45 -0700503static u32 ixgbe_get_msglevel(struct net_device *netdev)
504{
505 struct ixgbe_adapter *adapter = netdev_priv(netdev);
506 return adapter->msg_enable;
507}
508
509static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
510{
511 struct ixgbe_adapter *adapter = netdev_priv(netdev);
512 adapter->msg_enable = data;
513}
514
515static int ixgbe_get_regs_len(struct net_device *netdev)
516{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700517#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700518 return IXGBE_REGS_LEN * sizeof(u32);
519}
520
521#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
522
523static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000524 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700525{
526 struct ixgbe_adapter *adapter = netdev_priv(netdev);
527 struct ixgbe_hw *hw = &adapter->hw;
528 u32 *regs_buff = p;
529 u8 i;
530
531 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
532
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000533 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
534 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700535
536 /* General Registers */
537 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
538 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
539 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
540 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
541 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
542 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
543 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
544 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
545
546 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700547 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700548 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700549 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700550 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
551 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
552 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
553 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
554 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
555 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700556 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700557
558 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700559 /* don't read EICR because it can clear interrupt causes, instead
560 * read EICS which is a shadow but doesn't clear EICR */
561 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700562 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
563 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
564 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
565 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
566 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
567 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
568 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
569 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
570 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700571 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700572 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
573
574 /* Flow Control */
575 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
Preethi Banala45a88df2016-04-21 11:40:35 -0700576 for (i = 0; i < 4; i++)
577 regs_buff[31 + i] = IXGBE_READ_REG(hw, IXGBE_FCTTV(i));
Alexander Duyckbd508172010-11-16 19:27:03 -0800578 for (i = 0; i < 8; i++) {
579 switch (hw->mac.type) {
580 case ixgbe_mac_82598EB:
581 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
582 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
583 break;
584 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000585 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000586 case ixgbe_mac_X550:
587 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700588 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -0800589 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
590 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
591 break;
592 default:
593 break;
594 }
595 }
Auke Kok9a799d72007-09-15 14:07:45 -0700596 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
597 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
598
599 /* Receive DMA */
600 for (i = 0; i < 64; i++)
601 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
602 for (i = 0; i < 64; i++)
603 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
604 for (i = 0; i < 64; i++)
605 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
606 for (i = 0; i < 64; i++)
607 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
608 for (i = 0; i < 64; i++)
609 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
610 for (i = 0; i < 64; i++)
611 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
612 for (i = 0; i < 16; i++)
613 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
614 for (i = 0; i < 16; i++)
615 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
616 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
617 for (i = 0; i < 8; i++)
618 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
619 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
620 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
621
622 /* Receive */
623 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
624 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
625 for (i = 0; i < 16; i++)
626 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
627 for (i = 0; i < 16; i++)
628 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700629 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700630 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
631 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
632 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
633 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
634 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
635 for (i = 0; i < 8; i++)
636 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
637 for (i = 0; i < 8; i++)
638 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
639 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
640
641 /* Transmit */
642 for (i = 0; i < 32; i++)
643 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
644 for (i = 0; i < 32; i++)
645 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
646 for (i = 0; i < 32; i++)
647 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
648 for (i = 0; i < 32; i++)
649 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
650 for (i = 0; i < 32; i++)
651 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
652 for (i = 0; i < 32; i++)
653 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
654 for (i = 0; i < 32; i++)
655 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
656 for (i = 0; i < 32; i++)
657 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
658 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
659 for (i = 0; i < 16; i++)
660 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
661 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
662 for (i = 0; i < 8; i++)
663 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
664 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
665
666 /* Wake Up */
667 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
668 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
669 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
670 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
671 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
672 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
673 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
674 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000675 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700676
Alexander Duyck673ac602010-11-16 19:27:05 -0800677 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700678 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
679 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
680
681 switch (hw->mac.type) {
682 case ixgbe_mac_82598EB:
683 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
684 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
685 for (i = 0; i < 8; i++)
686 regs_buff[833 + i] =
687 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
688 for (i = 0; i < 8; i++)
689 regs_buff[841 + i] =
690 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
691 for (i = 0; i < 8; i++)
692 regs_buff[849 + i] =
693 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
694 for (i = 0; i < 8; i++)
695 regs_buff[857 + i] =
696 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
697 break;
698 case ixgbe_mac_82599EB:
699 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000700 case ixgbe_mac_X550:
701 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700702 case ixgbe_mac_x550em_a:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700703 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
704 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
705 for (i = 0; i < 8; i++)
706 regs_buff[833 + i] =
707 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
708 for (i = 0; i < 8; i++)
709 regs_buff[841 + i] =
710 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
711 for (i = 0; i < 8; i++)
712 regs_buff[849 + i] =
713 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
714 for (i = 0; i < 8; i++)
715 regs_buff[857 + i] =
716 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
717 break;
718 default:
719 break;
720 }
721
Auke Kok9a799d72007-09-15 14:07:45 -0700722 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700723 regs_buff[865 + i] =
724 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700725 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700726 regs_buff[873 + i] =
727 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700728
729 /* Statistics */
730 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
731 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
732 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
733 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
734 for (i = 0; i < 8; i++)
735 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
736 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
737 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
738 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
739 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
740 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
741 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
742 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
743 for (i = 0; i < 8; i++)
744 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
745 for (i = 0; i < 8; i++)
746 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
747 for (i = 0; i < 8; i++)
748 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
749 for (i = 0; i < 8; i++)
750 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
751 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
752 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
753 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
754 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
755 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
756 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
757 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
758 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
759 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
760 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700761 regs_buff[942] = (u32)IXGBE_GET_STAT(adapter, gorc);
762 regs_buff[943] = (u32)(IXGBE_GET_STAT(adapter, gorc) >> 32);
763 regs_buff[944] = (u32)IXGBE_GET_STAT(adapter, gotc);
764 regs_buff[945] = (u32)(IXGBE_GET_STAT(adapter, gotc) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700765 for (i = 0; i < 8; i++)
766 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
767 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
768 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
769 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
770 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
771 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
772 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
773 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700774 regs_buff[961] = (u32)IXGBE_GET_STAT(adapter, tor);
775 regs_buff[962] = (u32)(IXGBE_GET_STAT(adapter, tor) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700776 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
777 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
778 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
779 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
780 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
781 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
782 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
783 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
784 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
785 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
786 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
787 for (i = 0; i < 16; i++)
788 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
789 for (i = 0; i < 16; i++)
790 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
791 for (i = 0; i < 16; i++)
792 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
793 for (i = 0; i < 16; i++)
794 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
795
796 /* MAC */
797 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
798 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
799 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
800 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
801 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
802 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
803 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
804 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
805 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
806 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
807 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
808 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
809 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
810 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
811 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
812 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
813 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
814 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
815 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
816 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
817 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
818 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
819 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
820 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
821 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
822 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
823 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
824 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
825 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
826 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
827 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
828 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
829 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
830
831 /* Diagnostic */
832 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
833 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700834 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700835 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700836 for (i = 0; i < 4; i++)
837 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700838 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
839 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
840 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700841 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700842 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700843 for (i = 0; i < 4; i++)
844 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700845 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
846 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700847 for (i = 0; i < 4; i++)
848 regs_buff[1102 + i] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700849 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700850 for (i = 0; i < 4; i++)
851 regs_buff[1107 + i] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700852 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700853 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700854 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
855 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
856 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
857 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
858 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
859 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
860 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
861 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
862 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000863
864 /* 82599 X540 specific registers */
865 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700866
867 /* 82599 X540 specific DCB registers */
868 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
869 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
870 for (i = 0; i < 4; i++)
871 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
872 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
873 /* same as RTTQCNRM */
874 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
875 /* same as RTTQCNRR */
876
877 /* X540 specific DCB registers */
878 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
879 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700880}
881
882static int ixgbe_get_eeprom_len(struct net_device *netdev)
883{
884 struct ixgbe_adapter *adapter = netdev_priv(netdev);
885 return adapter->hw.eeprom.word_size * 2;
886}
887
888static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000889 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700890{
891 struct ixgbe_adapter *adapter = netdev_priv(netdev);
892 struct ixgbe_hw *hw = &adapter->hw;
893 u16 *eeprom_buff;
894 int first_word, last_word, eeprom_len;
895 int ret_val = 0;
896 u16 i;
897
898 if (eeprom->len == 0)
899 return -EINVAL;
900
901 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
902
903 first_word = eeprom->offset >> 1;
904 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
905 eeprom_len = last_word - first_word + 1;
906
907 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
908 if (!eeprom_buff)
909 return -ENOMEM;
910
Emil Tantilov68c70052011-04-20 08:49:06 +0000911 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
912 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700913
914 /* Device's eeprom is always little-endian, word addressable */
915 for (i = 0; i < eeprom_len; i++)
916 le16_to_cpus(&eeprom_buff[i]);
917
918 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
919 kfree(eeprom_buff);
920
921 return ret_val;
922}
923
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000924static int ixgbe_set_eeprom(struct net_device *netdev,
925 struct ethtool_eeprom *eeprom, u8 *bytes)
926{
927 struct ixgbe_adapter *adapter = netdev_priv(netdev);
928 struct ixgbe_hw *hw = &adapter->hw;
929 u16 *eeprom_buff;
930 void *ptr;
931 int max_len, first_word, last_word, ret_val = 0;
932 u16 i;
933
934 if (eeprom->len == 0)
935 return -EINVAL;
936
937 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
938 return -EINVAL;
939
940 max_len = hw->eeprom.word_size * 2;
941
942 first_word = eeprom->offset >> 1;
943 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
944 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
945 if (!eeprom_buff)
946 return -ENOMEM;
947
948 ptr = eeprom_buff;
949
950 if (eeprom->offset & 1) {
951 /*
952 * need read/modify/write of first changed EEPROM word
953 * only the second byte of the word is being modified
954 */
955 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
956 if (ret_val)
957 goto err;
958
959 ptr++;
960 }
961 if ((eeprom->offset + eeprom->len) & 1) {
962 /*
963 * need read/modify/write of last changed EEPROM word
964 * only the first byte of the word is being modified
965 */
966 ret_val = hw->eeprom.ops.read(hw, last_word,
967 &eeprom_buff[last_word - first_word]);
968 if (ret_val)
969 goto err;
970 }
971
972 /* Device's eeprom is always little-endian, word addressable */
973 for (i = 0; i < last_word - first_word + 1; i++)
974 le16_to_cpus(&eeprom_buff[i]);
975
976 memcpy(ptr, bytes, eeprom->len);
977
978 for (i = 0; i < last_word - first_word + 1; i++)
979 cpu_to_le16s(&eeprom_buff[i]);
980
981 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
982 last_word - first_word + 1,
983 eeprom_buff);
984
985 /* Update the checksum */
986 if (ret_val == 0)
987 hw->eeprom.ops.update_checksum(hw);
988
989err:
990 kfree(eeprom_buff);
991 return ret_val;
992}
993
Auke Kok9a799d72007-09-15 14:07:45 -0700994static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000995 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700996{
997 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +0000998 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700999
Rick Jones612a94d2011-11-14 08:13:25 +00001000 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
1001 strlcpy(drvinfo->version, ixgbe_driver_version,
1002 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001003
Emil Tantilov15e52092011-09-29 05:01:29 +00001004 nvm_track_id = (adapter->eeprom_verh << 16) |
1005 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +00001006 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +00001007 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001008
Rick Jones612a94d2011-11-14 08:13:25 +00001009 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
1010 sizeof(drvinfo->bus_info));
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001011
1012 drvinfo->n_priv_flags = IXGBE_PRIV_FLAGS_STR_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -07001013}
1014
1015static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001016 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001017{
1018 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001019 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
1020 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -07001021
1022 ring->rx_max_pending = IXGBE_MAX_RXD;
1023 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -07001024 ring->rx_pending = rx_ring->count;
1025 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001026}
1027
1028static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001029 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001030{
1031 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001032 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +00001033 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001034 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -07001035
1036 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
1037 return -EINVAL;
1038
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001039 new_tx_count = clamp_t(u32, ring->tx_pending,
1040 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001041 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1042
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001043 new_rx_count = clamp_t(u32, ring->rx_pending,
1044 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1045 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1046
1047 if ((new_tx_count == adapter->tx_ring_count) &&
1048 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001049 /* nothing to do */
1050 return 0;
1051 }
1052
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001053 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001054 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001055
Alexander Duyck759884b2009-10-26 11:32:05 +00001056 if (!netif_running(adapter->netdev)) {
1057 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001058 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001059 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001060 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001061 adapter->tx_ring_count = new_tx_count;
1062 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001063 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001064 }
1065
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001066 /* allocate temporary buffer to store rings in */
1067 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
1068 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1069
1070 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001071 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001072 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001073 }
1074
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001075 ixgbe_down(adapter);
1076
1077 /*
1078 * Setup new Tx resources and free the old Tx resources in that order.
1079 * We can then assign the new resources to the rings via a memcpy.
1080 * The advantage to this approach is that we are guaranteed to still
1081 * have resources even in the case of an allocation failure.
1082 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001083 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001084 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001085 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001086 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001087
1088 temp_ring[i].count = new_tx_count;
1089 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001090 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001091 while (i) {
1092 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001093 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001094 }
Auke Kok9a799d72007-09-15 14:07:45 -07001095 goto err_setup;
1096 }
Auke Kok9a799d72007-09-15 14:07:45 -07001097 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001098
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001099 for (i = 0; i < adapter->num_tx_queues; i++) {
1100 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001101
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001102 memcpy(adapter->tx_ring[i], &temp_ring[i],
1103 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001104 }
1105
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001106 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001107 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001108
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001109 /* Repeat the process for the Rx rings if needed */
1110 if (new_rx_count != adapter->rx_ring_count) {
1111 for (i = 0; i < adapter->num_rx_queues; i++) {
1112 memcpy(&temp_ring[i], adapter->rx_ring[i],
1113 sizeof(struct ixgbe_ring));
1114
1115 temp_ring[i].count = new_rx_count;
1116 err = ixgbe_setup_rx_resources(&temp_ring[i]);
1117 if (err) {
1118 while (i) {
1119 i--;
1120 ixgbe_free_rx_resources(&temp_ring[i]);
1121 }
1122 goto err_setup;
1123 }
1124
1125 }
1126
1127 for (i = 0; i < adapter->num_rx_queues; i++) {
1128 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1129
1130 memcpy(adapter->rx_ring[i], &temp_ring[i],
1131 sizeof(struct ixgbe_ring));
1132 }
1133
1134 adapter->rx_ring_count = new_rx_count;
1135 }
1136
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001137err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001138 ixgbe_up(adapter);
1139 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001140clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001141 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001142 return err;
1143}
1144
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001145static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001146{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001147 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001148 case ETH_SS_TEST:
1149 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001150 case ETH_SS_STATS:
1151 return IXGBE_STATS_LEN;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001152 case ETH_SS_PRIV_FLAGS:
1153 return IXGBE_PRIV_FLAGS_STR_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001154 default:
1155 return -EOPNOTSUPP;
1156 }
Auke Kok9a799d72007-09-15 14:07:45 -07001157}
1158
1159static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001160 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001161{
1162 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001163 struct rtnl_link_stats64 temp;
1164 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001165 unsigned int start;
1166 struct ixgbe_ring *ring;
1167 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001168 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001169
1170 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001171 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001172 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001173 switch (ixgbe_gstrings_stats[i].type) {
1174 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001175 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001176 ixgbe_gstrings_stats[i].stat_offset;
1177 break;
1178 case IXGBE_STATS:
1179 p = (char *) adapter +
1180 ixgbe_gstrings_stats[i].stat_offset;
1181 break;
Josh Hayf752be92013-01-04 03:34:36 +00001182 default:
1183 data[i] = 0;
1184 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001185 }
1186
Auke Kok9a799d72007-09-15 14:07:45 -07001187 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001188 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001189 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001190 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001191 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001192 if (!ring) {
1193 data[i] = 0;
1194 data[i+1] = 0;
1195 i += 2;
1196 continue;
1197 }
1198
Eric Dumazetde1036b2010-10-20 23:00:04 +00001199 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001200 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001201 data[i] = ring->stats.packets;
1202 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001203 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001204 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001205 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001206 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001207 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001208 if (!ring) {
1209 data[i] = 0;
1210 data[i+1] = 0;
1211 i += 2;
1212 continue;
1213 }
1214
Eric Dumazetde1036b2010-10-20 23:00:04 +00001215 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001216 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001217 data[i] = ring->stats.packets;
1218 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001219 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001220 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001221 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001222
1223 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1224 data[i++] = adapter->stats.pxontxc[j];
1225 data[i++] = adapter->stats.pxofftxc[j];
1226 }
1227 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1228 data[i++] = adapter->stats.pxonrxc[j];
1229 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001230 }
Auke Kok9a799d72007-09-15 14:07:45 -07001231}
1232
1233static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001234 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001235{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001236 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001237 int i;
1238
1239 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001240 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001241 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1242 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1243 data += ETH_GSTRING_LEN;
1244 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001245 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001246 case ETH_SS_STATS:
1247 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1248 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1249 ETH_GSTRING_LEN);
1250 p += ETH_GSTRING_LEN;
1251 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001252 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001253 sprintf(p, "tx_queue_%u_packets", i);
1254 p += ETH_GSTRING_LEN;
1255 sprintf(p, "tx_queue_%u_bytes", i);
1256 p += ETH_GSTRING_LEN;
1257 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001258 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001259 sprintf(p, "rx_queue_%u_packets", i);
1260 p += ETH_GSTRING_LEN;
1261 sprintf(p, "rx_queue_%u_bytes", i);
1262 p += ETH_GSTRING_LEN;
1263 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001264 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1265 sprintf(p, "tx_pb_%u_pxon", i);
1266 p += ETH_GSTRING_LEN;
1267 sprintf(p, "tx_pb_%u_pxoff", i);
1268 p += ETH_GSTRING_LEN;
1269 }
1270 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1271 sprintf(p, "rx_pb_%u_pxon", i);
1272 p += ETH_GSTRING_LEN;
1273 sprintf(p, "rx_pb_%u_pxoff", i);
1274 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001275 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001276 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001277 break;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001278 case ETH_SS_PRIV_FLAGS:
1279 memcpy(data, ixgbe_priv_flags_strings,
1280 IXGBE_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
Auke Kok9a799d72007-09-15 14:07:45 -07001281 }
1282}
1283
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001284static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1285{
1286 struct ixgbe_hw *hw = &adapter->hw;
1287 bool link_up;
1288 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001289
1290 if (ixgbe_removed(hw->hw_addr)) {
1291 *data = 1;
1292 return 1;
1293 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001294 *data = 0;
1295
1296 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1297 if (link_up)
1298 return *data;
1299 else
1300 *data = 1;
1301 return *data;
1302}
1303
1304/* ethtool register test data */
1305struct ixgbe_reg_test {
1306 u16 reg;
1307 u8 array_len;
1308 u8 test_type;
1309 u32 mask;
1310 u32 write;
1311};
1312
1313/* In the hardware, registers are laid out either singly, in arrays
1314 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1315 * most tests take place on arrays or single registers (handled
1316 * as a single-element array) and special-case the tables.
1317 * Table tests are always pattern tests.
1318 *
1319 * We also make provision for some required setup steps by specifying
1320 * registers to be written without any read-back testing.
1321 */
1322
1323#define PATTERN_TEST 1
1324#define SET_READ_TEST 2
1325#define WRITE_NO_TEST 3
1326#define TABLE32_TEST 4
1327#define TABLE64_TEST_LO 5
1328#define TABLE64_TEST_HI 6
1329
1330/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001331static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001332 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1333 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1334 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1335 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1336 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1337 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1338 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1339 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1340 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1341 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1342 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1343 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1344 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1345 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1346 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1347 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1348 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1349 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1350 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001351 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001352};
1353
1354/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001355static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001356 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1357 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1358 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1359 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1360 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1361 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1362 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1363 /* Enable all four RX queues before testing. */
1364 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1365 /* RDH is read-only for 82598, only test RDT. */
1366 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1367 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1368 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1369 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1370 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1371 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1372 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1373 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1374 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1375 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1376 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1377 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1378 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001379 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001380};
1381
Emil Tantilov95a46012011-04-14 07:46:41 +00001382static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1383 u32 mask, u32 write)
1384{
1385 u32 pat, val, before;
1386 static const u32 test_pattern[] = {
1387 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001388
Mark Rustadb0483c82014-01-14 18:53:17 -08001389 if (ixgbe_removed(adapter->hw.hw_addr)) {
1390 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001391 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001392 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001393 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001394 before = ixgbe_read_reg(&adapter->hw, reg);
1395 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1396 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001397 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001398 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001399 reg, val, (test_pattern[pat] & write & mask));
1400 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001401 ixgbe_write_reg(&adapter->hw, reg, before);
1402 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001403 }
Mark Rustad49bde312014-01-14 18:53:14 -08001404 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001405 }
Mark Rustad49bde312014-01-14 18:53:14 -08001406 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001407}
1408
Emil Tantilov95a46012011-04-14 07:46:41 +00001409static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1410 u32 mask, u32 write)
1411{
1412 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001413
Mark Rustadb0483c82014-01-14 18:53:17 -08001414 if (ixgbe_removed(adapter->hw.hw_addr)) {
1415 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001416 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001417 }
Mark Rustad49bde312014-01-14 18:53:14 -08001418 before = ixgbe_read_reg(&adapter->hw, reg);
1419 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1420 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001421 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001422 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1423 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001424 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001425 ixgbe_write_reg(&adapter->hw, reg, before);
1426 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001427 }
Mark Rustad49bde312014-01-14 18:53:14 -08001428 ixgbe_write_reg(&adapter->hw, reg, before);
1429 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001430}
1431
1432static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1433{
Jeff Kirsher66744502010-12-01 19:59:50 +00001434 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001435 u32 value, before, after;
1436 u32 i, toggle;
1437
Mark Rustadb0483c82014-01-14 18:53:17 -08001438 if (ixgbe_removed(adapter->hw.hw_addr)) {
1439 e_err(drv, "Adapter removed - register test blocked\n");
1440 *data = 1;
1441 return 1;
1442 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001443 switch (adapter->hw.mac.type) {
1444 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001445 toggle = 0x7FFFF3FF;
1446 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001447 break;
1448 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001449 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001450 case ixgbe_mac_X550:
1451 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001452 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -08001453 toggle = 0x7FFFF30F;
1454 test = reg_test_82599;
1455 break;
1456 default:
1457 *data = 1;
1458 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001459 }
1460
1461 /*
1462 * Because the status register is such a special case,
1463 * we handle it separately from the rest of the register
1464 * tests. Some bits are read-only, some toggle, and some
1465 * are writeable on newer MACs.
1466 */
Mark Rustad49bde312014-01-14 18:53:14 -08001467 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1468 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1469 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1470 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001471 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001472 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1473 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001474 *data = 1;
1475 return 1;
1476 }
1477 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001478 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001479
1480 /*
1481 * Perform the remainder of the register test, looping through
1482 * the test table until we either fail or reach the null entry.
1483 */
1484 while (test->reg) {
1485 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001486 bool b = false;
1487
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001488 switch (test->test_type) {
1489 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001490 b = reg_pattern_test(adapter, data,
1491 test->reg + (i * 0x40),
1492 test->mask,
1493 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001494 break;
1495 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001496 b = reg_set_and_check(adapter, data,
1497 test->reg + (i * 0x40),
1498 test->mask,
1499 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001500 break;
1501 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001502 ixgbe_write_reg(&adapter->hw,
1503 test->reg + (i * 0x40),
1504 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001505 break;
1506 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001507 b = reg_pattern_test(adapter, data,
1508 test->reg + (i * 4),
1509 test->mask,
1510 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001511 break;
1512 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001513 b = reg_pattern_test(adapter, data,
1514 test->reg + (i * 8),
1515 test->mask,
1516 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001517 break;
1518 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001519 b = reg_pattern_test(adapter, data,
1520 (test->reg + 4) + (i * 8),
1521 test->mask,
1522 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001523 break;
1524 }
Mark Rustad49bde312014-01-14 18:53:14 -08001525 if (b)
1526 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001527 }
1528 test++;
1529 }
1530
1531 *data = 0;
1532 return 0;
1533}
1534
1535static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1536{
1537 struct ixgbe_hw *hw = &adapter->hw;
1538 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1539 *data = 1;
1540 else
1541 *data = 0;
1542 return *data;
1543}
1544
1545static irqreturn_t ixgbe_test_intr(int irq, void *data)
1546{
1547 struct net_device *netdev = (struct net_device *) data;
1548 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1549
1550 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1551
1552 return IRQ_HANDLED;
1553}
1554
1555static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1556{
1557 struct net_device *netdev = adapter->netdev;
1558 u32 mask, i = 0, shared_int = true;
1559 u32 irq = adapter->pdev->irq;
1560
1561 *data = 0;
1562
1563 /* Hook up test interrupt handler just for this test */
1564 if (adapter->msix_entries) {
1565 /* NOTE: we don't test MSI-X interrupts here, yet */
1566 return 0;
1567 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1568 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001569 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001570 netdev)) {
1571 *data = 1;
1572 return -1;
1573 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001574 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001575 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001576 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001577 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001578 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001579 *data = 1;
1580 return -1;
1581 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001582 e_info(hw, "testing %s interrupt\n", shared_int ?
1583 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001584
1585 /* Disable all the interrupts */
1586 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001587 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001588 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001589
1590 /* Test each interrupt */
1591 for (; i < 10; i++) {
1592 /* Interrupt to test */
Jacob Kellerb4f47a42016-04-13 16:08:22 -07001593 mask = BIT(i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001594
1595 if (!shared_int) {
1596 /*
1597 * Disable the interrupts to be reported in
1598 * the cause register and then force the same
1599 * interrupt and see if one gets posted. If
1600 * an interrupt was posted to the bus, the
1601 * test failed.
1602 */
1603 adapter->test_icr = 0;
1604 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001605 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001606 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001607 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001608 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001609 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001610
1611 if (adapter->test_icr & mask) {
1612 *data = 3;
1613 break;
1614 }
1615 }
1616
1617 /*
1618 * Enable the interrupt to be reported in the cause
1619 * register and then force the same interrupt and see
1620 * if one gets posted. If an interrupt was not posted
1621 * to the bus, the test failed.
1622 */
1623 adapter->test_icr = 0;
1624 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1625 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001626 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001627 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001628
Jacob Keller8105ecd2014-04-09 06:03:16 +00001629 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001630 *data = 4;
1631 break;
1632 }
1633
1634 if (!shared_int) {
1635 /*
1636 * Disable the other interrupts to be reported in
1637 * the cause register and then force the other
1638 * interrupts and see if any get posted. If
1639 * an interrupt was posted to the bus, the
1640 * test failed.
1641 */
1642 adapter->test_icr = 0;
1643 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001644 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001645 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001646 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001647 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001648 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001649
1650 if (adapter->test_icr) {
1651 *data = 5;
1652 break;
1653 }
1654 }
1655 }
1656
1657 /* Disable all the interrupts */
1658 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001659 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001660 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001661
1662 /* Unhook test interrupt handler */
1663 free_irq(irq, netdev);
1664
1665 return *data;
1666}
1667
1668static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1669{
1670 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1671 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1672 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001673 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001674
1675 /* shut down the DMA engines now so they can be reinitialized later */
1676
1677 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001678 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001679 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001680
1681 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001682 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001683 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001684 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1685
Alexander Duyckbd508172010-11-16 19:27:03 -08001686 switch (hw->mac.type) {
1687 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001688 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001689 case ixgbe_mac_X550:
1690 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001691 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001692 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1693 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1694 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001695 break;
1696 default:
1697 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001698 }
1699
1700 ixgbe_reset(adapter);
1701
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001702 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1703 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001704}
1705
1706static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1707{
1708 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1709 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001710 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001711 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001712 int ret_val;
1713 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001714
1715 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001716 tx_ring->count = IXGBE_DEFAULT_TXD;
1717 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001718 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001719 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001720 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001721
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001722 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001723 if (err)
1724 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001725
Alexander Duyckbd508172010-11-16 19:27:03 -08001726 switch (adapter->hw.mac.type) {
1727 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001728 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001729 case ixgbe_mac_X550:
1730 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001731 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001732 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1733 reg_data |= IXGBE_DMATXCTL_TE;
1734 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001735 break;
1736 default:
1737 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001738 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001739
Alexander Duyck84418e32010-08-19 13:40:54 +00001740 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001741
1742 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001743 rx_ring->count = IXGBE_DEFAULT_RXD;
1744 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001745 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001746 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001747 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001748
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001749 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001750 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001751 ret_val = 4;
1752 goto err_nomem;
1753 }
1754
Don Skidmore1f9ac572015-03-13 13:54:30 -07001755 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001756
Alexander Duyck84418e32010-08-19 13:40:54 +00001757 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001758
Don Skidmore1f9ac572015-03-13 13:54:30 -07001759 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1760 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001761 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1762
Don Skidmore1f9ac572015-03-13 13:54:30 -07001763 hw->mac.ops.enable_rx(hw);
1764
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001765 return 0;
1766
1767err_nomem:
1768 ixgbe_free_desc_rings(adapter);
1769 return ret_val;
1770}
1771
1772static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1773{
1774 struct ixgbe_hw *hw = &adapter->hw;
1775 u32 reg_data;
1776
Don Skidmoree7fd9252011-04-16 05:29:14 +00001777
Alexander Duyck84418e32010-08-19 13:40:54 +00001778 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001779 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001780 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001781 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001782
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001783 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001784 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001785 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001786
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001787 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1788 switch (adapter->hw.mac.type) {
1789 case ixgbe_mac_X540:
1790 case ixgbe_mac_X550:
1791 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001792 case ixgbe_mac_x550em_a:
Emil Tantilov26b47422013-04-12 02:10:25 +00001793 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1794 reg_data |= IXGBE_MACC_FLU;
1795 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001796 break;
1797 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001798 if (hw->mac.orig_autoc) {
1799 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1800 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1801 } else {
1802 return 10;
1803 }
1804 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001805 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001806 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001807
1808 /* Disable Atlas Tx lanes; re-enabled in reset path */
1809 if (hw->mac.type == ixgbe_mac_82598EB) {
1810 u8 atlas;
1811
1812 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1813 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1814 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1815
1816 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1817 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1818 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1819
1820 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1821 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1822 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1823
1824 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1825 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1826 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1827 }
1828
1829 return 0;
1830}
1831
1832static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1833{
1834 u32 reg_data;
1835
1836 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1837 reg_data &= ~IXGBE_HLREG0_LPBK;
1838 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1839}
1840
1841static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001842 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001843{
1844 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001845 frame_size >>= 1;
1846 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1847 memset(&skb->data[frame_size + 10], 0xBE, 1);
1848 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001849}
1850
Alexander Duyck3832b262012-02-08 07:50:09 +00001851static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1852 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001853{
Alexander Duyck3832b262012-02-08 07:50:09 +00001854 unsigned char *data;
1855 bool match = true;
1856
1857 frame_size >>= 1;
1858
Alexander Duyckf8003262012-03-03 02:35:52 +00001859 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001860
1861 if (data[3] != 0xFF ||
1862 data[frame_size + 10] != 0xBE ||
1863 data[frame_size + 12] != 0xAF)
1864 match = false;
1865
Alexander Duyckf8003262012-03-03 02:35:52 +00001866 kunmap(rx_buffer->page);
1867
Alexander Duyck3832b262012-02-08 07:50:09 +00001868 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001869}
1870
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001871static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001872 struct ixgbe_ring *tx_ring,
1873 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001874{
1875 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck3832b262012-02-08 07:50:09 +00001876 struct ixgbe_rx_buffer *rx_buffer;
1877 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001878 u16 rx_ntc, tx_ntc, count = 0;
1879
1880 /* initialize next to clean and descriptor values */
1881 rx_ntc = rx_ring->next_to_clean;
1882 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001883 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001884
Alexander Duyckc3630cc2017-01-17 08:36:28 -08001885 while (rx_desc->wb.upper.length) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001886 /* check Rx buffer */
Alexander Duyck3832b262012-02-08 07:50:09 +00001887 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyck84418e32010-08-19 13:40:54 +00001888
Alexander Duyckf8003262012-03-03 02:35:52 +00001889 /* sync Rx buffer for CPU read */
1890 dma_sync_single_for_cpu(rx_ring->dev,
1891 rx_buffer->dma,
1892 ixgbe_rx_bufsz(rx_ring),
1893 DMA_FROM_DEVICE);
Alexander Duyck84418e32010-08-19 13:40:54 +00001894
1895 /* verify contents of skb */
Alexander Duyck3832b262012-02-08 07:50:09 +00001896 if (ixgbe_check_lbtest_frame(rx_buffer, size))
Alexander Duyck84418e32010-08-19 13:40:54 +00001897 count++;
1898
Alexander Duyckf8003262012-03-03 02:35:52 +00001899 /* sync Rx buffer for device write */
1900 dma_sync_single_for_device(rx_ring->dev,
1901 rx_buffer->dma,
1902 ixgbe_rx_bufsz(rx_ring),
1903 DMA_FROM_DEVICE);
1904
Alexander Duyck84418e32010-08-19 13:40:54 +00001905 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001906 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
1907 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
Alexander Duyck84418e32010-08-19 13:40:54 +00001908
1909 /* increment Rx/Tx next to clean counters */
1910 rx_ntc++;
1911 if (rx_ntc == rx_ring->count)
1912 rx_ntc = 0;
1913 tx_ntc++;
1914 if (tx_ntc == tx_ring->count)
1915 tx_ntc = 0;
1916
1917 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001918 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001919 }
1920
John Fastabenddad8a3b2012-04-23 12:22:39 +00001921 netdev_tx_reset_queue(txring_txq(tx_ring));
1922
Alexander Duyck84418e32010-08-19 13:40:54 +00001923 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001924 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001925 rx_ring->next_to_clean = rx_ntc;
1926 tx_ring->next_to_clean = tx_ntc;
1927
1928 return count;
1929}
1930
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001931static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1932{
1933 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1934 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001935 int i, j, lc, good_cnt, ret_val = 0;
1936 unsigned int size = 1024;
1937 netdev_tx_t tx_ret_val;
1938 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001939 u32 flags_orig = adapter->flags;
1940
1941 /* DCB can modify the frames on Tx */
1942 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001943
Alexander Duyck84418e32010-08-19 13:40:54 +00001944 /* allocate test skb */
1945 skb = alloc_skb(size, GFP_KERNEL);
1946 if (!skb)
1947 return 11;
1948
1949 /* place data into test skb */
1950 ixgbe_create_lbtest_frame(skb, size);
1951 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001952
1953 /*
1954 * Calculate the loop count based on the largest descriptor ring
1955 * The idea is to wrap the largest ring a number of times using 64
1956 * send/receive pairs during each loop
1957 */
1958
1959 if (rx_ring->count <= tx_ring->count)
1960 lc = ((tx_ring->count / 64) * 2) + 1;
1961 else
1962 lc = ((rx_ring->count / 64) * 2) + 1;
1963
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001964 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001965 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001966 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001967
1968 /* place 64 packets on the transmit queue*/
1969 for (i = 0; i < 64; i++) {
1970 skb_get(skb);
1971 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001972 adapter,
1973 tx_ring);
1974 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001975 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001976 }
1977
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001978 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001979 ret_val = 12;
1980 break;
1981 }
1982
1983 /* allow 200 milliseconds for packets to go from Tx to Rx */
1984 msleep(200);
1985
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001986 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001987 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001988 ret_val = 13;
1989 break;
1990 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001991 }
1992
Alexander Duyck84418e32010-08-19 13:40:54 +00001993 /* free the original skb */
1994 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001995 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00001996
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001997 return ret_val;
1998}
1999
2000static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
2001{
2002 *data = ixgbe_setup_desc_rings(adapter);
2003 if (*data)
2004 goto out;
2005 *data = ixgbe_setup_loopback_test(adapter);
2006 if (*data)
2007 goto err_loopback;
2008 *data = ixgbe_run_loopback_test(adapter);
2009 ixgbe_loopback_cleanup(adapter);
2010
2011err_loopback:
2012 ixgbe_free_desc_rings(adapter);
2013out:
2014 return *data;
2015}
2016
2017static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002018 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002019{
2020 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2021 bool if_running = netif_running(netdev);
2022
Mark Rustadb0483c82014-01-14 18:53:17 -08002023 if (ixgbe_removed(adapter->hw.hw_addr)) {
2024 e_err(hw, "Adapter removed - test blocked\n");
2025 data[0] = 1;
2026 data[1] = 1;
2027 data[2] = 1;
2028 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002029 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002030 eth_test->flags |= ETH_TEST_FL_FAILED;
2031 return;
2032 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002033 set_bit(__IXGBE_TESTING, &adapter->state);
2034 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002035 struct ixgbe_hw *hw = &adapter->hw;
2036
Greg Rosee7d481a2010-03-25 17:06:48 +00002037 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2038 int i;
2039 for (i = 0; i < adapter->num_vfs; i++) {
2040 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002041 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002042 data[0] = 1;
2043 data[1] = 1;
2044 data[2] = 1;
2045 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002046 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002047 eth_test->flags |= ETH_TEST_FL_FAILED;
2048 clear_bit(__IXGBE_TESTING,
2049 &adapter->state);
2050 goto skip_ol_tests;
2051 }
2052 }
2053 }
2054
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002055 /* Offline tests */
2056 e_info(hw, "offline testing starting\n");
2057
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002058 /* Link test performed before hardware reset so autoneg doesn't
2059 * interfere with test result
2060 */
2061 if (ixgbe_link_test(adapter, &data[4]))
2062 eth_test->flags |= ETH_TEST_FL_FAILED;
2063
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002064 if (if_running)
2065 /* indicate we're in test mode */
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002066 ixgbe_close(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002067 else
2068 ixgbe_reset(adapter);
2069
Emil Tantilov396e7992010-07-01 20:05:12 +00002070 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002071 if (ixgbe_reg_test(adapter, &data[0]))
2072 eth_test->flags |= ETH_TEST_FL_FAILED;
2073
2074 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002075 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002076 if (ixgbe_eeprom_test(adapter, &data[1]))
2077 eth_test->flags |= ETH_TEST_FL_FAILED;
2078
2079 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002080 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002081 if (ixgbe_intr_test(adapter, &data[2]))
2082 eth_test->flags |= ETH_TEST_FL_FAILED;
2083
Greg Rosebdbec4b2010-01-09 02:27:05 +00002084 /* If SRIOV or VMDq is enabled then skip MAC
2085 * loopback diagnostic. */
2086 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2087 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002088 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002089 data[3] = 0;
2090 goto skip_loopback;
2091 }
2092
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002093 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002094 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002095 if (ixgbe_loopback_test(adapter, &data[3]))
2096 eth_test->flags |= ETH_TEST_FL_FAILED;
2097
Greg Rosebdbec4b2010-01-09 02:27:05 +00002098skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002099 ixgbe_reset(adapter);
2100
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002101 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002102 clear_bit(__IXGBE_TESTING, &adapter->state);
2103 if (if_running)
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002104 ixgbe_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002105 else if (hw->mac.ops.disable_tx_laser)
2106 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002107 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002108 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002109
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002110 /* Online tests */
2111 if (ixgbe_link_test(adapter, &data[4]))
2112 eth_test->flags |= ETH_TEST_FL_FAILED;
2113
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002114 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002115 data[0] = 0;
2116 data[1] = 0;
2117 data[2] = 0;
2118 data[3] = 0;
2119
2120 clear_bit(__IXGBE_TESTING, &adapter->state);
2121 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002122
Greg Rosee7d481a2010-03-25 17:06:48 +00002123skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002124 msleep_interruptible(4 * 1000);
2125}
Auke Kok9a799d72007-09-15 14:07:45 -07002126
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002127static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002128 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002129{
2130 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002131 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002132
Jacob Keller8e2813f2012-04-21 06:05:40 +00002133 /* WOL not supported for all devices */
2134 if (!ixgbe_wol_supported(adapter, hw->device_id,
2135 hw->subsystem_device_id)) {
2136 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002137 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002138 }
2139
2140 return retval;
2141}
2142
Auke Kok9a799d72007-09-15 14:07:45 -07002143static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002144 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002145{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002146 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2147
2148 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002149 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002150 wol->wolopts = 0;
2151
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002152 if (ixgbe_wol_exclusion(adapter, wol) ||
2153 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002154 return;
2155
2156 if (adapter->wol & IXGBE_WUFC_EX)
2157 wol->wolopts |= WAKE_UCAST;
2158 if (adapter->wol & IXGBE_WUFC_MC)
2159 wol->wolopts |= WAKE_MCAST;
2160 if (adapter->wol & IXGBE_WUFC_BC)
2161 wol->wolopts |= WAKE_BCAST;
2162 if (adapter->wol & IXGBE_WUFC_MAG)
2163 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002164}
2165
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002166static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2167{
2168 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2169
2170 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2171 return -EOPNOTSUPP;
2172
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002173 if (ixgbe_wol_exclusion(adapter, wol))
2174 return wol->wolopts ? -EOPNOTSUPP : 0;
2175
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002176 adapter->wol = 0;
2177
2178 if (wol->wolopts & WAKE_UCAST)
2179 adapter->wol |= IXGBE_WUFC_EX;
2180 if (wol->wolopts & WAKE_MCAST)
2181 adapter->wol |= IXGBE_WUFC_MC;
2182 if (wol->wolopts & WAKE_BCAST)
2183 adapter->wol |= IXGBE_WUFC_BC;
2184 if (wol->wolopts & WAKE_MAGIC)
2185 adapter->wol |= IXGBE_WUFC_MAG;
2186
2187 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2188
2189 return 0;
2190}
2191
Auke Kok9a799d72007-09-15 14:07:45 -07002192static int ixgbe_nway_reset(struct net_device *netdev)
2193{
2194 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2195
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002196 if (netif_running(netdev))
2197 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002198
2199 return 0;
2200}
2201
Emil Tantilov66e69612011-04-16 06:12:51 +00002202static int ixgbe_set_phys_id(struct net_device *netdev,
2203 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002204{
2205 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002206 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002207
Emil Tantilov66e69612011-04-16 06:12:51 +00002208 switch (state) {
2209 case ETHTOOL_ID_ACTIVE:
2210 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2211 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002212
Emil Tantilov66e69612011-04-16 06:12:51 +00002213 case ETHTOOL_ID_ON:
Don Skidmore805cedd2016-10-20 21:42:00 -04002214 hw->mac.ops.led_on(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002215 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002216
Emil Tantilov66e69612011-04-16 06:12:51 +00002217 case ETHTOOL_ID_OFF:
Don Skidmore805cedd2016-10-20 21:42:00 -04002218 hw->mac.ops.led_off(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002219 break;
2220
2221 case ETHTOOL_ID_INACTIVE:
2222 /* Restore LED settings */
2223 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2224 break;
2225 }
Auke Kok9a799d72007-09-15 14:07:45 -07002226
2227 return 0;
2228}
2229
2230static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002231 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002232{
2233 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2234
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002235 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002236 if (adapter->rx_itr_setting <= 1)
2237 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2238 else
2239 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002240
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002241 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002242 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002243 return 0;
2244
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002245 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002246 if (adapter->tx_itr_setting <= 1)
2247 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2248 else
2249 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002250
Auke Kok9a799d72007-09-15 14:07:45 -07002251 return 0;
2252}
2253
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002254/*
2255 * this function must be called before setting the new value of
2256 * rx_itr_setting
2257 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002258static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002259{
2260 struct net_device *netdev = adapter->netdev;
2261
Alexander Duyck567d2de2012-02-11 07:18:57 +00002262 /* nothing to do if LRO or RSC are not enabled */
2263 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2264 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002265 return false;
2266
Alexander Duyck567d2de2012-02-11 07:18:57 +00002267 /* check the feature flag value and enable RSC if necessary */
2268 if (adapter->rx_itr_setting == 1 ||
2269 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2270 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002271 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002272 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002273 return true;
2274 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002275 /* if interrupt rate is too high then disable RSC */
2276 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2277 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2278 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2279 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002280 }
2281 return false;
2282}
2283
Auke Kok9a799d72007-09-15 14:07:45 -07002284static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002285 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002286{
2287 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002288 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002289 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002290 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002291 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002292
Emil Tantilov67da0972013-01-25 06:19:20 +00002293 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2294 /* reject Tx specific changes in case of mixed RxTx vectors */
2295 if (ec->tx_coalesce_usecs)
2296 return -EINVAL;
2297 tx_itr_prev = adapter->rx_itr_setting;
2298 } else {
2299 tx_itr_prev = adapter->tx_itr_setting;
2300 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002301
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002302 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2303 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2304 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002305
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002306 if (ec->rx_coalesce_usecs > 1)
2307 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2308 else
2309 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002310
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002311 if (adapter->rx_itr_setting == 1)
2312 rx_itr_param = IXGBE_20K_ITR;
2313 else
2314 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002315
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002316 if (ec->tx_coalesce_usecs > 1)
2317 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2318 else
2319 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002320
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002321 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002322 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002323 else
2324 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002325
Emil Tantilov67da0972013-01-25 06:19:20 +00002326 /* mixed Rx/Tx */
2327 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2328 adapter->tx_itr_setting = adapter->rx_itr_setting;
2329
Emil Tantilov67da0972013-01-25 06:19:20 +00002330 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002331 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002332 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2333 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002334 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002335 need_reset = true;
2336 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002337 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002338 (tx_itr_prev < IXGBE_100K_ITR))
2339 need_reset = true;
2340 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002341
Alexander Duyck567d2de2012-02-11 07:18:57 +00002342 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002343 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002344
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002345 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002346 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002347 if (q_vector->tx.count && !q_vector->rx.count)
2348 /* tx only */
2349 q_vector->itr = tx_itr_param;
2350 else
2351 /* rx only or mixed */
2352 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002353 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002354 }
2355
Jesse Brandeburgef021192010-04-27 01:37:41 +00002356 /*
2357 * do reset here at the end to make sure EITR==0 case is handled
2358 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2359 * also locks in RSC enable/disable which requires reset
2360 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002361 if (need_reset)
2362 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002363
Auke Kok9a799d72007-09-15 14:07:45 -07002364 return 0;
2365}
2366
Alexander Duyck3e053342011-05-11 07:18:47 +00002367static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2368 struct ethtool_rxnfc *cmd)
2369{
2370 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2371 struct ethtool_rx_flow_spec *fsp =
2372 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002373 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002374 struct ixgbe_fdir_filter *rule = NULL;
2375
2376 /* report total rule count */
2377 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2378
Sasha Levinb67bfe02013-02-27 17:06:00 -08002379 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002380 &adapter->fdir_filter_list, fdir_node) {
2381 if (fsp->location <= rule->sw_idx)
2382 break;
2383 }
2384
2385 if (!rule || fsp->location != rule->sw_idx)
2386 return -EINVAL;
2387
2388 /* fill out the flow spec entry */
2389
2390 /* set flow type field */
2391 switch (rule->filter.formatted.flow_type) {
2392 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2393 fsp->flow_type = TCP_V4_FLOW;
2394 break;
2395 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2396 fsp->flow_type = UDP_V4_FLOW;
2397 break;
2398 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2399 fsp->flow_type = SCTP_V4_FLOW;
2400 break;
2401 case IXGBE_ATR_FLOW_TYPE_IPV4:
2402 fsp->flow_type = IP_USER_FLOW;
2403 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2404 fsp->h_u.usr_ip4_spec.proto = 0;
2405 fsp->m_u.usr_ip4_spec.proto = 0;
2406 break;
2407 default:
2408 return -EINVAL;
2409 }
2410
2411 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2412 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2413 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2414 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2415 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2416 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2417 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2418 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2419 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2420 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2421 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2422 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2423 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2424 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2425 fsp->flow_type |= FLOW_EXT;
2426
2427 /* record action */
2428 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2429 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2430 else
2431 fsp->ring_cookie = rule->action;
2432
2433 return 0;
2434}
2435
2436static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2437 struct ethtool_rxnfc *cmd,
2438 u32 *rule_locs)
2439{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002440 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002441 struct ixgbe_fdir_filter *rule;
2442 int cnt = 0;
2443
2444 /* report total rule count */
2445 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2446
Sasha Levinb67bfe02013-02-27 17:06:00 -08002447 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002448 &adapter->fdir_filter_list, fdir_node) {
2449 if (cnt == cmd->rule_cnt)
2450 return -EMSGSIZE;
2451 rule_locs[cnt] = rule->sw_idx;
2452 cnt++;
2453 }
2454
Ben Hutchings473e64e2011-09-06 13:52:47 +00002455 cmd->rule_cnt = cnt;
2456
Alexander Duyck3e053342011-05-11 07:18:47 +00002457 return 0;
2458}
2459
Alexander Duyckef6afc02012-02-08 07:51:53 +00002460static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2461 struct ethtool_rxnfc *cmd)
2462{
2463 cmd->data = 0;
2464
Alexander Duyckef6afc02012-02-08 07:51:53 +00002465 /* Report default options for RSS on ixgbe */
2466 switch (cmd->flow_type) {
2467 case TCP_V4_FLOW:
2468 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002469 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002470 case UDP_V4_FLOW:
2471 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2472 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002473 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002474 case SCTP_V4_FLOW:
2475 case AH_ESP_V4_FLOW:
2476 case AH_V4_FLOW:
2477 case ESP_V4_FLOW:
2478 case IPV4_FLOW:
2479 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2480 break;
2481 case TCP_V6_FLOW:
2482 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002483 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002484 case UDP_V6_FLOW:
2485 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2486 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002487 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002488 case SCTP_V6_FLOW:
2489 case AH_ESP_V6_FLOW:
2490 case AH_V6_FLOW:
2491 case ESP_V6_FLOW:
2492 case IPV6_FLOW:
2493 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2494 break;
2495 default:
2496 return -EINVAL;
2497 }
2498
2499 return 0;
2500}
2501
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002502static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002503 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002504{
2505 struct ixgbe_adapter *adapter = netdev_priv(dev);
2506 int ret = -EOPNOTSUPP;
2507
2508 switch (cmd->cmd) {
2509 case ETHTOOL_GRXRINGS:
2510 cmd->data = adapter->num_rx_queues;
2511 ret = 0;
2512 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002513 case ETHTOOL_GRXCLSRLCNT:
2514 cmd->rule_cnt = adapter->fdir_filter_count;
2515 ret = 0;
2516 break;
2517 case ETHTOOL_GRXCLSRULE:
2518 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2519 break;
2520 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002521 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002522 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002523 case ETHTOOL_GRXFH:
2524 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2525 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002526 default:
2527 break;
2528 }
2529
2530 return ret;
2531}
2532
John Fastabendb82b17d2016-02-16 21:18:53 -08002533int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2534 struct ixgbe_fdir_filter *input,
2535 u16 sw_idx)
Alexander Duycke4911d52011-05-11 07:18:52 +00002536{
2537 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002538 struct hlist_node *node2;
2539 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002540 int err = -EINVAL;
2541
2542 parent = NULL;
2543 rule = NULL;
2544
Sasha Levinb67bfe02013-02-27 17:06:00 -08002545 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002546 &adapter->fdir_filter_list, fdir_node) {
2547 /* hash found, or no matching entry */
2548 if (rule->sw_idx >= sw_idx)
2549 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002550 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002551 }
2552
2553 /* if there is an old rule occupying our place remove it */
2554 if (rule && (rule->sw_idx == sw_idx)) {
2555 if (!input || (rule->filter.formatted.bkt_hash !=
2556 input->filter.formatted.bkt_hash)) {
2557 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2558 &rule->filter,
2559 sw_idx);
2560 }
2561
2562 hlist_del(&rule->fdir_node);
2563 kfree(rule);
2564 adapter->fdir_filter_count--;
2565 }
2566
2567 /*
2568 * If no input this was a delete, err should be 0 if a rule was
2569 * successfully found and removed from the list else -EINVAL
2570 */
2571 if (!input)
2572 return err;
2573
2574 /* initialize node and set software index */
2575 INIT_HLIST_NODE(&input->fdir_node);
2576
2577 /* add filter to the list */
2578 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002579 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002580 else
2581 hlist_add_head(&input->fdir_node,
2582 &adapter->fdir_filter_list);
2583
2584 /* update counts */
2585 adapter->fdir_filter_count++;
2586
2587 return 0;
2588}
2589
2590static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2591 u8 *flow_type)
2592{
2593 switch (fsp->flow_type & ~FLOW_EXT) {
2594 case TCP_V4_FLOW:
2595 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2596 break;
2597 case UDP_V4_FLOW:
2598 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2599 break;
2600 case SCTP_V4_FLOW:
2601 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2602 break;
2603 case IP_USER_FLOW:
2604 switch (fsp->h_u.usr_ip4_spec.proto) {
2605 case IPPROTO_TCP:
2606 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2607 break;
2608 case IPPROTO_UDP:
2609 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2610 break;
2611 case IPPROTO_SCTP:
2612 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2613 break;
2614 case 0:
2615 if (!fsp->m_u.usr_ip4_spec.proto) {
2616 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2617 break;
2618 }
2619 default:
2620 return 0;
2621 }
2622 break;
2623 default:
2624 return 0;
2625 }
2626
2627 return 1;
2628}
2629
2630static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2631 struct ethtool_rxnfc *cmd)
2632{
2633 struct ethtool_rx_flow_spec *fsp =
2634 (struct ethtool_rx_flow_spec *)&cmd->fs;
2635 struct ixgbe_hw *hw = &adapter->hw;
2636 struct ixgbe_fdir_filter *input;
2637 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002638 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002639 int err;
2640
2641 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2642 return -EOPNOTSUPP;
2643
John Fastabend7aac8422015-05-26 08:23:33 -07002644 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2645 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002646 */
John Fastabend7aac8422015-05-26 08:23:33 -07002647 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2648 queue = IXGBE_FDIR_DROP_QUEUE;
2649 } else {
2650 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2651 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2652
2653 if (!vf && (ring >= adapter->num_rx_queues))
2654 return -EINVAL;
2655 else if (vf &&
2656 ((vf > adapter->num_vfs) ||
2657 ring >= adapter->num_rx_queues_per_pool))
2658 return -EINVAL;
2659
2660 /* Map the ring onto the absolute queue index */
2661 if (!vf)
2662 queue = adapter->rx_ring[ring]->reg_idx;
2663 else
2664 queue = ((vf - 1) *
2665 adapter->num_rx_queues_per_pool) + ring;
2666 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002667
2668 /* Don't allow indexes to exist outside of available space */
2669 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2670 e_err(drv, "Location out of range\n");
2671 return -EINVAL;
2672 }
2673
2674 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2675 if (!input)
2676 return -ENOMEM;
2677
2678 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2679
2680 /* set SW index */
2681 input->sw_idx = fsp->location;
2682
2683 /* record flow type */
2684 if (!ixgbe_flowspec_to_flow_type(fsp,
2685 &input->filter.formatted.flow_type)) {
2686 e_err(drv, "Unrecognized flow type\n");
2687 goto err_out;
2688 }
2689
2690 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2691 IXGBE_ATR_L4TYPE_MASK;
2692
2693 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2694 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2695
2696 /* Copy input into formatted structures */
2697 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2698 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2699 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2700 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2701 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2702 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2703 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2704 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2705
2706 if (fsp->flow_type & FLOW_EXT) {
2707 input->filter.formatted.vm_pool =
2708 (unsigned char)ntohl(fsp->h_ext.data[1]);
2709 mask.formatted.vm_pool =
2710 (unsigned char)ntohl(fsp->m_ext.data[1]);
2711 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2712 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2713 input->filter.formatted.flex_bytes =
2714 fsp->h_ext.vlan_etype;
2715 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2716 }
2717
2718 /* determine if we need to drop or route the packet */
2719 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2720 input->action = IXGBE_FDIR_DROP_QUEUE;
2721 else
2722 input->action = fsp->ring_cookie;
2723
2724 spin_lock(&adapter->fdir_perfect_lock);
2725
2726 if (hlist_empty(&adapter->fdir_filter_list)) {
2727 /* save mask and program input mask into HW */
2728 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2729 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2730 if (err) {
2731 e_err(drv, "Error writing mask\n");
2732 goto err_out_w_lock;
2733 }
2734 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2735 e_err(drv, "Only one mask supported per port\n");
2736 goto err_out_w_lock;
2737 }
2738
2739 /* apply mask and compute/store hash */
2740 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2741
2742 /* program filters to filter memory */
2743 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002744 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002745 if (err)
2746 goto err_out_w_lock;
2747
2748 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2749
2750 spin_unlock(&adapter->fdir_perfect_lock);
2751
2752 return err;
2753err_out_w_lock:
2754 spin_unlock(&adapter->fdir_perfect_lock);
2755err_out:
2756 kfree(input);
2757 return -EINVAL;
2758}
2759
2760static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2761 struct ethtool_rxnfc *cmd)
2762{
2763 struct ethtool_rx_flow_spec *fsp =
2764 (struct ethtool_rx_flow_spec *)&cmd->fs;
2765 int err;
2766
2767 spin_lock(&adapter->fdir_perfect_lock);
2768 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2769 spin_unlock(&adapter->fdir_perfect_lock);
2770
2771 return err;
2772}
2773
Alexander Duyckef6afc02012-02-08 07:51:53 +00002774#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2775 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2776static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2777 struct ethtool_rxnfc *nfc)
2778{
2779 u32 flags2 = adapter->flags2;
2780
2781 /*
2782 * RSS does not support anything other than hashing
2783 * to queues on src and dst IPs and ports
2784 */
2785 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2786 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2787 return -EINVAL;
2788
2789 switch (nfc->flow_type) {
2790 case TCP_V4_FLOW:
2791 case TCP_V6_FLOW:
2792 if (!(nfc->data & RXH_IP_SRC) ||
2793 !(nfc->data & RXH_IP_DST) ||
2794 !(nfc->data & RXH_L4_B_0_1) ||
2795 !(nfc->data & RXH_L4_B_2_3))
2796 return -EINVAL;
2797 break;
2798 case UDP_V4_FLOW:
2799 if (!(nfc->data & RXH_IP_SRC) ||
2800 !(nfc->data & RXH_IP_DST))
2801 return -EINVAL;
2802 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2803 case 0:
2804 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2805 break;
2806 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2807 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2808 break;
2809 default:
2810 return -EINVAL;
2811 }
2812 break;
2813 case UDP_V6_FLOW:
2814 if (!(nfc->data & RXH_IP_SRC) ||
2815 !(nfc->data & RXH_IP_DST))
2816 return -EINVAL;
2817 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2818 case 0:
2819 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2820 break;
2821 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2822 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2823 break;
2824 default:
2825 return -EINVAL;
2826 }
2827 break;
2828 case AH_ESP_V4_FLOW:
2829 case AH_V4_FLOW:
2830 case ESP_V4_FLOW:
2831 case SCTP_V4_FLOW:
2832 case AH_ESP_V6_FLOW:
2833 case AH_V6_FLOW:
2834 case ESP_V6_FLOW:
2835 case SCTP_V6_FLOW:
2836 if (!(nfc->data & RXH_IP_SRC) ||
2837 !(nfc->data & RXH_IP_DST) ||
2838 (nfc->data & RXH_L4_B_0_1) ||
2839 (nfc->data & RXH_L4_B_2_3))
2840 return -EINVAL;
2841 break;
2842 default:
2843 return -EINVAL;
2844 }
2845
2846 /* if we changed something we need to update flags */
2847 if (flags2 != adapter->flags2) {
2848 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002849 u32 mrqc;
2850 unsigned int pf_pool = adapter->num_vfs;
2851
2852 if ((hw->mac.type >= ixgbe_mac_X550) &&
2853 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2854 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2855 else
2856 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002857
2858 if ((flags2 & UDP_RSS_FLAGS) &&
2859 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002860 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002861
2862 adapter->flags2 = flags2;
2863
2864 /* Perform hash on these packet types */
2865 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2866 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2867 | IXGBE_MRQC_RSS_FIELD_IPV6
2868 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2869
2870 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2871 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2872
2873 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2874 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2875
2876 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2877 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2878
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002879 if ((hw->mac.type >= ixgbe_mac_X550) &&
2880 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2881 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2882 else
2883 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002884 }
2885
2886 return 0;
2887}
2888
Alexander Duycke4911d52011-05-11 07:18:52 +00002889static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2890{
2891 struct ixgbe_adapter *adapter = netdev_priv(dev);
2892 int ret = -EOPNOTSUPP;
2893
2894 switch (cmd->cmd) {
2895 case ETHTOOL_SRXCLSRLINS:
2896 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2897 break;
2898 case ETHTOOL_SRXCLSRLDEL:
2899 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2900 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002901 case ETHTOOL_SRXFH:
2902 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2903 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002904 default:
2905 break;
2906 }
2907
2908 return ret;
2909}
2910
Tom Barbette1c7cf072015-06-26 15:40:18 +02002911static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2912{
2913 if (adapter->hw.mac.type < ixgbe_mac_X550)
2914 return 16;
2915 else
2916 return 64;
2917}
2918
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002919static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2920{
2921 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2922
2923 return sizeof(adapter->rss_key);
2924}
2925
2926static u32 ixgbe_rss_indir_size(struct net_device *netdev)
2927{
2928 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2929
2930 return ixgbe_rss_indir_tbl_entries(adapter);
2931}
2932
2933static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
2934{
2935 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
Alexander Duyckfa81da72016-09-07 20:28:17 -07002936 u16 rss_m = adapter->ring_feature[RING_F_RSS].mask;
2937
2938 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
2939 rss_m = adapter->ring_feature[RING_F_RSS].indices - 1;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002940
2941 for (i = 0; i < reta_size; i++)
Alexander Duyckfa81da72016-09-07 20:28:17 -07002942 indir[i] = adapter->rss_indir_tbl[i] & rss_m;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002943}
2944
2945static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
2946 u8 *hfunc)
2947{
2948 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2949
2950 if (hfunc)
2951 *hfunc = ETH_RSS_HASH_TOP;
2952
2953 if (indir)
2954 ixgbe_get_reta(adapter, indir);
2955
2956 if (key)
2957 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
2958
2959 return 0;
2960}
2961
Tom Barbette1c7cf072015-06-26 15:40:18 +02002962static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
2963 const u8 *key, const u8 hfunc)
2964{
2965 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2966 int i;
2967 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
2968
2969 if (hfunc)
2970 return -EINVAL;
2971
2972 /* Fill out the redirection table */
2973 if (indir) {
2974 int max_queues = min_t(int, adapter->num_rx_queues,
2975 ixgbe_rss_indir_tbl_max(adapter));
2976
2977 /*Allow at least 2 queues w/ SR-IOV.*/
2978 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2979 (max_queues < 2))
2980 max_queues = 2;
2981
2982 /* Verify user input. */
2983 for (i = 0; i < reta_entries; i++)
2984 if (indir[i] >= max_queues)
2985 return -EINVAL;
2986
2987 for (i = 0; i < reta_entries; i++)
2988 adapter->rss_indir_tbl[i] = indir[i];
2989 }
2990
2991 /* Fill out the rss hash key */
2992 if (key)
2993 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
2994
2995 ixgbe_store_reta(adapter);
2996
2997 return 0;
2998}
2999
Jacob Kellere3aac882012-05-04 02:56:12 +00003000static int ixgbe_get_ts_info(struct net_device *dev,
3001 struct ethtool_ts_info *info)
3002{
3003 struct ixgbe_adapter *adapter = netdev_priv(dev);
3004
Tony Nguyen918b89e2016-06-01 09:50:43 -07003005 /* we always support timestamping disabled */
3006 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
3007
Jacob Kellere3aac882012-05-04 02:56:12 +00003008 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003009 case ixgbe_mac_X550:
3010 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07003011 case ixgbe_mac_x550em_a:
Tony Nguyen918b89e2016-06-01 09:50:43 -07003012 info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
3013 /* fallthrough */
Jacob Kellere3aac882012-05-04 02:56:12 +00003014 case ixgbe_mac_X540:
3015 case ixgbe_mac_82599EB:
3016 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003017 SOF_TIMESTAMPING_TX_SOFTWARE |
3018 SOF_TIMESTAMPING_RX_SOFTWARE |
3019 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003020 SOF_TIMESTAMPING_TX_HARDWARE |
3021 SOF_TIMESTAMPING_RX_HARDWARE |
3022 SOF_TIMESTAMPING_RAW_HARDWARE;
3023
3024 if (adapter->ptp_clock)
3025 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3026 else
3027 info->phc_index = -1;
3028
3029 info->tx_types =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003030 BIT(HWTSTAMP_TX_OFF) |
3031 BIT(HWTSTAMP_TX_ON);
Jacob Kellere3aac882012-05-04 02:56:12 +00003032
Tony Nguyen918b89e2016-06-01 09:50:43 -07003033 info->rx_filters |=
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003034 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3035 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
3036 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003037 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003038 default:
3039 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003040 }
3041 return 0;
3042}
3043
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003044static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3045{
3046 unsigned int max_combined;
3047 u8 tcs = netdev_get_num_tc(adapter->netdev);
3048
3049 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3050 /* We only support one q_vector without MSI-X */
3051 max_combined = 1;
3052 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck3b00da02016-09-07 20:28:11 -07003053 /* Limit value based on the queue mask */
3054 max_combined = adapter->ring_feature[RING_F_RSS].mask + 1;
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003055 } else if (tcs > 1) {
3056 /* For DCB report channels per traffic class */
3057 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3058 /* 8 TC w/ 4 queues per TC */
3059 max_combined = 4;
3060 } else if (tcs > 4) {
3061 /* 8 TC w/ 8 queues per TC */
3062 max_combined = 8;
3063 } else {
3064 /* 4 TC w/ 16 queues per TC */
3065 max_combined = 16;
3066 }
3067 } else if (adapter->atr_sample_rate) {
3068 /* support up to 64 queues with ATR */
3069 max_combined = IXGBE_MAX_FDIR_INDICES;
3070 } else {
3071 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003072 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003073 }
3074
3075 return max_combined;
3076}
3077
3078static void ixgbe_get_channels(struct net_device *dev,
3079 struct ethtool_channels *ch)
3080{
3081 struct ixgbe_adapter *adapter = netdev_priv(dev);
3082
3083 /* report maximum channels */
3084 ch->max_combined = ixgbe_max_channels(adapter);
3085
3086 /* report info for other vector */
3087 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3088 ch->max_other = NON_Q_VECTORS;
3089 ch->other_count = NON_Q_VECTORS;
3090 }
3091
3092 /* record RSS queues */
3093 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3094
3095 /* nothing else to report if RSS is disabled */
3096 if (ch->combined_count == 1)
3097 return;
3098
3099 /* we do not support ATR queueing if SR-IOV is enabled */
3100 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3101 return;
3102
3103 /* same thing goes for being DCB enabled */
3104 if (netdev_get_num_tc(dev) > 1)
3105 return;
3106
3107 /* if ATR is disabled we can exit */
3108 if (!adapter->atr_sample_rate)
3109 return;
3110
3111 /* report flow director queues as maximum channels */
3112 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3113}
3114
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003115static int ixgbe_set_channels(struct net_device *dev,
3116 struct ethtool_channels *ch)
3117{
3118 struct ixgbe_adapter *adapter = netdev_priv(dev);
3119 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003120 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003121
3122 /* verify they are not requesting separate vectors */
3123 if (!count || ch->rx_count || ch->tx_count)
3124 return -EINVAL;
3125
3126 /* verify other_count has not changed */
3127 if (ch->other_count != NON_Q_VECTORS)
3128 return -EINVAL;
3129
3130 /* verify the number of channels does not exceed hardware limits */
3131 if (count > ixgbe_max_channels(adapter))
3132 return -EINVAL;
3133
3134 /* update feature limits from largest to smallest supported values */
3135 adapter->ring_feature[RING_F_FDIR].limit = count;
3136
Don Skidmore0f9b2322014-11-18 09:35:08 +00003137 /* cap RSS limit */
3138 if (count > max_rss_indices)
3139 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003140 adapter->ring_feature[RING_F_RSS].limit = count;
3141
3142#ifdef IXGBE_FCOE
3143 /* cap FCoE limit at 8 */
3144 if (count > IXGBE_FCRETA_SIZE)
3145 count = IXGBE_FCRETA_SIZE;
3146 adapter->ring_feature[RING_F_FCOE].limit = count;
3147
3148#endif
3149 /* use setup TC to update any traffic class queue mapping */
3150 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3151}
3152
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003153static int ixgbe_get_module_info(struct net_device *dev,
3154 struct ethtool_modinfo *modinfo)
3155{
3156 struct ixgbe_adapter *adapter = netdev_priv(dev);
3157 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003158 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003159 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003160 bool page_swap = false;
3161
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003162 if (hw->phy.type == ixgbe_phy_fw)
3163 return -ENXIO;
3164
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003165 /* Check whether we support SFF-8472 or not */
3166 status = hw->phy.ops.read_i2c_eeprom(hw,
3167 IXGBE_SFF_SFF_8472_COMP,
3168 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003169 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003170 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003171
3172 /* addressing mode is not supported */
3173 status = hw->phy.ops.read_i2c_eeprom(hw,
3174 IXGBE_SFF_SFF_8472_SWAP,
3175 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003176 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003177 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003178
3179 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3180 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3181 page_swap = true;
3182 }
3183
3184 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3185 /* We have a SFP, but it does not support SFF-8472 */
3186 modinfo->type = ETH_MODULE_SFF_8079;
3187 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3188 } else {
3189 /* We have a SFP which supports a revision of SFF-8472. */
3190 modinfo->type = ETH_MODULE_SFF_8472;
3191 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3192 }
3193
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003194 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003195}
3196
3197static int ixgbe_get_module_eeprom(struct net_device *dev,
3198 struct ethtool_eeprom *ee,
3199 u8 *data)
3200{
3201 struct ixgbe_adapter *adapter = netdev_priv(dev);
3202 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003203 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003204 u8 databyte = 0xFF;
3205 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003206
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003207 if (ee->len == 0)
3208 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003209
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003210 if (hw->phy.type == ixgbe_phy_fw)
3211 return -ENXIO;
3212
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003213 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003214 /* I2C reads can take long time */
3215 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3216 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003217
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003218 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003219 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003220 else
3221 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3222
Mark Rustada1e869d2015-04-10 10:36:36 -07003223 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003224 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003225
3226 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003227 }
3228
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003229 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003230}
3231
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003232static const struct {
3233 ixgbe_link_speed mac_speed;
3234 u32 supported;
3235} ixgbe_ls_map[] = {
3236 { IXGBE_LINK_SPEED_10_FULL, SUPPORTED_10baseT_Full },
3237 { IXGBE_LINK_SPEED_100_FULL, SUPPORTED_100baseT_Full },
3238 { IXGBE_LINK_SPEED_1GB_FULL, SUPPORTED_1000baseT_Full },
3239 { IXGBE_LINK_SPEED_2_5GB_FULL, SUPPORTED_2500baseX_Full },
3240 { IXGBE_LINK_SPEED_10GB_FULL, SUPPORTED_10000baseT_Full },
3241};
3242
3243static const struct {
3244 u32 lp_advertised;
3245 u32 mac_speed;
3246} ixgbe_lp_map[] = {
3247 { FW_PHY_ACT_UD_2_100M_TX_EEE, SUPPORTED_100baseT_Full },
3248 { FW_PHY_ACT_UD_2_1G_T_EEE, SUPPORTED_1000baseT_Full },
3249 { FW_PHY_ACT_UD_2_10G_T_EEE, SUPPORTED_10000baseT_Full },
3250 { FW_PHY_ACT_UD_2_1G_KX_EEE, SUPPORTED_1000baseKX_Full },
3251 { FW_PHY_ACT_UD_2_10G_KX4_EEE, SUPPORTED_10000baseKX4_Full },
3252 { FW_PHY_ACT_UD_2_10G_KR_EEE, SUPPORTED_10000baseKR_Full},
3253};
3254
3255static int
3256ixgbe_get_eee_fw(struct ixgbe_adapter *adapter, struct ethtool_eee *edata)
3257{
3258 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
3259 struct ixgbe_hw *hw = &adapter->hw;
3260 s32 rc;
3261 u16 i;
3262
3263 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_UD_2, &info);
3264 if (rc)
3265 return rc;
3266
3267 edata->lp_advertised = 0;
3268 for (i = 0; i < ARRAY_SIZE(ixgbe_lp_map); ++i) {
3269 if (info[0] & ixgbe_lp_map[i].lp_advertised)
3270 edata->lp_advertised |= ixgbe_lp_map[i].mac_speed;
3271 }
3272
3273 edata->supported = 0;
3274 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3275 if (hw->phy.eee_speeds_supported & ixgbe_ls_map[i].mac_speed)
3276 edata->supported |= ixgbe_ls_map[i].supported;
3277 }
3278
3279 edata->advertised = 0;
3280 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3281 if (hw->phy.eee_speeds_advertised & ixgbe_ls_map[i].mac_speed)
3282 edata->advertised |= ixgbe_ls_map[i].supported;
3283 }
3284
3285 edata->eee_enabled = !!edata->advertised;
3286 edata->tx_lpi_enabled = edata->eee_enabled;
3287 if (edata->advertised & edata->lp_advertised)
3288 edata->eee_active = true;
3289
3290 return 0;
3291}
3292
3293static int ixgbe_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
3294{
3295 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3296 struct ixgbe_hw *hw = &adapter->hw;
3297
3298 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3299 return -EOPNOTSUPP;
3300
3301 if (hw->phy.eee_speeds_supported && hw->phy.type == ixgbe_phy_fw)
3302 return ixgbe_get_eee_fw(adapter, edata);
3303
3304 return -EOPNOTSUPP;
3305}
3306
3307static int ixgbe_set_eee(struct net_device *netdev, struct ethtool_eee *edata)
3308{
3309 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3310 struct ixgbe_hw *hw = &adapter->hw;
3311 struct ethtool_eee eee_data;
3312 s32 ret_val;
3313
3314 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3315 return -EOPNOTSUPP;
3316
3317 memset(&eee_data, 0, sizeof(struct ethtool_eee));
3318
3319 ret_val = ixgbe_get_eee(netdev, &eee_data);
3320 if (ret_val)
3321 return ret_val;
3322
3323 if (eee_data.eee_enabled && !edata->eee_enabled) {
3324 if (eee_data.tx_lpi_enabled != edata->tx_lpi_enabled) {
3325 e_err(drv, "Setting EEE tx-lpi is not supported\n");
3326 return -EINVAL;
3327 }
3328
3329 if (eee_data.tx_lpi_timer != edata->tx_lpi_timer) {
3330 e_err(drv,
3331 "Setting EEE Tx LPI timer is not supported\n");
3332 return -EINVAL;
3333 }
3334
3335 if (eee_data.advertised != edata->advertised) {
3336 e_err(drv,
3337 "Setting EEE advertised speeds is not supported\n");
3338 return -EINVAL;
3339 }
3340 }
3341
3342 if (eee_data.eee_enabled != edata->eee_enabled) {
3343 if (edata->eee_enabled) {
3344 adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
3345 hw->phy.eee_speeds_advertised =
3346 hw->phy.eee_speeds_supported;
3347 } else {
3348 adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
3349 hw->phy.eee_speeds_advertised = 0;
3350 }
3351
3352 /* reset link */
3353 if (netif_running(netdev))
3354 ixgbe_reinit_locked(adapter);
3355 else
3356 ixgbe_reset(adapter);
3357 }
3358
3359 return 0;
3360}
3361
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003362static u32 ixgbe_get_priv_flags(struct net_device *netdev)
3363{
3364 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3365 u32 priv_flags = 0;
3366
3367 if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
3368 priv_flags |= IXGBE_PRIV_FLAGS_LEGACY_RX;
3369
3370 return priv_flags;
3371}
3372
3373static int ixgbe_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3374{
3375 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3376 unsigned int flags2 = adapter->flags2;
3377
3378 flags2 &= ~IXGBE_FLAG2_RX_LEGACY;
3379 if (priv_flags & IXGBE_PRIV_FLAGS_LEGACY_RX)
3380 flags2 |= IXGBE_FLAG2_RX_LEGACY;
3381
3382 if (flags2 != adapter->flags2) {
3383 adapter->flags2 = flags2;
3384
3385 /* reset interface to repopulate queues */
3386 if (netif_running(netdev))
3387 ixgbe_reinit_locked(adapter);
3388 }
3389
3390 return 0;
3391}
3392
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003393static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003394 .get_settings = ixgbe_get_settings,
3395 .set_settings = ixgbe_set_settings,
3396 .get_drvinfo = ixgbe_get_drvinfo,
3397 .get_regs_len = ixgbe_get_regs_len,
3398 .get_regs = ixgbe_get_regs,
3399 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003400 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003401 .nway_reset = ixgbe_nway_reset,
3402 .get_link = ethtool_op_get_link,
3403 .get_eeprom_len = ixgbe_get_eeprom_len,
3404 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003405 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003406 .get_ringparam = ixgbe_get_ringparam,
3407 .set_ringparam = ixgbe_set_ringparam,
3408 .get_pauseparam = ixgbe_get_pauseparam,
3409 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003410 .get_msglevel = ixgbe_get_msglevel,
3411 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003412 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003413 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003414 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003415 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003416 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3417 .get_coalesce = ixgbe_get_coalesce,
3418 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003419 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003420 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003421 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3422 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3423 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003424 .set_rxfh = ixgbe_set_rxfh,
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003425 .get_eee = ixgbe_get_eee,
3426 .set_eee = ixgbe_set_eee,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003427 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003428 .set_channels = ixgbe_set_channels,
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003429 .get_priv_flags = ixgbe_get_priv_flags,
3430 .set_priv_flags = ixgbe_set_priv_flags,
Jacob Kellere3aac882012-05-04 02:56:12 +00003431 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003432 .get_module_info = ixgbe_get_module_info,
3433 .get_module_eeprom = ixgbe_get_module_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003434};
3435
3436void ixgbe_set_ethtool_ops(struct net_device *netdev)
3437{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003438 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003439}