Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2002 Andi Kleen, SuSE Labs. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * Thanks to Ben LaHaise for precious feedback. |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 4 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | #include <linux/highmem.h> |
Ingo Molnar | 8192206 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 6 | #include <linux/bootmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | #include <linux/module.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 8 | #include <linux/sched.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/slab.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 10 | #include <linux/mm.h> |
Thomas Gleixner | 76ebd05 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 11 | #include <linux/interrupt.h> |
Thomas Gleixner | ee7ae7a | 2008-04-17 17:40:45 +0200 | [diff] [blame] | 12 | #include <linux/seq_file.h> |
| 13 | #include <linux/debugfs.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 14 | |
Thomas Gleixner | 950f9d9 | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 15 | #include <asm/e820.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <asm/processor.h> |
| 17 | #include <asm/tlbflush.h> |
Dave Jones | f8af095 | 2006-01-06 00:12:10 -0800 | [diff] [blame] | 18 | #include <asm/sections.h> |
Jeremy Fitzhardinge | 93dbda7 | 2009-02-26 17:35:44 -0800 | [diff] [blame] | 19 | #include <asm/setup.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 20 | #include <asm/uaccess.h> |
| 21 | #include <asm/pgalloc.h> |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 22 | #include <asm/proto.h> |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 23 | #include <asm/pat.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 25 | /* |
| 26 | * The current flushing context - we pass it instead of 5 arguments: |
| 27 | */ |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 28 | struct cpa_data { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 29 | unsigned long *vaddr; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 30 | pgprot_t mask_set; |
| 31 | pgprot_t mask_clr; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 32 | int numpages; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 33 | int flags; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 34 | unsigned long pfn; |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 35 | unsigned force_split : 1; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 36 | int curpage; |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 37 | struct page **pages; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 38 | }; |
| 39 | |
Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 40 | /* |
| 41 | * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings) |
| 42 | * using cpa_lock. So that we don't allow any other cpu, with stale large tlb |
| 43 | * entries change the page attribute in parallel to some other cpu |
| 44 | * splitting a large page entry along with changing the attribute. |
| 45 | */ |
| 46 | static DEFINE_SPINLOCK(cpa_lock); |
| 47 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 48 | #define CPA_FLUSHTLB 1 |
| 49 | #define CPA_ARRAY 2 |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 50 | #define CPA_PAGES_ARRAY 4 |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 51 | |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 52 | #ifdef CONFIG_PROC_FS |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 53 | static unsigned long direct_pages_count[PG_LEVEL_NUM]; |
| 54 | |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 55 | void update_page_count(int level, unsigned long pages) |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 56 | { |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 57 | unsigned long flags; |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 58 | |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 59 | /* Protect against CPA */ |
| 60 | spin_lock_irqsave(&pgd_lock, flags); |
| 61 | direct_pages_count[level] += pages; |
| 62 | spin_unlock_irqrestore(&pgd_lock, flags); |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 63 | } |
| 64 | |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 65 | static void split_page_count(int level) |
| 66 | { |
| 67 | direct_pages_count[level]--; |
| 68 | direct_pages_count[level - 1] += PTRS_PER_PTE; |
| 69 | } |
| 70 | |
Alexey Dobriyan | e1759c2 | 2008-10-15 23:50:22 +0400 | [diff] [blame] | 71 | void arch_report_meminfo(struct seq_file *m) |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 72 | { |
Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 73 | seq_printf(m, "DirectMap4k: %8lu kB\n", |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 74 | direct_pages_count[PG_LEVEL_4K] << 2); |
| 75 | #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE) |
Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 76 | seq_printf(m, "DirectMap2M: %8lu kB\n", |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 77 | direct_pages_count[PG_LEVEL_2M] << 11); |
| 78 | #else |
Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 79 | seq_printf(m, "DirectMap4M: %8lu kB\n", |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 80 | direct_pages_count[PG_LEVEL_2M] << 12); |
| 81 | #endif |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 82 | #ifdef CONFIG_X86_64 |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 83 | if (direct_gbpages) |
Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 84 | seq_printf(m, "DirectMap1G: %8lu kB\n", |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 85 | direct_pages_count[PG_LEVEL_1G] << 20); |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 86 | #endif |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 87 | } |
| 88 | #else |
| 89 | static inline void split_page_count(int level) { } |
| 90 | #endif |
| 91 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 92 | #ifdef CONFIG_X86_64 |
| 93 | |
| 94 | static inline unsigned long highmap_start_pfn(void) |
| 95 | { |
| 96 | return __pa(_text) >> PAGE_SHIFT; |
| 97 | } |
| 98 | |
| 99 | static inline unsigned long highmap_end_pfn(void) |
| 100 | { |
Jeremy Fitzhardinge | 93dbda7 | 2009-02-26 17:35:44 -0800 | [diff] [blame] | 101 | return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | #endif |
| 105 | |
Ingo Molnar | 92cb54a | 2008-02-13 14:37:52 +0100 | [diff] [blame] | 106 | #ifdef CONFIG_DEBUG_PAGEALLOC |
| 107 | # define debug_pagealloc 1 |
| 108 | #else |
| 109 | # define debug_pagealloc 0 |
| 110 | #endif |
| 111 | |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 112 | static inline int |
| 113 | within(unsigned long addr, unsigned long start, unsigned long end) |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 114 | { |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 115 | return addr >= start && addr < end; |
| 116 | } |
| 117 | |
| 118 | /* |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 119 | * Flushing functions |
| 120 | */ |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 121 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 122 | /** |
| 123 | * clflush_cache_range - flush a cache range with clflush |
| 124 | * @addr: virtual start address |
| 125 | * @size: number of bytes to flush |
| 126 | * |
| 127 | * clflush is an unordered instruction which needs fencing with mfence |
| 128 | * to avoid ordering issues. |
| 129 | */ |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 130 | void clflush_cache_range(void *vaddr, unsigned int size) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 131 | { |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 132 | void *vend = vaddr + size - 1; |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 133 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 134 | mb(); |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 135 | |
| 136 | for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size) |
| 137 | clflush(vaddr); |
| 138 | /* |
| 139 | * Flush any possible final partial cacheline: |
| 140 | */ |
| 141 | clflush(vend); |
| 142 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 143 | mb(); |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 144 | } |
| 145 | |
Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 146 | static void __cpa_flush_all(void *arg) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 147 | { |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 148 | unsigned long cache = (unsigned long)arg; |
| 149 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 150 | /* |
| 151 | * Flush all to work around Errata in early athlons regarding |
| 152 | * large page flushing. |
| 153 | */ |
| 154 | __flush_tlb_all(); |
| 155 | |
venkatesh.pallipadi@intel.com | 0b82753 | 2009-05-22 13:23:37 -0700 | [diff] [blame] | 156 | if (cache && boot_cpu_data.x86 >= 4) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 157 | wbinvd(); |
| 158 | } |
| 159 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 160 | static void cpa_flush_all(unsigned long cache) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 161 | { |
| 162 | BUG_ON(irqs_disabled()); |
| 163 | |
Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 164 | on_each_cpu(__cpa_flush_all, (void *) cache, 1); |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 165 | } |
| 166 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 167 | static void __cpa_flush_range(void *arg) |
| 168 | { |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 169 | /* |
| 170 | * We could optimize that further and do individual per page |
| 171 | * tlb invalidates for a low number of pages. Caveat: we must |
| 172 | * flush the high aliases on 64bit as well. |
| 173 | */ |
| 174 | __flush_tlb_all(); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 175 | } |
| 176 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 177 | static void cpa_flush_range(unsigned long start, int numpages, int cache) |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 178 | { |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 179 | unsigned int i, level; |
| 180 | unsigned long addr; |
| 181 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 182 | BUG_ON(irqs_disabled()); |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 183 | WARN_ON(PAGE_ALIGN(start) != start); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 184 | |
Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 185 | on_each_cpu(__cpa_flush_range, NULL, 1); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 186 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 187 | if (!cache) |
| 188 | return; |
| 189 | |
Thomas Gleixner | 3b233e5 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 190 | /* |
| 191 | * We only need to flush on one CPU, |
| 192 | * clflush is a MESI-coherent instruction that |
| 193 | * will cause all other CPUs to flush the same |
| 194 | * cachelines: |
| 195 | */ |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 196 | for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) { |
| 197 | pte_t *pte = lookup_address(addr, &level); |
| 198 | |
| 199 | /* |
| 200 | * Only flush present addresses: |
| 201 | */ |
Thomas Gleixner | 7bfb72e | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 202 | if (pte && (pte_val(*pte) & _PAGE_PRESENT)) |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 203 | clflush_cache_range((void *) addr, PAGE_SIZE); |
| 204 | } |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 205 | } |
| 206 | |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 207 | static void cpa_flush_array(unsigned long *start, int numpages, int cache, |
| 208 | int in_flags, struct page **pages) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 209 | { |
| 210 | unsigned int i, level; |
Pallipadi, Venkatesh | 2171787 | 2009-05-26 10:33:35 -0700 | [diff] [blame^] | 211 | unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 212 | |
| 213 | BUG_ON(irqs_disabled()); |
| 214 | |
Pallipadi, Venkatesh | 2171787 | 2009-05-26 10:33:35 -0700 | [diff] [blame^] | 215 | on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 216 | |
Pallipadi, Venkatesh | 2171787 | 2009-05-26 10:33:35 -0700 | [diff] [blame^] | 217 | if (!cache || do_wbinvd) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 218 | return; |
| 219 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 220 | /* |
| 221 | * We only need to flush on one CPU, |
| 222 | * clflush is a MESI-coherent instruction that |
| 223 | * will cause all other CPUs to flush the same |
| 224 | * cachelines: |
| 225 | */ |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 226 | for (i = 0; i < numpages; i++) { |
| 227 | unsigned long addr; |
| 228 | pte_t *pte; |
| 229 | |
| 230 | if (in_flags & CPA_PAGES_ARRAY) |
| 231 | addr = (unsigned long)page_address(pages[i]); |
| 232 | else |
| 233 | addr = start[i]; |
| 234 | |
| 235 | pte = lookup_address(addr, &level); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 236 | |
| 237 | /* |
| 238 | * Only flush present addresses: |
| 239 | */ |
| 240 | if (pte && (pte_val(*pte) & _PAGE_PRESENT)) |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 241 | clflush_cache_range((void *)addr, PAGE_SIZE); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 242 | } |
| 243 | } |
| 244 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 245 | /* |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 246 | * Certain areas of memory on x86 require very specific protection flags, |
| 247 | * for example the BIOS area or kernel text. Callers don't always get this |
| 248 | * right (again, ioremap() on BIOS memory is not uncommon) so this function |
| 249 | * checks and fixes these known static required protection bits. |
| 250 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 251 | static inline pgprot_t static_protections(pgprot_t prot, unsigned long address, |
| 252 | unsigned long pfn) |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 253 | { |
| 254 | pgprot_t forbidden = __pgprot(0); |
| 255 | |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 256 | /* |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 257 | * The BIOS area between 640k and 1Mb needs to be executable for |
| 258 | * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support. |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 259 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 260 | if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT)) |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 261 | pgprot_val(forbidden) |= _PAGE_NX; |
| 262 | |
| 263 | /* |
| 264 | * The kernel text needs to be executable for obvious reasons |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 265 | * Does not cover __inittext since that is gone later on. On |
| 266 | * 64bit we do not enforce !NX on the low mapping |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 267 | */ |
| 268 | if (within(address, (unsigned long)_text, (unsigned long)_etext)) |
| 269 | pgprot_val(forbidden) |= _PAGE_NX; |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 270 | |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 271 | /* |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 272 | * The .rodata section needs to be read-only. Using the pfn |
| 273 | * catches all aliases. |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 274 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 275 | if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT, |
| 276 | __pa((unsigned long)__end_rodata) >> PAGE_SHIFT)) |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 277 | pgprot_val(forbidden) |= _PAGE_RW; |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 278 | |
| 279 | prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden)); |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 280 | |
| 281 | return prot; |
| 282 | } |
| 283 | |
Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 284 | /* |
| 285 | * Lookup the page table entry for a virtual address. Return a pointer |
| 286 | * to the entry and the level of the mapping. |
| 287 | * |
| 288 | * Note: We return pud and pmd either when the entry is marked large |
| 289 | * or when the present bit is not set. Otherwise we would return a |
| 290 | * pointer to a nonexisting mapping. |
| 291 | */ |
Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 292 | pte_t *lookup_address(unsigned long address, unsigned int *level) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 293 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | pgd_t *pgd = pgd_offset_k(address); |
| 295 | pud_t *pud; |
| 296 | pmd_t *pmd; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 297 | |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 298 | *level = PG_LEVEL_NONE; |
| 299 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | if (pgd_none(*pgd)) |
| 301 | return NULL; |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 302 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | pud = pud_offset(pgd, address); |
| 304 | if (pud_none(*pud)) |
| 305 | return NULL; |
Andi Kleen | c2f71ee | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 306 | |
| 307 | *level = PG_LEVEL_1G; |
| 308 | if (pud_large(*pud) || !pud_present(*pud)) |
| 309 | return (pte_t *)pud; |
| 310 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | pmd = pmd_offset(pud, address); |
| 312 | if (pmd_none(*pmd)) |
| 313 | return NULL; |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 314 | |
| 315 | *level = PG_LEVEL_2M; |
Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 316 | if (pmd_large(*pmd) || !pmd_present(*pmd)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | return (pte_t *)pmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 319 | *level = PG_LEVEL_4K; |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 320 | |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 321 | return pte_offset_kernel(pmd, address); |
| 322 | } |
Pekka Paalanen | 75bb883 | 2008-05-12 21:20:56 +0200 | [diff] [blame] | 323 | EXPORT_SYMBOL_GPL(lookup_address); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 324 | |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 325 | /* |
| 326 | * Set the new pmd in all the pgds we know about: |
| 327 | */ |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 328 | static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 329 | { |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 330 | /* change init_mm */ |
| 331 | set_pte_atomic(kpte, pte); |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 332 | #ifdef CONFIG_X86_32 |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 333 | if (!SHARED_KERNEL_PMD) { |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 334 | struct page *page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | |
Jeremy Fitzhardinge | e3ed910 | 2008-01-30 13:34:11 +0100 | [diff] [blame] | 336 | list_for_each_entry(page, &pgd_list, lru) { |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 337 | pgd_t *pgd; |
| 338 | pud_t *pud; |
| 339 | pmd_t *pmd; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 340 | |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 341 | pgd = (pgd_t *)page_address(page) + pgd_index(address); |
| 342 | pud = pud_offset(pgd, address); |
| 343 | pmd = pmd_offset(pud, address); |
| 344 | set_pte_atomic((pte_t *)pmd, pte); |
| 345 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | } |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 347 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | } |
| 349 | |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 350 | static int |
| 351 | try_preserve_large_page(pte_t *kpte, unsigned long address, |
| 352 | struct cpa_data *cpa) |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 353 | { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 354 | unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 355 | pte_t new_pte, old_pte, *tmp; |
| 356 | pgprot_t old_prot, new_prot; |
Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 357 | int i, do_split = 1; |
Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 358 | unsigned int level; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 359 | |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 360 | if (cpa->force_split) |
| 361 | return 1; |
| 362 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 363 | spin_lock_irqsave(&pgd_lock, flags); |
| 364 | /* |
| 365 | * Check for races, another CPU might have split this page |
| 366 | * up already: |
| 367 | */ |
| 368 | tmp = lookup_address(address, &level); |
| 369 | if (tmp != kpte) |
| 370 | goto out_unlock; |
| 371 | |
| 372 | switch (level) { |
| 373 | case PG_LEVEL_2M: |
Andi Kleen | 31422c5 | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 374 | psize = PMD_PAGE_SIZE; |
| 375 | pmask = PMD_PAGE_MASK; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 376 | break; |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 377 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 378 | case PG_LEVEL_1G: |
Andi Kleen | 5d3c8b2 | 2008-02-13 16:20:35 +0100 | [diff] [blame] | 379 | psize = PUD_PAGE_SIZE; |
| 380 | pmask = PUD_PAGE_MASK; |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 381 | break; |
| 382 | #endif |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 383 | default: |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 384 | do_split = -EINVAL; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 385 | goto out_unlock; |
| 386 | } |
| 387 | |
| 388 | /* |
| 389 | * Calculate the number of pages, which fit into this large |
| 390 | * page starting at address: |
| 391 | */ |
| 392 | nextpage_addr = (address + psize) & pmask; |
| 393 | numpages = (nextpage_addr - address) >> PAGE_SHIFT; |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 394 | if (numpages < cpa->numpages) |
| 395 | cpa->numpages = numpages; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 396 | |
| 397 | /* |
| 398 | * We are safe now. Check whether the new pgprot is the same: |
| 399 | */ |
| 400 | old_pte = *kpte; |
| 401 | old_prot = new_prot = pte_pgprot(old_pte); |
| 402 | |
| 403 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); |
| 404 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 405 | |
| 406 | /* |
| 407 | * old_pte points to the large page base address. So we need |
| 408 | * to add the offset of the virtual address: |
| 409 | */ |
| 410 | pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT); |
| 411 | cpa->pfn = pfn; |
| 412 | |
| 413 | new_prot = static_protections(new_prot, address, pfn); |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 414 | |
| 415 | /* |
Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 416 | * We need to check the full range, whether |
| 417 | * static_protection() requires a different pgprot for one of |
| 418 | * the pages in the range we try to preserve: |
| 419 | */ |
| 420 | addr = address + PAGE_SIZE; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 421 | pfn++; |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 422 | for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 423 | pgprot_t chk_prot = static_protections(new_prot, addr, pfn); |
Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 424 | |
| 425 | if (pgprot_val(chk_prot) != pgprot_val(new_prot)) |
| 426 | goto out_unlock; |
| 427 | } |
| 428 | |
| 429 | /* |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 430 | * If there are no changes, return. maxpages has been updated |
| 431 | * above: |
| 432 | */ |
| 433 | if (pgprot_val(new_prot) == pgprot_val(old_prot)) { |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 434 | do_split = 0; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 435 | goto out_unlock; |
| 436 | } |
| 437 | |
| 438 | /* |
| 439 | * We need to change the attributes. Check, whether we can |
| 440 | * change the large page in one go. We request a split, when |
| 441 | * the address is not aligned and the number of pages is |
| 442 | * smaller than the number of pages in the large page. Note |
| 443 | * that we limited the number of possible pages already to |
| 444 | * the number of pages in the large page. |
| 445 | */ |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 446 | if (address == (nextpage_addr - psize) && cpa->numpages == numpages) { |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 447 | /* |
| 448 | * The address is aligned and the number of pages |
| 449 | * covers the full page. |
| 450 | */ |
| 451 | new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot)); |
| 452 | __set_pmd_pte(kpte, address, new_pte); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 453 | cpa->flags |= CPA_FLUSHTLB; |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 454 | do_split = 0; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 455 | } |
| 456 | |
| 457 | out_unlock: |
| 458 | spin_unlock_irqrestore(&pgd_lock, flags); |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 459 | |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 460 | return do_split; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 461 | } |
| 462 | |
Ingo Molnar | 7afe15b | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 463 | static int split_large_page(pte_t *kpte, unsigned long address) |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 464 | { |
Thomas Gleixner | 7b610ee | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 465 | unsigned long flags, pfn, pfninc = 1; |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 466 | unsigned int i, level; |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 467 | pte_t *pbase, *tmp; |
| 468 | pgprot_t ref_prot; |
Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 469 | struct page *base; |
| 470 | |
| 471 | if (!debug_pagealloc) |
| 472 | spin_unlock(&cpa_lock); |
| 473 | base = alloc_pages(GFP_KERNEL, 0); |
| 474 | if (!debug_pagealloc) |
| 475 | spin_lock(&cpa_lock); |
Suresh Siddha | 8311eb8 | 2008-09-23 14:00:41 -0700 | [diff] [blame] | 476 | if (!base) |
| 477 | return -ENOMEM; |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 478 | |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 479 | spin_lock_irqsave(&pgd_lock, flags); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 480 | /* |
| 481 | * Check for races, another CPU might have split this page |
| 482 | * up for us already: |
| 483 | */ |
| 484 | tmp = lookup_address(address, &level); |
Ingo Molnar | 6ce9fc1 | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 485 | if (tmp != kpte) |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 486 | goto out_unlock; |
| 487 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 488 | pbase = (pte_t *)page_address(base); |
Jeremy Fitzhardinge | 6944a9c | 2008-03-17 16:37:01 -0700 | [diff] [blame] | 489 | paravirt_alloc_pte(&init_mm, page_to_pfn(base)); |
Thomas Gleixner | 07cf89c | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 490 | ref_prot = pte_pgprot(pte_clrhuge(*kpte)); |
Ingo Molnar | 7a5714e | 2009-02-20 17:44:21 +0100 | [diff] [blame] | 491 | /* |
| 492 | * If we ever want to utilize the PAT bit, we need to |
| 493 | * update this function to make sure it's converted from |
| 494 | * bit 12 to bit 7 when we cross from the 2MB level to |
| 495 | * the 4K level: |
| 496 | */ |
| 497 | WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 498 | |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 499 | #ifdef CONFIG_X86_64 |
| 500 | if (level == PG_LEVEL_1G) { |
| 501 | pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT; |
| 502 | pgprot_val(ref_prot) |= _PAGE_PSE; |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 503 | } |
| 504 | #endif |
| 505 | |
Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 506 | /* |
| 507 | * Get the target pfn from the original entry: |
| 508 | */ |
| 509 | pfn = pte_pfn(*kpte); |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 510 | for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc) |
Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 511 | set_pte(&pbase[i], pfn_pte(pfn, ref_prot)); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 512 | |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 513 | if (address >= (unsigned long)__va(0) && |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 514 | address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT)) |
| 515 | split_page_count(level); |
| 516 | |
| 517 | #ifdef CONFIG_X86_64 |
| 518 | if (address >= (unsigned long)__va(1UL<<32) && |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 519 | address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT)) |
| 520 | split_page_count(level); |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 521 | #endif |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 522 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 523 | /* |
Ingo Molnar | 07a66d7 | 2009-02-20 08:04:13 +0100 | [diff] [blame] | 524 | * Install the new, split up pagetable. |
Huang, Ying | 4c881ca | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 525 | * |
Ingo Molnar | 07a66d7 | 2009-02-20 08:04:13 +0100 | [diff] [blame] | 526 | * We use the standard kernel pagetable protections for the new |
| 527 | * pagetable protections, the actual ptes set above control the |
| 528 | * primary protection behavior: |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 529 | */ |
Ingo Molnar | 07a66d7 | 2009-02-20 08:04:13 +0100 | [diff] [blame] | 530 | __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE))); |
Ingo Molnar | 211b3d0 | 2009-03-10 22:31:03 +0100 | [diff] [blame] | 531 | |
| 532 | /* |
| 533 | * Intel Atom errata AAH41 workaround. |
| 534 | * |
| 535 | * The real fix should be in hw or in a microcode update, but |
| 536 | * we also probabilistically try to reduce the window of having |
| 537 | * a large TLB mixed with 4K TLBs while instruction fetches are |
| 538 | * going on. |
| 539 | */ |
| 540 | __flush_tlb_all(); |
| 541 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 542 | base = NULL; |
| 543 | |
| 544 | out_unlock: |
Thomas Gleixner | eb5b5f0 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 545 | /* |
| 546 | * If we dropped out via the lookup_address check under |
| 547 | * pgd_lock then stick the page back into the pool: |
| 548 | */ |
Suresh Siddha | 8311eb8 | 2008-09-23 14:00:41 -0700 | [diff] [blame] | 549 | if (base) |
| 550 | __free_page(base); |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 551 | spin_unlock_irqrestore(&pgd_lock, flags); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 552 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 553 | return 0; |
| 554 | } |
| 555 | |
Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 556 | static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr, |
| 557 | int primary) |
| 558 | { |
| 559 | /* |
| 560 | * Ignore all non primary paths. |
| 561 | */ |
| 562 | if (!primary) |
| 563 | return 0; |
| 564 | |
| 565 | /* |
| 566 | * Ignore the NULL PTE for kernel identity mapping, as it is expected |
| 567 | * to have holes. |
| 568 | * Also set numpages to '1' indicating that we processed cpa req for |
| 569 | * one virtual address page and its pfn. TBD: numpages can be set based |
| 570 | * on the initial value and the level returned by lookup_address(). |
| 571 | */ |
| 572 | if (within(vaddr, PAGE_OFFSET, |
| 573 | PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) { |
| 574 | cpa->numpages = 1; |
| 575 | cpa->pfn = __pa(vaddr) >> PAGE_SHIFT; |
| 576 | return 0; |
| 577 | } else { |
| 578 | WARN(1, KERN_WARNING "CPA: called for zero pte. " |
| 579 | "vaddr = %lx cpa->vaddr = %lx\n", vaddr, |
| 580 | *cpa->vaddr); |
| 581 | |
| 582 | return -EFAULT; |
| 583 | } |
| 584 | } |
| 585 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 586 | static int __change_page_attr(struct cpa_data *cpa, int primary) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 587 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 588 | unsigned long address; |
Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 589 | int do_split, err; |
| 590 | unsigned int level; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 591 | pte_t *kpte, old_pte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 593 | if (cpa->flags & CPA_PAGES_ARRAY) |
| 594 | address = (unsigned long)page_address(cpa->pages[cpa->curpage]); |
| 595 | else if (cpa->flags & CPA_ARRAY) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 596 | address = cpa->vaddr[cpa->curpage]; |
| 597 | else |
| 598 | address = *cpa->vaddr; |
Ingo Molnar | 97f99fe | 2008-01-30 13:33:55 +0100 | [diff] [blame] | 599 | repeat: |
Ingo Molnar | f0646e4 | 2008-01-30 13:33:43 +0100 | [diff] [blame] | 600 | kpte = lookup_address(address, &level); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | if (!kpte) |
Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 602 | return __cpa_process_fault(cpa, address, primary); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 603 | |
| 604 | old_pte = *kpte; |
Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 605 | if (!pte_val(old_pte)) |
| 606 | return __cpa_process_fault(cpa, address, primary); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 607 | |
Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 608 | if (level == PG_LEVEL_4K) { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 609 | pte_t new_pte; |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 610 | pgprot_t new_prot = pte_pgprot(old_pte); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 611 | unsigned long pfn = pte_pfn(old_pte); |
Thomas Gleixner | a72a08a | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 612 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 613 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); |
| 614 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 615 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 616 | new_prot = static_protections(new_prot, address, pfn); |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 617 | |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 618 | /* |
| 619 | * We need to keep the pfn from the existing PTE, |
| 620 | * after all we're only going to change it's attributes |
| 621 | * not the memory it points to |
| 622 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 623 | new_pte = pfn_pte(pfn, canon_pgprot(new_prot)); |
| 624 | cpa->pfn = pfn; |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 625 | /* |
| 626 | * Do we really change anything ? |
| 627 | */ |
| 628 | if (pte_val(old_pte) != pte_val(new_pte)) { |
| 629 | set_pte_atomic(kpte, new_pte); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 630 | cpa->flags |= CPA_FLUSHTLB; |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 631 | } |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 632 | cpa->numpages = 1; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 633 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 | } |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 635 | |
| 636 | /* |
| 637 | * Check, whether we can keep the large page intact |
| 638 | * and just change the pte: |
| 639 | */ |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 640 | do_split = try_preserve_large_page(kpte, address, cpa); |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 641 | /* |
| 642 | * When the range fits into the existing large page, |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 643 | * return. cp->numpages and cpa->tlbflush have been updated in |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 644 | * try_large_page: |
| 645 | */ |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 646 | if (do_split <= 0) |
| 647 | return do_split; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 648 | |
| 649 | /* |
| 650 | * We have to split the large page: |
| 651 | */ |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 652 | err = split_large_page(kpte, address); |
| 653 | if (!err) { |
Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 654 | /* |
| 655 | * Do a global flush tlb after splitting the large page |
| 656 | * and before we do the actual change page attribute in the PTE. |
| 657 | * |
| 658 | * With out this, we violate the TLB application note, that says |
| 659 | * "The TLBs may contain both ordinary and large-page |
| 660 | * translations for a 4-KByte range of linear addresses. This |
| 661 | * may occur if software modifies the paging structures so that |
| 662 | * the page size used for the address range changes. If the two |
| 663 | * translations differ with respect to page frame or attributes |
| 664 | * (e.g., permissions), processor behavior is undefined and may |
| 665 | * be implementation-specific." |
| 666 | * |
| 667 | * We do this global tlb flush inside the cpa_lock, so that we |
| 668 | * don't allow any other cpu, with stale tlb entries change the |
| 669 | * page attribute in parallel, that also falls into the |
| 670 | * just split large page entry. |
| 671 | */ |
| 672 | flush_tlb_all(); |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 673 | goto repeat; |
| 674 | } |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 675 | |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 676 | return err; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 677 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 678 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 679 | static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias); |
| 680 | |
| 681 | static int cpa_process_alias(struct cpa_data *cpa) |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 682 | { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 683 | struct cpa_data alias_cpa; |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 684 | int ret = 0; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 685 | unsigned long temp_cpa_vaddr, vaddr; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 686 | |
Yinghai Lu | 965194c | 2008-07-12 14:31:28 -0700 | [diff] [blame] | 687 | if (cpa->pfn >= max_pfn_mapped) |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 688 | return 0; |
| 689 | |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 690 | #ifdef CONFIG_X86_64 |
Yinghai Lu | 965194c | 2008-07-12 14:31:28 -0700 | [diff] [blame] | 691 | if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT))) |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 692 | return 0; |
| 693 | #endif |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 694 | /* |
| 695 | * No need to redo, when the primary call touched the direct |
| 696 | * mapping already: |
| 697 | */ |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 698 | if (cpa->flags & CPA_PAGES_ARRAY) |
| 699 | vaddr = (unsigned long)page_address(cpa->pages[cpa->curpage]); |
| 700 | else if (cpa->flags & CPA_ARRAY) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 701 | vaddr = cpa->vaddr[cpa->curpage]; |
| 702 | else |
| 703 | vaddr = *cpa->vaddr; |
| 704 | |
| 705 | if (!(within(vaddr, PAGE_OFFSET, |
Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 706 | PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 707 | |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 708 | alias_cpa = *cpa; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 709 | temp_cpa_vaddr = (unsigned long) __va(cpa->pfn << PAGE_SHIFT); |
| 710 | alias_cpa.vaddr = &temp_cpa_vaddr; |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 711 | alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 712 | |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 713 | |
| 714 | ret = __change_page_attr_set_clr(&alias_cpa, 0); |
| 715 | } |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 716 | |
Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 717 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 718 | if (ret) |
| 719 | return ret; |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 720 | /* |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 721 | * No need to redo, when the primary call touched the high |
| 722 | * mapping already: |
| 723 | */ |
Jeremy Fitzhardinge | 93dbda7 | 2009-02-26 17:35:44 -0800 | [diff] [blame] | 724 | if (within(vaddr, (unsigned long) _text, _brk_end)) |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 725 | return 0; |
| 726 | |
| 727 | /* |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 728 | * If the physical address is inside the kernel map, we need |
| 729 | * to touch the high mapped kernel as well: |
| 730 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 731 | if (!within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) |
| 732 | return 0; |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 733 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 734 | alias_cpa = *cpa; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 735 | temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) + __START_KERNEL_map - phys_base; |
| 736 | alias_cpa.vaddr = &temp_cpa_vaddr; |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 737 | alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 738 | |
| 739 | /* |
| 740 | * The high mapping range is imprecise, so ignore the return value. |
| 741 | */ |
| 742 | __change_page_attr_set_clr(&alias_cpa, 0); |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 743 | #endif |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 744 | return ret; |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 745 | } |
| 746 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 747 | static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias) |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 748 | { |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 749 | int ret, numpages = cpa->numpages; |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 750 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 751 | while (numpages) { |
| 752 | /* |
| 753 | * Store the remaining nr of pages for the large page |
| 754 | * preservation check. |
| 755 | */ |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 756 | cpa->numpages = numpages; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 757 | /* for array changes, we can't use large page */ |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 758 | if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY)) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 759 | cpa->numpages = 1; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 760 | |
Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 761 | if (!debug_pagealloc) |
| 762 | spin_lock(&cpa_lock); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 763 | ret = __change_page_attr(cpa, checkalias); |
Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 764 | if (!debug_pagealloc) |
| 765 | spin_unlock(&cpa_lock); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 766 | if (ret) |
| 767 | return ret; |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 768 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 769 | if (checkalias) { |
| 770 | ret = cpa_process_alias(cpa); |
| 771 | if (ret) |
| 772 | return ret; |
| 773 | } |
| 774 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 775 | /* |
| 776 | * Adjust the number of pages with the result of the |
| 777 | * CPA operation. Either a large page has been |
| 778 | * preserved or a single page update happened. |
| 779 | */ |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 780 | BUG_ON(cpa->numpages > numpages); |
| 781 | numpages -= cpa->numpages; |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 782 | if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 783 | cpa->curpage++; |
| 784 | else |
| 785 | *cpa->vaddr += cpa->numpages * PAGE_SIZE; |
| 786 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 787 | } |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 788 | return 0; |
| 789 | } |
| 790 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 791 | static inline int cache_attr(pgprot_t attr) |
| 792 | { |
| 793 | return pgprot_val(attr) & |
| 794 | (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD); |
| 795 | } |
| 796 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 797 | static int change_page_attr_set_clr(unsigned long *addr, int numpages, |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 798 | pgprot_t mask_set, pgprot_t mask_clr, |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 799 | int force_split, int in_flag, |
| 800 | struct page **pages) |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 801 | { |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 802 | struct cpa_data cpa; |
Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 803 | int ret, cache, checkalias; |
Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 804 | |
| 805 | /* |
| 806 | * Check, if we are requested to change a not supported |
| 807 | * feature: |
| 808 | */ |
| 809 | mask_set = canon_pgprot(mask_set); |
| 810 | mask_clr = canon_pgprot(mask_clr); |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 811 | if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split) |
Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 812 | return 0; |
| 813 | |
Thomas Gleixner | 69b1415 | 2008-02-13 11:04:50 +0100 | [diff] [blame] | 814 | /* Ensure we are PAGE_SIZE aligned */ |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 815 | if (in_flag & CPA_ARRAY) { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 816 | int i; |
| 817 | for (i = 0; i < numpages; i++) { |
| 818 | if (addr[i] & ~PAGE_MASK) { |
| 819 | addr[i] &= PAGE_MASK; |
| 820 | WARN_ON_ONCE(1); |
| 821 | } |
| 822 | } |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 823 | } else if (!(in_flag & CPA_PAGES_ARRAY)) { |
| 824 | /* |
| 825 | * in_flag of CPA_PAGES_ARRAY implies it is aligned. |
| 826 | * No need to cehck in that case |
| 827 | */ |
| 828 | if (*addr & ~PAGE_MASK) { |
| 829 | *addr &= PAGE_MASK; |
| 830 | /* |
| 831 | * People should not be passing in unaligned addresses: |
| 832 | */ |
| 833 | WARN_ON_ONCE(1); |
| 834 | } |
Thomas Gleixner | 69b1415 | 2008-02-13 11:04:50 +0100 | [diff] [blame] | 835 | } |
| 836 | |
Nick Piggin | 5843d9a | 2008-08-01 03:15:21 +0200 | [diff] [blame] | 837 | /* Must avoid aliasing mappings in the highmem code */ |
| 838 | kmap_flush_unused(); |
| 839 | |
Nick Piggin | db64fe0 | 2008-10-18 20:27:03 -0700 | [diff] [blame] | 840 | vm_unmap_aliases(); |
| 841 | |
Thomas Gleixner | 7ad9de6 | 2009-02-12 21:16:09 +0100 | [diff] [blame] | 842 | /* |
| 843 | * If we're called with lazy mmu updates enabled, the |
| 844 | * in-memory pte state may be stale. Flush pending updates to |
| 845 | * bring them up to date. |
| 846 | */ |
| 847 | arch_flush_lazy_mmu_mode(); |
| 848 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 849 | cpa.vaddr = addr; |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 850 | cpa.pages = pages; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 851 | cpa.numpages = numpages; |
| 852 | cpa.mask_set = mask_set; |
| 853 | cpa.mask_clr = mask_clr; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 854 | cpa.flags = 0; |
| 855 | cpa.curpage = 0; |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 856 | cpa.force_split = force_split; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 857 | |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 858 | if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY)) |
| 859 | cpa.flags |= in_flag; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 860 | |
Thomas Gleixner | af96e44 | 2008-02-15 21:49:46 +0100 | [diff] [blame] | 861 | /* No alias checking for _NX bit modifications */ |
| 862 | checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX; |
| 863 | |
| 864 | ret = __change_page_attr_set_clr(&cpa, checkalias); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 865 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 866 | /* |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 867 | * Check whether we really changed something: |
| 868 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 869 | if (!(cpa.flags & CPA_FLUSHTLB)) |
Shaohua Li | 1ac2f7d | 2008-08-04 14:51:24 +0800 | [diff] [blame] | 870 | goto out; |
Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 871 | |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 872 | /* |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 873 | * No need to flush, when we did not set any of the caching |
| 874 | * attributes: |
| 875 | */ |
| 876 | cache = cache_attr(mask_set); |
| 877 | |
| 878 | /* |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 879 | * On success we use clflush, when the CPU supports it to |
| 880 | * avoid the wbindv. If the CPU does not support it and in the |
Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 881 | * error case we fall back to cpa_flush_all (which uses |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 882 | * wbindv): |
| 883 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 884 | if (!ret && cpu_has_clflush) { |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 885 | if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) { |
| 886 | cpa_flush_array(addr, numpages, cache, |
| 887 | cpa.flags, pages); |
| 888 | } else |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 889 | cpa_flush_range(*addr, numpages, cache); |
| 890 | } else |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 891 | cpa_flush_all(cache); |
Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 892 | |
Jeremy Fitzhardinge | 4f06b04 | 2009-02-11 09:32:19 -0800 | [diff] [blame] | 893 | /* |
| 894 | * If we've been called with lazy mmu updates enabled, then |
| 895 | * make sure that everything gets flushed out before we |
| 896 | * return. |
| 897 | */ |
| 898 | arch_flush_lazy_mmu_mode(); |
| 899 | |
Thomas Gleixner | 76ebd05 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 900 | out: |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 901 | return ret; |
| 902 | } |
| 903 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 904 | static inline int change_page_attr_set(unsigned long *addr, int numpages, |
| 905 | pgprot_t mask, int array) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 906 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 907 | return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0, |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 908 | (array ? CPA_ARRAY : 0), NULL); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 909 | } |
| 910 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 911 | static inline int change_page_attr_clear(unsigned long *addr, int numpages, |
| 912 | pgprot_t mask, int array) |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 913 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 914 | return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0, |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 915 | (array ? CPA_ARRAY : 0), NULL); |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 916 | } |
| 917 | |
venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 918 | static inline int cpa_set_pages_array(struct page **pages, int numpages, |
| 919 | pgprot_t mask) |
| 920 | { |
| 921 | return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0, |
| 922 | CPA_PAGES_ARRAY, pages); |
| 923 | } |
| 924 | |
| 925 | static inline int cpa_clear_pages_array(struct page **pages, int numpages, |
| 926 | pgprot_t mask) |
| 927 | { |
| 928 | return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0, |
| 929 | CPA_PAGES_ARRAY, pages); |
| 930 | } |
| 931 | |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 932 | int _set_memory_uc(unsigned long addr, int numpages) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 933 | { |
Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 934 | /* |
| 935 | * for now UC MINUS. see comments in ioremap_nocache() |
| 936 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 937 | return change_page_attr_set(&addr, numpages, |
| 938 | __pgprot(_PAGE_CACHE_UC_MINUS), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 939 | } |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 940 | |
| 941 | int set_memory_uc(unsigned long addr, int numpages) |
| 942 | { |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 943 | int ret; |
| 944 | |
Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 945 | /* |
| 946 | * for now UC MINUS. see comments in ioremap_nocache() |
| 947 | */ |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 948 | ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE, |
| 949 | _PAGE_CACHE_UC_MINUS, NULL); |
| 950 | if (ret) |
| 951 | goto out_err; |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 952 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 953 | ret = _set_memory_uc(addr, numpages); |
| 954 | if (ret) |
| 955 | goto out_free; |
| 956 | |
| 957 | return 0; |
| 958 | |
| 959 | out_free: |
| 960 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); |
| 961 | out_err: |
| 962 | return ret; |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 963 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 964 | EXPORT_SYMBOL(set_memory_uc); |
| 965 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 966 | int set_memory_array_uc(unsigned long *addr, int addrinarray) |
| 967 | { |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 968 | int i, j; |
| 969 | int ret; |
| 970 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 971 | /* |
| 972 | * for now UC MINUS. see comments in ioremap_nocache() |
| 973 | */ |
| 974 | for (i = 0; i < addrinarray; i++) { |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 975 | ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE, |
| 976 | _PAGE_CACHE_UC_MINUS, NULL); |
| 977 | if (ret) |
| 978 | goto out_free; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 979 | } |
| 980 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 981 | ret = change_page_attr_set(addr, addrinarray, |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 982 | __pgprot(_PAGE_CACHE_UC_MINUS), 1); |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 983 | if (ret) |
| 984 | goto out_free; |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 985 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 986 | return 0; |
| 987 | |
| 988 | out_free: |
| 989 | for (j = 0; j < i; j++) |
| 990 | free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE); |
| 991 | |
| 992 | return ret; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 993 | } |
| 994 | EXPORT_SYMBOL(set_memory_array_uc); |
| 995 | |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 996 | int _set_memory_wc(unsigned long addr, int numpages) |
| 997 | { |
venkatesh.pallipadi@intel.com | 3869c4a | 2009-04-09 14:26:50 -0700 | [diff] [blame] | 998 | int ret; |
| 999 | ret = change_page_attr_set(&addr, numpages, |
| 1000 | __pgprot(_PAGE_CACHE_UC_MINUS), 0); |
| 1001 | |
| 1002 | if (!ret) { |
| 1003 | ret = change_page_attr_set(&addr, numpages, |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1004 | __pgprot(_PAGE_CACHE_WC), 0); |
venkatesh.pallipadi@intel.com | 3869c4a | 2009-04-09 14:26:50 -0700 | [diff] [blame] | 1005 | } |
| 1006 | return ret; |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1007 | } |
| 1008 | |
| 1009 | int set_memory_wc(unsigned long addr, int numpages) |
| 1010 | { |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1011 | int ret; |
| 1012 | |
Andreas Herrmann | 499f8f8 | 2008-06-10 16:06:21 +0200 | [diff] [blame] | 1013 | if (!pat_enabled) |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1014 | return set_memory_uc(addr, numpages); |
| 1015 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1016 | ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE, |
| 1017 | _PAGE_CACHE_WC, NULL); |
| 1018 | if (ret) |
| 1019 | goto out_err; |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1020 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1021 | ret = _set_memory_wc(addr, numpages); |
| 1022 | if (ret) |
| 1023 | goto out_free; |
| 1024 | |
| 1025 | return 0; |
| 1026 | |
| 1027 | out_free: |
| 1028 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); |
| 1029 | out_err: |
| 1030 | return ret; |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1031 | } |
| 1032 | EXPORT_SYMBOL(set_memory_wc); |
| 1033 | |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 1034 | int _set_memory_wb(unsigned long addr, int numpages) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1035 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1036 | return change_page_attr_clear(&addr, numpages, |
| 1037 | __pgprot(_PAGE_CACHE_MASK), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1038 | } |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 1039 | |
| 1040 | int set_memory_wb(unsigned long addr, int numpages) |
| 1041 | { |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1042 | int ret; |
| 1043 | |
| 1044 | ret = _set_memory_wb(addr, numpages); |
| 1045 | if (ret) |
| 1046 | return ret; |
| 1047 | |
venkatesh.pallipadi@intel.com | c15238d | 2008-08-20 16:45:51 -0700 | [diff] [blame] | 1048 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1049 | return 0; |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 1050 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1051 | EXPORT_SYMBOL(set_memory_wb); |
| 1052 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1053 | int set_memory_array_wb(unsigned long *addr, int addrinarray) |
| 1054 | { |
| 1055 | int i; |
venkatesh.pallipadi@intel.com | a5593e0 | 2009-04-09 14:26:48 -0700 | [diff] [blame] | 1056 | int ret; |
| 1057 | |
| 1058 | ret = change_page_attr_clear(addr, addrinarray, |
| 1059 | __pgprot(_PAGE_CACHE_MASK), 1); |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1060 | if (ret) |
| 1061 | return ret; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1062 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1063 | for (i = 0; i < addrinarray; i++) |
| 1064 | free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE); |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 1065 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1066 | return 0; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1067 | } |
| 1068 | EXPORT_SYMBOL(set_memory_array_wb); |
| 1069 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1070 | int set_memory_x(unsigned long addr, int numpages) |
| 1071 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1072 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1073 | } |
| 1074 | EXPORT_SYMBOL(set_memory_x); |
| 1075 | |
| 1076 | int set_memory_nx(unsigned long addr, int numpages) |
| 1077 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1078 | return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1079 | } |
| 1080 | EXPORT_SYMBOL(set_memory_nx); |
| 1081 | |
| 1082 | int set_memory_ro(unsigned long addr, int numpages) |
| 1083 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1084 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1085 | } |
Bruce Allan | a03352d | 2008-09-29 20:19:22 -0700 | [diff] [blame] | 1086 | EXPORT_SYMBOL_GPL(set_memory_ro); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1087 | |
| 1088 | int set_memory_rw(unsigned long addr, int numpages) |
| 1089 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1090 | return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1091 | } |
Bruce Allan | a03352d | 2008-09-29 20:19:22 -0700 | [diff] [blame] | 1092 | EXPORT_SYMBOL_GPL(set_memory_rw); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1093 | |
| 1094 | int set_memory_np(unsigned long addr, int numpages) |
| 1095 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1096 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1097 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1098 | |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 1099 | int set_memory_4k(unsigned long addr, int numpages) |
| 1100 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1101 | return change_page_attr_set_clr(&addr, numpages, __pgprot(0), |
venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 1102 | __pgprot(0), 1, 0, NULL); |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 1103 | } |
| 1104 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1105 | int set_pages_uc(struct page *page, int numpages) |
| 1106 | { |
| 1107 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1108 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1109 | return set_memory_uc(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1110 | } |
| 1111 | EXPORT_SYMBOL(set_pages_uc); |
| 1112 | |
venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1113 | int set_pages_array_uc(struct page **pages, int addrinarray) |
| 1114 | { |
| 1115 | unsigned long start; |
| 1116 | unsigned long end; |
| 1117 | int i; |
| 1118 | int free_idx; |
| 1119 | |
| 1120 | for (i = 0; i < addrinarray; i++) { |
| 1121 | start = (unsigned long)page_address(pages[i]); |
| 1122 | end = start + PAGE_SIZE; |
| 1123 | if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL)) |
| 1124 | goto err_out; |
| 1125 | } |
| 1126 | |
| 1127 | if (cpa_set_pages_array(pages, addrinarray, |
| 1128 | __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) { |
| 1129 | return 0; /* Success */ |
| 1130 | } |
| 1131 | err_out: |
| 1132 | free_idx = i; |
| 1133 | for (i = 0; i < free_idx; i++) { |
| 1134 | start = (unsigned long)page_address(pages[i]); |
| 1135 | end = start + PAGE_SIZE; |
| 1136 | free_memtype(start, end); |
| 1137 | } |
| 1138 | return -EINVAL; |
| 1139 | } |
| 1140 | EXPORT_SYMBOL(set_pages_array_uc); |
| 1141 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1142 | int set_pages_wb(struct page *page, int numpages) |
| 1143 | { |
| 1144 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1145 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1146 | return set_memory_wb(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1147 | } |
| 1148 | EXPORT_SYMBOL(set_pages_wb); |
| 1149 | |
venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1150 | int set_pages_array_wb(struct page **pages, int addrinarray) |
| 1151 | { |
| 1152 | int retval; |
| 1153 | unsigned long start; |
| 1154 | unsigned long end; |
| 1155 | int i; |
| 1156 | |
| 1157 | retval = cpa_clear_pages_array(pages, addrinarray, |
| 1158 | __pgprot(_PAGE_CACHE_MASK)); |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1159 | if (retval) |
| 1160 | return retval; |
venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1161 | |
| 1162 | for (i = 0; i < addrinarray; i++) { |
| 1163 | start = (unsigned long)page_address(pages[i]); |
| 1164 | end = start + PAGE_SIZE; |
| 1165 | free_memtype(start, end); |
| 1166 | } |
| 1167 | |
venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1168 | return 0; |
venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1169 | } |
| 1170 | EXPORT_SYMBOL(set_pages_array_wb); |
| 1171 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1172 | int set_pages_x(struct page *page, int numpages) |
| 1173 | { |
| 1174 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1175 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1176 | return set_memory_x(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1177 | } |
| 1178 | EXPORT_SYMBOL(set_pages_x); |
| 1179 | |
| 1180 | int set_pages_nx(struct page *page, int numpages) |
| 1181 | { |
| 1182 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1183 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1184 | return set_memory_nx(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1185 | } |
| 1186 | EXPORT_SYMBOL(set_pages_nx); |
| 1187 | |
| 1188 | int set_pages_ro(struct page *page, int numpages) |
| 1189 | { |
| 1190 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1191 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1192 | return set_memory_ro(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1193 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1194 | |
| 1195 | int set_pages_rw(struct page *page, int numpages) |
| 1196 | { |
| 1197 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1198 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1199 | return set_memory_rw(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1200 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1201 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1202 | #ifdef CONFIG_DEBUG_PAGEALLOC |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1203 | |
| 1204 | static int __set_pages_p(struct page *page, int numpages) |
| 1205 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1206 | unsigned long tempaddr = (unsigned long) page_address(page); |
| 1207 | struct cpa_data cpa = { .vaddr = &tempaddr, |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 1208 | .numpages = numpages, |
| 1209 | .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW), |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1210 | .mask_clr = __pgprot(0), |
| 1211 | .flags = 0}; |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 1212 | |
Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1213 | /* |
| 1214 | * No alias checking needed for setting present flag. otherwise, |
| 1215 | * we may need to break large pages for 64-bit kernel text |
| 1216 | * mappings (this adds to complexity if we want to do this from |
| 1217 | * atomic context especially). Let's keep it simple! |
| 1218 | */ |
| 1219 | return __change_page_attr_set_clr(&cpa, 0); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1220 | } |
| 1221 | |
| 1222 | static int __set_pages_np(struct page *page, int numpages) |
| 1223 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1224 | unsigned long tempaddr = (unsigned long) page_address(page); |
| 1225 | struct cpa_data cpa = { .vaddr = &tempaddr, |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 1226 | .numpages = numpages, |
| 1227 | .mask_set = __pgprot(0), |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1228 | .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW), |
| 1229 | .flags = 0}; |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 1230 | |
Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1231 | /* |
| 1232 | * No alias checking needed for setting not present flag. otherwise, |
| 1233 | * we may need to break large pages for 64-bit kernel text |
| 1234 | * mappings (this adds to complexity if we want to do this from |
| 1235 | * atomic context especially). Let's keep it simple! |
| 1236 | */ |
| 1237 | return __change_page_attr_set_clr(&cpa, 0); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1238 | } |
| 1239 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1240 | void kernel_map_pages(struct page *page, int numpages, int enable) |
| 1241 | { |
| 1242 | if (PageHighMem(page)) |
| 1243 | return; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1244 | if (!enable) { |
Ingo Molnar | f9b8404 | 2006-06-27 02:54:49 -0700 | [diff] [blame] | 1245 | debug_check_no_locks_freed(page_address(page), |
| 1246 | numpages * PAGE_SIZE); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1247 | } |
Ingo Molnar | de5097c | 2006-01-09 15:59:21 -0800 | [diff] [blame] | 1248 | |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1249 | /* |
Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 1250 | * If page allocator is not up yet then do not call c_p_a(): |
| 1251 | */ |
| 1252 | if (!debug_pagealloc_enabled) |
| 1253 | return; |
| 1254 | |
| 1255 | /* |
Ingo Molnar | f8d8406 | 2008-02-13 14:09:53 +0100 | [diff] [blame] | 1256 | * The return value is ignored as the calls cannot fail. |
Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1257 | * Large pages for identity mappings are not used at boot time |
| 1258 | * and hence no memory allocations during large page split. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1259 | */ |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1260 | if (enable) |
| 1261 | __set_pages_p(page, numpages); |
| 1262 | else |
| 1263 | __set_pages_np(page, numpages); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1264 | |
| 1265 | /* |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 1266 | * We should perform an IPI and flush all tlbs, |
| 1267 | * but that can deadlock->flush only current cpu: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1268 | */ |
| 1269 | __flush_tlb_all(); |
| 1270 | } |
Rafael J. Wysocki | 8a235ef | 2008-02-20 01:47:44 +0100 | [diff] [blame] | 1271 | |
| 1272 | #ifdef CONFIG_HIBERNATION |
| 1273 | |
| 1274 | bool kernel_page_present(struct page *page) |
| 1275 | { |
| 1276 | unsigned int level; |
| 1277 | pte_t *pte; |
| 1278 | |
| 1279 | if (PageHighMem(page)) |
| 1280 | return false; |
| 1281 | |
| 1282 | pte = lookup_address((unsigned long)page_address(page), &level); |
| 1283 | return (pte_val(*pte) & _PAGE_PRESENT); |
| 1284 | } |
| 1285 | |
| 1286 | #endif /* CONFIG_HIBERNATION */ |
| 1287 | |
| 1288 | #endif /* CONFIG_DEBUG_PAGEALLOC */ |
Arjan van de Ven | d1028a1 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1289 | |
| 1290 | /* |
| 1291 | * The testcases use internal knowledge of the implementation that shouldn't |
| 1292 | * be exposed to the rest of the kernel. Include these directly here. |
| 1293 | */ |
| 1294 | #ifdef CONFIG_CPA_DEBUG |
| 1295 | #include "pageattr-test.c" |
| 1296 | #endif |