blob: 75fdd026a9971e918603957b978ed0cc7a8bc751 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900153};
154
Tejun Heod33f58b2006-03-01 01:25:39 +0900155struct piix_map_db {
156 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400157 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900158 const int map[][4];
159};
160
Tejun Heod96715c2006-06-29 01:58:28 +0900161struct piix_host_priv {
162 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900163 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900164 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900165};
166
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400167static int piix_init_one(struct pci_dev *pdev,
168 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900169static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900170static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400171static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
172static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
173static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100174static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900175static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900176static int piix_sidpr_scr_read(struct ata_link *link,
177 unsigned int reg, u32 *val);
178static int piix_sidpr_scr_write(struct ata_link *link,
179 unsigned int reg, u32 val);
Tejun Heoa97c40062010-09-01 17:50:08 +0200180static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
181 unsigned hints);
Tejun Heo27943622010-01-19 10:49:19 +0900182static bool piix_irq_check(struct ata_port *ap);
Ming Lei5e5a4f52011-10-07 11:50:22 +0800183static int piix_port_start(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900184#ifdef CONFIG_PM
185static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
186static int piix_pci_device_resume(struct pci_dev *pdev);
187#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
189static unsigned int in_module_init = 1;
190
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500191static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000192 /* Intel PIIX3 for the 430HX etc */
193 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900194 /* VMware ICH4 */
195 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400196 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
197 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
198 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400199 /* Intel PIIX4 */
200 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
201 /* Intel PIIX4 */
202 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
203 /* Intel PIIX */
204 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
205 /* Intel ICH (i810, i815, i840) UDMA 66*/
206 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
207 /* Intel ICH0 : UDMA 33*/
208 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
209 /* Intel ICH2M */
210 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
212 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
213 /* Intel ICH3M */
214 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH3 (E7500/1) UDMA 100 */
216 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100217 /* Intel ICH4-L */
218 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400219 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
220 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
221 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
222 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700223 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400224 /* C-ICH (i810E2) */
225 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400226 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400227 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
228 /* ICH6 (and 6) (i915) UDMA 100 */
229 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
230 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100231 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
232 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400233 /* ICH8 Mobile PATA Controller */
234 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Alan Cox7654db12009-05-06 17:10:17 +0100236 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500237
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900243 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900245 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900246 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900248 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900249 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900250 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
251 * Attach iff the controller is in IDE mode. */
252 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900253 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900254 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900255 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900256 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900259 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900264 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900265 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900266 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900267 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900268 /* Mobile SATA Controller IDE (ICH8M) */
269 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800270 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900271 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800272 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900273 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800274 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900275 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800276 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900277 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800278 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900279 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800280 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900281 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700282 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900283 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800284 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900285 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800286 /* SATA Controller IDE (ICH10) */
287 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900289 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800290 /* SATA Controller IDE (ICH10) */
291 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700292 /* SATA Controller IDE (PCH) */
293 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
294 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700295 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
296 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700297 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700299 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
300 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700301 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
302 /* SATA Controller IDE (PCH) */
303 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800304 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800305 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800306 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800307 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800308 /* SATA Controller IDE (CPT) */
309 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
310 /* SATA Controller IDE (CPT) */
311 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700312 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800313 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700314 /* SATA Controller IDE (PBG) */
315 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700316 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800317 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700318 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800319 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700320 /* SATA Controller IDE (Panther Point) */
321 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
322 /* SATA Controller IDE (Panther Point) */
323 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 { } /* terminate list */
325};
326
327static struct pci_driver piix_pci_driver = {
328 .name = DRV_NAME,
329 .id_table = piix_pci_tbl,
330 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900331 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900332#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900333 .suspend = piix_pci_device_suspend,
334 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900335#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336};
337
Jeff Garzik193515d2005-11-07 00:59:37 -0500338static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900339 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340};
341
Tejun Heo27943622010-01-19 10:49:19 +0900342static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000343 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900344 .sff_irq_check = piix_irq_check,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800345 .port_start = piix_port_start,
Tejun Heo27943622010-01-19 10:49:19 +0900346};
347
348static struct ata_port_operations piix_pata_ops = {
349 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100350 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900351 .set_piomode = piix_set_piomode,
352 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900353 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900354};
Tejun Heo25f98132008-01-07 19:38:53 +0900355
Tejun Heo029cfd62008-03-25 12:22:49 +0900356static struct ata_port_operations piix_vmw_ops = {
357 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900358 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900359};
360
Tejun Heo029cfd62008-03-25 12:22:49 +0900361static struct ata_port_operations ich_pata_ops = {
362 .inherits = &piix_pata_ops,
363 .cable_detect = ich_pata_cable_detect,
364 .set_dmamode = ich_set_dmamode,
365};
Tejun Heoc7290722008-01-18 18:36:30 +0900366
Tejun Heoa97c40062010-09-01 17:50:08 +0200367static struct device_attribute *piix_sidpr_shost_attrs[] = {
368 &dev_attr_link_power_management_policy,
369 NULL
370};
371
372static struct scsi_host_template piix_sidpr_sht = {
373 ATA_BMDMA_SHT(DRV_NAME),
374 .shost_attrs = piix_sidpr_shost_attrs,
375};
376
Tejun Heo029cfd62008-03-25 12:22:49 +0900377static struct ata_port_operations piix_sidpr_sata_ops = {
378 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900379 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900380 .scr_read = piix_sidpr_scr_read,
381 .scr_write = piix_sidpr_scr_write,
Tejun Heoa97c40062010-09-01 17:50:08 +0200382 .set_lpm = piix_sidpr_set_lpm,
Tejun Heoc7290722008-01-18 18:36:30 +0900383};
384
Tejun Heod96715c2006-06-29 01:58:28 +0900385static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900386 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400387 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900388 .map = {
389 /* PM PS SM SS MAP */
390 { P0, NA, P1, NA }, /* 000b */
391 { P1, NA, P0, NA }, /* 001b */
392 { RV, RV, RV, RV },
393 { RV, RV, RV, RV },
394 { P0, P1, IDE, IDE }, /* 100b */
395 { P1, P0, IDE, IDE }, /* 101b */
396 { IDE, IDE, P0, P1 }, /* 110b */
397 { IDE, IDE, P1, P0 }, /* 111b */
398 },
399};
400
Tejun Heod96715c2006-06-29 01:58:28 +0900401static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900402 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400403 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900404 .map = {
405 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900406 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900407 { IDE, IDE, P1, P3 }, /* 01b */
408 { P0, P2, IDE, IDE }, /* 10b */
409 { RV, RV, RV, RV },
410 },
411};
412
Tejun Heod96715c2006-06-29 01:58:28 +0900413static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900414 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400415 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900416
417 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900418 * it anyway. MAP 01b have been spotted on both ICH6M and
419 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900420 */
421 .map = {
422 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900423 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900424 { IDE, IDE, P1, P3 }, /* 01b */
425 { P0, P2, IDE, IDE }, /* 10b */
426 { RV, RV, RV, RV },
427 },
428};
429
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400430static const struct piix_map_db ich8_map_db = {
431 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900432 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400433 .map = {
434 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700435 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400436 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900437 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400438 { RV, RV, RV, RV },
439 },
440};
441
Tejun Heo00242ec2007-11-19 11:24:25 +0900442static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700443 .mask = 0x3,
444 .port_enable = 0x3,
445 .map = {
446 /* PM PS SM SS MAP */
447 { P0, NA, P1, NA }, /* 00b */
448 { RV, RV, RV, RV }, /* 01b */
449 { RV, RV, RV, RV }, /* 10b */
450 { RV, RV, RV, RV },
451 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700452};
453
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900454static const struct piix_map_db ich8m_apple_map_db = {
455 .mask = 0x3,
456 .port_enable = 0x1,
457 .map = {
458 /* PM PS SM SS MAP */
459 { P0, NA, NA, NA }, /* 00b */
460 { RV, RV, RV, RV },
461 { P0, P2, IDE, IDE }, /* 10b */
462 { RV, RV, RV, RV },
463 },
464};
465
Tejun Heo00242ec2007-11-19 11:24:25 +0900466static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700467 .mask = 0x3,
468 .port_enable = 0x3,
469 .map = {
470 /* PM PS SM SS MAP */
471 { P0, NA, P1, NA }, /* 00b */
472 { RV, RV, RV, RV }, /* 01b */
473 { RV, RV, RV, RV }, /* 10b */
474 { RV, RV, RV, RV },
475 },
476};
477
Tejun Heod96715c2006-06-29 01:58:28 +0900478static const struct piix_map_db *piix_map_db_table[] = {
479 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900480 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900481 [ich6m_sata] = &ich6m_map_db,
482 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900483 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900484 [ich8m_apple_sata] = &ich8m_apple_map_db,
485 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800486 [ich8_sata_snb] = &ich8_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900487};
488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900490 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
491 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900492 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100493 .pio_mask = ATA_PIO4,
494 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900495 .port_ops = &piix_pata_ops,
496 },
497
Jeff Garzikec300d92007-09-01 07:17:36 -0400498 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900499 {
Tejun Heob3362f82006-11-10 18:08:10 +0900500 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100501 .pio_mask = ATA_PIO4,
502 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
503 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900504 .port_ops = &piix_pata_ops,
505 },
506
Jeff Garzikec300d92007-09-01 07:17:36 -0400507 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 {
Tejun Heob3362f82006-11-10 18:08:10 +0900509 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100510 .pio_mask = ATA_PIO4,
511 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
512 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400513 .port_ops = &ich_pata_ops,
514 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400515
516 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400517 {
Tejun Heob3362f82006-11-10 18:08:10 +0900518 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100519 .pio_mask = ATA_PIO4,
520 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400521 .udma_mask = ATA_UDMA4,
522 .port_ops = &ich_pata_ops,
523 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400524
Jeff Garzikec300d92007-09-01 07:17:36 -0400525 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400526 {
Tejun Heob3362f82006-11-10 18:08:10 +0900527 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100528 .pio_mask = ATA_PIO4,
529 .mwdma_mask = ATA_MWDMA12_ONLY,
530 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400531 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 },
533
Alan Coxc611bed2009-05-06 17:08:44 +0100534 [ich_pata_100_nomwdma1] =
535 {
536 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
537 .pio_mask = ATA_PIO4,
538 .mwdma_mask = ATA_MWDMA2_ONLY,
539 .udma_mask = ATA_UDMA5,
540 .port_ops = &ich_pata_ops,
541 },
542
Jeff Garzikec300d92007-09-01 07:17:36 -0400543 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 {
Tejun Heo228c1592006-11-10 18:08:10 +0900545 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100546 .pio_mask = ATA_PIO4,
547 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400548 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 .port_ops = &piix_sata_ops,
550 },
551
Jeff Garzikec300d92007-09-01 07:17:36 -0400552 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 {
Tejun Heo723159c2008-01-04 18:42:20 +0900554 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100555 .pio_mask = ATA_PIO4,
556 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400557 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 .port_ops = &piix_sata_ops,
559 },
560
Tejun Heo9c0bf672008-03-26 16:00:58 +0900561 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700562 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900563 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100564 .pio_mask = ATA_PIO4,
565 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400566 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700567 .port_ops = &piix_sata_ops,
568 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900569
Tejun Heo9c0bf672008-03-26 16:00:58 +0900570 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400571 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900572 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100573 .pio_mask = ATA_PIO4,
574 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400575 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400576 .port_ops = &piix_sata_ops,
577 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400578
Tejun Heo00242ec2007-11-19 11:24:25 +0900579 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700580 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900581 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100582 .pio_mask = ATA_PIO4,
583 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700584 .udma_mask = ATA_UDMA6,
585 .port_ops = &piix_sata_ops,
586 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700587
Tejun Heo9c0bf672008-03-26 16:00:58 +0900588 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700589 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900590 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100591 .pio_mask = ATA_PIO4,
592 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700593 .udma_mask = ATA_UDMA6,
594 .port_ops = &piix_sata_ops,
595 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900596
Tejun Heo9c0bf672008-03-26 16:00:58 +0900597 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900598 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900599 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100600 .pio_mask = ATA_PIO4,
601 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900602 .udma_mask = ATA_UDMA6,
603 .port_ops = &piix_sata_ops,
604 },
605
Tejun Heo25f98132008-01-07 19:38:53 +0900606 [piix_pata_vmw] =
607 {
Tejun Heo25f98132008-01-07 19:38:53 +0900608 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100609 .pio_mask = ATA_PIO4,
610 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
611 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900612 .port_ops = &piix_vmw_ops,
613 },
614
Ming Lei5e5a4f52011-10-07 11:50:22 +0800615 /*
616 * some Sandybridge chipsets have broken 32 mode up to now,
617 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
618 */
619 [ich8_sata_snb] =
620 {
621 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
622 .pio_mask = ATA_PIO4,
623 .mwdma_mask = ATA_MWDMA2,
624 .udma_mask = ATA_UDMA6,
625 .port_ops = &piix_sata_ops,
626 },
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628};
629
630static struct pci_bits piix_enable_bits[] = {
631 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
632 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
633};
634
635MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
636MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
637MODULE_LICENSE("GPL");
638MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
639MODULE_VERSION(DRV_VERSION);
640
Alan Coxfc085152006-10-10 14:28:11 -0700641struct ich_laptop {
642 u16 device;
643 u16 subvendor;
644 u16 subdevice;
645};
646
647/*
648 * List of laptops that use short cables rather than 80 wire
649 */
650
651static const struct ich_laptop ich_laptop[] = {
652 /* devid, subvendor, subdev */
653 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000654 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900655 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500656 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700657 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400658 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200659 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300660 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500661 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200662 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200663 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
664 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500665 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100666 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700667 /* end marker */
668 { 0, }
669};
670
Ming Lei5e5a4f52011-10-07 11:50:22 +0800671static int piix_port_start(struct ata_port *ap)
672{
673 if (!(ap->flags & PIIX_FLAG_PIO16))
674 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
675
676 return ata_bmdma_port_start(ap);
677}
678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100680 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 * @ap: Port for which cable detect info is desired
682 *
683 * Read 80c cable indicator from ATA PCI device's PCI config
684 * register. This register is normally set by firmware (BIOS).
685 *
686 * LOCKING:
687 * None (inherited from caller).
688 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400689
Alan Coxeb4a2c72007-04-11 00:04:20 +0100690static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691{
Jeff Garzikcca39742006-08-24 03:19:22 -0400692 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900693 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700694 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900695 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Alan Coxfc085152006-10-10 14:28:11 -0700697 /* Check for specials - Acer Aspire 5602WLMi */
698 while (lap->device) {
699 if (lap->device == pdev->device &&
700 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400701 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100702 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400703
Alan Coxfc085152006-10-10 14:28:11 -0700704 lap++;
705 }
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900708 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900709 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100710 return ATA_CBL_PATA40;
711 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712}
713
714/**
Tejun Heoccc46722006-05-31 18:28:14 +0900715 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900716 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900717 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 * LOCKING:
720 * None (inherited from caller).
721 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900722static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Tejun Heocc0680a2007-08-06 18:36:23 +0900724 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400725 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Alan Coxc9619222006-09-26 17:53:38 +0100727 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
728 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900729 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900730}
731
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200732static DEFINE_SPINLOCK(piix_lock);
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734/**
735 * piix_set_piomode - Initialize host controller PATA PIO timings
736 * @ap: Port whose timings we are configuring
737 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 *
739 * Set PIO mode for device, in host controller PCI config space.
740 *
741 * LOCKING:
742 * None (inherited from caller).
743 */
744
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400745static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Jeff Garzikcca39742006-08-24 03:19:22 -0400747 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200748 unsigned long flags;
749 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900751 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 unsigned int slave_port = 0x44;
753 u16 master_data;
754 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400755 u8 udma_enable;
756 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400757
Jeff Garzik669a5db2006-08-29 18:12:40 -0400758 /*
759 * See Intel Document 298600-004 for the timing programing rules
760 * for ICH controllers.
761 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
763 static const /* ISP RTC */
764 u8 timings[][2] = { { 0, 0 },
765 { 0, 0 },
766 { 1, 0 },
767 { 2, 1 },
768 { 2, 3 }, };
769
Jeff Garzik669a5db2006-08-29 18:12:40 -0400770 if (pio >= 2)
771 control |= 1; /* TIME1 enable */
772 if (ata_pio_need_iordy(adev))
773 control |= 2; /* IE enable */
774
Jeff Garzik85cd7252006-08-31 00:03:49 -0400775 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400776 if (adev->class == ATA_DEV_ATA)
777 control |= 4; /* PPE enable */
778
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200779 spin_lock_irqsave(&piix_lock, flags);
780
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200781 /* PIO configuration clears DTE unconditionally. It will be
782 * programmed in set_dmamode which is guaranteed to be called
783 * after set_piomode if any DMA mode is available.
784 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 pci_read_config_word(dev, master_port, &master_data);
786 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200787 /* clear TIME1|IE1|PPE1|DTE1 */
788 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400789 /* enable PPE1, IE1 and TIME1 as needed */
790 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900792 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400793 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200794 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
795 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200797 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
798 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400799 /* Enable PPE, IE and TIME as appropriate */
800 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200801 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 master_data |=
803 (timings[pio][0] << 12) |
804 (timings[pio][1] << 8);
805 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200806
807 /* Enable SITRE (separate slave timing register) */
808 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 pci_write_config_word(dev, master_port, master_data);
810 if (is_slave)
811 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812
813 /* Ensure the UDMA bit is off - it will be turned back on if
814 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400815
Jeff Garzik669a5db2006-08-29 18:12:40 -0400816 if (ap->udma_mask) {
817 pci_read_config_byte(dev, 0x48, &udma_enable);
818 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
819 pci_write_config_byte(dev, 0x48, udma_enable);
820 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200821
822 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
825/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400828 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200829 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 *
831 * Set UDMA mode for device, in host controller PCI config space.
832 *
833 * LOCKING:
834 * None (inherited from caller).
835 */
836
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400837static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838{
Jeff Garzikcca39742006-08-24 03:19:22 -0400839 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200840 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 u8 master_port = ap->port_no ? 0x42 : 0x40;
842 u16 master_data;
843 u8 speed = adev->dma_mode;
844 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800845 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400846
Jeff Garzik669a5db2006-08-29 18:12:40 -0400847 static const /* ISP RTC */
848 u8 timings[][2] = { { 0, 0 },
849 { 0, 0 },
850 { 1, 0 },
851 { 2, 1 },
852 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200854 spin_lock_irqsave(&piix_lock, flags);
855
Jeff Garzik669a5db2006-08-29 18:12:40 -0400856 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000857 if (ap->udma_mask)
858 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400861 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
862 u16 udma_timing;
863 u16 ideconf;
864 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400865
Jeff Garzik669a5db2006-08-29 18:12:40 -0400866 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400867 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400868 * selection of dividers
869 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400870 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400871 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400872 */
873 u_speed = min(2 - (udma & 1), udma);
874 if (udma == 5)
875 u_clock = 0x1000; /* 100Mhz */
876 else if (udma > 2)
877 u_clock = 1; /* 66Mhz */
878 else
879 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400880
Jeff Garzik669a5db2006-08-29 18:12:40 -0400881 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400882
Jeff Garzik669a5db2006-08-29 18:12:40 -0400883 /* Load the CT/RP selection */
884 pci_read_config_word(dev, 0x4A, &udma_timing);
885 udma_timing &= ~(3 << (4 * devid));
886 udma_timing |= u_speed << (4 * devid);
887 pci_write_config_word(dev, 0x4A, udma_timing);
888
Jeff Garzik85cd7252006-08-31 00:03:49 -0400889 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 /* Select a 33/66/100Mhz clock */
891 pci_read_config_word(dev, 0x54, &ideconf);
892 ideconf &= ~(0x1001 << devid);
893 ideconf |= u_clock << devid;
894 /* For ICH or later we should set bit 10 for better
895 performance (WR_PingPong_En) */
896 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400899 /*
900 * MWDMA is driven by the PIO timings. We must also enable
901 * IORDY unconditionally along with TIME1. PPE has already
902 * been set when the PIO timing was set.
903 */
904 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
905 unsigned int control;
906 u8 slave_data;
907 const unsigned int needed_pio[3] = {
908 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
909 };
910 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400911
Jeff Garzik669a5db2006-08-29 18:12:40 -0400912 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400913
Jeff Garzik669a5db2006-08-29 18:12:40 -0400914 /* If the drive MWDMA is faster than it can do PIO then
915 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400916
Jeff Garzik669a5db2006-08-29 18:12:40 -0400917 if (adev->pio_mode < needed_pio[mwdma])
918 /* Enable DMA timing only */
919 control |= 8; /* PIO cycles in PIO0 */
920
921 if (adev->devno) { /* Slave */
922 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
923 master_data |= control << 4;
924 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200925 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400926 /* Load the matching timing */
927 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
928 pci_write_config_byte(dev, 0x44, slave_data);
929 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400930 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400931 and master timing bits */
932 master_data |= control;
933 master_data |=
934 (timings[pio][0] << 12) |
935 (timings[pio][1] << 8);
936 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200937
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100938 if (ap->udma_mask)
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200939 udma_enable &= ~(1 << devid);
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100940
941 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400943 /* Don't scribble on 0x48 if the controller does not support UDMA */
944 if (ap->udma_mask)
945 pci_write_config_byte(dev, 0x48, udma_enable);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200946
947 spin_unlock_irqrestore(&piix_lock, flags);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400948}
949
950/**
951 * piix_set_dmamode - Initialize host controller PATA DMA timings
952 * @ap: Port whose timings we are configuring
953 * @adev: um
954 *
955 * Set MW/UDMA mode for device, in host controller PCI config space.
956 *
957 * LOCKING:
958 * None (inherited from caller).
959 */
960
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400961static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400962{
963 do_pata_set_dmamode(ap, adev, 0);
964}
965
966/**
967 * ich_set_dmamode - Initialize host controller PATA DMA timings
968 * @ap: Port whose timings we are configuring
969 * @adev: um
970 *
971 * Set MW/UDMA mode for device, in host controller PCI config space.
972 *
973 * LOCKING:
974 * None (inherited from caller).
975 */
976
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400977static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400978{
979 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
Tejun Heoc7290722008-01-18 18:36:30 +0900982/*
983 * Serial ATA Index/Data Pair Superset Registers access
984 *
985 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900986 * and data register pair located at BAR5 which means that we have
987 * separate SCRs for master and slave. This is handled using libata
988 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900989 */
990static const int piix_sidx_map[] = {
991 [SCR_STATUS] = 0,
992 [SCR_ERROR] = 2,
993 [SCR_CONTROL] = 1,
994};
995
Tejun Heobe77e432008-07-31 17:02:44 +0900996static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900997{
Tejun Heobe77e432008-07-31 17:02:44 +0900998 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900999 struct piix_host_priv *hpriv = ap->host->private_data;
1000
Tejun Heobe77e432008-07-31 17:02:44 +09001001 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +09001002 hpriv->sidpr + PIIX_SIDPR_IDX);
1003}
1004
Tejun Heo82ef04f2008-07-31 17:02:40 +09001005static int piix_sidpr_scr_read(struct ata_link *link,
1006 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +09001007{
Tejun Heobe77e432008-07-31 17:02:44 +09001008 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +09001009
1010 if (reg >= ARRAY_SIZE(piix_sidx_map))
1011 return -EINVAL;
1012
Tejun Heobe77e432008-07-31 17:02:44 +09001013 piix_sidpr_sel(link, reg);
1014 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001015 return 0;
1016}
1017
Tejun Heo82ef04f2008-07-31 17:02:40 +09001018static int piix_sidpr_scr_write(struct ata_link *link,
1019 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +09001020{
Tejun Heobe77e432008-07-31 17:02:44 +09001021 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +09001022
Tejun Heoc7290722008-01-18 18:36:30 +09001023 if (reg >= ARRAY_SIZE(piix_sidx_map))
1024 return -EINVAL;
1025
Tejun Heobe77e432008-07-31 17:02:44 +09001026 piix_sidpr_sel(link, reg);
1027 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001028 return 0;
1029}
1030
Tejun Heoa97c40062010-09-01 17:50:08 +02001031static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1032 unsigned hints)
1033{
1034 return sata_link_scr_lpm(link, policy, false);
1035}
1036
Tejun Heo27943622010-01-19 10:49:19 +09001037static bool piix_irq_check(struct ata_port *ap)
1038{
1039 if (unlikely(!ap->ioaddr.bmdma_addr))
1040 return false;
1041
1042 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1043}
1044
Tejun Heob8b275e2007-07-10 15:55:43 +09001045#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001046static int piix_broken_suspend(void)
1047{
Jeff Garzik18552562007-10-03 15:15:40 -04001048 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001049 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001050 .ident = "TECRA M3",
1051 .matches = {
1052 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1053 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1054 },
1055 },
1056 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001057 .ident = "TECRA M3",
1058 .matches = {
1059 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1060 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1061 },
1062 },
1063 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001064 .ident = "TECRA M4",
1065 .matches = {
1066 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1067 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1068 },
1069 },
1070 {
Tejun Heo040dee52008-06-13 18:05:02 +09001071 .ident = "TECRA M4",
1072 .matches = {
1073 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1074 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1075 },
1076 },
1077 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001078 .ident = "TECRA M5",
1079 .matches = {
1080 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1081 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1082 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001083 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001084 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001085 .ident = "TECRA M6",
1086 .matches = {
1087 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1088 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1089 },
1090 },
1091 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001092 .ident = "TECRA M7",
1093 .matches = {
1094 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1095 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1096 },
1097 },
1098 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001099 .ident = "TECRA A8",
1100 .matches = {
1101 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1102 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1103 },
1104 },
1105 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001106 .ident = "Satellite R20",
1107 .matches = {
1108 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1109 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1110 },
1111 },
1112 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001113 .ident = "Satellite R25",
1114 .matches = {
1115 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1116 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1117 },
1118 },
1119 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001120 .ident = "Satellite U200",
1121 .matches = {
1122 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1123 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1124 },
1125 },
1126 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001127 .ident = "Satellite U200",
1128 .matches = {
1129 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1130 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1131 },
1132 },
1133 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001134 .ident = "Satellite Pro U200",
1135 .matches = {
1136 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1137 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1138 },
1139 },
1140 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001141 .ident = "Satellite U205",
1142 .matches = {
1143 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1144 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1145 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001146 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001147 {
Tejun Heode753e52007-11-12 17:56:24 +09001148 .ident = "SATELLITE U205",
1149 .matches = {
1150 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1151 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1152 },
1153 },
1154 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001155 .ident = "Portege M500",
1156 .matches = {
1157 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1158 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1159 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001160 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001161 {
1162 .ident = "VGN-BX297XP",
1163 .matches = {
1164 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1165 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1166 },
1167 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001168
1169 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001170 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001171 static const char *oemstrs[] = {
1172 "Tecra M3,",
1173 };
1174 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001175
1176 if (dmi_check_system(sysids))
1177 return 1;
1178
Tejun Heo7abe79c2007-07-27 14:55:07 +09001179 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1180 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1181 return 1;
1182
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001183 /* TECRA M4 sometimes forgets its identify and reports bogus
1184 * DMI information. As the bogus information is a bit
1185 * generic, match as many entries as possible. This manual
1186 * matching is necessary because dmi_system_id.matches is
1187 * limited to four entries.
1188 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001189 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1190 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1191 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1192 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1193 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1194 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1195 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001196 return 1;
1197
Tejun Heo8c3832e2007-07-27 14:53:28 +09001198 return 0;
1199}
Tejun Heob8b275e2007-07-10 15:55:43 +09001200
1201static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1202{
1203 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1204 unsigned long flags;
1205 int rc = 0;
1206
1207 rc = ata_host_suspend(host, mesg);
1208 if (rc)
1209 return rc;
1210
1211 /* Some braindamaged ACPI suspend implementations expect the
1212 * controller to be awake on entry; otherwise, it burns cpu
1213 * cycles and power trying to do something to the sleeping
1214 * beauty.
1215 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001216 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001217 pci_save_state(pdev);
1218
1219 /* mark its power state as "unknown", since we don't
1220 * know if e.g. the BIOS will change its device state
1221 * when we suspend.
1222 */
1223 if (pdev->current_state == PCI_D0)
1224 pdev->current_state = PCI_UNKNOWN;
1225
1226 /* tell resume that it's waking up from broken suspend */
1227 spin_lock_irqsave(&host->lock, flags);
1228 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1229 spin_unlock_irqrestore(&host->lock, flags);
1230 } else
1231 ata_pci_device_do_suspend(pdev, mesg);
1232
1233 return 0;
1234}
1235
1236static int piix_pci_device_resume(struct pci_dev *pdev)
1237{
1238 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1239 unsigned long flags;
1240 int rc;
1241
1242 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1243 spin_lock_irqsave(&host->lock, flags);
1244 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1245 spin_unlock_irqrestore(&host->lock, flags);
1246
1247 pci_set_power_state(pdev, PCI_D0);
1248 pci_restore_state(pdev);
1249
1250 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001251 * pci_reenable_device() to avoid affecting the enable
1252 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001253 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001254 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001255 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001256 dev_err(&pdev->dev,
1257 "failed to enable device after resume (%d)\n",
1258 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001259 } else
1260 rc = ata_pci_device_do_resume(pdev);
1261
1262 if (rc == 0)
1263 ata_host_resume(host);
1264
1265 return rc;
1266}
1267#endif
1268
Tejun Heo25f98132008-01-07 19:38:53 +09001269static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1270{
1271 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1272}
1273
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274#define AHCI_PCI_BAR 5
1275#define AHCI_GLOBAL_CTL 0x04
1276#define AHCI_ENABLE (1 << 31)
1277static int piix_disable_ahci(struct pci_dev *pdev)
1278{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001279 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 u32 tmp;
1281 int rc = 0;
1282
1283 /* BUG: pci_enable_device has not yet been called. This
1284 * works because this device is usually set up by BIOS.
1285 */
1286
Jeff Garzik374b1872005-08-30 05:42:52 -04001287 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1288 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001290
Jeff Garzik374b1872005-08-30 05:42:52 -04001291 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 if (!mmio)
1293 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001294
Alan Coxc47a6312007-11-19 14:28:28 +00001295 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 if (tmp & AHCI_ENABLE) {
1297 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001298 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Alan Coxc47a6312007-11-19 14:28:28 +00001300 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 if (tmp & AHCI_ENABLE)
1302 rc = -EIO;
1303 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001304
Jeff Garzik374b1872005-08-30 05:42:52 -04001305 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 return rc;
1307}
1308
1309/**
Alan Coxc621b142005-12-08 19:22:28 +00001310 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001311 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001312 *
Alan Coxc621b142005-12-08 19:22:28 +00001313 * Check for the present of 450NX errata #19 and errata #25. If
1314 * they are found return an error code so we can turn off DMA
1315 */
1316
1317static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1318{
1319 struct pci_dev *pdev = NULL;
1320 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001321 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001322
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001323 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001324 /* Look for 450NX PXB. Check for problem configurations
1325 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001326 pci_read_config_word(pdev, 0x41, &cfg);
1327 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001328 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001329 no_piix_dma = 1;
1330 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001331 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001332 no_piix_dma = 2;
1333 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001334 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001335 dev_warn(&ata_dev->dev,
1336 "450NX errata present, disabling IDE DMA%s\n",
1337 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1338 : "");
1339
Alan Coxc621b142005-12-08 19:22:28 +00001340 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001341}
Alan Coxc621b142005-12-08 19:22:28 +00001342
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001343static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001344 const struct piix_map_db *map_db)
1345{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001346 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001347 u16 pcs, new_pcs;
1348
1349 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1350
1351 new_pcs = pcs | map_db->port_enable;
1352
1353 if (new_pcs != pcs) {
1354 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1355 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1356 msleep(150);
1357 }
1358}
1359
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001360static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1361 struct ata_port_info *pinfo,
1362 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001363{
Al Virob4482a42007-10-14 19:35:40 +01001364 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001365 int i, invalid_map = 0;
1366 u8 map_value;
1367
1368 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1369
1370 map = map_db->map[map_value & map_db->mask];
1371
Joe Perchesa44fec12011-04-15 15:51:58 -07001372 dev_info(&pdev->dev, "MAP [");
Tejun Heod33f58b2006-03-01 01:25:39 +09001373 for (i = 0; i < 4; i++) {
1374 switch (map[i]) {
1375 case RV:
1376 invalid_map = 1;
Joe Perchesa44fec12011-04-15 15:51:58 -07001377 pr_cont(" XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001378 break;
1379
1380 case NA:
Joe Perchesa44fec12011-04-15 15:51:58 -07001381 pr_cont(" --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001382 break;
1383
1384 case IDE:
1385 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001386 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001387 i++;
Joe Perchesa44fec12011-04-15 15:51:58 -07001388 pr_cont(" IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001389 break;
1390
1391 default:
Joe Perchesa44fec12011-04-15 15:51:58 -07001392 pr_cont(" P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001393 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001394 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001395 break;
1396 }
1397 }
Joe Perchesa44fec12011-04-15 15:51:58 -07001398 pr_cont(" ]\n");
Tejun Heod33f58b2006-03-01 01:25:39 +09001399
1400 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001401 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001402
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001403 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001404}
1405
Tejun Heoe9c16702009-03-03 13:52:16 +09001406static bool piix_no_sidpr(struct ata_host *host)
1407{
1408 struct pci_dev *pdev = to_pci_dev(host->dev);
1409
1410 /*
1411 * Samsung DB-P70 only has three ATA ports exposed and
1412 * curiously the unconnected first port reports link online
1413 * while not responding to SRST protocol causing excessive
1414 * detection delay.
1415 *
1416 * Unfortunately, the system doesn't carry enough DMI
1417 * information to identify the machine but does have subsystem
1418 * vendor and device set. As it's unclear whether the
1419 * subsystem vendor/device is used only for this specific
1420 * board, the port can't be disabled solely with the
1421 * information; however, turning off SIDPR access works around
1422 * the problem. Turn it off.
1423 *
1424 * This problem is reported in bnc#441240.
1425 *
1426 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1427 */
1428 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1429 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1430 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001431 dev_warn(host->dev,
1432 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001433 return true;
1434 }
1435
1436 return false;
1437}
1438
Tejun Heobe77e432008-07-31 17:02:44 +09001439static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001440{
1441 struct pci_dev *pdev = to_pci_dev(host->dev);
1442 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001443 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001444 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001445 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001446
1447 /* check for availability */
1448 for (i = 0; i < 4; i++)
1449 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001450 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001451
Tejun Heoe9c16702009-03-03 13:52:16 +09001452 /* is it blacklisted? */
1453 if (piix_no_sidpr(host))
1454 return 0;
1455
Tejun Heoc7290722008-01-18 18:36:30 +09001456 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001457 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001458
1459 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1460 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001461 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001462
1463 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001464 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001465
1466 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001467
1468 /* SCR access via SIDPR doesn't work on some configurations.
1469 * Give it a test drive by inhibiting power save modes which
1470 * we'll do anyway.
1471 */
Tejun Heobe77e432008-07-31 17:02:44 +09001472 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001473
1474 /* if IPM is already 3, SCR access is probably working. Don't
1475 * un-inhibit power save modes as BIOS might have inhibited
1476 * them for a reason.
1477 */
1478 if ((scontrol & 0xf00) != 0x300) {
1479 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001480 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1481 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001482
1483 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001484 dev_info(host->dev,
1485 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001486 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001487 }
1488 }
1489
Tejun Heobe77e432008-07-31 17:02:44 +09001490 /* okay, SCRs available, set ops and ask libata for slave_link */
1491 for (i = 0; i < 2; i++) {
1492 struct ata_port *ap = host->ports[i];
1493
1494 ap->ops = &piix_sidpr_sata_ops;
1495
1496 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1497 rc = ata_slave_link_init(ap);
1498 if (rc)
1499 return rc;
1500 }
1501 }
1502
1503 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001504}
1505
Tejun Heo2852bcf2009-01-02 12:04:48 +09001506static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001507{
Jeff Garzik18552562007-10-03 15:15:40 -04001508 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001509 {
1510 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1511 * isn't used to boot the system which
1512 * disables the channel.
1513 */
1514 .ident = "M570U",
1515 .matches = {
1516 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1517 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1518 },
1519 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001520
1521 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001522 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001523 struct pci_dev *pdev = to_pci_dev(host->dev);
1524 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001525
1526 if (!dmi_check_system(sysids))
1527 return;
1528
1529 /* The datasheet says that bit 18 is NOOP but certain systems
1530 * seem to use it to disable a channel. Clear the bit on the
1531 * affected systems.
1532 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001533 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001534 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001535 pci_write_config_dword(pdev, PIIX_IOCFG,
1536 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001537 }
1538}
1539
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001540static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1541{
1542 static const struct dmi_system_id broken_systems[] = {
1543 {
1544 .ident = "HP Compaq 2510p",
1545 .matches = {
1546 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1547 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1548 },
1549 /* PCI slot number of the controller */
1550 .driver_data = (void *)0x1FUL,
1551 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001552 {
1553 .ident = "HP Compaq nc6000",
1554 .matches = {
1555 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1556 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1557 },
1558 /* PCI slot number of the controller */
1559 .driver_data = (void *)0x1FUL,
1560 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001561
1562 { } /* terminate list */
1563 };
1564 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1565
1566 if (dmi) {
1567 unsigned long slot = (unsigned long)dmi->driver_data;
1568 /* apply the quirk only to on-board controllers */
1569 return slot == PCI_SLOT(pdev->devfn);
1570 }
1571
1572 return false;
1573}
1574
Alan Coxc621b142005-12-08 19:22:28 +00001575/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 * piix_init_one - Register PIIX ATA PCI device with kernel services
1577 * @pdev: PCI device to register
1578 * @ent: Entry in piix_pci_tbl matching with @pdev
1579 *
1580 * Called from kernel PCI layer. We probe for combined mode (sigh),
1581 * and then hand over control to libata, for it to do the rest.
1582 *
1583 * LOCKING:
1584 * Inherited from PCI layer (may sleep).
1585 *
1586 * RETURNS:
1587 * Zero on success, or -ERRNO value.
1588 */
1589
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001590static int __devinit piix_init_one(struct pci_dev *pdev,
1591 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001593 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001594 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001595 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001596 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001597 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001598 struct ata_host *host;
1599 struct piix_host_priv *hpriv;
1600 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Joe Perches06296a12011-04-15 15:52:00 -07001602 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Alan Cox347979a2009-05-06 17:10:08 +01001604 /* no hotplugging support for later devices (FIXME) */
1605 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 return -ENODEV;
1607
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001608 if (piix_broken_system_poweroff(pdev)) {
1609 piix_port_info[ent->driver_data].flags |=
1610 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1611 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1612 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1613 "on poweroff and hibernation\n");
1614 }
1615
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001616 port_info[0] = piix_port_info[ent->driver_data];
1617 port_info[1] = piix_port_info[ent->driver_data];
1618
1619 port_flags = port_info[0].flags;
1620
1621 /* enable device and prepare host */
1622 rc = pcim_enable_device(pdev);
1623 if (rc)
1624 return rc;
1625
Tejun Heo2852bcf2009-01-02 12:04:48 +09001626 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1627 if (!hpriv)
1628 return -ENOMEM;
1629
1630 /* Save IOCFG, this will be used for cable detection, quirk
1631 * detection and restoration on detach. This is necessary
1632 * because some ACPI implementations mess up cable related
1633 * bits on _STM. Reported on kernel bz#11879.
1634 */
1635 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1636
Tejun Heo5016d7d2008-03-26 15:46:58 +09001637 /* ICH6R may be driven by either ata_piix or ahci driver
1638 * regardless of BIOS configuration. Make sure AHCI mode is
1639 * off.
1640 */
1641 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001642 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001643 if (rc)
1644 return rc;
1645 }
1646
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001647 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001648 if (port_flags & ATA_FLAG_SATA)
1649 hpriv->map = piix_init_sata_map(pdev, port_info,
1650 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001652 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001653 if (rc)
1654 return rc;
1655 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001656
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001657 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001658 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001659 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001660 rc = piix_init_sidpr(host);
1661 if (rc)
1662 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001663 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1664 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001665 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Tejun Heo43a98f02007-08-23 10:15:18 +09001667 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001668 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 /* On ICH5, some BIOSen disable the interrupt using the
1671 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1672 * On ICH6, this bit has the same effect, but only when
1673 * MSI is disabled (and it is disabled, as we don't use
1674 * message-signalled interrupts currently).
1675 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001676 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001677 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Alan Coxc621b142005-12-08 19:22:28 +00001679 if (piix_check_450nx_errata(pdev)) {
1680 /* This writes into the master table but it does not
1681 really matter for this errata as we will apply it to
1682 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001683 host->ports[0]->mwdma_mask = 0;
1684 host->ports[0]->udma_mask = 0;
1685 host->ports[1]->mwdma_mask = 0;
1686 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001687 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001688 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001689
1690 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001691 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692}
1693
Tejun Heo2852bcf2009-01-02 12:04:48 +09001694static void piix_remove_one(struct pci_dev *pdev)
1695{
1696 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1697 struct piix_host_priv *hpriv = host->private_data;
1698
1699 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1700
1701 ata_pci_remove_one(pdev);
1702}
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704static int __init piix_init(void)
1705{
1706 int rc;
1707
Pavel Roskinb7887192006-08-10 18:13:18 +09001708 DPRINTK("pci_register_driver\n");
1709 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 if (rc)
1711 return rc;
1712
1713 in_module_init = 0;
1714
1715 DPRINTK("done\n");
1716 return 0;
1717}
1718
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719static void __exit piix_exit(void)
1720{
1721 pci_unregister_driver(&piix_pci_driver);
1722}
1723
1724module_init(piix_init);
1725module_exit(piix_exit);