Olav Haugan | 3c7fb38 | 2013-01-02 17:32:25 -0800 | [diff] [blame] | 1 | /* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved. |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef MSM_IOMMU_H |
| 14 | #define MSM_IOMMU_H |
| 15 | |
| 16 | #include <linux/interrupt.h> |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 17 | #include <linux/clk.h> |
Stephen Boyd | 55742b7 | 2012-08-08 11:40:26 -0700 | [diff] [blame] | 18 | #include <linux/list.h> |
Stepan Moskovchenko | 6751acc | 2012-06-21 17:36:47 -0700 | [diff] [blame] | 19 | #include <linux/regulator/consumer.h> |
Stepan Moskovchenko | 15f209c | 2011-10-31 15:32:44 -0700 | [diff] [blame] | 20 | #include <mach/socinfo.h> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 21 | |
Stepan Moskovchenko | 6ee3be8 | 2011-11-08 15:24:53 -0800 | [diff] [blame] | 22 | extern pgprot_t pgprot_kernel; |
Laura Abbott | 0d13565 | 2012-10-04 12:59:03 -0700 | [diff] [blame] | 23 | extern struct bus_type msm_iommu_sec_bus_type; |
Olav Haugan | 0858ae0 | 2013-06-04 16:51:50 -0700 | [diff] [blame] | 24 | extern struct iommu_access_ops iommu_access_ops_v0; |
| 25 | extern struct iommu_access_ops iommu_access_ops_v1; |
Stepan Moskovchenko | 08bd683 | 2010-11-15 18:19:35 -0800 | [diff] [blame] | 26 | |
Stepan Moskovchenko | b243889 | 2011-08-31 17:16:19 -0700 | [diff] [blame] | 27 | /* Domain attributes */ |
| 28 | #define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1 |
Laura Abbott | 0d13565 | 2012-10-04 12:59:03 -0700 | [diff] [blame] | 29 | #define MSM_IOMMU_DOMAIN_PT_SECURE 0x2 |
Stepan Moskovchenko | b243889 | 2011-08-31 17:16:19 -0700 | [diff] [blame] | 30 | |
Stepan Moskovchenko | 08bd683 | 2010-11-15 18:19:35 -0800 | [diff] [blame] | 31 | /* Mask for the cache policy attribute */ |
| 32 | #define MSM_IOMMU_CP_MASK 0x03 |
| 33 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 34 | /* Maximum number of Machine IDs that we are allowing to be mapped to the same |
| 35 | * context bank. The number of MIDs mapped to the same CB does not affect |
| 36 | * performance, but there is a practical limit on how many distinct MIDs may |
| 37 | * be present. These mappings are typically determined at design time and are |
| 38 | * not expected to change at run time. |
| 39 | */ |
Stepan Moskovchenko | 23513c3 | 2010-11-12 19:29:47 -0800 | [diff] [blame] | 40 | #define MAX_NUM_MIDS 32 |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 41 | |
Stepan Moskovchenko | 4575bdd | 2012-06-28 14:59:00 -0700 | [diff] [blame] | 42 | /* Maximum number of SMT entries allowed by the system */ |
| 43 | #define MAX_NUM_SMR 128 |
| 44 | |
Stepan Moskovchenko | 880a318 | 2012-10-01 12:35:24 -0700 | [diff] [blame] | 45 | #define MAX_NUM_BFB_REGS 32 |
| 46 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 47 | /** |
| 48 | * struct msm_iommu_dev - a single IOMMU hardware instance |
| 49 | * name Human-readable name given to this IOMMU HW instance |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 50 | * ncb Number of context banks present on this IOMMU HW instance |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 51 | */ |
| 52 | struct msm_iommu_dev { |
| 53 | const char *name; |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 54 | int ncb; |
Shubhraprakash Das | 935e6a5 | 2012-04-05 14:47:30 -0600 | [diff] [blame] | 55 | int ttbr_split; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 56 | }; |
| 57 | |
| 58 | /** |
| 59 | * struct msm_iommu_ctx_dev - an IOMMU context bank instance |
| 60 | * name Human-readable name given to this context bank |
| 61 | * num Index of this context bank within the hardware |
| 62 | * mids List of Machine IDs that are to be mapped into this context |
| 63 | * bank, terminated by -1. The MID is a set of signals on the |
| 64 | * AXI bus that identifies the function associated with a specific |
| 65 | * memory request. (See ARM spec). |
| 66 | */ |
| 67 | struct msm_iommu_ctx_dev { |
| 68 | const char *name; |
| 69 | int num; |
| 70 | int mids[MAX_NUM_MIDS]; |
| 71 | }; |
| 72 | |
Stepan Moskovchenko | 880a318 | 2012-10-01 12:35:24 -0700 | [diff] [blame] | 73 | /** |
| 74 | * struct msm_iommu_bfb_settings - a set of IOMMU BFB tuning parameters |
| 75 | * regs An array of register offsets to configure |
| 76 | * data Values to write to corresponding registers |
| 77 | * length Number of valid entries in the offset/val arrays |
| 78 | */ |
| 79 | struct msm_iommu_bfb_settings { |
| 80 | unsigned int regs[MAX_NUM_BFB_REGS]; |
| 81 | unsigned int data[MAX_NUM_BFB_REGS]; |
| 82 | int length; |
| 83 | }; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 84 | |
| 85 | /** |
| 86 | * struct msm_iommu_drvdata - A single IOMMU hardware instance |
| 87 | * @base: IOMMU config port base address (VA) |
Olav Haugan | 95d2416 | 2012-12-05 14:47:47 -0800 | [diff] [blame] | 88 | * @glb_base: IOMMU config port base address for global register space (VA) |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 89 | * @ncb The number of contexts on this IOMMU |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 90 | * @irq: Interrupt number |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 91 | * @clk: The bus clock for this IOMMU hardware instance |
| 92 | * @pclk: The clock for the IOMMU bus interconnect |
Stepan Moskovchenko | 17ae71e | 2012-07-24 19:24:14 -0700 | [diff] [blame] | 93 | * @aclk: Alternate clock for this IOMMU core, if any |
Stepan Moskovchenko | 4575bdd | 2012-06-28 14:59:00 -0700 | [diff] [blame] | 94 | * @name: Human-readable name of this IOMMU device |
| 95 | * @gdsc: Regulator needed to power this HW block (v2 only) |
Stepan Moskovchenko | 880a318 | 2012-10-01 12:35:24 -0700 | [diff] [blame] | 96 | * @bfb_settings: Optional BFB performance tuning parameters |
Stephen Boyd | 55742b7 | 2012-08-08 11:40:26 -0700 | [diff] [blame] | 97 | * @dev: Struct device this hardware instance is tied to |
| 98 | * @list: List head to link all iommus together |
Olav Haugan | 3c7fb38 | 2013-01-02 17:32:25 -0800 | [diff] [blame] | 99 | * @clk_reg_virt: Optional clock register virtual address. |
Olav Haugan | cd93219 | 2013-01-31 18:30:15 -0800 | [diff] [blame] | 100 | * @halt_enabled: Set to 1 if IOMMU halt is supported in the IOMMU, 0 otherwise. |
Olav Haugan | 4e315c4 | 2013-03-06 10:14:28 -0800 | [diff] [blame] | 101 | * @asid: List of ASID and their usage count (index is ASID value). |
Olav Haugan | e388539 | 2013-03-06 16:22:53 -0800 | [diff] [blame] | 102 | * @ctx_attach_count: Count of how many context are attached. |
Olav Haugan | 236970a | 2013-05-14 17:00:02 -0700 | [diff] [blame] | 103 | * @bus_client : Bus client needed to vote for bus bandwidth. |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 104 | * |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 105 | * A msm_iommu_drvdata holds the global driver data about a single piece |
| 106 | * of an IOMMU hardware instance. |
| 107 | */ |
| 108 | struct msm_iommu_drvdata { |
| 109 | void __iomem *base; |
Olav Haugan | 95d2416 | 2012-12-05 14:47:47 -0800 | [diff] [blame] | 110 | void __iomem *glb_base; |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 111 | int ncb; |
Shubhraprakash Das | 935e6a5 | 2012-04-05 14:47:30 -0600 | [diff] [blame] | 112 | int ttbr_split; |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 113 | struct clk *clk; |
| 114 | struct clk *pclk; |
Stepan Moskovchenko | 17ae71e | 2012-07-24 19:24:14 -0700 | [diff] [blame] | 115 | struct clk *aclk; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 116 | const char *name; |
Stepan Moskovchenko | 6751acc | 2012-06-21 17:36:47 -0700 | [diff] [blame] | 117 | struct regulator *gdsc; |
Olav Haugan | 2648d97 | 2013-01-07 17:32:31 -0800 | [diff] [blame] | 118 | struct regulator *alt_gdsc; |
Stepan Moskovchenko | 880a318 | 2012-10-01 12:35:24 -0700 | [diff] [blame] | 119 | struct msm_iommu_bfb_settings *bfb_settings; |
Laura Abbott | 0d13565 | 2012-10-04 12:59:03 -0700 | [diff] [blame] | 120 | int sec_id; |
Stephen Boyd | 55742b7 | 2012-08-08 11:40:26 -0700 | [diff] [blame] | 121 | struct device *dev; |
| 122 | struct list_head list; |
Olav Haugan | 3c7fb38 | 2013-01-02 17:32:25 -0800 | [diff] [blame] | 123 | void __iomem *clk_reg_virt; |
Olav Haugan | cd93219 | 2013-01-31 18:30:15 -0800 | [diff] [blame] | 124 | int halt_enabled; |
Olav Haugan | 4e315c4 | 2013-03-06 10:14:28 -0800 | [diff] [blame] | 125 | int *asid; |
Olav Haugan | e388539 | 2013-03-06 16:22:53 -0800 | [diff] [blame] | 126 | unsigned int ctx_attach_count; |
Olav Haugan | 236970a | 2013-05-14 17:00:02 -0700 | [diff] [blame] | 127 | unsigned int bus_client; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 128 | }; |
| 129 | |
Olav Haugan | eece7e5 | 2013-04-02 10:22:21 -0700 | [diff] [blame] | 130 | /** |
| 131 | * struct iommu_access_ops - Callbacks for accessing IOMMU |
| 132 | * @iommu_power_on: Turn on power to unit |
| 133 | * @iommu_power_off: Turn off power to unit |
Olav Haugan | 236970a | 2013-05-14 17:00:02 -0700 | [diff] [blame] | 134 | * @iommu_bus_vote: Vote for bus bandwidth |
Olav Haugan | eece7e5 | 2013-04-02 10:22:21 -0700 | [diff] [blame] | 135 | * @iommu_clk_on: Turn on clks to unit |
| 136 | * @iommu_clk_off: Turn off clks to unit |
Jordan Crouse | 64bf39f | 2013-04-18 15:48:13 -0600 | [diff] [blame] | 137 | * @iommu_lock_initialize: Initialize the remote lock |
Olav Haugan | eece7e5 | 2013-04-02 10:22:21 -0700 | [diff] [blame] | 138 | * @iommu_lock_acquire: Acquire any locks needed |
| 139 | * @iommu_lock_release: Release locks needed |
| 140 | */ |
| 141 | struct iommu_access_ops { |
| 142 | int (*iommu_power_on)(struct msm_iommu_drvdata *); |
| 143 | void (*iommu_power_off)(struct msm_iommu_drvdata *); |
Olav Haugan | 236970a | 2013-05-14 17:00:02 -0700 | [diff] [blame] | 144 | int (*iommu_bus_vote)(struct msm_iommu_drvdata *drvdata, |
| 145 | unsigned int vote); |
Olav Haugan | eece7e5 | 2013-04-02 10:22:21 -0700 | [diff] [blame] | 146 | int (*iommu_clk_on)(struct msm_iommu_drvdata *); |
| 147 | void (*iommu_clk_off)(struct msm_iommu_drvdata *); |
Jordan Crouse | 64bf39f | 2013-04-18 15:48:13 -0600 | [diff] [blame] | 148 | void * (*iommu_lock_initialize)(void); |
Olav Haugan | eece7e5 | 2013-04-02 10:22:21 -0700 | [diff] [blame] | 149 | void (*iommu_lock_acquire)(void); |
| 150 | void (*iommu_lock_release)(void); |
| 151 | }; |
| 152 | |
Stephen Boyd | 55742b7 | 2012-08-08 11:40:26 -0700 | [diff] [blame] | 153 | void msm_iommu_add_drv(struct msm_iommu_drvdata *drv); |
| 154 | void msm_iommu_remove_drv(struct msm_iommu_drvdata *drv); |
Olav Haugan | f378273 | 2013-01-11 11:23:30 -0800 | [diff] [blame] | 155 | void program_iommu_bfb_settings(void __iomem *base, |
| 156 | const struct msm_iommu_bfb_settings *bfb_settings); |
Olav Haugan | cd93219 | 2013-01-31 18:30:15 -0800 | [diff] [blame] | 157 | void iommu_halt(const struct msm_iommu_drvdata *iommu_drvdata); |
| 158 | void iommu_resume(const struct msm_iommu_drvdata *iommu_drvdata); |
Stephen Boyd | 55742b7 | 2012-08-08 11:40:26 -0700 | [diff] [blame] | 159 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 160 | /** |
| 161 | * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance |
| 162 | * @num: Hardware context number of this context |
| 163 | * @pdev: Platform device associated wit this HW instance |
| 164 | * @attached_elm: List element for domains to track which devices are |
| 165 | * attached to them |
Stepan Moskovchenko | 4575bdd | 2012-06-28 14:59:00 -0700 | [diff] [blame] | 166 | * @attached_domain Domain currently attached to this context (if any) |
| 167 | * @name Human-readable name of this context device |
Olav Haugan | 95d2416 | 2012-12-05 14:47:47 -0800 | [diff] [blame] | 168 | * @sids List of Stream IDs mapped to this context |
| 169 | * @nsid Number of Stream IDs mapped to this context |
Olav Haugan | 26ddd43 | 2012-12-07 11:39:21 -0800 | [diff] [blame] | 170 | * @secure_context true if this is a secure context programmed by |
| 171 | the secure environment, false otherwise |
| 172 | * @asid ASID used with this context. |
Olav Haugan | e99ee7e | 2012-12-11 15:02:02 -0800 | [diff] [blame] | 173 | * @attach_count Number of time this context has been attached. |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 174 | * |
| 175 | * A msm_iommu_ctx_drvdata holds the driver data for a single context bank |
| 176 | * within each IOMMU hardware instance |
| 177 | */ |
| 178 | struct msm_iommu_ctx_drvdata { |
| 179 | int num; |
| 180 | struct platform_device *pdev; |
| 181 | struct list_head attached_elm; |
Stepan Moskovchenko | 73a50f6 | 2012-05-03 17:29:12 -0700 | [diff] [blame] | 182 | struct iommu_domain *attached_domain; |
| 183 | const char *name; |
Stepan Moskovchenko | 4575bdd | 2012-06-28 14:59:00 -0700 | [diff] [blame] | 184 | u32 sids[MAX_NUM_SMR]; |
| 185 | unsigned int nsid; |
Olav Haugan | 26ddd43 | 2012-12-07 11:39:21 -0800 | [diff] [blame] | 186 | unsigned int secure_context; |
| 187 | int asid; |
Olav Haugan | e99ee7e | 2012-12-11 15:02:02 -0800 | [diff] [blame] | 188 | int attach_count; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 189 | }; |
| 190 | |
Mitchel Humpherys | 2b6e5c5 | 2013-06-05 16:01:54 -0700 | [diff] [blame] | 191 | enum dump_reg { |
Olav Haugan | bab4142 | 2013-06-17 15:06:01 -0700 | [diff] [blame] | 192 | DUMP_REG_FIRST, |
| 193 | DUMP_REG_FAR0 = DUMP_REG_FIRST, |
Mitchel Humpherys | 2b6e5c5 | 2013-06-05 16:01:54 -0700 | [diff] [blame] | 194 | DUMP_REG_FAR1, |
| 195 | DUMP_REG_PAR0, |
| 196 | DUMP_REG_PAR1, |
| 197 | DUMP_REG_FSR, |
| 198 | DUMP_REG_FSYNR0, |
| 199 | DUMP_REG_FSYNR1, |
| 200 | DUMP_REG_TTBR0, |
| 201 | DUMP_REG_TTBR1, |
| 202 | DUMP_REG_SCTLR, |
| 203 | DUMP_REG_ACTLR, |
| 204 | DUMP_REG_PRRR, |
Olav Haugan | bab4142 | 2013-06-17 15:06:01 -0700 | [diff] [blame] | 205 | DUMP_REG_MAIR0 = DUMP_REG_PRRR, |
Mitchel Humpherys | 2b6e5c5 | 2013-06-05 16:01:54 -0700 | [diff] [blame] | 206 | DUMP_REG_NMRR, |
Olav Haugan | bab4142 | 2013-06-17 15:06:01 -0700 | [diff] [blame] | 207 | DUMP_REG_MAIR1 = DUMP_REG_NMRR, |
Mitchel Humpherys | 2b6e5c5 | 2013-06-05 16:01:54 -0700 | [diff] [blame] | 208 | MAX_DUMP_REGS, |
Mitchel Humpherys | 9e90db3 | 2013-05-21 17:37:22 -0700 | [diff] [blame] | 209 | }; |
| 210 | |
Olav Haugan | bab4142 | 2013-06-17 15:06:01 -0700 | [diff] [blame] | 211 | struct dump_regs_tbl { |
| 212 | /* |
| 213 | * To keep things context-bank-agnostic, we only store the CB |
| 214 | * register offset in `key' |
| 215 | */ |
| 216 | unsigned long key; |
| 217 | const char *name; |
| 218 | int offset; |
| 219 | }; |
| 220 | extern struct dump_regs_tbl dump_regs_tbl[MAX_DUMP_REGS]; |
| 221 | |
Mitchel Humpherys | 2b6e5c5 | 2013-06-05 16:01:54 -0700 | [diff] [blame] | 222 | #define COMBINE_DUMP_REG(upper, lower) (((u64) upper << 32) | lower) |
| 223 | |
| 224 | struct msm_iommu_context_reg { |
| 225 | uint32_t val; |
| 226 | bool valid; |
| 227 | }; |
| 228 | |
| 229 | void print_ctx_regs(struct msm_iommu_context_reg regs[]); |
Mitchel Humpherys | 9e90db3 | 2013-05-21 17:37:22 -0700 | [diff] [blame] | 230 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 231 | /* |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 232 | * Interrupt handler for the IOMMU context fault interrupt. Hooking the |
| 233 | * interrupt is not supported in the API yet, but this will print an error |
| 234 | * message and dump useful IOMMU registers. |
| 235 | */ |
| 236 | irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id); |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 237 | irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id); |
Mitchel Humpherys | f3b5091 | 2013-05-21 17:46:04 -0700 | [diff] [blame] | 238 | irqreturn_t msm_iommu_secure_fault_handler_v2(int irq, void *dev_id); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 239 | |
Olav Haugan | 65209cd | 2012-11-07 15:02:56 -0800 | [diff] [blame] | 240 | enum { |
| 241 | PROC_APPS, |
| 242 | PROC_GPU, |
| 243 | PROC_MAX |
| 244 | }; |
| 245 | |
| 246 | /* Expose structure to allow kgsl iommu driver to use the same structure to |
| 247 | * communicate to GPU the addresses of the flag and turn variables. |
| 248 | */ |
| 249 | struct remote_iommu_petersons_spinlock { |
| 250 | uint32_t flag[PROC_MAX]; |
| 251 | uint32_t turn; |
| 252 | }; |
| 253 | |
| 254 | #ifdef CONFIG_MSM_IOMMU |
| 255 | void *msm_iommu_lock_initialize(void); |
| 256 | void msm_iommu_mutex_lock(void); |
| 257 | void msm_iommu_mutex_unlock(void); |
Olav Haugan | 0858ae0 | 2013-06-04 16:51:50 -0700 | [diff] [blame] | 258 | void msm_set_iommu_access_ops(struct iommu_access_ops *ops); |
| 259 | struct iommu_access_ops *msm_get_iommu_access_ops(void); |
Olav Haugan | 65209cd | 2012-11-07 15:02:56 -0800 | [diff] [blame] | 260 | #else |
| 261 | static inline void *msm_iommu_lock_initialize(void) |
| 262 | { |
| 263 | return NULL; |
| 264 | } |
| 265 | static inline void msm_iommu_mutex_lock(void) { } |
| 266 | static inline void msm_iommu_mutex_unlock(void) { } |
Olav Haugan | 0858ae0 | 2013-06-04 16:51:50 -0700 | [diff] [blame] | 267 | static inline void msm_set_iommu_access_ops(struct iommu_access_ops *ops) |
| 268 | { |
| 269 | |
| 270 | } |
| 271 | static inline struct iommu_access_ops *msm_get_iommu_access_ops(void) |
| 272 | { |
| 273 | return NULL; |
| 274 | } |
Olav Haugan | 65209cd | 2012-11-07 15:02:56 -0800 | [diff] [blame] | 275 | #endif |
| 276 | |
| 277 | #ifdef CONFIG_MSM_IOMMU_GPU_SYNC |
| 278 | void msm_iommu_remote_p0_spin_lock(void); |
| 279 | void msm_iommu_remote_p0_spin_unlock(void); |
| 280 | |
| 281 | #define msm_iommu_remote_lock_init() _msm_iommu_remote_spin_lock_init() |
| 282 | #define msm_iommu_remote_spin_lock() msm_iommu_remote_p0_spin_lock() |
| 283 | #define msm_iommu_remote_spin_unlock() msm_iommu_remote_p0_spin_unlock() |
| 284 | #else |
| 285 | #define msm_iommu_remote_lock_init() |
| 286 | #define msm_iommu_remote_spin_lock() |
| 287 | #define msm_iommu_remote_spin_unlock() |
| 288 | #endif |
| 289 | |
| 290 | /* Allows kgsl iommu driver to acquire lock */ |
| 291 | #define msm_iommu_lock() \ |
| 292 | do { \ |
| 293 | msm_iommu_mutex_lock(); \ |
| 294 | msm_iommu_remote_spin_lock(); \ |
| 295 | } while (0) |
| 296 | |
| 297 | #define msm_iommu_unlock() \ |
| 298 | do { \ |
| 299 | msm_iommu_remote_spin_unlock(); \ |
| 300 | msm_iommu_mutex_unlock(); \ |
| 301 | } while (0) |
| 302 | |
Shubhraprakash Das | f4f600f | 2011-08-12 13:27:34 -0600 | [diff] [blame] | 303 | #ifdef CONFIG_MSM_IOMMU |
| 304 | /* |
| 305 | * Look up an IOMMU context device by its context name. NULL if none found. |
| 306 | * Useful for testing and drivers that do not yet fully have IOMMU stuff in |
| 307 | * their platform devices. |
| 308 | */ |
| 309 | struct device *msm_iommu_get_ctx(const char *ctx_name); |
| 310 | #else |
| 311 | static inline struct device *msm_iommu_get_ctx(const char *ctx_name) |
| 312 | { |
| 313 | return NULL; |
| 314 | } |
| 315 | #endif |
| 316 | |
Laura Abbott | f4daa69 | 2012-10-10 19:31:53 -0700 | [diff] [blame] | 317 | /* |
| 318 | * Function to program the global registers of an IOMMU securely. |
| 319 | * This should only be called on IOMMUs for which kernel programming |
| 320 | * of global registers is not possible |
| 321 | */ |
Olav Haugan | eece7e5 | 2013-04-02 10:22:21 -0700 | [diff] [blame] | 322 | void msm_iommu_sec_set_access_ops(struct iommu_access_ops *access_ops); |
Laura Abbott | f4daa69 | 2012-10-10 19:31:53 -0700 | [diff] [blame] | 323 | int msm_iommu_sec_program_iommu(int sec_id); |
Stepan Moskovchenko | 15f209c | 2011-10-31 15:32:44 -0700 | [diff] [blame] | 324 | |
Olav Haugan | 0e22c48 | 2013-01-28 17:39:36 -0800 | [diff] [blame] | 325 | static inline int msm_soc_version_supports_iommu_v0(void) |
Stepan Moskovchenko | 15f209c | 2011-10-31 15:32:44 -0700 | [diff] [blame] | 326 | { |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 327 | #ifdef CONFIG_OF |
| 328 | struct device_node *node; |
| 329 | |
Olav Haugan | 0e22c48 | 2013-01-28 17:39:36 -0800 | [diff] [blame] | 330 | node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v1"); |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 331 | if (node) { |
| 332 | of_node_put(node); |
| 333 | return 0; |
| 334 | } |
Olav Haugan | 95d2416 | 2012-12-05 14:47:47 -0800 | [diff] [blame] | 335 | |
Olav Haugan | 0e22c48 | 2013-01-28 17:39:36 -0800 | [diff] [blame] | 336 | node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v0"); |
Olav Haugan | 95d2416 | 2012-12-05 14:47:47 -0800 | [diff] [blame] | 337 | if (node) { |
| 338 | of_node_put(node); |
| 339 | return 1; |
| 340 | } |
Sathish Ambley | d1b89ed | 2012-02-07 21:47:47 -0800 | [diff] [blame] | 341 | #endif |
Stepan Moskovchenko | 15f209c | 2011-10-31 15:32:44 -0700 | [diff] [blame] | 342 | if (cpu_is_msm8960() && |
| 343 | SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2) |
| 344 | return 0; |
| 345 | |
| 346 | if (cpu_is_msm8x60() && |
| 347 | (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 || |
| 348 | SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) { |
| 349 | return 0; |
| 350 | } |
| 351 | return 1; |
| 352 | } |
Jeremy Gebben | 2dfe002 | 2012-11-01 11:03:21 -0600 | [diff] [blame] | 353 | #endif |