blob: ca65432c587343e63629f8043ed147ab672ce68d [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000024#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010026#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070027#include "driver/compiler_driver.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080028#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070029#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010030#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000031#include "utils/arena_allocator.h"
32#include "utils/growable_array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070033
34namespace art {
35
buzbee0d829482013-10-11 15:24:55 -070036/*
37 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
38 * add type safety (see runtime/offsets.h).
39 */
40typedef uint32_t DexOffset; // Dex offset in code units.
41typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
42typedef uint32_t CodeOffset; // Native code offset in bytes.
43
Brian Carlstrom7940e442013-07-12 13:46:57 -070044// Set to 1 to measure cost of suspend check.
45#define NO_SUSPEND 0
46
47#define IS_BINARY_OP (1ULL << kIsBinaryOp)
48#define IS_BRANCH (1ULL << kIsBranch)
49#define IS_IT (1ULL << kIsIT)
50#define IS_LOAD (1ULL << kMemLoad)
51#define IS_QUAD_OP (1ULL << kIsQuadOp)
52#define IS_QUIN_OP (1ULL << kIsQuinOp)
53#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
54#define IS_STORE (1ULL << kMemStore)
55#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
56#define IS_UNARY_OP (1ULL << kIsUnaryOp)
57#define NEEDS_FIXUP (1ULL << kPCRelFixup)
58#define NO_OPERAND (1ULL << kNoOperand)
59#define REG_DEF0 (1ULL << kRegDef0)
60#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080061#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070062#define REG_DEFA (1ULL << kRegDefA)
63#define REG_DEFD (1ULL << kRegDefD)
64#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
65#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
66#define REG_DEF_LIST0 (1ULL << kRegDefList0)
67#define REG_DEF_LIST1 (1ULL << kRegDefList1)
68#define REG_DEF_LR (1ULL << kRegDefLR)
69#define REG_DEF_SP (1ULL << kRegDefSP)
70#define REG_USE0 (1ULL << kRegUse0)
71#define REG_USE1 (1ULL << kRegUse1)
72#define REG_USE2 (1ULL << kRegUse2)
73#define REG_USE3 (1ULL << kRegUse3)
74#define REG_USE4 (1ULL << kRegUse4)
75#define REG_USEA (1ULL << kRegUseA)
76#define REG_USEC (1ULL << kRegUseC)
77#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000078#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070079#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
80#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
81#define REG_USE_LIST0 (1ULL << kRegUseList0)
82#define REG_USE_LIST1 (1ULL << kRegUseList1)
83#define REG_USE_LR (1ULL << kRegUseLR)
84#define REG_USE_PC (1ULL << kRegUsePC)
85#define REG_USE_SP (1ULL << kRegUseSP)
86#define SETS_CCODES (1ULL << kSetsCCodes)
87#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070088#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070089#define REG_USE_LO (1ULL << kUseLo)
90#define REG_USE_HI (1ULL << kUseHi)
91#define REG_DEF_LO (1ULL << kDefLo)
92#define REG_DEF_HI (1ULL << kDefHi)
Brian Carlstrom7940e442013-07-12 13:46:57 -070093
94// Common combo register usage patterns.
95#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +010096#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070097#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
98#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
99#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
100#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000101#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700102#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
103#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
104#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
105#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
106#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
107#define REG_USE012 (REG_USE01 | REG_USE2)
108#define REG_USE014 (REG_USE01 | REG_USE4)
109#define REG_USE01 (REG_USE0 | REG_USE1)
110#define REG_USE02 (REG_USE0 | REG_USE2)
111#define REG_USE12 (REG_USE1 | REG_USE2)
112#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000113#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114
buzbee695d13a2014-04-19 13:32:20 -0700115// TODO: #includes need a cleanup
116#ifndef INVALID_SREG
117#define INVALID_SREG (-1)
118#endif
119
Brian Carlstrom7940e442013-07-12 13:46:57 -0700120struct BasicBlock;
121struct CallInfo;
122struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000123struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700125struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126struct RegLocation;
127struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000128class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700129class MIRGraph;
130class Mir2Lir;
131
132typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
133 const MethodReference& target_method,
134 uint32_t method_idx, uintptr_t direct_code,
135 uintptr_t direct_method, InvokeType type);
136
137typedef std::vector<uint8_t> CodeBuffer;
138
buzbeeb48819d2013-09-14 16:15:25 -0700139struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100140 const ResourceMask* use_mask; // Resource mask for use.
141 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700142};
143
144struct AssemblyInfo {
145 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700146};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147
148struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700149 CodeOffset offset; // Offset of this instruction.
150 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700151 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152 LIR* next;
153 LIR* prev;
154 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700156 unsigned int alias_info:17; // For Dalvik register disambiguation.
157 bool is_nop:1; // LIR is optimized away.
158 unsigned int size:4; // Note: size of encoded instruction is in bytes.
159 bool use_def_invalid:1; // If true, masks should not be used.
160 unsigned int generation:1; // Used to track visitation state during fixup pass.
161 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700163 union {
buzbee0d829482013-10-11 15:24:55 -0700164 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000165 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700166 } u;
buzbee0d829482013-10-11 15:24:55 -0700167 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700168};
169
170// Target-specific initialization.
171Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
172 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100173Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
174 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700175Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
176 ArenaAllocator* const arena);
177Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
178 ArenaAllocator* const arena);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700179Mir2Lir* X86_64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
180 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181
182// Utility macros to traverse the LIR list.
183#define NEXT_LIR(lir) (lir->next)
184#define PREV_LIR(lir) (lir->prev)
185
186// Defines for alias_info (tracks Dalvik register references).
187#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700188#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
190#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
191
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800192#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
193#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
194 do { \
195 low_reg = both_regs & 0xff; \
196 high_reg = (both_regs >> 8) & 0xff; \
197 } while (false)
198
buzbeec729a6b2013-09-14 16:04:31 -0700199// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
200#define STARTING_DOUBLE_SREG 0x10000
201
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700202// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
204#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
205#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
206#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
207#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208
209class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 public:
buzbee0d829482013-10-11 15:24:55 -0700211 /*
212 * Auxiliary information describing the location of data embedded in the Dalvik
213 * byte code stream.
214 */
215 struct EmbeddedData {
216 CodeOffset offset; // Code offset of data block.
217 const uint16_t* table; // Original dex data.
218 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219 };
220
buzbee0d829482013-10-11 15:24:55 -0700221 struct FillArrayData : EmbeddedData {
222 int32_t size;
223 };
224
225 struct SwitchTable : EmbeddedData {
226 LIR* anchor; // Reference instruction for relative offsets.
227 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700228 };
229
230 /* Static register use counts */
231 struct RefCounts {
232 int count;
233 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 };
235
236 /*
buzbee091cc402014-03-31 10:14:40 -0700237 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
238 * and native register storage. The primary purpose is to reuse previuosly
239 * loaded values, if possible, and otherwise to keep the value in register
240 * storage as long as possible.
241 *
242 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
243 * this register (or pair). For example, a 64-bit register containing a 32-bit
244 * Dalvik value would have wide_value==false even though the storage container itself
245 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
246 * would have wide_value==true (and additionally would have its partner field set to the
247 * other half whose wide_value field would also be true.
248 *
249 * NOTE 2: In the case of a register pair, you can determine which of the partners
250 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
251 *
252 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
253 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
254 * value, and the s_reg of the high word is implied (s_reg + 1).
255 *
256 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
257 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
258 * If is_temp==true and live==false, no other fields have
259 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
260 * and def_end describe the relationship between the temp register/register pair and
261 * the Dalvik value[s] described by s_reg/s_reg+1.
262 *
263 * The fields used_storage, master_storage and storage_mask are used to track allocation
264 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
265 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
266 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
267 * change once initialized. The "used_storage" field tracks current allocation status.
268 * Although each record contains this field, only the field from the largest member of
269 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
270 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
271 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
272 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
273 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
274 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
275 *
276 * For an X86 vector register example, storage_mask would be:
277 * 0x00000001 for 32-bit view of xmm1
278 * 0x00000003 for 64-bit view of xmm1
279 * 0x0000000f for 128-bit view of xmm1
280 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
281 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
282 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
283 *
buzbee30adc732014-05-09 15:10:18 -0700284 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
285 * held in the widest member of an aliased set. Note, though, that for a temp register to
286 * reused as live, it must both be marked live and the associated SReg() must match the
287 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
288 * members of an aliased set will share the same liveness flags, but each will individually
289 * maintain s_reg_. In this way we can know that at least one member of an
290 * aliased set is live, but will only fully match on the appropriate alias view. For example,
291 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
292 * because it is wide), its aliases s2 and s3 will show as live, but will have
293 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
294 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
295 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
296 * report that v9 is currently not live as a single (which is what we want).
297 *
buzbee091cc402014-03-31 10:14:40 -0700298 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
299 * to treat xmm registers:
300 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
301 * o This more closely matches reality, but means you'd need to be able to get
302 * to the associated RegisterInfo struct to figure out how it's being used.
303 * o This is how 64-bit core registers will be used - always 64 bits, but the
304 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
305 * 2. View the xmm registers based on contents.
306 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
307 * be a k64BitVector.
308 * o Note that the two uses above would be considered distinct registers (but with
309 * the aliasing mechanism, we could detect interference).
310 * o This is how aliased double and single float registers will be handled on
311 * Arm and MIPS.
312 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
313 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700314 */
buzbee091cc402014-03-31 10:14:40 -0700315 class RegisterInfo {
316 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100317 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700318 ~RegisterInfo() {}
319 static void* operator new(size_t size, ArenaAllocator* arena) {
320 return arena->Alloc(size, kArenaAllocRegAlloc);
321 }
322
buzbee85089dd2014-05-25 15:10:52 -0700323 static const uint32_t k32SoloStorageMask = 0x00000001;
324 static const uint32_t kLowSingleStorageMask = 0x00000001;
325 static const uint32_t kHighSingleStorageMask = 0x00000002;
326 static const uint32_t k64SoloStorageMask = 0x00000003;
327 static const uint32_t k128SoloStorageMask = 0x0000000f;
328 static const uint32_t k256SoloStorageMask = 0x000000ff;
329 static const uint32_t k512SoloStorageMask = 0x0000ffff;
330 static const uint32_t k1024SoloStorageMask = 0xffffffff;
331
buzbee091cc402014-03-31 10:14:40 -0700332 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
333 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
334 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700335 // No part of the containing storage is live in this view.
336 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
337 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700338 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700339 void MarkLive(int s_reg) {
340 // TODO: Anything useful to assert here?
341 s_reg_ = s_reg;
342 master_->liveness_ |= storage_mask_;
343 }
buzbee30adc732014-05-09 15:10:18 -0700344 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700345 if (SReg() != INVALID_SREG) {
346 s_reg_ = INVALID_SREG;
347 master_->liveness_ &= ~storage_mask_;
348 ResetDefBody();
349 }
buzbee30adc732014-05-09 15:10:18 -0700350 }
buzbee091cc402014-03-31 10:14:40 -0700351 RegStorage GetReg() { return reg_; }
352 void SetReg(RegStorage reg) { reg_ = reg; }
353 bool IsTemp() { return is_temp_; }
354 void SetIsTemp(bool val) { is_temp_ = val; }
355 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700356 void SetIsWide(bool val) {
357 wide_value_ = val;
358 if (!val) {
359 // If not wide, reset partner to self.
360 SetPartner(GetReg());
361 }
362 }
buzbee091cc402014-03-31 10:14:40 -0700363 bool IsDirty() { return dirty_; }
364 void SetIsDirty(bool val) { dirty_ = val; }
365 RegStorage Partner() { return partner_; }
366 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700367 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100368 const ResourceMask& DefUseMask() { return def_use_mask_; }
369 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700370 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700371 void SetMaster(RegisterInfo* master) {
372 master_ = master;
373 if (master != this) {
374 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700375 DCHECK(alias_chain_ == nullptr);
376 alias_chain_ = master_->alias_chain_;
377 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700378 }
379 }
380 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700381 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700382 uint32_t StorageMask() { return storage_mask_; }
383 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
384 LIR* DefStart() { return def_start_; }
385 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
386 LIR* DefEnd() { return def_end_; }
387 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
388 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700389 // Find member of aliased set matching storage_used; return nullptr if none.
390 RegisterInfo* FindMatchingView(uint32_t storage_used) {
391 RegisterInfo* res = Master();
392 for (; res != nullptr; res = res->GetAliasChain()) {
393 if (res->StorageMask() == storage_used)
394 break;
395 }
396 return res;
397 }
buzbee091cc402014-03-31 10:14:40 -0700398
399 private:
400 RegStorage reg_;
401 bool is_temp_; // Can allocate as temp?
402 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700403 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700404 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700405 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
406 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100407 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700408 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700409 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700410 RegisterInfo* master_; // Pointer to controlling storage mask.
411 uint32_t storage_mask_; // Track allocation of sub-units.
412 LIR *def_start_; // Starting inst in last def sequence.
413 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700414 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700415 };
416
buzbee091cc402014-03-31 10:14:40 -0700417 class RegisterPool {
418 public:
buzbeeb01bf152014-05-13 15:59:07 -0700419 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100420 const ArrayRef<const RegStorage>& core_regs,
421 const ArrayRef<const RegStorage>& core64_regs,
422 const ArrayRef<const RegStorage>& sp_regs,
423 const ArrayRef<const RegStorage>& dp_regs,
424 const ArrayRef<const RegStorage>& reserved_regs,
425 const ArrayRef<const RegStorage>& reserved64_regs,
426 const ArrayRef<const RegStorage>& core_temps,
427 const ArrayRef<const RegStorage>& core64_temps,
428 const ArrayRef<const RegStorage>& sp_temps,
429 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700430 ~RegisterPool() {}
431 static void* operator new(size_t size, ArenaAllocator* arena) {
432 return arena->Alloc(size, kArenaAllocRegAlloc);
433 }
434 void ResetNextTemp() {
435 next_core_reg_ = 0;
436 next_sp_reg_ = 0;
437 next_dp_reg_ = 0;
438 }
439 GrowableArray<RegisterInfo*> core_regs_;
440 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700441 GrowableArray<RegisterInfo*> core64_regs_;
442 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700443 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
444 int next_sp_reg_;
445 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
446 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700447 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
448 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700449
450 private:
451 Mir2Lir* const m2l_;
452 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453
454 struct PromotionMap {
455 RegLocationType core_location:3;
456 uint8_t core_reg;
457 RegLocationType fp_location:3;
458 uint8_t FpReg;
459 bool first_in_pair;
460 };
461
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800462 //
463 // Slow paths. This object is used generate a sequence of code that is executed in the
464 // slow path. For example, resolving a string or class is slow as it will only be executed
465 // once (after that it is resolved and doesn't need to be done again). We want slow paths
466 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
467 // branch over them.
468 //
469 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
470 // the Compile() function that will be called near the end of the code generated by the
471 // method.
472 //
473 // The basic flow for a slow path is:
474 //
475 // CMP reg, #value
476 // BEQ fromfast
477 // cont:
478 // ...
479 // fast path code
480 // ...
481 // more code
482 // ...
483 // RETURN
484 ///
485 // fromfast:
486 // ...
487 // slow path code
488 // ...
489 // B cont
490 //
491 // So you see we need two labels and two branches. The first branch (called fromfast) is
492 // the conditional branch to the slow path code. The second label (called cont) is used
493 // as an unconditional branch target for getting back to the code after the slow path
494 // has completed.
495 //
496
497 class LIRSlowPath {
498 public:
499 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
500 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700501 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle87f9b52014-04-30 14:13:18 -0400502 m2l->StartSlowPath(cont);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800503 }
504 virtual ~LIRSlowPath() {}
505 virtual void Compile() = 0;
506
507 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000508 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800509 }
510
Mark Mendelle87f9b52014-04-30 14:13:18 -0400511 LIR *GetContinuationLabel() {
512 return cont_;
513 }
514
515 LIR *GetFromFast() {
516 return fromfast_;
517 }
518
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800519 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700520 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800521
522 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700523 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800524 const DexOffset current_dex_pc_;
525 LIR* const fromfast_;
526 LIR* const cont_;
527 };
528
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100529 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
530 class ScopedMemRefType {
531 public:
532 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
533 : m2l_(m2l),
534 old_mem_ref_type_(m2l->mem_ref_type_) {
535 m2l_->mem_ref_type_ = new_mem_ref_type;
536 }
537
538 ~ScopedMemRefType() {
539 m2l_->mem_ref_type_ = old_mem_ref_type_;
540 }
541
542 private:
543 Mir2Lir* const m2l_;
544 ResourceMask::ResourceBit old_mem_ref_type_;
545
546 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
547 };
548
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700549 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700550
551 int32_t s4FromSwitchData(const void* switch_data) {
552 return *reinterpret_cast<const int32_t*>(switch_data);
553 }
554
buzbee091cc402014-03-31 10:14:40 -0700555 /*
556 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
557 * it was introduced, it was intended to be a quick best guess of type without having to
558 * take the time to do type analysis. Currently, though, we have a much better idea of
559 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
560 * just use our knowledge of type to select the most appropriate register class?
561 */
562 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700563 if (size == kReference) {
564 return kRefReg;
565 } else {
566 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
567 size == kSignedByte) ? kCoreReg : kAnyReg;
568 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 }
570
571 size_t CodeBufferSizeInBytes() {
572 return code_buffer_.size() / sizeof(code_buffer_[0]);
573 }
574
Vladimir Marko306f0172014-01-07 18:21:20 +0000575 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700576 return (opcode < 0);
577 }
578
buzbee0d829482013-10-11 15:24:55 -0700579 /*
580 * LIR operands are 32-bit integers. Sometimes, (especially for managing
581 * instructions which require PC-relative fixups), we need the operands to carry
582 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
583 * hold that index in the operand array.
584 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
585 * may be worth conditionally-compiling a set of identity functions here.
586 */
587 uint32_t WrapPointer(void* pointer) {
588 uint32_t res = pointer_storage_.Size();
589 pointer_storage_.Insert(pointer);
590 return res;
591 }
592
593 void* UnwrapPointer(size_t index) {
594 return pointer_storage_.Get(index);
595 }
596
597 // strdup(), but allocates from the arena.
598 char* ArenaStrdup(const char* str) {
599 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000600 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700601 if (res != NULL) {
602 strncpy(res, str, len);
603 }
604 return res;
605 }
606
Brian Carlstrom7940e442013-07-12 13:46:57 -0700607 // Shared by all targets - implemented in codegen_util.cc
608 void AppendLIR(LIR* lir);
609 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
610 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
611
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800612 /**
613 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
614 * to place in a frame.
615 * @return Returns the maximum number of compiler temporaries.
616 */
617 size_t GetMaxPossibleCompilerTemps() const;
618
619 /**
620 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
621 * @return Returns the size in bytes for space needed for compiler temporary spill region.
622 */
623 size_t GetNumBytesForCompilerTempSpillRegion();
624
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800625 DexOffset GetCurrentDexPc() const {
626 return current_dalvik_offset_;
627 }
628
buzbeea0cd2d72014-06-01 09:33:49 -0700629 RegisterClass ShortyToRegClass(char shorty_type);
630 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 int ComputeFrameSize();
632 virtual void Materialize();
633 virtual CompiledMethod* GetCompiledMethod();
634 void MarkSafepointPC(LIR* inst);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100635 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
637 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100638 void SetupRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
640 void DumpPromotionMap();
641 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700642 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
644 LIR* NewLIR0(int opcode);
645 LIR* NewLIR1(int opcode, int dest);
646 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800647 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
649 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
650 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
651 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
652 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100653 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 LIR* AddWordData(LIR* *constant_list_p, int value);
655 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
656 void ProcessSwitchTables();
657 void DumpSparseSwitchTable(const uint16_t* table);
658 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700659 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700661 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
663 bool IsInexpensiveConstant(RegLocation rl_src);
664 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000665 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800666 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 void InstallSwitchTables();
668 void InstallFillArrayData();
669 bool VerifyCatchEntries();
670 void CreateMappingTables();
671 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700672 int AssignLiteralOffset(CodeOffset offset);
673 int AssignSwitchTablesOffset(CodeOffset offset);
674 int AssignFillArrayDataOffset(CodeOffset offset);
675 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
676 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
677 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400678
679 virtual void StartSlowPath(LIR *label) {}
680 virtual void BeginInvoke(CallInfo* info) {}
681 virtual void EndInvoke(CallInfo* info) {}
682
683
buzbee85089dd2014-05-25 15:10:52 -0700684 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
buzbee2700f7e2014-03-07 09:46:20 -0800685 RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700686
687 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800688 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
690 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400691 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700692
693 // Shared by all targets - implemented in ralloc_util.cc
694 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700695 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 void SimpleRegAlloc();
697 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700698 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
699 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 void DumpCoreRegPool();
701 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700702 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800704 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700706 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800708 void RecordCorePromotion(RegStorage reg, int s_reg);
709 RegStorage AllocPreservedCoreReg(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700710 void RecordSinglePromotion(RegStorage reg, int s_reg);
711 void RecordDoublePromotion(RegStorage reg, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800712 RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700713 virtual RegStorage AllocPreservedDouble(int s_reg);
714 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400715 virtual RegStorage AllocFreeTemp();
716 virtual RegStorage AllocTemp();
buzbeeb01bf152014-05-13 15:59:07 -0700717 virtual RegStorage AllocTempWide();
buzbeea0cd2d72014-06-01 09:33:49 -0700718 virtual RegStorage AllocTempRef();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400719 virtual RegStorage AllocTempSingle();
720 virtual RegStorage AllocTempDouble();
buzbeeb01bf152014-05-13 15:59:07 -0700721 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
722 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee091cc402014-03-31 10:14:40 -0700723 void FlushReg(RegStorage reg);
724 void FlushRegWide(RegStorage reg);
725 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
726 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400727 virtual void FreeTemp(RegStorage reg);
728 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
729 virtual bool IsLive(RegStorage reg);
730 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700731 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800732 bool IsDirty(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800733 void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800734 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700735 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700736 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
737 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700738 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700739 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700741 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800742 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800744 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700745 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800746 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800747 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700748 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700749 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750 void MarkClean(RegLocation loc);
751 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800752 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400754 virtual RegLocation UpdateLoc(RegLocation loc);
755 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800757
758 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100759 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800760 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100761 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800762 * @param reg_class Type of register needed.
763 * @param update Whether the liveness information should be updated.
764 * @return Returns the properly typed temporary in physical register pairs.
765 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400766 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800767
768 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100769 * @brief Used to prepare a register location to receive a value.
770 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800771 * @param reg_class Type of register needed.
772 * @param update Whether the liveness information should be updated.
773 * @return Returns the properly typed temporary in physical register.
774 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400775 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800776
buzbeec729a6b2013-09-14 16:04:31 -0700777 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700778 void DumpCounts(const RefCounts* arr, int size, const char* msg);
779 void DoPromotion();
780 int VRegOffset(int v_reg);
781 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700782 RegLocation GetReturnWide(RegisterClass reg_class);
783 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700784 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700785
786 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700787 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
buzbee11b63d12013-08-27 07:34:17 -0700788 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789 RegLocation rl_src, RegLocation rl_dest, int lit);
790 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400791 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700793 void GenDivZeroException();
794 // c_code holds condition code that's generated from testing divisor against 0.
795 void GenDivZeroCheck(ConditionCode c_code);
796 // reg holds divisor.
797 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700798 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
799 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700800 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800801 void MarkPossibleNullPointerException(int opt_flags);
802 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800803 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
804 LIR* GenImmedCheck(ConditionCode c_code, RegStorage reg, int imm_val, ThrowKind kind);
805 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700806 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
808 RegLocation rl_src2, LIR* taken, LIR* fall_through);
809 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
810 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100811 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700812 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
813 RegLocation rl_src);
814 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
815 RegLocation rl_src);
816 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000817 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000819 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000821 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700822 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000823 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700825 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
826 RegLocation rl_src);
827
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
829 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
830 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
831 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800832 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
833 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700834 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
835 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100836 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700838 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
839 RegLocation rl_src, int lit);
840 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
841 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700842 template <size_t pointer_size>
843 void GenConversionCall(ThreadOffset<pointer_size> func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400845 virtual void GenSuspendTest(int opt_flags);
846 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800847
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000848 // This will be overridden by x86 implementation.
849 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800850 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
851 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852
853 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe2f244e92014-05-08 03:35:25 -0700854 template <size_t pointer_size>
855 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000856 bool use_link = true);
857 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700858 RegStorage CallHelperSetup(ThreadOffset<8> helper_offset);
859 template <size_t pointer_size>
860 void CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc);
861 template <size_t pointer_size>
862 void CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc);
863 template <size_t pointer_size>
864 void CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, bool safepoint_pc);
865 template <size_t pointer_size>
866 void CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700867 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700868 template <size_t pointer_size>
869 void CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700870 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700871 template <size_t pointer_size>
872 void CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700873 RegLocation arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700874 template <size_t pointer_size>
875 void CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700876 int arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700877 template <size_t pointer_size>
878 void CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700879 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700880 template <size_t pointer_size>
881 void CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700882 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700883 template <size_t pointer_size>
884 void CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700886 template <size_t pointer_size>
887 void CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700888 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700889 template <size_t pointer_size>
890 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
891 RegStorage arg0, RegLocation arg2, bool safepoint_pc);
892 template <size_t pointer_size>
893 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700894 RegLocation arg0, RegLocation arg1,
895 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700896 template <size_t pointer_size>
897 void CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
898 RegStorage arg1, bool safepoint_pc);
899 template <size_t pointer_size>
900 void CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
901 RegStorage arg1, int arg2, bool safepoint_pc);
902 template <size_t pointer_size>
903 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700904 RegLocation arg2, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700905 template <size_t pointer_size>
906 void CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700907 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700908 template <size_t pointer_size>
909 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 int arg0, RegLocation arg1, RegLocation arg2,
911 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700912 template <size_t pointer_size>
913 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700914 RegLocation arg0, RegLocation arg1,
915 RegLocation arg2,
916 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700917 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000918 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100919 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700920 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700921 NextCallInsn next_call_insn,
922 const MethodReference& target_method,
923 uint32_t vtable_idx,
924 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
925 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700926 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927 NextCallInsn next_call_insn,
928 const MethodReference& target_method,
929 uint32_t vtable_idx,
930 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
931 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800932
933 /**
934 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700935 * @details This is needed during generation of inline intrinsics because it finds destination
936 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800937 * either the physical register or the target of move-result.
938 * @param info Information about the invoke.
939 * @return Returns the destination location.
940 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800942
943 /**
944 * @brief Used to determine the wide register location of destination.
945 * @see InlineTarget
946 * @param info Information about the invoke.
947 * @return Returns the destination location.
948 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700949 RegLocation InlineTargetWide(CallInfo* info);
950
951 bool GenInlinedCharAt(CallInfo* info);
952 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000953 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700954 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100955 virtual bool GenInlinedAbsLong(CallInfo* info);
Yixin Shou7071c8d2014-03-05 06:07:48 -0500956 virtual bool GenInlinedAbsFloat(CallInfo* info);
957 virtual bool GenInlinedAbsDouble(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958 bool GenInlinedFloatCvt(CallInfo* info);
959 bool GenInlinedDoubleCvt(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800960 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700961 bool GenInlinedStringCompareTo(CallInfo* info);
962 bool GenInlinedCurrentThread(CallInfo* info);
963 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
964 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
965 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100966 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700967 NextCallInsn next_call_insn,
968 const MethodReference& target_method,
969 uint32_t vtable_idx,
970 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
971 bool skip_this);
972
973 // Shared by all targets - implemented in gen_loadstore.cc.
974 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800975 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400976 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700977 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400978 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100979 return LoadBaseDisp(r_base, displacement, r_dest, kWord);
buzbee695d13a2014-04-19 13:32:20 -0700980 }
981 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400982 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100983 return LoadBaseDisp(r_base, displacement, r_dest, k32);
buzbee695d13a2014-04-19 13:32:20 -0700984 }
985 // Load a reference at base + displacement and decompress into register.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400986 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100987 return LoadBaseDisp(r_base, displacement, r_dest, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700988 }
989 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400990 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -0700991 // Same as above, but derive the target register class from the location record.
992 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -0700993 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400994 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700995 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400996 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700997 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400998 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700999 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001000 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001001 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001002 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001003 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001004 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
buzbee695d13a2014-04-19 13:32:20 -07001005 return StoreBaseDisp(r_base, displacement, r_src, kWord);
1006 }
1007 // Store an uncompressed reference into a compressed 32-bit container.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001008 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src) {
buzbee695d13a2014-04-19 13:32:20 -07001009 return StoreBaseDisp(r_base, displacement, r_src, kReference);
1010 }
1011 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001012 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
buzbee695d13a2014-04-19 13:32:20 -07001013 return StoreBaseDisp(r_base, displacement, r_src, k32);
1014 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001015
1016 /**
1017 * @brief Used to do the final store in the destination as per bytecode semantics.
1018 * @param rl_dest The destination dalvik register location.
1019 * @param rl_src The source register location. Can be either physical register or dalvik register.
1020 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001021 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001022
1023 /**
1024 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1025 * @see StoreValue
1026 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001027 * @param rl_src The source register location. Can be either physical register or dalvik
1028 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001029 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001030 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001031
Mark Mendelle02d48f2014-01-15 11:19:23 -08001032 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001033 * @brief Used to do the final store to a destination as per bytecode semantics.
1034 * @see StoreValue
1035 * @param rl_dest The destination dalvik register location.
1036 * @param rl_src The source register location. It must be kLocPhysReg
1037 *
1038 * This is used for x86 two operand computations, where we have computed the correct
1039 * register value that now needs to be properly registered. This is used to avoid an
1040 * extra register copy that would result if StoreValue was called.
1041 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001042 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001043
1044 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001045 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1046 * @see StoreValueWide
1047 * @param rl_dest The destination dalvik register location.
1048 * @param rl_src The source register location. It must be kLocPhysReg
1049 *
1050 * This is used for x86 two operand computations, where we have computed the correct
1051 * register values that now need to be properly registered. This is used to avoid an
1052 * extra pair of register copies that would result if StoreValueWide was called.
1053 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001054 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001055
Brian Carlstrom7940e442013-07-12 13:46:57 -07001056 // Shared by all targets - implemented in mir_to_lir.cc.
1057 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001058 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001059 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001060 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001061 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001062 // Update LIR for verbose listings.
1063 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064
Mark Mendell55d0eac2014-02-06 11:02:52 -08001065 /*
1066 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001067 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001068 * @param type How the method will be invoked.
1069 * @param register that will contain the code address.
1070 * @note register will be passed to TargetReg to get physical register.
1071 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001072 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001073 SpecialTargetRegister symbolic_reg);
1074
1075 /*
1076 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001077 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001078 * @param type How the method will be invoked.
1079 * @param register that will contain the code address.
1080 * @note register will be passed to TargetReg to get physical register.
1081 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001082 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001083 SpecialTargetRegister symbolic_reg);
1084
1085 /*
1086 * @brief Load the Class* of a Dex Class type into the register.
1087 * @param type How the method will be invoked.
1088 * @param register that will contain the code address.
1089 * @note register will be passed to TargetReg to get physical register.
1090 */
1091 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1092
Mark Mendell766e9292014-01-27 07:55:47 -08001093 // Routines that work for the generic case, but may be overriden by target.
1094 /*
1095 * @brief Compare memory to immediate, and branch if condition true.
1096 * @param cond The condition code that when true will branch to the target.
1097 * @param temp_reg A temporary register that can be used if compare to memory is not
1098 * supported by the architecture.
1099 * @param base_reg The register holding the base address.
1100 * @param offset The offset from the base.
1101 * @param check_value The immediate to compare to.
1102 * @returns The branch instruction that was generated.
1103 */
buzbee2700f7e2014-03-07 09:46:20 -08001104 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -08001105 int offset, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001106
1107 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001108 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001109 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001110 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001111 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001112
Ian Rogersdd7624d2014-03-14 17:43:00 -07001113 virtual RegStorage LoadHelper(ThreadOffset<4> offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001114 virtual RegStorage LoadHelper(ThreadOffset<8> offset) = 0;
1115
Vladimir Marko674744e2014-04-24 15:18:26 +01001116 virtual LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
1117 OpSize size) = 0;
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001118 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
1119 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001120 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1121 int scale, OpSize size) = 0;
1122 virtual LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001123 int displacement, RegStorage r_dest, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001124 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1125 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
Vladimir Marko674744e2014-04-24 15:18:26 +01001126 virtual LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
1127 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001128 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
1129 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001130 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1131 int scale, OpSize size) = 0;
1132 virtual LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001133 int displacement, RegStorage r_src, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001134 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001135
1136 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -08001137 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
1138 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001139 virtual RegLocation GetReturnAlt() = 0;
1140 virtual RegLocation GetReturnWideAlt() = 0;
1141 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001142 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001143 virtual RegLocation LocCReturnDouble() = 0;
1144 virtual RegLocation LocCReturnFloat() = 0;
1145 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001146 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001147 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001148 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001149 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001150 virtual void LockCallTemps() = 0;
buzbee091cc402014-03-31 10:14:40 -07001151 virtual void MarkPreservedSingle(int v_reg, RegStorage reg) = 0;
1152 virtual void MarkPreservedDouble(int v_reg, RegStorage reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001153 virtual void CompilerInitializeRegAlloc() = 0;
1154
1155 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001156 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001157 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1158 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1159 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001160 virtual const char* GetTargetInstFmt(int opcode) = 0;
1161 virtual const char* GetTargetInstName(int opcode) = 0;
1162 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001163 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001164 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001165 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001166 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1167
Vladimir Marko674744e2014-04-24 15:18:26 +01001168 // Check support for volatile load/store of a given size.
1169 virtual bool SupportsVolatileLoadStore(OpSize size) = 0;
1170 // Get the register class for load/store of a field.
1171 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1172
Brian Carlstrom7940e442013-07-12 13:46:57 -07001173 // Required for target - Dalvik-level generators.
1174 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1175 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001176 virtual void GenMulLong(Instruction::Code,
1177 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001178 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001179 virtual void GenAddLong(Instruction::Code,
1180 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001181 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001182 virtual void GenAndLong(Instruction::Code,
1183 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001184 RegLocation rl_src2) = 0;
1185 virtual void GenArithOpDouble(Instruction::Code opcode,
1186 RegLocation rl_dest, RegLocation rl_src1,
1187 RegLocation rl_src2) = 0;
1188 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1189 RegLocation rl_src1, RegLocation rl_src2) = 0;
1190 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1191 RegLocation rl_src1, RegLocation rl_src2) = 0;
1192 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1193 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001194 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001195
1196 /**
1197 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1198 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1199 * that applies on integers. The generated code will write the smallest or largest value
1200 * directly into the destination register as specified by the invoke information.
1201 * @param info Information about the invoke.
1202 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
1203 * @return Returns true if successfully generated
1204 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001205 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001206
Brian Carlstrom7940e442013-07-12 13:46:57 -07001207 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001208 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1209 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001210 virtual void GenNotLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001211 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001212 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001213 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001214 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001215 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001216 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 RegLocation rl_src2) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001218 virtual void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1219 RegLocation rl_src2, bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001220 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001221 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001222 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001224 /*
1225 * @brief Generate an integer div or rem operation by a literal.
1226 * @param rl_dest Destination Location.
1227 * @param rl_src1 Numerator Location.
1228 * @param rl_src2 Divisor Location.
1229 * @param is_div 'true' if this is a division, 'false' for a remainder.
1230 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1231 */
1232 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1233 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1234 /*
1235 * @brief Generate an integer div or rem operation by a literal.
1236 * @param rl_dest Destination Location.
1237 * @param rl_src Numerator Location.
1238 * @param lit Divisor.
1239 * @param is_div 'true' if this is a division, 'false' for a remainder.
1240 */
buzbee2700f7e2014-03-07 09:46:20 -08001241 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1242 bool is_div) = 0;
1243 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001244
1245 /**
1246 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001247 * @details This is used for generating DivideByZero checks when divisor is held in two
1248 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001249 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001250 */
Mingyao Yange643a172014-04-08 11:02:52 -07001251 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001252
buzbee2700f7e2014-03-07 09:46:20 -08001253 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001254 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001255 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1256 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001257 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001258
Mark Mendelld65c51a2014-04-29 16:55:20 -04001259 /*
1260 * @brief Handle Machine Specific MIR Extended opcodes.
1261 * @param bb The basic block in which the MIR is from.
1262 * @param mir The MIR whose opcode is not standard extended MIR.
1263 * @note Base class implementation will abort for unknown opcodes.
1264 */
1265 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1266
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001267 /**
1268 * @brief Lowers the kMirOpSelect MIR into LIR.
1269 * @param bb The basic block in which the MIR is from.
1270 * @param mir The MIR whose opcode is kMirOpSelect.
1271 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001272 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001273
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001274 /**
1275 * @brief Used to generate a memory barrier in an architecture specific way.
1276 * @details The last generated LIR will be considered for use as barrier. Namely,
1277 * if the last LIR can be updated in a way where it will serve the semantics of
1278 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1279 * that can keep the semantics.
1280 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001281 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001282 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001283 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001284
Brian Carlstrom7940e442013-07-12 13:46:57 -07001285 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001286 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1287 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001288 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1289 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001290 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1291 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001292 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1293 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1294 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001295 RegLocation rl_index, RegLocation rl_src, int scale,
1296 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001297 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1298 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001299
1300 // Required for target - single operation generators.
1301 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001302 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1303 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1304 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001305 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001306 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1307 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001308 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001309 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001310 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1311 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1312 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001313 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001314 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1315 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
1316 virtual LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) = 0;
1317 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001318
1319 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001320 * @brief Used to generate an LIR that does a load from mem to reg.
1321 * @param r_dest The destination physical register.
1322 * @param r_base The base physical register for memory operand.
1323 * @param offset The displacement for memory operand.
1324 * @param move_type Specification on the move desired (size, alignment, register kind).
1325 * @return Returns the generate move LIR.
1326 */
buzbee2700f7e2014-03-07 09:46:20 -08001327 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1328 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001329
1330 /**
1331 * @brief Used to generate an LIR that does a store from reg to mem.
1332 * @param r_base The base physical register for memory operand.
1333 * @param offset The displacement for memory operand.
1334 * @param r_src The destination physical register.
1335 * @param bytes_to_move The number of bytes to move.
1336 * @param is_aligned Whether the memory location is known to be aligned.
1337 * @return Returns the generate move LIR.
1338 */
buzbee2700f7e2014-03-07 09:46:20 -08001339 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1340 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001341
1342 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001343 * @brief Used for generating a conditional register to register operation.
1344 * @param op The opcode kind.
1345 * @param cc The condition code that when true will perform the opcode.
1346 * @param r_dest The destination physical register.
1347 * @param r_src The source physical register.
1348 * @return Returns the newly created LIR or null in case of creation failure.
1349 */
buzbee2700f7e2014-03-07 09:46:20 -08001350 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001351
buzbee2700f7e2014-03-07 09:46:20 -08001352 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1353 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1354 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001355 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001356 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001357 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001358 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1359 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
1360 virtual void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale,
1361 int offset) = 0;
1362 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001363 virtual void OpTlsCmp(ThreadOffset<4> offset, int val) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001364 virtual void OpTlsCmp(ThreadOffset<8> offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001365 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1366 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1367 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1368 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1369
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001370 // May be optimized by targets.
1371 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1372 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1373
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001375 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376
1377 protected:
1378 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1379
1380 CompilationUnit* GetCompilationUnit() {
1381 return cu_;
1382 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001383 /*
1384 * @brief Returns the index of the lowest set bit in 'x'.
1385 * @param x Value to be examined.
1386 * @returns The bit number of the lowest bit set in the value.
1387 */
1388 int32_t LowestSetBit(uint64_t x);
1389 /*
1390 * @brief Is this value a power of two?
1391 * @param x Value to be examined.
1392 * @returns 'true' if only 1 bit is set in the value.
1393 */
1394 bool IsPowerOfTwo(uint64_t x);
1395 /*
1396 * @brief Do these SRs overlap?
1397 * @param rl_op1 One RegLocation
1398 * @param rl_op2 The other RegLocation
1399 * @return 'true' if the VR pairs overlap
1400 *
1401 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1402 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1403 * dex, we'll want to make this case illegal.
1404 */
1405 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001406
Mark Mendelle02d48f2014-01-15 11:19:23 -08001407 /*
1408 * @brief Force a location (in a register) into a temporary register
1409 * @param loc location of result
1410 * @returns update location
1411 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001412 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001413
1414 /*
1415 * @brief Force a wide location (in registers) into temporary registers
1416 * @param loc location of result
1417 * @returns update location
1418 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001419 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001420
Vladimir Marko455759b2014-05-06 20:49:36 +01001421 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1422 return wide ? k64 : ref ? kReference : k32;
1423 }
1424
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001425 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1426 RegLocation rl_dest, RegLocation rl_src);
1427
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001428 void AddSlowPath(LIRSlowPath* slowpath);
1429
Mark Mendell6607d972014-02-10 06:54:18 -08001430 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1431 bool type_known_abstract, bool use_declaring_class,
1432 bool can_assume_type_is_in_dex_cache,
1433 uint32_t type_idx, RegLocation rl_dest,
1434 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001435 /*
1436 * @brief Generate the debug_frame FDE information if possible.
1437 * @returns pointer to vector containg CFE information, or NULL.
1438 */
1439 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001440
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001441 /**
1442 * @brief Used to insert marker that can be used to associate MIR with LIR.
1443 * @details Only inserts marker if verbosity is enabled.
1444 * @param mir The mir that is currently being generated.
1445 */
1446 void GenPrintLabel(MIR* mir);
1447
1448 /**
1449 * @brief Used to generate return sequence when there is no frame.
1450 * @details Assumes that the return registers have already been populated.
1451 */
1452 virtual void GenSpecialExitSequence() = 0;
1453
1454 /**
1455 * @brief Used to generate code for special methods that are known to be
1456 * small enough to work in frameless mode.
1457 * @param bb The basic block of the first MIR.
1458 * @param mir The first MIR of the special method.
1459 * @param special Information about the special method.
1460 * @return Returns whether or not this was handled successfully. Returns false
1461 * if caller should punt to normal MIR2LIR conversion.
1462 */
1463 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1464
Mark Mendelle87f9b52014-04-30 14:13:18 -04001465 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001466 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001467 void SetCurrentDexPc(DexOffset dexpc) {
1468 current_dalvik_offset_ = dexpc;
1469 }
1470
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001471 /**
1472 * @brief Used to lock register if argument at in_position was passed that way.
1473 * @details Does nothing if the argument is passed via stack.
1474 * @param in_position The argument number whose register to lock.
1475 * @param wide Whether the argument is wide.
1476 */
1477 void LockArg(int in_position, bool wide = false);
1478
1479 /**
1480 * @brief Used to load VR argument to a physical register.
1481 * @details The load is only done if the argument is not already in physical register.
1482 * LockArg must have been previously called.
1483 * @param in_position The argument number to load.
1484 * @param wide Whether the argument is 64-bit or not.
1485 * @return Returns the register (or register pair) for the loaded argument.
1486 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001487 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001488
1489 /**
1490 * @brief Used to load a VR argument directly to a specified register location.
1491 * @param in_position The argument number to place in register.
1492 * @param rl_dest The register location where to place argument.
1493 */
1494 void LoadArgDirect(int in_position, RegLocation rl_dest);
1495
1496 /**
1497 * @brief Used to generate LIR for special getter method.
1498 * @param mir The mir that represents the iget.
1499 * @param special Information about the special getter method.
1500 * @return Returns whether LIR was successfully generated.
1501 */
1502 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1503
1504 /**
1505 * @brief Used to generate LIR for special setter method.
1506 * @param mir The mir that represents the iput.
1507 * @param special Information about the special setter method.
1508 * @return Returns whether LIR was successfully generated.
1509 */
1510 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1511
1512 /**
1513 * @brief Used to generate LIR for special return-args method.
1514 * @param mir The mir that represents the return of argument.
1515 * @param special Information about the special return-args method.
1516 * @return Returns whether LIR was successfully generated.
1517 */
1518 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1519
Mingyao Yang42894562014-04-07 12:42:16 -07001520 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001521
Mingyao Yang80365d92014-04-18 12:10:58 -07001522 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1523 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001524 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1525
1526 /**
1527 * @brief Load Constant into RegLocation
1528 * @param rl_dest Destination RegLocation
1529 * @param value Constant value
1530 */
1531 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001532
Brian Carlstrom7940e442013-07-12 13:46:57 -07001533 public:
1534 // TODO: add accessors for these.
1535 LIR* literal_list_; // Constants.
1536 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001537 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001538 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001539 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001540
1541 protected:
1542 CompilationUnit* const cu_;
1543 MIRGraph* const mir_graph_;
1544 GrowableArray<SwitchTable*> switch_tables_;
1545 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001546 GrowableArray<RegisterInfo*> tempreg_info_;
1547 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001548 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001549 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1550 CodeOffset data_offset_; // starting offset of literal pool.
1551 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001552 LIR* block_label_list_;
1553 PromotionMap* promotion_map_;
1554 /*
1555 * TODO: The code generation utilities don't have a built-in
1556 * mechanism to propagate the original Dalvik opcode address to the
1557 * associated generated instructions. For the trace compiler, this wasn't
1558 * necessary because the interpreter handled all throws and debugging
1559 * requests. For now we'll handle this by placing the Dalvik offset
1560 * in the CompilationUnit struct before codegen for each instruction.
1561 * The low-level LIR creation utilites will pull it from here. Rework this.
1562 */
buzbee0d829482013-10-11 15:24:55 -07001563 DexOffset current_dalvik_offset_;
1564 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001565 RegisterPool* reg_pool_;
1566 /*
1567 * Sanity checking for the register temp tracking. The same ssa
1568 * name should never be associated with one temp register per
1569 * instruction compilation.
1570 */
1571 int live_sreg_;
1572 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001573 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001574 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001575 std::vector<uint32_t> core_vmap_table_;
1576 std::vector<uint32_t> fp_vmap_table_;
1577 std::vector<uint8_t> native_gc_map_;
1578 int num_core_spills_;
1579 int num_fp_spills_;
1580 int frame_size_;
1581 unsigned int core_spill_mask_;
1582 unsigned int fp_spill_mask_;
1583 LIR* first_lir_insn_;
1584 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001585
1586 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001587
1588 // The memory reference type for new LIRs.
1589 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1590 // invoke RawLIR() would clutter the code and reduce the readability.
1591 ResourceMask::ResourceBit mem_ref_type_;
1592
1593 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1594 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1595 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1596 // to deduplicate the masks.
1597 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001598}; // Class Mir2Lir
1599
1600} // namespace art
1601
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001602#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_