blob: 83012cab78656586d959354b800f25005fb262d4 [file] [log] [blame]
Alex Deucher09361392015-04-20 12:04:22 -04001/*
2 * Copyright © 2014 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
Emil Velikova30da8e2015-08-07 17:20:51 +010022 *
Alex Deucher09361392015-04-20 12:04:22 -040023 */
24
25#ifndef _AMDGPU_INTERNAL_H_
26#define _AMDGPU_INTERNAL_H_
27
Alex Deucher09361392015-04-20 12:04:22 -040028#include <assert.h>
29#include <pthread.h>
Emil Velikovb4718182015-08-07 16:54:29 +010030
31#include "libdrm_macros.h"
Alex Deucher09361392015-04-20 12:04:22 -040032#include "xf86atomic.h"
33#include "amdgpu.h"
34#include "util_double_list.h"
35
36#define AMDGPU_CS_MAX_RINGS 8
monk.liu2f2c8ac2015-04-23 13:18:59 +080037/* do not use below macro if b is not power of 2 aligned value */
Jack Xiao74547792015-05-07 16:07:03 +080038#define __round_mask(x, y) ((__typeof__(x))((y)-1))
39#define ROUND_UP(x, y) ((((x)-1) | __round_mask(x, y))+1)
40#define ROUND_DOWN(x, y) ((x) & ~__round_mask(x, y))
Alex Deucher09361392015-04-20 12:04:22 -040041
Jammy Zhou241cf6d2015-05-13 01:14:11 +080042#define AMDGPU_INVALID_VA_ADDRESS 0xffffffffffffffff
Ken Wangf884af92016-02-04 13:52:22 +080043#define AMDGPU_NULL_SUBMIT_SEQ 0
Jammy Zhou241cf6d2015-05-13 01:14:11 +080044
Alex Deucher09361392015-04-20 12:04:22 -040045struct amdgpu_bo_va_hole {
46 struct list_head list;
47 uint64_t offset;
48 uint64_t size;
49};
50
51struct amdgpu_bo_va_mgr {
Jammy Zhou241cf6d2015-05-13 01:14:11 +080052 uint64_t va_max;
Alex Deucher09361392015-04-20 12:04:22 -040053 struct list_head va_holes;
54 pthread_mutex_t bo_va_mutex;
55 uint32_t va_alignment;
56};
57
Sabre Shao23fab592015-07-09 13:50:36 +080058struct amdgpu_va {
59 amdgpu_device_handle dev;
60 uint64_t address;
61 uint64_t size;
62 enum amdgpu_gpu_va_range range;
Jammy Zhouffa305d2015-08-17 11:09:08 +080063 struct amdgpu_bo_va_mgr *vamgr;
Sabre Shao23fab592015-07-09 13:50:36 +080064};
65
Alex Deucher09361392015-04-20 12:04:22 -040066struct amdgpu_device {
67 atomic_t refcount;
Christian König7aa1a512018-08-01 20:44:44 +020068 struct amdgpu_device *next;
Alex Deucher09361392015-04-20 12:04:22 -040069 int fd;
70 int flink_fd;
71 unsigned major_version;
72 unsigned minor_version;
73
Michel Dänzerf05a2b42017-11-30 18:52:06 +010074 char *marketing_name;
Alex Deucher09361392015-04-20 12:04:22 -040075 /** List of buffer handles. Protected by bo_table_mutex. */
76 struct util_hash_table *bo_handles;
77 /** List of buffer GEM flink names. Protected by bo_table_mutex. */
78 struct util_hash_table *bo_flink_names;
Alex Deucher09361392015-04-20 12:04:22 -040079 /** This protects all hash tables. */
80 pthread_mutex_t bo_table_mutex;
Alex Deucher09361392015-04-20 12:04:22 -040081 struct drm_amdgpu_info_device dev_info;
82 struct amdgpu_gpu_info info;
Christian Königcd8a8042018-02-26 12:30:36 +010083 /** The VA manager for the lower virtual address space */
Alex Xiefe7cb342017-01-28 21:50:44 +020084 struct amdgpu_bo_va_mgr vamgr;
Jammy Zhouffa305d2015-08-17 11:09:08 +080085 /** The VA manager for the 32bit address space */
Alex Xie067e9a12017-01-28 21:50:36 +020086 struct amdgpu_bo_va_mgr vamgr_32;
Christian Königcd8a8042018-02-26 12:30:36 +010087 /** The VA manager for the high virtual address space */
88 struct amdgpu_bo_va_mgr vamgr_high;
89 /** The VA manager for the 32bit high address space */
90 struct amdgpu_bo_va_mgr vamgr_high_32;
Alex Deucher09361392015-04-20 12:04:22 -040091};
92
93struct amdgpu_bo {
94 atomic_t refcount;
95 struct amdgpu_device *dev;
96
97 uint64_t alloc_size;
Alex Deucher09361392015-04-20 12:04:22 -040098
99 uint32_t handle;
100 uint32_t flink_name;
101
102 pthread_mutex_t cpu_access_mutex;
103 void *cpu_ptr;
104 int cpu_map_count;
105};
106
Christian König6dc2eaf2015-04-22 14:52:34 +0200107struct amdgpu_bo_list {
108 struct amdgpu_device *dev;
109
110 uint32_t handle;
111};
112
Alex Deucher09361392015-04-20 12:04:22 -0400113struct amdgpu_context {
Christian König9c2afff2015-04-22 12:21:13 +0200114 struct amdgpu_device *dev;
Marek Olšák6afadea2016-01-12 22:13:07 +0100115 /** Mutex for accessing fences and to maintain command submissions
116 in good sequence. */
117 pthread_mutex_t sequence_mutex;
Alex Deucher09361392015-04-20 12:04:22 -0400118 /* context id*/
119 uint32_t id;
Marek Olšák6afadea2016-01-12 22:13:07 +0100120 uint64_t last_seq[AMDGPU_HW_IP_NUM][AMDGPU_HW_IP_INSTANCE_MAX_COUNT][AMDGPU_CS_MAX_RINGS];
121 struct list_head sem_list[AMDGPU_HW_IP_NUM][AMDGPU_HW_IP_INSTANCE_MAX_COUNT][AMDGPU_CS_MAX_RINGS];
122};
123
124/**
125 * Structure describing sw semaphore based on scheduler
126 *
127 */
128struct amdgpu_semaphore {
129 atomic_t refcount;
130 struct list_head list;
131 struct amdgpu_cs_fence signal_fence;
Alex Deucher09361392015-04-20 12:04:22 -0400132};
133
Alex Deucher09361392015-04-20 12:04:22 -0400134/**
135 * Functions.
136 */
137
Jammy Zhouffa305d2015-08-17 11:09:08 +0800138drm_private void amdgpu_vamgr_init(struct amdgpu_bo_va_mgr *mgr, uint64_t start,
139 uint64_t max, uint64_t alignment);
140
141drm_private void amdgpu_vamgr_deinit(struct amdgpu_bo_va_mgr *mgr);
142
Michel Dänzerf05a2b42017-11-30 18:52:06 +0100143drm_private void amdgpu_parse_asic_ids(struct amdgpu_device *dev);
Xiaojie Yuan7e6bf882017-05-31 16:22:50 -0400144
Emil Velikovbddf4df2015-08-07 17:09:35 +0100145drm_private int amdgpu_query_gpu_info_init(amdgpu_device_handle dev);
Alex Deucher09361392015-04-20 12:04:22 -0400146
Emil Velikovbddf4df2015-08-07 17:09:35 +0100147drm_private uint64_t amdgpu_cs_calculate_timeout(uint64_t timeout);
Alex Deucher09361392015-04-20 12:04:22 -0400148
149/**
150 * Inline functions.
151 */
152
153/**
154 * Increment src and decrement dst as if we were updating references
155 * for an assignment between 2 pointers of some objects.
156 *
157 * \return true if dst is 0
158 */
159static inline bool update_references(atomic_t *dst, atomic_t *src)
160{
161 if (dst != src) {
162 /* bump src first */
163 if (src) {
164 assert(atomic_read(src) > 0);
165 atomic_inc(src);
166 }
167 if (dst) {
168 assert(atomic_read(dst) > 0);
169 return atomic_dec_and_test(dst);
170 }
171 }
172 return false;
173}
174
Alex Deucher09361392015-04-20 12:04:22 -0400175#endif