blob: 8dada0594b734b5d7f964360c4a19f4563eb2ba7 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050/// AddRegOperandToRegInfo - Add this register operand to the specified
51/// MachineRegisterInfo. If it is null, then the next/prev fields should be
52/// explicitly nulled out.
53void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000054 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000055
Chris Lattner62ed6b92008-01-01 01:12:31 +000056 // If the reginfo pointer is null, just explicitly null out or next/prev
57 // pointers, to ensure they are not garbage.
58 if (RegInfo == 0) {
59 Contents.Reg.Prev = 0;
60 Contents.Reg.Next = 0;
61 return;
62 }
Jim Grosbachee61d672011-08-24 16:44:17 +000063
Chris Lattner62ed6b92008-01-01 01:12:31 +000064 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000065 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000066
Chris Lattner80fe5312008-01-01 21:08:22 +000067 // For SSA values, we prefer to keep the definition at the start of the list.
68 // we do this by skipping over the definition if it is at the head of the
69 // list.
70 if (*Head && (*Head)->isDef())
71 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000072
Chris Lattner80fe5312008-01-01 21:08:22 +000073 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000074 if (Contents.Reg.Next) {
75 assert(getReg() == Contents.Reg.Next->getReg() &&
76 "Different regs on the same list!");
77 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
78 }
Jim Grosbachee61d672011-08-24 16:44:17 +000079
Chris Lattner80fe5312008-01-01 21:08:22 +000080 Contents.Reg.Prev = Head;
81 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000082}
83
Dan Gohman3bc1a372009-04-15 01:17:37 +000084/// RemoveRegOperandFromRegInfo - Remove this register operand from the
85/// MachineRegisterInfo it is linked with.
86void MachineOperand::RemoveRegOperandFromRegInfo() {
87 assert(isOnRegUseList() && "Reg operand is not on a use list");
88 // Unlink this from the doubly linked list of operands.
89 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000090 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000091 if (NextOp) {
92 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
93 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
94 }
95 Contents.Reg.Prev = 0;
96 Contents.Reg.Next = 0;
97}
98
Chris Lattner62ed6b92008-01-01 01:12:31 +000099void MachineOperand::setReg(unsigned Reg) {
100 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000101
Chris Lattner62ed6b92008-01-01 01:12:31 +0000102 // Otherwise, we have to change the register. If this operand is embedded
103 // into a machine function, we need to update the old and new register's
104 // use/def lists.
105 if (MachineInstr *MI = getParent())
106 if (MachineBasicBlock *MBB = MI->getParent())
107 if (MachineFunction *MF = MBB->getParent()) {
108 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000109 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110 AddRegOperandToRegInfo(&MF->getRegInfo());
111 return;
112 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000113
Chris Lattner62ed6b92008-01-01 01:12:31 +0000114 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000115 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000116}
117
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000118void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
119 const TargetRegisterInfo &TRI) {
120 assert(TargetRegisterInfo::isVirtualRegister(Reg));
121 if (SubIdx && getSubReg())
122 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
123 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000124 if (SubIdx)
125 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000126}
127
128void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
129 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
130 if (getSubReg()) {
131 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000132 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
133 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000134 setSubReg(0);
135 }
136 setReg(Reg);
137}
138
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139/// ChangeToImmediate - Replace this operand with a new immediate operand of
140/// the specified value. If an operand is known to be an immediate already,
141/// the setImm method should be used.
142void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
143 // If this operand is currently a register operand, and if this is in a
144 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000145 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 getParent()->getParent()->getParent())
147 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000148
Chris Lattner62ed6b92008-01-01 01:12:31 +0000149 OpKind = MO_Immediate;
150 Contents.ImmVal = ImmVal;
151}
152
153/// ChangeToRegister - Replace this operand with a new register operand of
154/// the specified value. If an operand is known to be an register already,
155/// the setReg method should be used.
156void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000157 bool isKill, bool isDead, bool isUndef,
158 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000159 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000160 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000161 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000162 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000163 setReg(Reg);
164 } else {
165 // Otherwise, change this to a register and set the reg#.
166 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000167 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000168
169 // If this operand is embedded in a function, add the operand to the
170 // register's use/def list.
171 if (MachineInstr *MI = getParent())
172 if (MachineBasicBlock *MBB = MI->getParent())
173 if (MachineFunction *MF = MBB->getParent())
174 AddRegOperandToRegInfo(&MF->getRegInfo());
175 }
176
177 IsDef = isDef;
178 IsImp = isImp;
179 IsKill = isKill;
180 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000181 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000182 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000183 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000184 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000185 SubReg = 0;
186}
187
Chris Lattnerf7382302007-12-30 21:56:09 +0000188/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000189/// operand. Note that this should stay in sync with the hash_value overload
190/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000191bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000192 if (getType() != Other.getType() ||
193 getTargetFlags() != Other.getTargetFlags())
194 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000195
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000197 case MachineOperand::MO_Register:
198 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
199 getSubReg() == Other.getSubReg();
200 case MachineOperand::MO_Immediate:
201 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000202 case MachineOperand::MO_CImmediate:
203 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000204 case MachineOperand::MO_FPImmediate:
205 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000206 case MachineOperand::MO_MachineBasicBlock:
207 return getMBB() == Other.getMBB();
208 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000213 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000214 case MachineOperand::MO_GlobalAddress:
215 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
216 case MachineOperand::MO_ExternalSymbol:
217 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
218 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000219 case MachineOperand::MO_BlockAddress:
220 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000221 case MO_RegisterMask:
222 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000223 case MachineOperand::MO_MCSymbol:
224 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000225 case MachineOperand::MO_Metadata:
226 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000227 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000228 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000229}
230
Chandler Carruthd862d692012-07-05 11:06:22 +0000231// Note: this must stay exactly in sync with isIdenticalTo above.
232hash_code llvm::hash_value(const MachineOperand &MO) {
233 switch (MO.getType()) {
234 case MachineOperand::MO_Register:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getReg(),
236 MO.getSubReg(), MO.isDef());
237 case MachineOperand::MO_Immediate:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
239 case MachineOperand::MO_CImmediate:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
241 case MachineOperand::MO_FPImmediate:
242 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
243 case MachineOperand::MO_MachineBasicBlock:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
245 case MachineOperand::MO_FrameIndex:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
247 case MachineOperand::MO_ConstantPoolIndex:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
249 MO.getOffset());
250 case MachineOperand::MO_JumpTableIndex:
251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
252 case MachineOperand::MO_ExternalSymbol:
253 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
254 MO.getSymbolName());
255 case MachineOperand::MO_GlobalAddress:
256 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
257 MO.getOffset());
258 case MachineOperand::MO_BlockAddress:
259 return hash_combine(MO.getType(), MO.getTargetFlags(),
260 MO.getBlockAddress());
261 case MachineOperand::MO_RegisterMask:
262 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
263 case MachineOperand::MO_Metadata:
264 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
265 case MachineOperand::MO_MCSymbol:
266 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
267 }
268 llvm_unreachable("Invalid machine operand type");
269}
270
Chris Lattnerf7382302007-12-30 21:56:09 +0000271/// print - Print the specified machine operand.
272///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000273void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000274 // If the instruction is embedded into a basic block, we can find the
275 // target info for the instruction.
276 if (!TM)
277 if (const MachineInstr *MI = getParent())
278 if (const MachineBasicBlock *MBB = MI->getParent())
279 if (const MachineFunction *MF = MBB->getParent())
280 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000281 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000282
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 switch (getType()) {
284 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000285 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000286
Evan Cheng4784f1f2009-06-30 08:49:04 +0000287 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000288 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000289 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000290 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000291 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000292 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000293 if (isEarlyClobber())
294 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000295 if (isImplicit())
296 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 OS << "def";
298 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000299 // <def,read-undef> only makes sense when getSubReg() is set.
300 // Don't clutter the output otherwise.
301 if (isUndef() && getSubReg())
302 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000303 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000304 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000305 NeedComma = true;
306 }
Evan Cheng07897072009-10-14 23:37:31 +0000307
Jakob Stoklund Olesen41afb9d2012-05-04 22:53:26 +0000308 if (isKill() || isDead() || (isUndef() && isUse()) || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000309 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000310 NeedComma = false;
311 if (isKill()) {
312 OS << "kill";
313 NeedComma = true;
314 }
315 if (isDead()) {
316 OS << "dead";
317 NeedComma = true;
318 }
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000319 if (isUndef() && isUse()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000320 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000321 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000322 NeedComma = true;
323 }
324 if (isInternalRead()) {
325 if (NeedComma) OS << ',';
326 OS << "internal";
327 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000328 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000329 }
Chris Lattner31530612009-06-24 17:54:48 +0000330 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000331 }
332 break;
333 case MachineOperand::MO_Immediate:
334 OS << getImm();
335 break;
Devang Patel8594d422011-06-24 20:46:11 +0000336 case MachineOperand::MO_CImmediate:
337 getCImm()->getValue().print(OS, false);
338 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000339 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000340 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000341 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000342 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000343 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000344 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000345 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000346 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000347 break;
348 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000349 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000350 break;
351 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000352 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000353 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000354 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000355 break;
356 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000357 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000358 break;
359 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000360 OS << "<ga:";
361 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000362 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000363 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000364 break;
365 case MachineOperand::MO_ExternalSymbol:
366 OS << "<es:" << getSymbolName();
367 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000368 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000369 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000370 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000371 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000372 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000373 OS << '>';
374 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000375 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000376 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000377 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000378 case MachineOperand::MO_Metadata:
379 OS << '<';
380 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
381 OS << '>';
382 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000383 case MachineOperand::MO_MCSymbol:
384 OS << "<MCSym=" << *getMCSymbol() << '>';
385 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000386 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000387
Chris Lattner31530612009-06-24 17:54:48 +0000388 if (unsigned TF = getTargetFlags())
389 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000390}
391
392//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000393// MachineMemOperand Implementation
394//===----------------------------------------------------------------------===//
395
Chris Lattner40a858f2010-09-21 05:39:30 +0000396/// getAddrSpace - Return the LLVM IR address space number that this pointer
397/// points into.
398unsigned MachinePointerInfo::getAddrSpace() const {
399 if (V == 0) return 0;
400 return cast<PointerType>(V->getType())->getAddressSpace();
401}
402
Chris Lattnere8639032010-09-21 06:22:23 +0000403/// getConstantPool - Return a MachinePointerInfo record that refers to the
404/// constant pool.
405MachinePointerInfo MachinePointerInfo::getConstantPool() {
406 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
407}
408
409/// getFixedStack - Return a MachinePointerInfo record that refers to the
410/// the specified FrameIndex.
411MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
412 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
413}
414
Chris Lattner1daa6f42010-09-21 06:43:24 +0000415MachinePointerInfo MachinePointerInfo::getJumpTable() {
416 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
417}
418
419MachinePointerInfo MachinePointerInfo::getGOT() {
420 return MachinePointerInfo(PseudoSourceValue::getGOT());
421}
Chris Lattner40a858f2010-09-21 05:39:30 +0000422
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000423MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
424 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
425}
426
Chris Lattnerda39c392010-09-21 04:32:08 +0000427MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000428 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000429 const MDNode *TBAAInfo,
430 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000431 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000432 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000433 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000434 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
435 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000436 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000437 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000438}
439
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000440/// Profile - Gather unique data for the object.
441///
442void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000443 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000444 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000445 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000446 ID.AddInteger(Flags);
447}
448
Dan Gohmanc76909a2009-09-25 20:36:54 +0000449void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
450 // The Value and Offset may differ due to CSE. But the flags and size
451 // should be the same.
452 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
453 assert(MMO->getSize() == getSize() && "Size mismatch!");
454
455 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
456 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000457 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
458 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000459 // Also update the base and offset, because the new alignment may
460 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000461 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000462 }
463}
464
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000465/// getAlignment - Return the minimum known alignment in bytes of the
466/// actual memory reference.
467uint64_t MachineMemOperand::getAlignment() const {
468 return MinAlign(getBaseAlignment(), getOffset());
469}
470
Dan Gohmanc76909a2009-09-25 20:36:54 +0000471raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
472 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000473 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000474
Dan Gohmanc76909a2009-09-25 20:36:54 +0000475 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000476 OS << "Volatile ";
477
Dan Gohmanc76909a2009-09-25 20:36:54 +0000478 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000479 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000480 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000481 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000482 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000483
Dan Gohmancd26ec52009-09-23 01:33:16 +0000484 // Print the address information.
485 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000486 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000487 OS << "<unknown>";
488 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000489 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000490
491 // If the alignment of the memory reference itself differs from the alignment
492 // of the base pointer, print the base alignment explicitly, next to the base
493 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000494 if (MMO.getBaseAlignment() != MMO.getAlignment())
495 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000496
Dan Gohmanc76909a2009-09-25 20:36:54 +0000497 if (MMO.getOffset() != 0)
498 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000499 OS << "]";
500
501 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000502 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
503 MMO.getBaseAlignment() != MMO.getSize())
504 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000505
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000506 // Print TBAA info.
507 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
508 OS << "(tbaa=";
509 if (TBAAInfo->getNumOperands() > 0)
510 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
511 else
512 OS << "<unknown>";
513 OS << ")";
514 }
515
Bill Wendlingd65ba722011-04-29 23:45:22 +0000516 // Print nontemporal info.
517 if (MMO.isNonTemporal())
518 OS << "(nontemporal)";
519
Dan Gohmancd26ec52009-09-23 01:33:16 +0000520 return OS;
521}
522
Dan Gohmance42e402008-07-07 20:32:02 +0000523//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000524// MachineInstr Implementation
525//===----------------------------------------------------------------------===//
526
Evan Chengc0f64ff2006-11-27 23:37:22 +0000527/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000528/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000529MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000530 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000531 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000532 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000533 // Make sure that we get added to a machine basicblock
534 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000535}
536
Evan Cheng67f660c2006-11-30 07:08:44 +0000537void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000538 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000539 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000540 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000541 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000542 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000543 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000544}
545
Bob Wilson0855cad2010-04-09 04:34:03 +0000546/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
547/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000548/// the MCInstrDesc.
549MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000551 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000552 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000553 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000554 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
555 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000556 if (!NoImp)
557 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000558 // Make sure that we get added to a machine basicblock
559 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000560}
561
Dale Johannesen06efc022009-01-27 23:20:29 +0000562/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000563MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000564 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000565 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000566 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000567 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000568 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000569 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
570 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000571 if (!NoImp)
572 addImplicitDefUseOperands();
573 // Make sure that we get added to a machine basicblock
574 LeakDetector::addGarbageObject(this);
575}
576
577/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000578/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000579/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000580MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000581 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000582 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000583 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000584 unsigned NumImplicitOps =
585 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000586 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000587 addImplicitDefUseOperands();
588 // Make sure that we get added to a machine basicblock
589 LeakDetector::addGarbageObject(this);
590 MBB->push_back(this); // Add instruction to end of basic block!
591}
592
593/// MachineInstr ctor - As above, but with a DebugLoc.
594///
595MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000596 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000597 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000598 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000599 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000600 unsigned NumImplicitOps =
601 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000602 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000603 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000604 // Make sure that we get added to a machine basicblock
605 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000606 MBB->push_back(this); // Add instruction to end of basic block!
607}
608
Misha Brukmance22e762004-07-09 14:45:17 +0000609/// MachineInstr ctor - Copies MachineInstr arg exactly
610///
Evan Cheng1ed99222008-07-19 00:37:25 +0000611MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000612 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000613 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000614 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000615 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000616
Misha Brukmance22e762004-07-09 14:45:17 +0000617 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000618 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
619 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000620
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000621 // Copy all the flags.
622 Flags = MI.Flags;
623
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000624 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000625 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000626
627 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000628}
629
Misha Brukmance22e762004-07-09 14:45:17 +0000630MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000631 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000632#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000633 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000634 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000635 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000636 "Reg operand def/use list corrupted");
637 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000638#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000639}
640
Chris Lattner62ed6b92008-01-01 01:12:31 +0000641/// getRegInfo - If this instruction is embedded into a MachineFunction,
642/// return the MachineRegisterInfo object for the current function, otherwise
643/// return null.
644MachineRegisterInfo *MachineInstr::getRegInfo() {
645 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000646 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000647 return 0;
648}
649
650/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
651/// this instruction from their respective use lists. This requires that the
652/// operands already be on their use lists.
653void MachineInstr::RemoveRegOperandsFromUseLists() {
654 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000655 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656 Operands[i].RemoveRegOperandFromRegInfo();
657 }
658}
659
660/// AddRegOperandsToUseLists - Add all of the register operands in
661/// this instruction from their respective use lists. This requires that the
662/// operands not be on their use lists yet.
663void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
664 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000665 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000666 Operands[i].AddRegOperandToRegInfo(&RegInfo);
667 }
668}
669
670
671/// addOperand - Add the specified operand to the instruction. If it is an
672/// implicit operand, it is added to the end of the operand list. If it is
673/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000674/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000675void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000676 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000677 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000678 MachineRegisterInfo *RegInfo = getRegInfo();
679
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000680 // If the Operands backing store is reallocated, all register operands must
681 // be removed and re-added to RegInfo. It is storing pointers to operands.
682 bool Reallocate = RegInfo &&
683 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000684
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000685 // Find the insert location for the new operand. Implicit registers go at
686 // the end, everything goes before the implicit regs.
687 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000688
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000689 // Remove all the implicit operands from RegInfo if they need to be shifted.
690 // FIXME: Allow mixed explicit and implicit operands on inline asm.
691 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
692 // implicit-defs, but they must not be moved around. See the FIXME in
693 // InstrEmitter.cpp.
694 if (!isImpReg && !isInlineAsm()) {
695 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
696 --OpNo;
697 if (RegInfo)
698 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000699 }
700 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000701
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000702 // OpNo now points as the desired insertion point. Unless this is a variadic
703 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000704 // RegMask operands go between the explicit and implicit operands.
705 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
706 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000707 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000708
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000709 // All operands from OpNo have been removed from RegInfo. If the Operands
710 // backing store needs to be reallocated, we also need to remove any other
711 // register operands.
712 if (Reallocate)
713 for (unsigned i = 0; i != OpNo; ++i)
714 if (Operands[i].isReg())
715 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000716
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000717 // Insert the new operand at OpNo.
718 Operands.insert(Operands.begin() + OpNo, Op);
719 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000720
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000721 // The Operands backing store has now been reallocated, so we can re-add the
722 // operands before OpNo.
723 if (Reallocate)
724 for (unsigned i = 0; i != OpNo; ++i)
725 if (Operands[i].isReg())
726 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000727
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000728 // When adding a register operand, tell RegInfo about it.
729 if (Operands[OpNo].isReg()) {
730 // Add the new operand to RegInfo, even when RegInfo is NULL.
731 // This will initialize the linked list pointers.
732 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
733 // If the register operand is flagged as early, mark the operand as such.
734 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
735 Operands[OpNo].setIsEarlyClobber(true);
736 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000737
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000738 // Re-add all the implicit ops.
739 if (RegInfo) {
740 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000741 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000742 Operands[i].AddRegOperandToRegInfo(RegInfo);
743 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000744 }
745}
746
747/// RemoveOperand - Erase an operand from an instruction, leaving it with one
748/// fewer operand than it started with.
749///
750void MachineInstr::RemoveOperand(unsigned OpNo) {
751 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000752
Chris Lattner62ed6b92008-01-01 01:12:31 +0000753 // Special case removing the last one.
754 if (OpNo == Operands.size()-1) {
755 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000756 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000757 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000758
Chris Lattner62ed6b92008-01-01 01:12:31 +0000759 Operands.pop_back();
760 return;
761 }
762
763 // Otherwise, we are removing an interior operand. If we have reginfo to
764 // update, remove all operands that will be shifted down from their reg lists,
765 // move everything down, then re-add them.
766 MachineRegisterInfo *RegInfo = getRegInfo();
767 if (RegInfo) {
768 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000769 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000770 Operands[i].RemoveRegOperandFromRegInfo();
771 }
772 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000773
Chris Lattner62ed6b92008-01-01 01:12:31 +0000774 Operands.erase(Operands.begin()+OpNo);
775
776 if (RegInfo) {
777 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000778 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000779 Operands[i].AddRegOperandToRegInfo(RegInfo);
780 }
781 }
782}
783
Dan Gohmanc76909a2009-09-25 20:36:54 +0000784/// addMemOperand - Add a MachineMemOperand to the machine instruction.
785/// This function should be used only occasionally. The setMemRefs function
786/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000787void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000788 MachineMemOperand *MO) {
789 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000790 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000791
Benjamin Kramer861ea232012-03-16 16:39:27 +0000792 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000793 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000794
Benjamin Kramer861ea232012-03-16 16:39:27 +0000795 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000796 NewMemRefs[NewNum - 1] = MO;
797
798 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000799 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000800}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000801
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000802bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000803 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000804 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000805 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000806 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000807 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000808 return true;
809 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000810 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000811 return false;
812 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000813 ++MII;
814 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000815
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000816 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000817}
818
Evan Cheng506049f2010-03-03 01:44:33 +0000819bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
820 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000821 // If opcodes or number of operands are not the same then the two
822 // instructions are obviously not identical.
823 if (Other->getOpcode() != getOpcode() ||
824 Other->getNumOperands() != getNumOperands())
825 return false;
826
Evan Chengddfd1372011-12-14 02:11:42 +0000827 if (isBundle()) {
828 // Both instructions are bundles, compare MIs inside the bundle.
829 MachineBasicBlock::const_instr_iterator I1 = *this;
830 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
831 MachineBasicBlock::const_instr_iterator I2 = *Other;
832 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
833 while (++I1 != E1 && I1->isInsideBundle()) {
834 ++I2;
835 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
836 return false;
837 }
838 }
839
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000840 // Check operands to make sure they match.
841 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
842 const MachineOperand &MO = getOperand(i);
843 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000844 if (!MO.isReg()) {
845 if (!MO.isIdenticalTo(OMO))
846 return false;
847 continue;
848 }
849
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000850 // Clients may or may not want to ignore defs when testing for equality.
851 // For example, machine CSE pass only cares about finding common
852 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000853 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000854 if (Check == IgnoreDefs)
855 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000856 else if (Check == IgnoreVRegDefs) {
857 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
858 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
859 if (MO.getReg() != OMO.getReg())
860 return false;
861 } else {
862 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000863 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000864 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
865 return false;
866 }
867 } else {
868 if (!MO.isIdenticalTo(OMO))
869 return false;
870 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
871 return false;
872 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000873 }
Devang Patel9194c672011-07-07 17:45:33 +0000874 // If DebugLoc does not match then two dbg.values are not identical.
875 if (isDebugValue())
876 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
877 && getDebugLoc() != Other->getDebugLoc())
878 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000879 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000880}
881
Chris Lattner48d7c062006-04-17 21:35:41 +0000882/// removeFromParent - This method unlinks 'this' from the containing basic
883/// block, and returns it, but does not delete it.
884MachineInstr *MachineInstr::removeFromParent() {
885 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000886
887 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000888 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000889 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000890 MachineBasicBlock::instr_iterator MII = *this; ++MII;
891 MachineBasicBlock::instr_iterator E = MBB->instr_end();
892 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000893 MachineInstr *MI = &*MII;
894 ++MII;
895 MBB->remove(MI);
896 }
897 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000898 getParent()->remove(this);
899 return this;
900}
901
902
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000903/// eraseFromParent - This method unlinks 'this' from the containing basic
904/// block, and deletes it.
905void MachineInstr::eraseFromParent() {
906 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000907 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000908 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000909 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000910 MachineBasicBlock::instr_iterator MII = *this; ++MII;
911 MachineBasicBlock::instr_iterator E = MBB->instr_end();
912 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000913 MachineInstr *MI = &*MII;
914 ++MII;
915 MBB->erase(MI);
916 }
917 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000918 // Erase the individual instruction, which may itself be inside a bundle.
919 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000920}
921
922
Evan Cheng19e3f312007-05-15 01:26:09 +0000923/// getNumExplicitOperands - Returns the number of non-implicit operands.
924///
925unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000926 unsigned NumOperands = MCID->getNumOperands();
927 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000928 return NumOperands;
929
Dan Gohman9407cd42009-04-15 17:59:11 +0000930 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
931 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000932 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000933 NumOperands++;
934 }
935 return NumOperands;
936}
937
Andrew Trick99a7a132012-02-08 02:17:25 +0000938/// isBundled - Return true if this instruction part of a bundle. This is true
939/// if either itself or its following instruction is marked "InsideBundle".
940bool MachineInstr::isBundled() const {
941 if (isInsideBundle())
942 return true;
943 MachineBasicBlock::const_instr_iterator nextMI = this;
944 ++nextMI;
945 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
946}
947
Evan Chengc36b7062011-01-07 23:50:32 +0000948bool MachineInstr::isStackAligningInlineAsm() const {
949 if (isInlineAsm()) {
950 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
951 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
952 return true;
953 }
954 return false;
955}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000956
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000957int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
958 unsigned *GroupNo) const {
959 assert(isInlineAsm() && "Expected an inline asm instruction");
960 assert(OpIdx < getNumOperands() && "OpIdx out of range");
961
962 // Ignore queries about the initial operands.
963 if (OpIdx < InlineAsm::MIOp_FirstOperand)
964 return -1;
965
966 unsigned Group = 0;
967 unsigned NumOps;
968 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
969 i += NumOps) {
970 const MachineOperand &FlagMO = getOperand(i);
971 // If we reach the implicit register operands, stop looking.
972 if (!FlagMO.isImm())
973 return -1;
974 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
975 if (i + NumOps > OpIdx) {
976 if (GroupNo)
977 *GroupNo = Group;
978 return i;
979 }
980 ++Group;
981 }
982 return -1;
983}
984
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000985const TargetRegisterClass*
986MachineInstr::getRegClassConstraint(unsigned OpIdx,
987 const TargetInstrInfo *TII,
988 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000989 assert(getParent() && "Can't have an MBB reference here!");
990 assert(getParent()->getParent() && "Can't have an MF reference here!");
991 const MachineFunction &MF = *getParent()->getParent();
992
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000993 // Most opcodes have fixed constraints in their MCInstrDesc.
994 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000995 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000996
997 if (!getOperand(OpIdx).isReg())
998 return NULL;
999
1000 // For tied uses on inline asm, get the constraint from the def.
1001 unsigned DefIdx;
1002 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1003 OpIdx = DefIdx;
1004
1005 // Inline asm stores register class constraints in the flag word.
1006 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1007 if (FlagIdx < 0)
1008 return NULL;
1009
1010 unsigned Flag = getOperand(FlagIdx).getImm();
1011 unsigned RCID;
1012 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1013 return TRI->getRegClass(RCID);
1014
1015 // Assume that all registers in a memory operand are pointers.
1016 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +00001017 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +00001018
1019 return NULL;
1020}
1021
Evan Chengddfd1372011-12-14 02:11:42 +00001022/// getBundleSize - Return the number of instructions inside the MI bundle.
1023unsigned MachineInstr::getBundleSize() const {
1024 assert(isBundle() && "Expecting a bundle");
1025
1026 MachineBasicBlock::const_instr_iterator I = *this;
1027 unsigned Size = 0;
1028 while ((++I)->isInsideBundle()) {
1029 ++Size;
1030 }
1031 assert(Size > 1 && "Malformed bundle");
1032
1033 return Size;
1034}
1035
Evan Chengfaa51072007-04-26 19:00:32 +00001036/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001037/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001038/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001039int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1040 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001041 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001042 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001043 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001044 continue;
1045 unsigned MOReg = MO.getReg();
1046 if (!MOReg)
1047 continue;
1048 if (MOReg == Reg ||
1049 (TRI &&
1050 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1051 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1052 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001053 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001054 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001055 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001056 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001057}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001058
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001059/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1060/// indicating if this instruction reads or writes Reg. This also considers
1061/// partial defines.
1062std::pair<bool,bool>
1063MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1064 SmallVectorImpl<unsigned> *Ops) const {
1065 bool PartDef = false; // Partial redefine.
1066 bool FullDef = false; // Full define.
1067 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001068
1069 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1070 const MachineOperand &MO = getOperand(i);
1071 if (!MO.isReg() || MO.getReg() != Reg)
1072 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001073 if (Ops)
1074 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001075 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001076 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001077 else if (MO.getSubReg() && !MO.isUndef())
1078 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001079 PartDef = true;
1080 else
1081 FullDef = true;
1082 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001083 // A partial redefine uses Reg unless there is also a full define.
1084 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001085}
1086
Evan Cheng6130f662008-03-05 00:59:57 +00001087/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001088/// the specified register or -1 if it is not found. If isDead is true, defs
1089/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1090/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001091int
1092MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1093 const TargetRegisterInfo *TRI) const {
1094 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001095 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001096 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001097 // Accept regmask operands when Overlap is set.
1098 // Ignore them when looking for a specific def operand (Overlap == false).
1099 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1100 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001101 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001102 continue;
1103 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001104 bool Found = (MOReg == Reg);
1105 if (!Found && TRI && isPhys &&
1106 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1107 if (Overlap)
1108 Found = TRI->regsOverlap(MOReg, Reg);
1109 else
1110 Found = TRI->isSubRegister(MOReg, Reg);
1111 }
1112 if (Found && (!isDead || MO.isDead()))
1113 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001114 }
Evan Cheng6130f662008-03-05 00:59:57 +00001115 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001116}
Evan Cheng19e3f312007-05-15 01:26:09 +00001117
Evan Chengf277ee42007-05-29 18:35:22 +00001118/// findFirstPredOperandIdx() - Find the index of the first operand in the
1119/// operand list that is used to represent the predicate. It returns -1 if
1120/// none is found.
1121int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001122 // Don't call MCID.findFirstPredOperandIdx() because this variant
1123 // is sometimes called on an instruction that's not yet complete, and
1124 // so the number of operands is less than the MCID indicates. In
1125 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001126 const MCInstrDesc &MCID = getDesc();
1127 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001128 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001129 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001130 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001131 }
1132
Evan Chengf277ee42007-05-29 18:35:22 +00001133 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001134}
Jim Grosbachee61d672011-08-24 16:44:17 +00001135
Bob Wilsond9df5012009-04-09 17:16:43 +00001136/// isRegTiedToUseOperand - Given the index of a register def operand,
1137/// check if the register def is tied to a source operand, due to either
1138/// two-address elimination or inline assembly constraints. Returns the
1139/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001140bool MachineInstr::
1141isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001142 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001143 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001144 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001145 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001146 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001147 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001148 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001149 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1150 if (FlagIdx < 0)
1151 return false;
1152
1153 // Which part of the group is DefOpIdx?
1154 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1155
Evan Chengc36b7062011-01-07 23:50:32 +00001156 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1157 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001158 const MachineOperand &FMO = getOperand(i);
1159 if (!FMO.isImm())
1160 continue;
1161 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1162 continue;
1163 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001164 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001165 Idx == DefNo) {
1166 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001167 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001168 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001169 }
Evan Chengfb112882009-03-23 08:01:15 +00001170 }
Evan Chengef5d0702009-06-24 02:05:51 +00001171 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001172 }
1173
Bob Wilsond9df5012009-04-09 17:16:43 +00001174 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001175 const MCInstrDesc &MCID = getDesc();
1176 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001177 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001178 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001179 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001180 if (UseOpIdx)
1181 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001182 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001183 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001184 }
1185 return false;
1186}
1187
Evan Chenga24752f2009-03-19 20:30:06 +00001188/// isRegTiedToDefOperand - Return true if the operand of the specified index
1189/// is a register use and it is tied to an def operand. It also returns the def
1190/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001191bool MachineInstr::
1192isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001193 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001194 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001195 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001196 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001197
1198 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001199 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1200 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001201 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001202
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001203 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001204 unsigned DefNo;
1205 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1206 if (!DefOpIdx)
1207 return true;
1208
Evan Chengc36b7062011-01-07 23:50:32 +00001209 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001210 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001211 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001212 while (DefNo) {
1213 const MachineOperand &FMO = getOperand(DefIdx);
1214 assert(FMO.isImm());
1215 // Skip over this def.
1216 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1217 --DefNo;
1218 }
Evan Chengef5d0702009-06-24 02:05:51 +00001219 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001220 return true;
1221 }
1222 return false;
1223 }
1224
Evan Chenge837dea2011-06-28 19:10:37 +00001225 const MCInstrDesc &MCID = getDesc();
1226 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001227 return false;
1228 const MachineOperand &MO = getOperand(UseOpIdx);
1229 if (!MO.isReg() || !MO.isUse())
1230 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001231 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001232 if (DefIdx == -1)
1233 return false;
1234 if (DefOpIdx)
1235 *DefOpIdx = (unsigned)DefIdx;
1236 return true;
1237}
1238
Dan Gohmane6cd7572010-05-13 20:34:42 +00001239/// clearKillInfo - Clears kill flags on all operands.
1240///
1241void MachineInstr::clearKillInfo() {
1242 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1243 MachineOperand &MO = getOperand(i);
1244 if (MO.isReg() && MO.isUse())
1245 MO.setIsKill(false);
1246 }
1247}
1248
Evan Cheng576d1232006-12-06 08:27:42 +00001249/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1250///
1251void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1252 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1253 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001254 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001255 continue;
1256 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1257 MachineOperand &MOp = getOperand(j);
1258 if (!MOp.isIdenticalTo(MO))
1259 continue;
1260 if (MO.isKill())
1261 MOp.setIsKill();
1262 else
1263 MOp.setIsDead();
1264 break;
1265 }
1266 }
1267}
1268
Evan Cheng19e3f312007-05-15 01:26:09 +00001269/// copyPredicates - Copies predicate operand(s) from MI.
1270void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001271 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001272
Evan Chenge837dea2011-06-28 19:10:37 +00001273 const MCInstrDesc &MCID = MI->getDesc();
1274 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001275 return;
1276 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001277 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001278 // Predicated operands must be last operands.
1279 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001280 }
1281 }
1282}
1283
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001284void MachineInstr::substituteRegister(unsigned FromReg,
1285 unsigned ToReg,
1286 unsigned SubIdx,
1287 const TargetRegisterInfo &RegInfo) {
1288 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1289 if (SubIdx)
1290 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1291 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1292 MachineOperand &MO = getOperand(i);
1293 if (!MO.isReg() || MO.getReg() != FromReg)
1294 continue;
1295 MO.substPhysReg(ToReg, RegInfo);
1296 }
1297 } else {
1298 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1299 MachineOperand &MO = getOperand(i);
1300 if (!MO.isReg() || MO.getReg() != FromReg)
1301 continue;
1302 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1303 }
1304 }
1305}
1306
Evan Cheng9f1c8312008-07-03 09:09:37 +00001307/// isSafeToMove - Return true if it is safe to move this instruction. If
1308/// SawStore is set to true, it means that there is a store (or call) between
1309/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001310bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001311 AliasAnalysis *AA,
1312 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001313 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001314 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001315 SawStore = true;
1316 return false;
1317 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001318
1319 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001320 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001321 return false;
1322
1323 // See if this instruction does a load. If so, we have to guarantee that the
1324 // loaded value doesn't change between the load and the its intended
1325 // destination. The check for isInvariantLoad gives the targe the chance to
1326 // classify the load as always returning a constant, e.g. a constant pool
1327 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001328 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001329 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001330 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001331 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001332
Evan Chengb27087f2008-03-13 00:44:09 +00001333 return true;
1334}
1335
Evan Chengdf3b9932008-08-27 20:33:50 +00001336/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1337/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001338bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001339 AliasAnalysis *AA,
1340 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001341 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001342 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001343 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001344 return false;
1345 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001346 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001347 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001348 continue;
1349 // FIXME: For now, do not remat any instruction with register operands.
1350 // Later on, we can loosen the restriction is the register operands have
1351 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001352 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001353 // partially).
1354 if (MO.isUse())
1355 return false;
1356 else if (!MO.isDead() && MO.getReg() != DstReg)
1357 return false;
1358 }
1359 return true;
1360}
1361
Dan Gohman3e4fb702008-09-24 00:06:15 +00001362/// hasVolatileMemoryRef - Return true if this instruction may have a
1363/// volatile memory reference, or if the information describing the
1364/// memory reference is not available. Return false if it is known to
1365/// have no volatile memory references.
1366bool MachineInstr::hasVolatileMemoryRef() const {
1367 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001368 if (!mayStore() &&
1369 !mayLoad() &&
1370 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001371 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001372 return false;
1373
1374 // Otherwise, if the instruction has no memory reference information,
1375 // conservatively assume it wasn't preserved.
1376 if (memoperands_empty())
1377 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001378
Dan Gohman3e4fb702008-09-24 00:06:15 +00001379 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001380 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1381 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001382 return true;
1383
1384 return false;
1385}
1386
Dan Gohmane33f44c2009-10-07 17:38:06 +00001387/// isInvariantLoad - Return true if this instruction is loading from a
1388/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001389/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001390/// of a function if it does not change. This should only return true of
1391/// *all* loads the instruction does are invariant (if it does multiple loads).
1392bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1393 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001394 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001395 return false;
1396
1397 // If the instruction has lost its memoperands, conservatively assume that
1398 // it may not be an invariant load.
1399 if (memoperands_empty())
1400 return false;
1401
1402 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1403
1404 for (mmo_iterator I = memoperands_begin(),
1405 E = memoperands_end(); I != E; ++I) {
1406 if ((*I)->isVolatile()) return false;
1407 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001408 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001409
1410 if (const Value *V = (*I)->getValue()) {
1411 // A load from a constant PseudoSourceValue is invariant.
1412 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1413 if (PSV->isConstant(MFI))
1414 continue;
1415 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001416 if (AA && AA->pointsToConstantMemory(
1417 AliasAnalysis::Location(V, (*I)->getSize(),
1418 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001419 continue;
1420 }
1421
1422 // Otherwise assume conservatively.
1423 return false;
1424 }
1425
1426 // Everything checks out.
1427 return true;
1428}
1429
Evan Cheng229694f2009-12-03 02:31:43 +00001430/// isConstantValuePHI - If the specified instruction is a PHI that always
1431/// merges together the same virtual register, return the register, otherwise
1432/// return 0.
1433unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001434 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001435 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001436 assert(getNumOperands() >= 3 &&
1437 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001438
1439 unsigned Reg = getOperand(1).getReg();
1440 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1441 if (getOperand(i).getReg() != Reg)
1442 return 0;
1443 return Reg;
1444}
1445
Evan Chengc36b7062011-01-07 23:50:32 +00001446bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001447 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001448 return true;
1449 if (isInlineAsm()) {
1450 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1451 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1452 return true;
1453 }
1454
1455 return false;
1456}
1457
Evan Chenga57fabe2010-04-08 20:02:37 +00001458/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1459///
1460bool MachineInstr::allDefsAreDead() const {
1461 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1462 const MachineOperand &MO = getOperand(i);
1463 if (!MO.isReg() || MO.isUse())
1464 continue;
1465 if (!MO.isDead())
1466 return false;
1467 }
1468 return true;
1469}
1470
Evan Chengc8f46c42010-10-22 21:49:09 +00001471/// copyImplicitOps - Copy implicit register operands from specified
1472/// instruction to this instruction.
1473void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1474 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1475 i != e; ++i) {
1476 const MachineOperand &MO = MI->getOperand(i);
1477 if (MO.isReg() && MO.isImplicit())
1478 addOperand(MO);
1479 }
1480}
1481
Brian Gaeke21326fc2004-02-13 04:39:32 +00001482void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001483 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001484}
1485
Jim Grosbachee61d672011-08-24 16:44:17 +00001486static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001487 raw_ostream &CommentOS) {
1488 const LLVMContext &Ctx = MF->getFunction()->getContext();
1489 if (!DL.isUnknown()) { // Print source line info.
1490 DIScope Scope(DL.getScope(Ctx));
1491 // Omit the directory, because it's likely to be long and uninteresting.
1492 if (Scope.Verify())
1493 CommentOS << Scope.getFilename();
1494 else
1495 CommentOS << "<unknown>";
1496 CommentOS << ':' << DL.getLine();
1497 if (DL.getCol() != 0)
1498 CommentOS << ':' << DL.getCol();
1499 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1500 if (!InlinedAtDL.isUnknown()) {
1501 CommentOS << " @[ ";
1502 printDebugLoc(InlinedAtDL, MF, CommentOS);
1503 CommentOS << " ]";
1504 }
1505 }
1506}
1507
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001508void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001509 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1510 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001511 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001512 if (const MachineBasicBlock *MBB = getParent()) {
1513 MF = MBB->getParent();
1514 if (!TM && MF)
1515 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001516 if (MF)
1517 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001518 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001519
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001520 // Save a list of virtual registers.
1521 SmallVector<unsigned, 8> VirtRegs;
1522
Dan Gohman0ba90f32009-10-31 20:19:03 +00001523 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001524 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001525 for (; StartOp < e && getOperand(StartOp).isReg() &&
1526 getOperand(StartOp).isDef() &&
1527 !getOperand(StartOp).isImplicit();
1528 ++StartOp) {
1529 if (StartOp != 0) OS << ", ";
1530 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001531 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001532 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001533 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001534 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001535
Dan Gohman0ba90f32009-10-31 20:19:03 +00001536 if (StartOp != 0)
1537 OS << " = ";
1538
1539 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001540 if (TM && TM->getInstrInfo())
1541 OS << TM->getInstrInfo()->getName(getOpcode());
1542 else
1543 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001544
Dan Gohman0ba90f32009-10-31 20:19:03 +00001545 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001546 bool OmittedAnyCallClobbers = false;
1547 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001548 unsigned AsmDescOp = ~0u;
1549 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001550
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001551 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001552 // Print asm string.
1553 OS << " ";
1554 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1555
1556 // Print HasSideEffects, IsAlignStack
1557 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1558 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1559 OS << " [sideeffect]";
1560 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1561 OS << " [alignstack]";
1562
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001563 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001564 FirstOp = false;
1565 }
1566
1567
Chris Lattner6a592272002-10-30 01:55:38 +00001568 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001569 const MachineOperand &MO = getOperand(i);
1570
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001571 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001572 VirtRegs.push_back(MO.getReg());
1573
Dan Gohman80f6c582009-11-09 19:38:45 +00001574 // Omit call-clobbered registers which aren't used anywhere. This makes
1575 // call instructions much less noisy on targets where calls clobber lots
1576 // of registers. Don't rely on MO.isDead() because we may be called before
1577 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001578 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001579 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1580 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001581 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001582 const MachineRegisterInfo &MRI = MF->getRegInfo();
1583 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1584 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001585 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1586 AI.isValid(); ++AI) {
1587 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001588 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1589 HasAliasLive = true;
1590 break;
1591 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001592 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001593 if (!HasAliasLive) {
1594 OmittedAnyCallClobbers = true;
1595 continue;
1596 }
1597 }
1598 }
1599 }
1600
1601 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001602 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001603 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001604 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1605 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001606 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001607 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001608 OS << "opt:";
1609 }
Evan Cheng59b36552010-04-28 20:03:13 +00001610 if (isDebugValue() && MO.isMetadata()) {
1611 // Pretty print DBG_VALUE instructions.
1612 const MDNode *MD = MO.getMetadata();
1613 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1614 OS << "!\"" << MDS->getString() << '\"';
1615 else
1616 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001617 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1618 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001619 } else if (i == AsmDescOp && MO.isImm()) {
1620 // Pretty print the inline asm operand descriptor.
1621 OS << '$' << AsmOpCount++;
1622 unsigned Flag = MO.getImm();
1623 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001624 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1625 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1626 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1627 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1628 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1629 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1630 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001631 }
1632
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001633 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001634 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001635 if (TM)
1636 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1637 else
1638 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001639 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001640
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001641 unsigned TiedTo = 0;
1642 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001643 OS << " tiedto:$" << TiedTo;
1644
1645 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001646
1647 // Compute the index of the next operand descriptor.
1648 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001649 } else
1650 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001651 }
1652
1653 // Briefly indicate whether any call clobbers were omitted.
1654 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001655 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001656 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001657 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001658
Dan Gohman0ba90f32009-10-31 20:19:03 +00001659 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001660 if (Flags) {
1661 if (!HaveSemi) OS << ";"; HaveSemi = true;
1662 OS << " flags: ";
1663
1664 if (Flags & FrameSetup)
1665 OS << "FrameSetup";
1666 }
1667
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001668 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001669 if (!HaveSemi) OS << ";"; HaveSemi = true;
1670
1671 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001672 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1673 i != e; ++i) {
1674 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001675 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001676 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001677 }
1678 }
1679
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001680 // Print the regclass of any virtual registers encountered.
1681 if (MRI && !VirtRegs.empty()) {
1682 if (!HaveSemi) OS << ";"; HaveSemi = true;
1683 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1684 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001685 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001686 for (unsigned j = i+1; j != VirtRegs.size();) {
1687 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1688 ++j;
1689 continue;
1690 }
1691 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001692 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001693 VirtRegs.erase(VirtRegs.begin()+j);
1694 }
1695 }
1696 }
1697
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001698 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001699 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1700 if (!HaveSemi) OS << ";"; HaveSemi = true;
1701 DIVariable DV(getOperand(e - 1).getMetadata());
1702 OS << " line no:" << DV.getLineNumber();
1703 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1704 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1705 if (!InlinedAtDL.isUnknown()) {
1706 OS << " inlined @[ ";
1707 printDebugLoc(InlinedAtDL, MF, OS);
1708 OS << " ]";
1709 }
1710 }
1711 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001712 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001713 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001714 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001715 }
1716
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001717 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001718}
1719
Owen Andersonb487e722008-01-24 01:10:07 +00001720bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001721 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001722 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001723 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001724 bool hasAliases = isPhysReg &&
1725 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001726 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001727 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001728 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1729 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001730 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001731 continue;
1732 unsigned Reg = MO.getReg();
1733 if (!Reg)
1734 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001735
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001736 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001737 if (!Found) {
1738 if (MO.isKill())
1739 // The register is already marked kill.
1740 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001741 if (isPhysReg && isRegTiedToDefOperand(i))
1742 // Two-address uses of physregs must not be marked kill.
1743 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001744 MO.setIsKill();
1745 Found = true;
1746 }
1747 } else if (hasAliases && MO.isKill() &&
1748 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001749 // A super-register kill already exists.
1750 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001751 return true;
1752 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001753 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001754 }
1755 }
1756
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001757 // Trim unneeded kill operands.
1758 while (!DeadOps.empty()) {
1759 unsigned OpIdx = DeadOps.back();
1760 if (getOperand(OpIdx).isImplicit())
1761 RemoveOperand(OpIdx);
1762 else
1763 getOperand(OpIdx).setIsKill(false);
1764 DeadOps.pop_back();
1765 }
1766
Bill Wendling4a23d722008-03-03 22:14:33 +00001767 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001768 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001769 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001770 addOperand(MachineOperand::CreateReg(IncomingReg,
1771 false /*IsDef*/,
1772 true /*IsImp*/,
1773 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001774 return true;
1775 }
Dan Gohman3f629402008-09-03 15:56:16 +00001776 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001777}
1778
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001779void MachineInstr::clearRegisterKills(unsigned Reg,
1780 const TargetRegisterInfo *RegInfo) {
1781 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1782 RegInfo = 0;
1783 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1784 MachineOperand &MO = getOperand(i);
1785 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1786 continue;
1787 unsigned OpReg = MO.getReg();
1788 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1789 MO.setIsKill(false);
1790 }
1791}
1792
Owen Andersonb487e722008-01-24 01:10:07 +00001793bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001794 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001795 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001796 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001797 bool hasAliases = isPhysReg &&
1798 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001799 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001800 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001801 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1802 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001803 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001804 continue;
1805 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001806 if (!Reg)
1807 continue;
1808
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001809 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001810 MO.setIsDead();
1811 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001812 } else if (hasAliases && MO.isDead() &&
1813 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001814 // There exists a super-register that's marked dead.
1815 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001816 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001817 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001818 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001819 }
1820 }
1821
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001822 // Trim unneeded dead operands.
1823 while (!DeadOps.empty()) {
1824 unsigned OpIdx = DeadOps.back();
1825 if (getOperand(OpIdx).isImplicit())
1826 RemoveOperand(OpIdx);
1827 else
1828 getOperand(OpIdx).setIsDead(false);
1829 DeadOps.pop_back();
1830 }
1831
Dan Gohman3f629402008-09-03 15:56:16 +00001832 // If not found, this means an alias of one of the operands is dead. Add a
1833 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001834 if (Found || !AddIfNotFound)
1835 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001836
Chris Lattner31530612009-06-24 17:54:48 +00001837 addOperand(MachineOperand::CreateReg(IncomingReg,
1838 true /*IsDef*/,
1839 true /*IsImp*/,
1840 false /*IsKill*/,
1841 true /*IsDead*/));
1842 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001843}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001844
1845void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1846 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001847 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1848 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1849 if (MO)
1850 return;
1851 } else {
1852 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1853 const MachineOperand &MO = getOperand(i);
1854 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1855 MO.getSubReg() == 0)
1856 return;
1857 }
1858 }
1859 addOperand(MachineOperand::CreateReg(IncomingReg,
1860 true /*IsDef*/,
1861 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001862}
Evan Cheng67eaa082010-03-03 23:37:30 +00001863
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001864void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001865 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001866 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001867 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1868 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001869 if (MO.isRegMask()) {
1870 HasRegMask = true;
1871 continue;
1872 }
Dan Gohmandb497122010-06-18 23:28:01 +00001873 if (!MO.isReg() || !MO.isDef()) continue;
1874 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001875 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001876 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001877 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1878 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001879 if (TRI.regsOverlap(*I, Reg)) {
1880 Dead = false;
1881 break;
1882 }
1883 // If there are no uses, including partial uses, the def is dead.
1884 if (Dead) MO.setIsDead();
1885 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001886
1887 // This is a call with a register mask operand.
1888 // Mask clobbers are always dead, so add defs for the non-dead defines.
1889 if (HasRegMask)
1890 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1891 I != E; ++I)
1892 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001893}
1894
Evan Cheng67eaa082010-03-03 23:37:30 +00001895unsigned
1896MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001897 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001898 SmallVector<size_t, 8> HashComponents;
1899 HashComponents.reserve(MI->getNumOperands() + 1);
1900 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001901 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1902 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001903 if (MO.isReg() && MO.isDef() &&
1904 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1905 continue; // Skip virtual register defs.
1906
1907 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001908 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001909 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001910}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001911
1912void MachineInstr::emitError(StringRef Msg) const {
1913 // Find the source location cookie.
1914 unsigned LocCookie = 0;
1915 const MDNode *LocMD = 0;
1916 for (unsigned i = getNumOperands(); i != 0; --i) {
1917 if (getOperand(i-1).isMetadata() &&
1918 (LocMD = getOperand(i-1).getMetadata()) &&
1919 LocMD->getNumOperands() != 0) {
1920 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1921 LocCookie = CI->getZExtValue();
1922 break;
1923 }
1924 }
1925 }
1926
1927 if (const MachineBasicBlock *MBB = getParent())
1928 if (const MachineFunction *MF = MBB->getParent())
1929 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1930 report_fatal_error(Msg);
1931}