blob: 80aa24e3f461b8b34f61b29a3f784bab0994f771 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000206
Chris Lattner150d20e2010-10-31 19:22:57 +0000207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000249class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000252 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000253 list<Predicate> Predicates = [IsARM];
254}
255
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000256// PseudoInst that's Thumb-mode only.
257class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
258 list<dag> pattern>
259 : PseudoInst<oops, iops, itin, pattern> {
260 let SZ = sz;
261 list<Predicate> Predicates = [IsThumb];
262}
Jim Grosbach53694262010-11-18 01:15:56 +0000263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000265class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000266 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000267 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000268 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000269 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000270 bits<4> p;
271 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000272 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000273 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000274 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000275 let Pattern = pattern;
276 list<Predicate> Predicates = [IsARM];
277}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000278
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279// A few are not predicable
280class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000281 IndexMode im, Format f, InstrItinClass itin,
282 string opc, string asm, string cstr,
283 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000284 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
285 let OutOperandList = oops;
286 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000287 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000288 let Pattern = pattern;
289 let isPredicable = 0;
290 list<Predicate> Predicates = [IsARM];
291}
Evan Cheng37f25d92008-08-28 23:39:26 +0000292
Bill Wendling4822bce2010-08-30 01:47:35 +0000293// Same as I except it can optionally modify CPSR. Note it's modeled as an input
294// operand since by default it's a zero register. It will become an implicit def
295// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000296class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000297 IndexMode im, Format f, InstrItinClass itin,
298 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000299 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000301 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000302 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000303 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000304 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000305
Evan Cheng37f25d92008-08-28 23:39:26 +0000306 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000307 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000308 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000309 let Pattern = pattern;
310 list<Predicate> Predicates = [IsARM];
311}
312
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000314class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000315 IndexMode im, Format f, InstrItinClass itin,
316 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000317 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000318 let OutOperandList = oops;
319 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000320 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000321 let Pattern = pattern;
322 list<Predicate> Predicates = [IsARM];
323}
324
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000325class AI<dag oops, dag iops, Format f, InstrItinClass itin,
326 string opc, string asm, list<dag> pattern>
327 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
328 opc, asm, "", pattern>;
329class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
331 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
332 opc, asm, "", pattern>;
333class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000334 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000335 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000336 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000337class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000338 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000339 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000340 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000341
342// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000343class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
345 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
346 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000347 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000348}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000349class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
350 string asm, list<dag> pattern>
351 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
352 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000353 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354}
Evan Cheng3aac7882008-09-01 08:25:56 +0000355
356// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000357class JTI<dag oops, dag iops, InstrItinClass itin,
358 string asm, list<dag> pattern>
359 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000360 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000361
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000363class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rt;
368 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000369 let Inst{27-23} = 0b00011;
370 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000371 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000372 let Inst{19-16} = Rn;
373 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000374 let Inst{11-0} = 0b111110011111;
375}
376class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
378 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
379 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000380 bits<4> Rd;
381 bits<4> Rt;
382 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000383 let Inst{27-23} = 0b00011;
384 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000385 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000388 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000389 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000390}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000391class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
392 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
393 bits<4> Rt;
394 bits<4> Rt2;
395 bits<4> Rn;
396 let Inst{27-23} = 0b00010;
397 let Inst{22} = b;
398 let Inst{21-20} = 0b00;
399 let Inst{19-16} = Rn;
400 let Inst{15-12} = Rt;
401 let Inst{11-4} = 0b00001001;
402 let Inst{3-0} = Rt2;
403}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000404
Evan Cheng0d14fc82008-09-01 01:51:14 +0000405// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
407 string opc, string asm, list<dag> pattern>
408 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
409 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000410 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000411 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000412}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000413class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
415 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
416 opc, asm, "", pattern> {
417 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000418 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000419}
420class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000421 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000422 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000423 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000424 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000425 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000426}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000427
Evan Cheng93912732008-09-01 01:27:33 +0000428// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000429
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000430// LDR/LDRB/STR/STRB/...
431class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000432 Format f, InstrItinClass itin, string opc, string asm,
433 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000434 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
435 "", pattern> {
436 let Inst{27-25} = op;
437 let Inst{24} = 1; // 24 == P
438 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000439 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000440 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000441 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000442}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443// Indexed load/stores
444class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000445 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000446 string asm, string cstr, list<dag> pattern>
447 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
448 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000449 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000450 let Inst{27-26} = 0b01;
451 let Inst{24} = isPre; // P bit
452 let Inst{22} = isByte; // B bit
453 let Inst{21} = isPre; // W bit
454 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000455 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000456}
Jim Grosbach953557f42010-11-19 21:35:06 +0000457class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
458 IndexMode im, Format f, InstrItinClass itin, string opc,
459 string asm, string cstr, list<dag> pattern>
460 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
461 pattern> {
462 // AM2 store w/ two operands: (GPR, am2offset)
463 // {13} 1 == Rm, 0 == imm12
464 // {12} isAdd
465 // {11-0} imm12/Rm
466 bits<14> offset;
467 bits<4> Rn;
468 let Inst{25} = offset{13};
469 let Inst{23} = offset{12};
470 let Inst{19-16} = Rn;
471 let Inst{11-0} = offset{11-0};
472}
Jim Grosbach3e556122010-10-26 22:37:02 +0000473
Evan Cheng0d14fc82008-09-01 01:51:14 +0000474// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000475class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
476 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000477 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
478 opc, asm, "", pattern> {
479 bits<14> addr;
480 bits<4> Rt;
481 let Inst{27-25} = 0b000;
482 let Inst{24} = 1; // P bit
483 let Inst{23} = addr{8}; // U bit
484 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
485 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000486 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000487 let Inst{19-16} = addr{12-9}; // Rn
488 let Inst{15-12} = Rt; // Rt
489 let Inst{11-8} = addr{7-4}; // imm7_4/zero
490 let Inst{7-4} = op;
491 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
492}
Evan Cheng840917b2008-09-01 07:00:14 +0000493
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000494class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
495 IndexMode im, Format f, InstrItinClass itin, string opc,
496 string asm, string cstr, list<dag> pattern>
497 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
498 opc, asm, cstr, pattern> {
499 bits<4> Rt;
500 let Inst{27-25} = 0b000;
501 let Inst{24} = isPre; // P bit
502 let Inst{21} = isPre; // W bit
503 let Inst{20} = op20; // L bit
504 let Inst{15-12} = Rt; // Rt
505 let Inst{7-4} = op;
506}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000507class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
508 IndexMode im, Format f, InstrItinClass itin, string opc,
509 string asm, string cstr, list<dag> pattern>
510 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
511 pattern> {
512 // AM3 store w/ two operands: (GPR, am3offset)
513 bits<14> offset;
514 bits<4> Rt;
515 bits<4> Rn;
516 let Inst{27-25} = 0b000;
517 let Inst{23} = offset{8};
518 let Inst{22} = offset{9};
519 let Inst{19-16} = Rn;
520 let Inst{15-12} = Rt; // Rt
521 let Inst{11-8} = offset{7-4}; // imm7_4/zero
522 let Inst{7-4} = op;
523 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
524}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000525
Evan Cheng840917b2008-09-01 07:00:14 +0000526// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000527class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000528 string opc, string asm, list<dag> pattern>
529 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
530 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000531 bits<14> addr;
532 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000533 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000534 let Inst{24} = 1; // P bit
535 let Inst{23} = addr{8}; // U bit
536 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
537 let Inst{21} = 0; // W bit
538 let Inst{20} = 0; // L bit
539 let Inst{19-16} = addr{12-9}; // Rn
540 let Inst{15-12} = Rt; // Rt
541 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000542 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000543 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000544}
Evan Cheng840917b2008-09-01 07:00:14 +0000545
Evan Cheng840917b2008-09-01 07:00:14 +0000546// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000547class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
548 string opc, string asm, string cstr, list<dag> pattern>
549 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
550 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000551 let Inst{4} = 1;
552 let Inst{5} = 1; // H bit
553 let Inst{6} = 0; // S bit
554 let Inst{7} = 1;
555 let Inst{20} = 0; // L bit
556 let Inst{21} = 1; // W bit
557 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000558 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000559}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000560class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
561 string opc, string asm, string cstr, list<dag> pattern>
562 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
563 opc, asm, cstr, pattern> {
564 let Inst{4} = 1;
565 let Inst{5} = 1; // H bit
566 let Inst{6} = 1; // S bit
567 let Inst{7} = 1;
568 let Inst{20} = 0; // L bit
569 let Inst{21} = 1; // W bit
570 let Inst{24} = 1; // P bit
571 let Inst{27-25} = 0b000;
572}
Evan Cheng840917b2008-09-01 07:00:14 +0000573
Evan Cheng840917b2008-09-01 07:00:14 +0000574// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000575class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
576 string opc, string asm, string cstr, list<dag> pattern>
577 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
578 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000579 let Inst{4} = 1;
580 let Inst{5} = 1; // H bit
581 let Inst{6} = 0; // S bit
582 let Inst{7} = 1;
583 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000584 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000585 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000586 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000587}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000588class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
589 string opc, string asm, string cstr, list<dag> pattern>
590 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
591 opc, asm, cstr, pattern> {
592 let Inst{4} = 1;
593 let Inst{5} = 1; // H bit
594 let Inst{6} = 1; // S bit
595 let Inst{7} = 1;
596 let Inst{20} = 0; // L bit
597 let Inst{21} = 0; // W bit
598 let Inst{24} = 0; // P bit
599 let Inst{27-25} = 0b000;
600}
Evan Cheng840917b2008-09-01 07:00:14 +0000601
Evan Cheng0d14fc82008-09-01 01:51:14 +0000602// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000603class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
604 string asm, string cstr, list<dag> pattern>
605 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
606 bits<4> p;
607 bits<16> regs;
608 bits<4> Rn;
609 let Inst{31-28} = p;
610 let Inst{27-25} = 0b100;
611 let Inst{22} = 0; // S bit
612 let Inst{19-16} = Rn;
613 let Inst{15-0} = regs;
614}
Evan Cheng37f25d92008-08-28 23:39:26 +0000615
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000616// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000617class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
618 string opc, string asm, list<dag> pattern>
619 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
620 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000621 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000622 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000623 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000624}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000625class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
626 string opc, string asm, list<dag> pattern>
627 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
628 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000629 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000630 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000631}
632
633// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000634class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
635 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000636 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
637 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000638 bits<4> Rd;
639 bits<4> Rn;
640 bits<4> Rm;
641 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000642 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000643 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000644 let Inst{19-16} = Rd;
645 let Inst{11-8} = Rm;
646 let Inst{3-0} = Rn;
647}
648// MSW multiple w/ Ra operand
649class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
650 InstrItinClass itin, string opc, string asm, list<dag> pattern>
651 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
652 bits<4> Ra;
653 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000654}
Evan Cheng37f25d92008-08-28 23:39:26 +0000655
Evan Chengeb4f52e2008-11-06 03:35:07 +0000656// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000657class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000658 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000659 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
660 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000661 bits<4> Rn;
662 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000663 let Inst{4} = 0;
664 let Inst{7} = 1;
665 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000666 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000667 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000668 let Inst{11-8} = Rm;
669 let Inst{3-0} = Rn;
670}
671class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
672 InstrItinClass itin, string opc, string asm, list<dag> pattern>
673 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
674 bits<4> Rd;
675 let Inst{19-16} = Rd;
676}
677
678// AMulxyI with Ra operand
679class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
680 InstrItinClass itin, string opc, string asm, list<dag> pattern>
681 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
682 bits<4> Ra;
683 let Inst{15-12} = Ra;
684}
685// SMLAL*
686class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
687 InstrItinClass itin, string opc, string asm, list<dag> pattern>
688 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
689 bits<4> RdLo;
690 bits<4> RdHi;
691 let Inst{19-16} = RdHi;
692 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000693}
694
Evan Cheng97f48c32008-11-06 22:15:19 +0000695// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000696class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
697 string opc, string asm, list<dag> pattern>
698 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
699 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 // All AExtI instructions have Rd and Rm register operands.
701 bits<4> Rd;
702 bits<4> Rm;
703 let Inst{15-12} = Rd;
704 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000705 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000707 let Inst{27-20} = opcod;
708}
709
Evan Cheng8b59db32008-11-07 01:41:35 +0000710// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000711class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
712 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000713 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
714 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000715 bits<4> Rd;
716 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000717 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000718 let Inst{19-16} = 0b1111;
719 let Inst{15-12} = Rd;
720 let Inst{11-8} = 0b1111;
721 let Inst{7-4} = opc7_4;
722 let Inst{3-0} = Rm;
723}
724
725// PKH instructions
726class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
727 string opc, string asm, list<dag> pattern>
728 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
729 opc, asm, "", pattern> {
730 bits<4> Rd;
731 bits<4> Rn;
732 bits<4> Rm;
733 bits<8> sh;
734 let Inst{27-20} = opcod;
735 let Inst{19-16} = Rn;
736 let Inst{15-12} = Rd;
737 let Inst{11-7} = sh{7-3};
738 let Inst{6} = tb;
739 let Inst{5-4} = 0b01;
740 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000741}
742
Evan Cheng37f25d92008-08-28 23:39:26 +0000743//===----------------------------------------------------------------------===//
744
745// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
746class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
747 list<Predicate> Predicates = [IsARM];
748}
749class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
750 list<Predicate> Predicates = [IsARM, HasV5TE];
751}
752class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
753 list<Predicate> Predicates = [IsARM, HasV6];
754}
Evan Cheng13096642008-08-29 06:41:12 +0000755
756//===----------------------------------------------------------------------===//
757//
758// Thumb Instruction Format Definitions.
759//
760
Evan Cheng13096642008-08-29 06:41:12 +0000761// TI - Thumb instruction.
762
Evan Cheng446c4282009-07-11 06:43:01 +0000763class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000764 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000765 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000766 let OutOperandList = oops;
767 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000768 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000769 let Pattern = pattern;
770 list<Predicate> Predicates = [IsThumb];
771}
772
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000773class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
774 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000775
Evan Cheng35d6c412009-08-04 23:47:55 +0000776// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000777class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
778 list<dag> pattern>
779 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
780 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000781
Johnny Chend68e1192009-12-15 17:24:14 +0000782// tBL, tBX 32-bit instructions
783class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000784 dag oops, dag iops, InstrItinClass itin, string asm,
785 list<dag> pattern>
786 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
787 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000788 let Inst{31-27} = opcod1;
789 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000790 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000791}
Evan Cheng13096642008-08-29 06:41:12 +0000792
793// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000794class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
795 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000796 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000797
Evan Cheng09c39fc2009-06-23 19:38:13 +0000798// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000799class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000800 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000801 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000802 let OutOperandList = oops;
803 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000804 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000805 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000806 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000807}
808
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000809class T1I<dag oops, dag iops, InstrItinClass itin,
810 string asm, list<dag> pattern>
811 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
812class T1Ix2<dag oops, dag iops, InstrItinClass itin,
813 string asm, list<dag> pattern>
814 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000815
816// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000817class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000818 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000819 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000820 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000821
822// Thumb1 instruction that can either be predicated or set CPSR.
823class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000825 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000826 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000827 let OutOperandList = !con(oops, (outs s_cc_out:$s));
828 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000829 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000830 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000831 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000832}
833
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000834class T1sI<dag oops, dag iops, InstrItinClass itin,
835 string opc, string asm, list<dag> pattern>
836 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000837
838// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000839class T1sIt<dag oops, dag iops, InstrItinClass itin,
840 string opc, string asm, list<dag> pattern>
841 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000842 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000843
844// Thumb1 instruction that can be predicated.
845class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000846 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000847 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000848 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000849 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000850 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000851 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000852 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000853 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000854}
855
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000856class T1pI<dag oops, dag iops, InstrItinClass itin,
857 string opc, string asm, list<dag> pattern>
858 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000859
860// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000861class T1pIt<dag oops, dag iops, InstrItinClass itin,
862 string opc, string asm, list<dag> pattern>
863 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000864 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000865
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000866class T1pI1<dag oops, dag iops, InstrItinClass itin,
867 string opc, string asm, list<dag> pattern>
868 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
869class T1pI2<dag oops, dag iops, InstrItinClass itin,
870 string opc, string asm, list<dag> pattern>
871 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
872class T1pI4<dag oops, dag iops, InstrItinClass itin,
873 string opc, string asm, list<dag> pattern>
874 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +0000875class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000876 InstrItinClass itin, string opc, string asm, list<dag> pattern>
877 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000878
Johnny Chenbbc71b22009-12-16 02:32:54 +0000879class Encoding16 : Encoding {
880 let Inst{31-16} = 0x0000;
881}
882
Johnny Chend68e1192009-12-15 17:24:14 +0000883// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000884class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000885 let Inst{15-10} = opcode;
886}
887
888// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000889class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000890 let Inst{15-14} = 0b00;
891 let Inst{13-9} = opcode;
892}
893
894// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000895class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{15-10} = 0b010000;
897 let Inst{9-6} = opcode;
898}
899
900// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000901class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000902 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000903 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000904}
905
906// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000907class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000908 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000909 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000910}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000911class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +0000912class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
913class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
914class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +0000915class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000916
917// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000918class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000919 let Inst{15-12} = 0b1011;
920 let Inst{11-5} = opcode;
921}
922
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000923// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
924class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000925 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000926 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000927 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000928 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000929 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000930 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000931 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000932 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000933}
934
Bill Wendlingda2ae632010-08-31 07:50:46 +0000935// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
936// input operand since by default it's a zero register. It will become an
937// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000938//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000939// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
940// more consistent.
941class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000942 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000943 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000944 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000945 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000946 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000947 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000948 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000949 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000950}
951
952// Special cases
953class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000954 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000955 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000956 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957 let OutOperandList = oops;
958 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000959 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000960 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000961 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000962}
963
Jim Grosbachd1228742009-12-01 18:10:36 +0000964class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000965 InstrItinClass itin,
966 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000967 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
968 let OutOperandList = oops;
969 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000970 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000971 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000972 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000973}
974
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000975class T2I<dag oops, dag iops, InstrItinClass itin,
976 string opc, string asm, list<dag> pattern>
977 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
978class T2Ii12<dag oops, dag iops, InstrItinClass itin,
979 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000980 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000981class T2Ii8<dag oops, dag iops, InstrItinClass itin,
982 string opc, string asm, list<dag> pattern>
983 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
984class T2Iso<dag oops, dag iops, InstrItinClass itin,
985 string opc, string asm, list<dag> pattern>
986 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
987class T2Ipc<dag oops, dag iops, InstrItinClass itin,
988 string opc, string asm, list<dag> pattern>
989 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +0000990class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000991 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000992 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
993 pattern> {
994 let Inst{31-27} = 0b11101;
995 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000996 let Inst{24} = P;
997 let Inst{23} = ?; // The U bit.
998 let Inst{22} = 1;
999 let Inst{21} = W;
1000 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001001}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001002
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001003class T2sI<dag oops, dag iops, InstrItinClass itin,
1004 string opc, string asm, list<dag> pattern>
1005 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001006
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001007class T2XI<dag oops, dag iops, InstrItinClass itin,
1008 string asm, list<dag> pattern>
1009 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1010class T2JTI<dag oops, dag iops, InstrItinClass itin,
1011 string asm, list<dag> pattern>
1012 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001013
Bob Wilson815baeb2010-03-13 01:08:20 +00001014// Two-address instructions
1015class T2XIt<dag oops, dag iops, InstrItinClass itin,
1016 string asm, string cstr, list<dag> pattern>
1017 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001018
Evan Chenge88d5ce2009-07-02 07:28:31 +00001019// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001020class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1021 dag oops, dag iops,
1022 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001023 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001024 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001025 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001026 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001027 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001028 let Pattern = pattern;
1029 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001030 let Inst{31-27} = 0b11111;
1031 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001032 let Inst{24} = signed;
1033 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001034 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001035 let Inst{20} = load;
1036 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001037 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001038 let Inst{10} = pre; // The P bit.
1039 let Inst{8} = 1; // The W bit.
Owen Anderson6af50f72010-11-30 00:14:31 +00001040
1041 bits<9> addr;
1042 let Inst{7-0} = addr{7-0};
1043 let Inst{9} = addr{8}; // Sign bit
1044
1045 bits<4> Rt;
1046 bits<4> Rn;
1047 let Inst{15-12} = Rt{3-0};
1048 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001049}
1050
David Goodwinc9d138f2009-07-27 19:59:26 +00001051// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1052class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001053 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001054}
1055
1056// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1057class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001058 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001059}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001060
Evan Cheng9cb9e672009-06-27 02:26:13 +00001061// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1062class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001063 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001064}
1065
Evan Cheng13096642008-08-29 06:41:12 +00001066//===----------------------------------------------------------------------===//
1067
Evan Cheng96581d32008-11-11 02:11:05 +00001068//===----------------------------------------------------------------------===//
1069// ARM VFP Instruction templates.
1070//
1071
David Goodwin3ca524e2009-07-10 17:03:29 +00001072// Almost all VFP instructions are predicable.
1073class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001074 IndexMode im, Format f, InstrItinClass itin,
1075 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001076 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001077 bits<4> p;
1078 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001079 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001080 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001081 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001082 let Pattern = pattern;
1083 list<Predicate> Predicates = [HasVFP2];
1084}
1085
1086// Special cases
1087class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001088 IndexMode im, Format f, InstrItinClass itin,
1089 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001090 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001091 bits<4> p;
1092 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001093 let OutOperandList = oops;
1094 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001095 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001096 let Pattern = pattern;
1097 list<Predicate> Predicates = [HasVFP2];
1098}
1099
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001100class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1101 string opc, string asm, list<dag> pattern>
1102 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1103 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001104
Evan Chengcd8e66a2008-11-11 21:48:44 +00001105// ARM VFP addrmode5 loads and stores
1106class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001107 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001108 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001109 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001110 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001111 // Instruction operands.
1112 bits<5> Dd;
1113 bits<13> addr;
1114
1115 // Encode instruction operands.
1116 let Inst{23} = addr{8}; // U (add = (U == '1'))
1117 let Inst{22} = Dd{4};
1118 let Inst{19-16} = addr{12-9}; // Rn
1119 let Inst{15-12} = Dd{3-0};
1120 let Inst{7-0} = addr{7-0}; // imm8
1121
Evan Cheng96581d32008-11-11 02:11:05 +00001122 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001123 let Inst{27-24} = opcod1;
1124 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001125 let Inst{11-9} = 0b101;
1126 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001127
1128 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001129 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001130}
1131
Evan Chengcd8e66a2008-11-11 21:48:44 +00001132class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001133 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001134 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001135 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001136 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001137 // Instruction operands.
1138 bits<5> Sd;
1139 bits<13> addr;
1140
1141 // Encode instruction operands.
1142 let Inst{23} = addr{8}; // U (add = (U == '1'))
1143 let Inst{22} = Sd{0};
1144 let Inst{19-16} = addr{12-9}; // Rn
1145 let Inst{15-12} = Sd{4-1};
1146 let Inst{7-0} = addr{7-0}; // imm8
1147
Evan Cheng96581d32008-11-11 02:11:05 +00001148 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001149 let Inst{27-24} = opcod1;
1150 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001151 let Inst{11-9} = 0b101;
1152 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001153}
1154
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001155// VFP Load / store multiple pseudo instructions.
1156class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1157 list<dag> pattern>
1158 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1159 cstr, itin> {
1160 let OutOperandList = oops;
1161 let InOperandList = !con(iops, (ins pred:$p));
1162 let Pattern = pattern;
1163 list<Predicate> Predicates = [HasVFP2];
1164}
1165
Evan Chengcd8e66a2008-11-11 21:48:44 +00001166// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001167class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001168 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001169 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001170 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001171 // Instruction operands.
1172 bits<4> Rn;
1173 bits<13> regs;
1174
1175 // Encode instruction operands.
1176 let Inst{19-16} = Rn;
1177 let Inst{22} = regs{12};
1178 let Inst{15-12} = regs{11-8};
1179 let Inst{7-0} = regs{7-0};
1180
Evan Chengcd8e66a2008-11-11 21:48:44 +00001181 // TODO: Mark the instructions with the appropriate subtarget info.
1182 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001183 let Inst{11-9} = 0b101;
1184 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001185
1186 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001187 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001188}
1189
Jim Grosbach72db1822010-09-08 00:25:50 +00001190class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001191 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001192 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001193 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001194 // Instruction operands.
1195 bits<4> Rn;
1196 bits<13> regs;
1197
1198 // Encode instruction operands.
1199 let Inst{19-16} = Rn;
1200 let Inst{22} = regs{8};
1201 let Inst{15-12} = regs{12-9};
1202 let Inst{7-0} = regs{7-0};
1203
Evan Chengcd8e66a2008-11-11 21:48:44 +00001204 // TODO: Mark the instructions with the appropriate subtarget info.
1205 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001206 let Inst{11-9} = 0b101;
1207 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001208}
1209
Evan Cheng96581d32008-11-11 02:11:05 +00001210// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001211class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1212 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1213 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001214 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001215 // Instruction operands.
1216 bits<5> Dd;
1217 bits<5> Dm;
1218
1219 // Encode instruction operands.
1220 let Inst{3-0} = Dm{3-0};
1221 let Inst{5} = Dm{4};
1222 let Inst{15-12} = Dd{3-0};
1223 let Inst{22} = Dd{4};
1224
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001225 let Inst{27-23} = opcod1;
1226 let Inst{21-20} = opcod2;
1227 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001228 let Inst{11-9} = 0b101;
1229 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001230 let Inst{7-6} = opcod4;
1231 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001232}
1233
1234// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001235class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001236 dag iops, InstrItinClass itin, string opc, string asm,
1237 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001238 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001239 // Instruction operands.
1240 bits<5> Dd;
1241 bits<5> Dn;
1242 bits<5> Dm;
1243
1244 // Encode instruction operands.
1245 let Inst{3-0} = Dm{3-0};
1246 let Inst{5} = Dm{4};
1247 let Inst{19-16} = Dn{3-0};
1248 let Inst{7} = Dn{4};
1249 let Inst{15-12} = Dd{3-0};
1250 let Inst{22} = Dd{4};
1251
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001252 let Inst{27-23} = opcod1;
1253 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001254 let Inst{11-9} = 0b101;
1255 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001256 let Inst{6} = op6;
1257 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001258}
1259
1260// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001261class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1262 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1263 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001264 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001265 // Instruction operands.
1266 bits<5> Sd;
1267 bits<5> Sm;
1268
1269 // Encode instruction operands.
1270 let Inst{3-0} = Sm{4-1};
1271 let Inst{5} = Sm{0};
1272 let Inst{15-12} = Sd{4-1};
1273 let Inst{22} = Sd{0};
1274
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001275 let Inst{27-23} = opcod1;
1276 let Inst{21-20} = opcod2;
1277 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001278 let Inst{11-9} = 0b101;
1279 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001280 let Inst{7-6} = opcod4;
1281 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001282}
1283
David Goodwin338268c2009-08-10 22:17:39 +00001284// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001285// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001286class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1287 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1288 string asm, list<dag> pattern>
1289 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1290 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001291 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1292}
1293
Evan Cheng96581d32008-11-11 02:11:05 +00001294// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001295class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1296 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001297 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001298 // Instruction operands.
1299 bits<5> Sd;
1300 bits<5> Sn;
1301 bits<5> Sm;
1302
1303 // Encode instruction operands.
1304 let Inst{3-0} = Sm{4-1};
1305 let Inst{5} = Sm{0};
1306 let Inst{19-16} = Sn{4-1};
1307 let Inst{7} = Sn{0};
1308 let Inst{15-12} = Sd{4-1};
1309 let Inst{22} = Sd{0};
1310
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001311 let Inst{27-23} = opcod1;
1312 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001313 let Inst{11-9} = 0b101;
1314 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001315 let Inst{6} = op6;
1316 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001317}
1318
David Goodwin338268c2009-08-10 22:17:39 +00001319// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001320// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001321class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001322 dag iops, InstrItinClass itin, string opc, string asm,
1323 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001324 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001325 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001326
1327 // Instruction operands.
1328 bits<5> Sd;
1329 bits<5> Sn;
1330 bits<5> Sm;
1331
1332 // Encode instruction operands.
1333 let Inst{3-0} = Sm{4-1};
1334 let Inst{5} = Sm{0};
1335 let Inst{19-16} = Sn{4-1};
1336 let Inst{7} = Sn{0};
1337 let Inst{15-12} = Sd{4-1};
1338 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001339}
1340
Evan Cheng80a11982008-11-12 06:41:41 +00001341// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001342class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1343 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1344 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001345 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001346 let Inst{27-23} = opcod1;
1347 let Inst{21-20} = opcod2;
1348 let Inst{19-16} = opcod3;
1349 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001350 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001351 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001352}
1353
Johnny Chen811663f2010-02-11 18:47:03 +00001354// VFP conversion between floating-point and fixed-point
1355class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001356 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1357 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001358 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1359 // size (fixed-point number): sx == 0 ? 16 : 32
1360 let Inst{7} = op5; // sx
1361}
1362
David Goodwin338268c2009-08-10 22:17:39 +00001363// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001364class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001365 dag oops, dag iops, InstrItinClass itin,
1366 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001367 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1368 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001369 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1370}
1371
Evan Cheng80a11982008-11-12 06:41:41 +00001372class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001373 InstrItinClass itin,
1374 string opc, string asm, list<dag> pattern>
1375 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001376 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001377 let Inst{11-8} = opcod2;
1378 let Inst{4} = 1;
1379}
1380
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001381class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1382 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1383 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001384
Bob Wilson01135592010-03-23 17:23:59 +00001385class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001386 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1387 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001388
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001389class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1390 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1391 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001392
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001393class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1394 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1395 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001396
Evan Cheng96581d32008-11-11 02:11:05 +00001397//===----------------------------------------------------------------------===//
1398
Bob Wilson5bafff32009-06-22 23:27:02 +00001399//===----------------------------------------------------------------------===//
1400// ARM NEON Instruction templates.
1401//
Evan Cheng13096642008-08-29 06:41:12 +00001402
Johnny Chencaa608e2010-03-20 00:17:00 +00001403class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1404 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1405 list<dag> pattern>
1406 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001407 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001408 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001409 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001410 let Pattern = pattern;
1411 list<Predicate> Predicates = [HasNEON];
1412}
1413
1414// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001415class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1416 InstrItinClass itin, string opc, string asm, string cstr,
1417 list<dag> pattern>
1418 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001419 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001420 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001421 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001422 let Pattern = pattern;
1423 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001424}
1425
Bob Wilsonb07c1712009-10-07 21:53:04 +00001426class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1427 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001428 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001429 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1430 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001431 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001432 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001433 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001434 let Inst{11-8} = op11_8;
1435 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001436
Chris Lattner2ac19022010-11-15 05:19:05 +00001437 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001438
Owen Andersond9aa7d32010-11-02 00:05:05 +00001439 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001440 bits<6> Rn;
1441 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001442
Owen Andersond9aa7d32010-11-02 00:05:05 +00001443 let Inst{22} = Vd{4};
1444 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001445 let Inst{19-16} = Rn{3-0};
1446 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001447}
1448
Owen Andersond138d702010-11-02 20:47:39 +00001449class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1450 dag oops, dag iops, InstrItinClass itin,
1451 string opc, string dt, string asm, string cstr, list<dag> pattern>
1452 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1453 dt, asm, cstr, pattern> {
1454 bits<3> lane;
1455}
1456
Bob Wilson709d5922010-08-25 23:27:42 +00001457class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1458 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1459 itin> {
1460 let OutOperandList = oops;
1461 let InOperandList = !con(iops, (ins pred:$p));
1462 list<Predicate> Predicates = [HasNEON];
1463}
1464
Jim Grosbach7cd27292010-10-06 20:36:55 +00001465class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1466 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001467 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1468 itin> {
1469 let OutOperandList = oops;
1470 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001471 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001472 list<Predicate> Predicates = [HasNEON];
1473}
1474
Johnny Chen785516a2010-03-23 16:43:47 +00001475class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001476 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001477 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1478 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001479 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001480 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001481}
1482
Johnny Chen927b88f2010-03-23 20:40:44 +00001483class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001484 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001485 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001486 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 let Inst{31-25} = 0b1111001;
1488}
1489
1490// NEON "one register and a modified immediate" format.
1491class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1492 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001493 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001494 string opc, string dt, string asm, string cstr,
1495 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001496 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001497 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001498 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001499 let Inst{11-8} = op11_8;
1500 let Inst{7} = op7;
1501 let Inst{6} = op6;
1502 let Inst{5} = op5;
1503 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001504
Owen Andersona88ea032010-10-26 17:40:54 +00001505 // Instruction operands.
1506 bits<5> Vd;
1507 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001508
Owen Andersona88ea032010-10-26 17:40:54 +00001509 let Inst{15-12} = Vd{3-0};
1510 let Inst{22} = Vd{4};
1511 let Inst{24} = SIMM{7};
1512 let Inst{18-16} = SIMM{6-4};
1513 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001514}
1515
1516// NEON 2 vector register format.
1517class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1518 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001519 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001521 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001522 let Inst{24-23} = op24_23;
1523 let Inst{21-20} = op21_20;
1524 let Inst{19-18} = op19_18;
1525 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001526 let Inst{11-7} = op11_7;
1527 let Inst{6} = op6;
1528 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001529
Owen Anderson162875a2010-10-25 18:43:52 +00001530 // Instruction operands.
1531 bits<5> Vd;
1532 bits<5> Vm;
1533
1534 let Inst{15-12} = Vd{3-0};
1535 let Inst{22} = Vd{4};
1536 let Inst{3-0} = Vm{3-0};
1537 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001538}
1539
1540// Same as N2V except it doesn't have a datatype suffix.
1541class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001542 bits<5> op11_7, bit op6, bit op4,
1543 dag oops, dag iops, InstrItinClass itin,
1544 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001545 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 let Inst{24-23} = op24_23;
1547 let Inst{21-20} = op21_20;
1548 let Inst{19-18} = op19_18;
1549 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001550 let Inst{11-7} = op11_7;
1551 let Inst{6} = op6;
1552 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001553
Owen Anderson162875a2010-10-25 18:43:52 +00001554 // Instruction operands.
1555 bits<5> Vd;
1556 bits<5> Vm;
1557
1558 let Inst{15-12} = Vd{3-0};
1559 let Inst{22} = Vd{4};
1560 let Inst{3-0} = Vm{3-0};
1561 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001562}
1563
1564// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001565class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001566 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001567 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001568 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001569 let Inst{24} = op24;
1570 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001571 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001572 let Inst{7} = op7;
1573 let Inst{6} = op6;
1574 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001575
Owen Anderson3557d002010-10-26 20:56:57 +00001576 // Instruction operands.
1577 bits<5> Vd;
1578 bits<5> Vm;
1579 bits<6> SIMM;
1580
1581 let Inst{15-12} = Vd{3-0};
1582 let Inst{22} = Vd{4};
1583 let Inst{3-0} = Vm{3-0};
1584 let Inst{5} = Vm{4};
1585 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001586}
1587
Bob Wilson10bc69c2010-03-27 03:56:52 +00001588// NEON 3 vector register format.
1589class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1590 dag oops, dag iops, Format f, InstrItinClass itin,
1591 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001592 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001593 let Inst{24} = op24;
1594 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001595 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001596 let Inst{11-8} = op11_8;
1597 let Inst{6} = op6;
1598 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001599
Owen Andersond451f882010-10-21 20:21:49 +00001600 // Instruction operands.
1601 bits<5> Vd;
1602 bits<5> Vn;
1603 bits<5> Vm;
1604
1605 let Inst{15-12} = Vd{3-0};
1606 let Inst{22} = Vd{4};
1607 let Inst{19-16} = Vn{3-0};
1608 let Inst{7} = Vn{4};
1609 let Inst{3-0} = Vm{3-0};
1610 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001611}
1612
Johnny Chen841e8282010-03-23 21:35:03 +00001613// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001614class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1615 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001616 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001617 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001618 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001619 let Inst{24} = op24;
1620 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001621 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001622 let Inst{11-8} = op11_8;
1623 let Inst{6} = op6;
1624 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001625
Owen Anderson8c71eff2010-10-25 18:28:30 +00001626 // Instruction operands.
1627 bits<5> Vd;
1628 bits<5> Vn;
1629 bits<5> Vm;
1630
1631 let Inst{15-12} = Vd{3-0};
1632 let Inst{22} = Vd{4};
1633 let Inst{19-16} = Vn{3-0};
1634 let Inst{7} = Vn{4};
1635 let Inst{3-0} = Vm{3-0};
1636 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001637}
1638
1639// NEON VMOVs between scalar and core registers.
1640class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001641 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001642 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001643 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001644 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001645 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001646 let Inst{11-8} = opcod2;
1647 let Inst{6-5} = opcod3;
1648 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001649
1650 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001651 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001652 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001653 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001654 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001655
Chris Lattner2ac19022010-11-15 05:19:05 +00001656 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001657
Owen Andersond2fbdb72010-10-27 21:28:09 +00001658 bits<5> V;
1659 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001660 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001661 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001662
Owen Andersonf587a9352010-10-27 19:25:54 +00001663 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001664 let Inst{7} = V{4};
1665 let Inst{19-16} = V{3-0};
1666 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001667}
1668class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001669 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001670 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001671 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001673class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001674 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001676 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001678class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001679 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001680 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001681 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001683
Johnny Chene4614f72010-03-25 17:01:27 +00001684// Vector Duplicate Lane (from scalar to all elements)
1685class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1686 InstrItinClass itin, string opc, string dt, string asm,
1687 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001688 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001689 let Inst{24-23} = 0b11;
1690 let Inst{21-20} = 0b11;
1691 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001692 let Inst{11-7} = 0b11000;
1693 let Inst{6} = op6;
1694 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001695
Owen Andersonf587a9352010-10-27 19:25:54 +00001696 bits<5> Vd;
1697 bits<5> Vm;
1698 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001699
Owen Andersonf587a9352010-10-27 19:25:54 +00001700 let Inst{22} = Vd{4};
1701 let Inst{15-12} = Vd{3-0};
1702 let Inst{5} = Vm{4};
1703 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001704}
1705
David Goodwin42a83f22009-08-04 17:53:06 +00001706// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1707// for single-precision FP.
1708class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1709 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1710}