blob: 8107e833be0c62839c14f47ca56235272f11bbae [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
249class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach056ab102010-11-18 18:01:40 +0000252 // Default these to 4byte size, as they're almost always expanded to a
253 // single instruction. Any exceptions can override the SZ field value.
254 let SZ = Size4Bytes;
Jim Grosbach53694262010-11-18 01:15:56 +0000255 list<Predicate> Predicates = [IsARM];
256}
257
258
Evan Cheng37f25d92008-08-28 23:39:26 +0000259// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000260class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000261 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000262 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000263 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000264 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000265 bits<4> p;
266 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000267 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000268 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000269 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let Pattern = pattern;
271 list<Predicate> Predicates = [IsARM];
272}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000273
Jim Grosbachf6b28622009-12-14 18:31:20 +0000274// A few are not predicable
275class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000276 IndexMode im, Format f, InstrItinClass itin,
277 string opc, string asm, string cstr,
278 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
280 let OutOperandList = oops;
281 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000282 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000283 let Pattern = pattern;
284 let isPredicable = 0;
285 list<Predicate> Predicates = [IsARM];
286}
Evan Cheng37f25d92008-08-28 23:39:26 +0000287
Bill Wendling4822bce2010-08-30 01:47:35 +0000288// Same as I except it can optionally modify CPSR. Note it's modeled as an input
289// operand since by default it's a zero register. It will become an implicit def
290// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000291class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000292 IndexMode im, Format f, InstrItinClass itin,
293 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000294 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000295 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000296 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000297 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000298 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000299 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000300
Evan Cheng37f25d92008-08-28 23:39:26 +0000301 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000302 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000303 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000308// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000309class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313 let OutOperandList = oops;
314 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000315 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let Pattern = pattern;
317 list<Predicate> Predicates = [IsARM];
318}
319
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320class AI<dag oops, dag iops, Format f, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
323 opc, asm, "", pattern>;
324class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
327 opc, asm, "", pattern>;
328class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000329 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000331 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000332class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000333 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000334 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000335 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000336
337// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
341 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000342 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000343}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
347 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000348 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000349}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000350class ABXIx2<dag oops, dag iops, InstrItinClass itin,
351 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000352 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000353 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354
355// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356class JTI<dag oops, dag iops, InstrItinClass itin,
357 string asm, list<dag> pattern>
358 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000359 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000360
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
365 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000366 bits<4> Rt;
367 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000368 let Inst{27-23} = 0b00011;
369 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000370 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000371 let Inst{19-16} = Rn;
372 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000373 let Inst{11-0} = 0b111110011111;
374}
375class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
378 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000379 bits<4> Rd;
380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000384 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000387 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000388 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000389}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000390class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
391 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
392 bits<4> Rt;
393 bits<4> Rt2;
394 bits<4> Rn;
395 let Inst{27-23} = 0b00010;
396 let Inst{22} = b;
397 let Inst{21-20} = 0b00;
398 let Inst{19-16} = Rn;
399 let Inst{15-12} = Rt;
400 let Inst{11-4} = 0b00001001;
401 let Inst{3-0} = Rt2;
402}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000403
Evan Cheng0d14fc82008-09-01 01:51:14 +0000404// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000405class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
406 string opc, string asm, list<dag> pattern>
407 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
408 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000409 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000410 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000411}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
414 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
415 opc, asm, "", pattern> {
416 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000417 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418}
419class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000420 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000422 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000425}
Bob Wilson01135592010-03-23 17:23:59 +0000426class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000427 string opc, string asm, list<dag> pattern>
428 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000430
Evan Cheng0d14fc82008-09-01 01:51:14 +0000431
Evan Cheng93912732008-09-01 01:27:33 +0000432// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000433
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000434// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000436 Format f, InstrItinClass itin, string opc, string asm,
437 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
439 "", pattern> {
440 let Inst{27-25} = op;
441 let Inst{24} = 1; // 24 == P
442 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000444 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000445 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000447// Indexed load/stores
448class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
449 IndexMode im, Format f, InstrItinClass itin, string opc,
450 string asm, string cstr, list<dag> pattern>
451 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
452 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000454 let Inst{27-26} = 0b01;
455 let Inst{24} = isPre; // P bit
456 let Inst{22} = isByte; // B bit
457 let Inst{21} = isPre; // W bit
458 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000459 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000460}
461
Bob Wilson01135592010-03-23 17:23:59 +0000462class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000463 string asm, list<dag> pattern>
464 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000465 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000466 let Inst{20} = 1; // L bit
467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000471}
Bob Wilson01135592010-03-23 17:23:59 +0000472class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 1; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
Evan Cheng17222df2008-08-31 19:02:21 +0000482
Evan Cheng93912732008-09-01 01:27:33 +0000483// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000484class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
485 string asm, list<dag> pattern>
486 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000487 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000488 let Inst{20} = 0; // L bit
489 let Inst{21} = 0; // W bit
490 let Inst{22} = 0; // B bit
491 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000492 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000493}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000494class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
495 string asm, list<dag> pattern>
496 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000497 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000498 let Inst{20} = 0; // L bit
499 let Inst{21} = 0; // W bit
500 let Inst{22} = 1; // B bit
501 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000502 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000503}
Evan Cheng93912732008-09-01 01:27:33 +0000504
Evan Cheng0d14fc82008-09-01 01:51:14 +0000505// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000506class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
507 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000508 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
509 opc, asm, "", pattern> {
510 bits<14> addr;
511 bits<4> Rt;
512 let Inst{27-25} = 0b000;
513 let Inst{24} = 1; // P bit
514 let Inst{23} = addr{8}; // U bit
515 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
516 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000517 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000518 let Inst{19-16} = addr{12-9}; // Rn
519 let Inst{15-12} = Rt; // Rt
520 let Inst{11-8} = addr{7-4}; // imm7_4/zero
521 let Inst{7-4} = op;
522 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
523}
Evan Cheng840917b2008-09-01 07:00:14 +0000524
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000525class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
526 IndexMode im, Format f, InstrItinClass itin, string opc,
527 string asm, string cstr, list<dag> pattern>
528 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
529 opc, asm, cstr, pattern> {
530 bits<4> Rt;
531 let Inst{27-25} = 0b000;
532 let Inst{24} = isPre; // P bit
533 let Inst{21} = isPre; // W bit
534 let Inst{20} = op20; // L bit
535 let Inst{15-12} = Rt; // Rt
536 let Inst{7-4} = op;
537}
538
539
Evan Cheng840917b2008-09-01 07:00:14 +0000540// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000541class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
542 string opc, string asm, list<dag> pattern>
543 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
544 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000545 bits<14> addr;
546 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000547 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000548 let Inst{24} = 1; // P bit
549 let Inst{23} = addr{8}; // U bit
550 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
551 let Inst{21} = 0; // W bit
552 let Inst{20} = 0; // L bit
553 let Inst{19-16} = addr{12-9}; // Rn
554 let Inst{15-12} = Rt; // Rt
555 let Inst{11-8} = addr{7-4}; // imm7_4/zero
556 let Inst{7-4} = 0b1011;
557 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000558}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000559class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
560 string asm, list<dag> pattern>
561 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000562 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000563 let Inst{4} = 1;
564 let Inst{5} = 1; // H bit
565 let Inst{6} = 0; // S bit
566 let Inst{7} = 1;
567 let Inst{20} = 0; // L bit
568 let Inst{21} = 0; // W bit
569 let Inst{24} = 1; // P bit
570}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000571class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
572 string opc, string asm, list<dag> pattern>
573 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
574 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000575 let Inst{4} = 1;
576 let Inst{5} = 1; // H bit
577 let Inst{6} = 1; // S bit
578 let Inst{7} = 1;
579 let Inst{20} = 0; // L bit
580 let Inst{21} = 0; // W bit
581 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000582 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000583}
584
Evan Cheng840917b2008-09-01 07:00:14 +0000585// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000586class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
587 string opc, string asm, string cstr, list<dag> pattern>
588 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
589 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000590 let Inst{4} = 1;
591 let Inst{5} = 1; // H bit
592 let Inst{6} = 0; // S bit
593 let Inst{7} = 1;
594 let Inst{20} = 0; // L bit
595 let Inst{21} = 1; // W bit
596 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000597 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000598}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000599class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
600 string opc, string asm, string cstr, list<dag> pattern>
601 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
602 opc, asm, cstr, pattern> {
603 let Inst{4} = 1;
604 let Inst{5} = 1; // H bit
605 let Inst{6} = 1; // S bit
606 let Inst{7} = 1;
607 let Inst{20} = 0; // L bit
608 let Inst{21} = 1; // W bit
609 let Inst{24} = 1; // P bit
610 let Inst{27-25} = 0b000;
611}
Evan Cheng840917b2008-09-01 07:00:14 +0000612
Evan Cheng840917b2008-09-01 07:00:14 +0000613// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000614class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
615 string opc, string asm, string cstr, list<dag> pattern>
616 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
617 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000618 let Inst{4} = 1;
619 let Inst{5} = 1; // H bit
620 let Inst{6} = 0; // S bit
621 let Inst{7} = 1;
622 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000623 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000624 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000625 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000626}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000627class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
628 string opc, string asm, string cstr, list<dag> pattern>
629 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
630 opc, asm, cstr, pattern> {
631 let Inst{4} = 1;
632 let Inst{5} = 1; // H bit
633 let Inst{6} = 1; // S bit
634 let Inst{7} = 1;
635 let Inst{20} = 0; // L bit
636 let Inst{21} = 0; // W bit
637 let Inst{24} = 0; // P bit
638 let Inst{27-25} = 0b000;
639}
Evan Cheng840917b2008-09-01 07:00:14 +0000640
Evan Cheng0d14fc82008-09-01 01:51:14 +0000641// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000642class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
643 string asm, string cstr, list<dag> pattern>
644 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
645 bits<4> p;
646 bits<16> regs;
647 bits<4> Rn;
648 let Inst{31-28} = p;
649 let Inst{27-25} = 0b100;
650 let Inst{22} = 0; // S bit
651 let Inst{19-16} = Rn;
652 let Inst{15-0} = regs;
653}
Evan Cheng37f25d92008-08-28 23:39:26 +0000654
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000655// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000656class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
657 string opc, string asm, list<dag> pattern>
658 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
659 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000660 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000661 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000662 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000663}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000664class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
665 string opc, string asm, list<dag> pattern>
666 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
667 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000668 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000669 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000670}
671
672// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000673class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
674 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000675 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
676 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000677 bits<4> Rd;
678 bits<4> Rn;
679 bits<4> Rm;
680 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000681 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000682 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000683 let Inst{19-16} = Rd;
684 let Inst{11-8} = Rm;
685 let Inst{3-0} = Rn;
686}
687// MSW multiple w/ Ra operand
688class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
689 InstrItinClass itin, string opc, string asm, list<dag> pattern>
690 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
691 bits<4> Ra;
692 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000693}
Evan Cheng37f25d92008-08-28 23:39:26 +0000694
Evan Chengeb4f52e2008-11-06 03:35:07 +0000695// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000696class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000697 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000698 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
699 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000700 bits<4> Rn;
701 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000702 let Inst{4} = 0;
703 let Inst{7} = 1;
704 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000705 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000706 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000707 let Inst{11-8} = Rm;
708 let Inst{3-0} = Rn;
709}
710class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
711 InstrItinClass itin, string opc, string asm, list<dag> pattern>
712 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
713 bits<4> Rd;
714 let Inst{19-16} = Rd;
715}
716
717// AMulxyI with Ra operand
718class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
719 InstrItinClass itin, string opc, string asm, list<dag> pattern>
720 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
721 bits<4> Ra;
722 let Inst{15-12} = Ra;
723}
724// SMLAL*
725class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
726 InstrItinClass itin, string opc, string asm, list<dag> pattern>
727 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
728 bits<4> RdLo;
729 bits<4> RdHi;
730 let Inst{19-16} = RdHi;
731 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000732}
733
Evan Cheng97f48c32008-11-06 22:15:19 +0000734// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000735class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
736 string opc, string asm, list<dag> pattern>
737 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
738 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000739 // All AExtI instructions have Rd and Rm register operands.
740 bits<4> Rd;
741 bits<4> Rm;
742 let Inst{15-12} = Rd;
743 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000744 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000745 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000746 let Inst{27-20} = opcod;
747}
748
Evan Cheng8b59db32008-11-07 01:41:35 +0000749// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000750class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
751 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000752 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
753 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000754 bits<4> Rd;
755 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000756 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000757 let Inst{19-16} = 0b1111;
758 let Inst{15-12} = Rd;
759 let Inst{11-8} = 0b1111;
760 let Inst{7-4} = opc7_4;
761 let Inst{3-0} = Rm;
762}
763
764// PKH instructions
765class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
766 string opc, string asm, list<dag> pattern>
767 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
768 opc, asm, "", pattern> {
769 bits<4> Rd;
770 bits<4> Rn;
771 bits<4> Rm;
772 bits<8> sh;
773 let Inst{27-20} = opcod;
774 let Inst{19-16} = Rn;
775 let Inst{15-12} = Rd;
776 let Inst{11-7} = sh{7-3};
777 let Inst{6} = tb;
778 let Inst{5-4} = 0b01;
779 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000780}
781
Evan Cheng37f25d92008-08-28 23:39:26 +0000782//===----------------------------------------------------------------------===//
783
784// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
785class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
786 list<Predicate> Predicates = [IsARM];
787}
788class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
789 list<Predicate> Predicates = [IsARM, HasV5TE];
790}
791class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
792 list<Predicate> Predicates = [IsARM, HasV6];
793}
Evan Cheng13096642008-08-29 06:41:12 +0000794
795//===----------------------------------------------------------------------===//
796//
797// Thumb Instruction Format Definitions.
798//
799
Evan Cheng13096642008-08-29 06:41:12 +0000800// TI - Thumb instruction.
801
Evan Cheng446c4282009-07-11 06:43:01 +0000802class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000803 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000804 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000805 let OutOperandList = oops;
806 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000807 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000808 let Pattern = pattern;
809 list<Predicate> Predicates = [IsThumb];
810}
811
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000812class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
813 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000814
Evan Cheng35d6c412009-08-04 23:47:55 +0000815// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000816class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
817 list<dag> pattern>
818 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
819 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000820
Johnny Chend68e1192009-12-15 17:24:14 +0000821// tBL, tBX 32-bit instructions
822class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000823 dag oops, dag iops, InstrItinClass itin, string asm,
824 list<dag> pattern>
825 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
826 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = opcod1;
828 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000829 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000830}
Evan Cheng13096642008-08-29 06:41:12 +0000831
832// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000833class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
834 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000835 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000836
Evan Cheng09c39fc2009-06-23 19:38:13 +0000837// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000838class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000839 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000840 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000841 let OutOperandList = oops;
842 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000843 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000844 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000845 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000846}
847
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000848class T1I<dag oops, dag iops, InstrItinClass itin,
849 string asm, list<dag> pattern>
850 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
851class T1Ix2<dag oops, dag iops, InstrItinClass itin,
852 string asm, list<dag> pattern>
853 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
854class T1JTI<dag oops, dag iops, InstrItinClass itin,
855 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000856 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000857
858// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000859class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000860 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000861 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000862 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000863
864// Thumb1 instruction that can either be predicated or set CPSR.
865class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000866 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000867 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000868 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000869 let OutOperandList = !con(oops, (outs s_cc_out:$s));
870 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000871 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000872 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000873 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000874}
875
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000876class T1sI<dag oops, dag iops, InstrItinClass itin,
877 string opc, string asm, list<dag> pattern>
878 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000879
880// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000881class T1sIt<dag oops, dag iops, InstrItinClass itin,
882 string opc, string asm, list<dag> pattern>
883 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000884 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000885
886// Thumb1 instruction that can be predicated.
887class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000888 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000889 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000890 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000891 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000892 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000893 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000894 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000895 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000896}
897
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000898class T1pI<dag oops, dag iops, InstrItinClass itin,
899 string opc, string asm, list<dag> pattern>
900 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000901
902// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000903class T1pIt<dag oops, dag iops, InstrItinClass itin,
904 string opc, string asm, list<dag> pattern>
905 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000906 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000907
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000908class T1pI1<dag oops, dag iops, InstrItinClass itin,
909 string opc, string asm, list<dag> pattern>
910 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
911class T1pI2<dag oops, dag iops, InstrItinClass itin,
912 string opc, string asm, list<dag> pattern>
913 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
914class T1pI4<dag oops, dag iops, InstrItinClass itin,
915 string opc, string asm, list<dag> pattern>
916 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +0000917class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000918 InstrItinClass itin, string opc, string asm, list<dag> pattern>
919 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000920
Johnny Chenbbc71b22009-12-16 02:32:54 +0000921class Encoding16 : Encoding {
922 let Inst{31-16} = 0x0000;
923}
924
Johnny Chend68e1192009-12-15 17:24:14 +0000925// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000926class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000927 let Inst{15-10} = opcode;
928}
929
930// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000931class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000932 let Inst{15-14} = 0b00;
933 let Inst{13-9} = opcode;
934}
935
936// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000937class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000938 let Inst{15-10} = 0b010000;
939 let Inst{9-6} = opcode;
940}
941
942// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000943class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000944 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000945 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000946}
947
948// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000949class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000950 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000951 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000952}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000953class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +0000954class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
955class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
956class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +0000957class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000958
959// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000960class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000961 let Inst{15-12} = 0b1011;
962 let Inst{11-5} = opcode;
963}
964
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000965// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
966class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000967 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000968 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000969 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000970 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000971 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000972 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000973 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000974 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000975}
976
Bill Wendlingda2ae632010-08-31 07:50:46 +0000977// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
978// input operand since by default it's a zero register. It will become an
979// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000980//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000981// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
982// more consistent.
983class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000984 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000985 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000986 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000987 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000988 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000989 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000990 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000991 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000992}
993
994// Special cases
995class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000996 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000997 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000998 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000999 let OutOperandList = oops;
1000 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001001 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001002 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001003 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001004}
1005
Jim Grosbachd1228742009-12-01 18:10:36 +00001006class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001007 InstrItinClass itin,
1008 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001009 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1010 let OutOperandList = oops;
1011 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001012 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001013 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001014 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001015}
1016
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001017class T2I<dag oops, dag iops, InstrItinClass itin,
1018 string opc, string asm, list<dag> pattern>
1019 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1020class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1021 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001022 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001023class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1024 string opc, string asm, list<dag> pattern>
1025 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1026class T2Iso<dag oops, dag iops, InstrItinClass itin,
1027 string opc, string asm, list<dag> pattern>
1028 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1029class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1030 string opc, string asm, list<dag> pattern>
1031 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001032class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001033 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001034 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1035 pattern> {
1036 let Inst{31-27} = 0b11101;
1037 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001038 let Inst{24} = P;
1039 let Inst{23} = ?; // The U bit.
1040 let Inst{22} = 1;
1041 let Inst{21} = W;
1042 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001043}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001044
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001045class T2sI<dag oops, dag iops, InstrItinClass itin,
1046 string opc, string asm, list<dag> pattern>
1047 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001048
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001049class T2XI<dag oops, dag iops, InstrItinClass itin,
1050 string asm, list<dag> pattern>
1051 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1052class T2JTI<dag oops, dag iops, InstrItinClass itin,
1053 string asm, list<dag> pattern>
1054 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001055
Evan Cheng5adb66a2009-09-28 09:14:39 +00001056class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001057 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001058 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1059
Bob Wilson815baeb2010-03-13 01:08:20 +00001060// Two-address instructions
1061class T2XIt<dag oops, dag iops, InstrItinClass itin,
1062 string asm, string cstr, list<dag> pattern>
1063 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001064
Evan Chenge88d5ce2009-07-02 07:28:31 +00001065// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001066class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1067 dag oops, dag iops,
1068 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001069 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001070 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001071 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001072 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001073 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001074 let Pattern = pattern;
1075 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001076 let Inst{31-27} = 0b11111;
1077 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001078 let Inst{24} = signed;
1079 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001080 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001081 let Inst{20} = load;
1082 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001083 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001084 let Inst{10} = pre; // The P bit.
1085 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001086}
1087
David Goodwinc9d138f2009-07-27 19:59:26 +00001088// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1089class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001090 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001091}
1092
1093// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1094class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001095 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001096}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001097
Evan Cheng9cb9e672009-06-27 02:26:13 +00001098// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1099class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001100 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001101}
1102
Evan Cheng13096642008-08-29 06:41:12 +00001103//===----------------------------------------------------------------------===//
1104
Evan Cheng96581d32008-11-11 02:11:05 +00001105//===----------------------------------------------------------------------===//
1106// ARM VFP Instruction templates.
1107//
1108
David Goodwin3ca524e2009-07-10 17:03:29 +00001109// Almost all VFP instructions are predicable.
1110class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001111 IndexMode im, Format f, InstrItinClass itin,
1112 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001113 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001114 bits<4> p;
1115 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001116 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001117 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001118 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001119 let Pattern = pattern;
1120 list<Predicate> Predicates = [HasVFP2];
1121}
1122
1123// Special cases
1124class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125 IndexMode im, Format f, InstrItinClass itin,
1126 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001127 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001128 bits<4> p;
1129 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001130 let OutOperandList = oops;
1131 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001132 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001133 let Pattern = pattern;
1134 list<Predicate> Predicates = [HasVFP2];
1135}
1136
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001137class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1138 string opc, string asm, list<dag> pattern>
1139 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1140 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001141
Evan Chengcd8e66a2008-11-11 21:48:44 +00001142// ARM VFP addrmode5 loads and stores
1143class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001144 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001145 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001146 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001147 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001148 // Instruction operands.
1149 bits<5> Dd;
1150 bits<13> addr;
1151
1152 // Encode instruction operands.
1153 let Inst{23} = addr{8}; // U (add = (U == '1'))
1154 let Inst{22} = Dd{4};
1155 let Inst{19-16} = addr{12-9}; // Rn
1156 let Inst{15-12} = Dd{3-0};
1157 let Inst{7-0} = addr{7-0}; // imm8
1158
Evan Cheng96581d32008-11-11 02:11:05 +00001159 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001160 let Inst{27-24} = opcod1;
1161 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001162 let Inst{11-9} = 0b101;
1163 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001164
1165 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001166 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001167}
1168
Evan Chengcd8e66a2008-11-11 21:48:44 +00001169class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001170 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001171 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001172 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001173 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001174 // Instruction operands.
1175 bits<5> Sd;
1176 bits<13> addr;
1177
1178 // Encode instruction operands.
1179 let Inst{23} = addr{8}; // U (add = (U == '1'))
1180 let Inst{22} = Sd{0};
1181 let Inst{19-16} = addr{12-9}; // Rn
1182 let Inst{15-12} = Sd{4-1};
1183 let Inst{7-0} = addr{7-0}; // imm8
1184
Evan Cheng96581d32008-11-11 02:11:05 +00001185 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001186 let Inst{27-24} = opcod1;
1187 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001188 let Inst{11-9} = 0b101;
1189 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001190}
1191
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001192// VFP Load / store multiple pseudo instructions.
1193class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1194 list<dag> pattern>
1195 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1196 cstr, itin> {
1197 let OutOperandList = oops;
1198 let InOperandList = !con(iops, (ins pred:$p));
1199 let Pattern = pattern;
1200 list<Predicate> Predicates = [HasVFP2];
1201}
1202
Evan Chengcd8e66a2008-11-11 21:48:44 +00001203// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001204class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001205 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001206 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001207 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001208 // Instruction operands.
1209 bits<4> Rn;
1210 bits<13> regs;
1211
1212 // Encode instruction operands.
1213 let Inst{19-16} = Rn;
1214 let Inst{22} = regs{12};
1215 let Inst{15-12} = regs{11-8};
1216 let Inst{7-0} = regs{7-0};
1217
Evan Chengcd8e66a2008-11-11 21:48:44 +00001218 // TODO: Mark the instructions with the appropriate subtarget info.
1219 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001220 let Inst{11-9} = 0b101;
1221 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001222
1223 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001224 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001225}
1226
Jim Grosbach72db1822010-09-08 00:25:50 +00001227class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001228 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001229 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001230 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001231 // Instruction operands.
1232 bits<4> Rn;
1233 bits<13> regs;
1234
1235 // Encode instruction operands.
1236 let Inst{19-16} = Rn;
1237 let Inst{22} = regs{8};
1238 let Inst{15-12} = regs{12-9};
1239 let Inst{7-0} = regs{7-0};
1240
Evan Chengcd8e66a2008-11-11 21:48:44 +00001241 // TODO: Mark the instructions with the appropriate subtarget info.
1242 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001243 let Inst{11-9} = 0b101;
1244 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001245}
1246
Evan Cheng96581d32008-11-11 02:11:05 +00001247// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001248class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1249 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1250 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001251 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001252 // Instruction operands.
1253 bits<5> Dd;
1254 bits<5> Dm;
1255
1256 // Encode instruction operands.
1257 let Inst{3-0} = Dm{3-0};
1258 let Inst{5} = Dm{4};
1259 let Inst{15-12} = Dd{3-0};
1260 let Inst{22} = Dd{4};
1261
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001262 let Inst{27-23} = opcod1;
1263 let Inst{21-20} = opcod2;
1264 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001265 let Inst{11-9} = 0b101;
1266 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001267 let Inst{7-6} = opcod4;
1268 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001269}
1270
1271// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001272class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001273 dag iops, InstrItinClass itin, string opc, string asm,
1274 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001275 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001276 // Instruction operands.
1277 bits<5> Dd;
1278 bits<5> Dn;
1279 bits<5> Dm;
1280
1281 // Encode instruction operands.
1282 let Inst{3-0} = Dm{3-0};
1283 let Inst{5} = Dm{4};
1284 let Inst{19-16} = Dn{3-0};
1285 let Inst{7} = Dn{4};
1286 let Inst{15-12} = Dd{3-0};
1287 let Inst{22} = Dd{4};
1288
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001289 let Inst{27-23} = opcod1;
1290 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001291 let Inst{11-9} = 0b101;
1292 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001293 let Inst{6} = op6;
1294 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001295}
1296
1297// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001298class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1299 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1300 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001301 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001302 // Instruction operands.
1303 bits<5> Sd;
1304 bits<5> Sm;
1305
1306 // Encode instruction operands.
1307 let Inst{3-0} = Sm{4-1};
1308 let Inst{5} = Sm{0};
1309 let Inst{15-12} = Sd{4-1};
1310 let Inst{22} = Sd{0};
1311
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001312 let Inst{27-23} = opcod1;
1313 let Inst{21-20} = opcod2;
1314 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001315 let Inst{11-9} = 0b101;
1316 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001317 let Inst{7-6} = opcod4;
1318 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001319}
1320
David Goodwin338268c2009-08-10 22:17:39 +00001321// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001322// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001323class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1324 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1325 string asm, list<dag> pattern>
1326 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1327 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001328 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1329}
1330
Evan Cheng96581d32008-11-11 02:11:05 +00001331// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001332class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1333 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001334 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001335 // Instruction operands.
1336 bits<5> Sd;
1337 bits<5> Sn;
1338 bits<5> Sm;
1339
1340 // Encode instruction operands.
1341 let Inst{3-0} = Sm{4-1};
1342 let Inst{5} = Sm{0};
1343 let Inst{19-16} = Sn{4-1};
1344 let Inst{7} = Sn{0};
1345 let Inst{15-12} = Sd{4-1};
1346 let Inst{22} = Sd{0};
1347
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001348 let Inst{27-23} = opcod1;
1349 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001350 let Inst{11-9} = 0b101;
1351 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001352 let Inst{6} = op6;
1353 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001354}
1355
David Goodwin338268c2009-08-10 22:17:39 +00001356// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001357// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001358class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001359 dag iops, InstrItinClass itin, string opc, string asm,
1360 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001361 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001362 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001363
1364 // Instruction operands.
1365 bits<5> Sd;
1366 bits<5> Sn;
1367 bits<5> Sm;
1368
1369 // Encode instruction operands.
1370 let Inst{3-0} = Sm{4-1};
1371 let Inst{5} = Sm{0};
1372 let Inst{19-16} = Sn{4-1};
1373 let Inst{7} = Sn{0};
1374 let Inst{15-12} = Sd{4-1};
1375 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001376}
1377
Evan Cheng80a11982008-11-12 06:41:41 +00001378// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001379class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1380 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1381 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001382 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383 let Inst{27-23} = opcod1;
1384 let Inst{21-20} = opcod2;
1385 let Inst{19-16} = opcod3;
1386 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001387 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001388 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001389}
1390
Johnny Chen811663f2010-02-11 18:47:03 +00001391// VFP conversion between floating-point and fixed-point
1392class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001393 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1394 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001395 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1396 // size (fixed-point number): sx == 0 ? 16 : 32
1397 let Inst{7} = op5; // sx
1398}
1399
David Goodwin338268c2009-08-10 22:17:39 +00001400// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001401class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001402 dag oops, dag iops, InstrItinClass itin,
1403 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001404 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1405 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001406 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1407}
1408
Evan Cheng80a11982008-11-12 06:41:41 +00001409class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001410 InstrItinClass itin,
1411 string opc, string asm, list<dag> pattern>
1412 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001413 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001414 let Inst{11-8} = opcod2;
1415 let Inst{4} = 1;
1416}
1417
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001418class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1419 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1420 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001421
Bob Wilson01135592010-03-23 17:23:59 +00001422class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001423 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1424 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001425
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001426class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1427 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1428 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001429
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001430class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1431 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1432 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001433
Evan Cheng96581d32008-11-11 02:11:05 +00001434//===----------------------------------------------------------------------===//
1435
Bob Wilson5bafff32009-06-22 23:27:02 +00001436//===----------------------------------------------------------------------===//
1437// ARM NEON Instruction templates.
1438//
Evan Cheng13096642008-08-29 06:41:12 +00001439
Johnny Chencaa608e2010-03-20 00:17:00 +00001440class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1441 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1442 list<dag> pattern>
1443 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001444 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001445 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001446 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001447 let Pattern = pattern;
1448 list<Predicate> Predicates = [HasNEON];
1449}
1450
1451// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001452class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1453 InstrItinClass itin, string opc, string asm, string cstr,
1454 list<dag> pattern>
1455 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001456 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001457 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001458 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001459 let Pattern = pattern;
1460 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001461}
1462
Bob Wilsonb07c1712009-10-07 21:53:04 +00001463class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1464 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001466 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1467 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001468 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001469 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001470 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001471 let Inst{11-8} = op11_8;
1472 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001473
Chris Lattner2ac19022010-11-15 05:19:05 +00001474 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001475
Owen Andersond9aa7d32010-11-02 00:05:05 +00001476 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001477 bits<6> Rn;
1478 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001479
1480 let Inst{22} = Vd{4};
1481 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001482 let Inst{19-16} = Rn{3-0};
1483 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001484}
1485
Owen Andersond138d702010-11-02 20:47:39 +00001486class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1487 dag oops, dag iops, InstrItinClass itin,
1488 string opc, string dt, string asm, string cstr, list<dag> pattern>
1489 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1490 dt, asm, cstr, pattern> {
1491 bits<3> lane;
1492}
1493
Bob Wilson709d5922010-08-25 23:27:42 +00001494class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1495 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1496 itin> {
1497 let OutOperandList = oops;
1498 let InOperandList = !con(iops, (ins pred:$p));
1499 list<Predicate> Predicates = [HasNEON];
1500}
1501
Jim Grosbach7cd27292010-10-06 20:36:55 +00001502class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1503 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001504 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1505 itin> {
1506 let OutOperandList = oops;
1507 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001508 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001509 list<Predicate> Predicates = [HasNEON];
1510}
1511
Johnny Chen785516a2010-03-23 16:43:47 +00001512class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001513 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001514 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1515 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001516 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001517 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001518}
1519
Johnny Chen927b88f2010-03-23 20:40:44 +00001520class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001521 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001522 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001523 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001524 let Inst{31-25} = 0b1111001;
1525}
1526
1527// NEON "one register and a modified immediate" format.
1528class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1529 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001530 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001531 string opc, string dt, string asm, string cstr,
1532 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001533 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001534 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001536 let Inst{11-8} = op11_8;
1537 let Inst{7} = op7;
1538 let Inst{6} = op6;
1539 let Inst{5} = op5;
1540 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001541
1542 // Instruction operands.
1543 bits<5> Vd;
1544 bits<13> SIMM;
1545
1546 let Inst{15-12} = Vd{3-0};
1547 let Inst{22} = Vd{4};
1548 let Inst{24} = SIMM{7};
1549 let Inst{18-16} = SIMM{6-4};
1550 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001551}
1552
1553// NEON 2 vector register format.
1554class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1555 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001556 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001557 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001558 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001559 let Inst{24-23} = op24_23;
1560 let Inst{21-20} = op21_20;
1561 let Inst{19-18} = op19_18;
1562 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001563 let Inst{11-7} = op11_7;
1564 let Inst{6} = op6;
1565 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001566
1567 // Instruction operands.
1568 bits<5> Vd;
1569 bits<5> Vm;
1570
1571 let Inst{15-12} = Vd{3-0};
1572 let Inst{22} = Vd{4};
1573 let Inst{3-0} = Vm{3-0};
1574 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001575}
1576
1577// Same as N2V except it doesn't have a datatype suffix.
1578class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001579 bits<5> op11_7, bit op6, bit op4,
1580 dag oops, dag iops, InstrItinClass itin,
1581 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001582 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 let Inst{24-23} = op24_23;
1584 let Inst{21-20} = op21_20;
1585 let Inst{19-18} = op19_18;
1586 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001587 let Inst{11-7} = op11_7;
1588 let Inst{6} = op6;
1589 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001590
1591 // Instruction operands.
1592 bits<5> Vd;
1593 bits<5> Vm;
1594
1595 let Inst{15-12} = Vd{3-0};
1596 let Inst{22} = Vd{4};
1597 let Inst{3-0} = Vm{3-0};
1598 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001599}
1600
1601// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001602class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001603 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001605 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001606 let Inst{24} = op24;
1607 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001608 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001609 let Inst{7} = op7;
1610 let Inst{6} = op6;
1611 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001612
1613 // Instruction operands.
1614 bits<5> Vd;
1615 bits<5> Vm;
1616 bits<6> SIMM;
1617
1618 let Inst{15-12} = Vd{3-0};
1619 let Inst{22} = Vd{4};
1620 let Inst{3-0} = Vm{3-0};
1621 let Inst{5} = Vm{4};
1622 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001623}
1624
Bob Wilson10bc69c2010-03-27 03:56:52 +00001625// NEON 3 vector register format.
1626class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1627 dag oops, dag iops, Format f, InstrItinClass itin,
1628 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001629 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001630 let Inst{24} = op24;
1631 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001632 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001633 let Inst{11-8} = op11_8;
1634 let Inst{6} = op6;
1635 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001636
1637 // Instruction operands.
1638 bits<5> Vd;
1639 bits<5> Vn;
1640 bits<5> Vm;
1641
1642 let Inst{15-12} = Vd{3-0};
1643 let Inst{22} = Vd{4};
1644 let Inst{19-16} = Vn{3-0};
1645 let Inst{7} = Vn{4};
1646 let Inst{3-0} = Vm{3-0};
1647 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001648}
1649
Johnny Chen841e8282010-03-23 21:35:03 +00001650// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001651class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1652 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001653 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001654 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001655 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001656 let Inst{24} = op24;
1657 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001659 let Inst{11-8} = op11_8;
1660 let Inst{6} = op6;
1661 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001662
1663 // Instruction operands.
1664 bits<5> Vd;
1665 bits<5> Vn;
1666 bits<5> Vm;
1667
1668 let Inst{15-12} = Vd{3-0};
1669 let Inst{22} = Vd{4};
1670 let Inst{19-16} = Vn{3-0};
1671 let Inst{7} = Vn{4};
1672 let Inst{3-0} = Vm{3-0};
1673 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001674}
1675
1676// NEON VMOVs between scalar and core registers.
1677class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001678 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001680 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001681 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001683 let Inst{11-8} = opcod2;
1684 let Inst{6-5} = opcod3;
1685 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001686
1687 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001688 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001689 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001690 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001691 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001692
Chris Lattner2ac19022010-11-15 05:19:05 +00001693 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001694
Owen Andersond2fbdb72010-10-27 21:28:09 +00001695 bits<5> V;
1696 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001697 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001698 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001699
1700 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001701 let Inst{7} = V{4};
1702 let Inst{19-16} = V{3-0};
1703 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001704}
1705class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001706 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001708 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001709 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001710class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001711 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001713 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001715class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001716 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001718 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001720
Johnny Chene4614f72010-03-25 17:01:27 +00001721// Vector Duplicate Lane (from scalar to all elements)
1722class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1723 InstrItinClass itin, string opc, string dt, string asm,
1724 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001725 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001726 let Inst{24-23} = 0b11;
1727 let Inst{21-20} = 0b11;
1728 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001729 let Inst{11-7} = 0b11000;
1730 let Inst{6} = op6;
1731 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001732
1733 bits<5> Vd;
1734 bits<5> Vm;
1735 bits<4> lane;
1736
1737 let Inst{22} = Vd{4};
1738 let Inst{15-12} = Vd{3-0};
1739 let Inst{5} = Vm{4};
1740 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001741}
1742
David Goodwin42a83f22009-08-04 17:53:06 +00001743// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1744// for single-precision FP.
1745class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1746 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1747}