blob: 977c5e54a6f95727104c26acab57aa7f74a29f62 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
249class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach056ab102010-11-18 18:01:40 +0000252 // Default these to 4byte size, as they're almost always expanded to a
253 // single instruction. Any exceptions can override the SZ field value.
254 let SZ = Size4Bytes;
Jim Grosbach53694262010-11-18 01:15:56 +0000255 list<Predicate> Predicates = [IsARM];
256}
257
258
Evan Cheng37f25d92008-08-28 23:39:26 +0000259// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000260class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000261 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000262 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000263 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000264 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000265 bits<4> p;
266 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000267 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000268 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000269 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let Pattern = pattern;
271 list<Predicate> Predicates = [IsARM];
272}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000273
Jim Grosbachf6b28622009-12-14 18:31:20 +0000274// A few are not predicable
275class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000276 IndexMode im, Format f, InstrItinClass itin,
277 string opc, string asm, string cstr,
278 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
280 let OutOperandList = oops;
281 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000282 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000283 let Pattern = pattern;
284 let isPredicable = 0;
285 list<Predicate> Predicates = [IsARM];
286}
Evan Cheng37f25d92008-08-28 23:39:26 +0000287
Bill Wendling4822bce2010-08-30 01:47:35 +0000288// Same as I except it can optionally modify CPSR. Note it's modeled as an input
289// operand since by default it's a zero register. It will become an implicit def
290// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000291class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000292 IndexMode im, Format f, InstrItinClass itin,
293 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000294 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000295 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000296 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000297 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000298 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000299 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000300
Evan Cheng37f25d92008-08-28 23:39:26 +0000301 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000302 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000303 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000308// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000309class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313 let OutOperandList = oops;
314 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000315 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let Pattern = pattern;
317 list<Predicate> Predicates = [IsARM];
318}
319
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320class AI<dag oops, dag iops, Format f, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
323 opc, asm, "", pattern>;
324class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
327 opc, asm, "", pattern>;
328class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000329 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000331 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000332class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000333 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000334 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000335 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000336
337// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
341 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000342 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000343}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
347 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000348 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000349}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000350class ABXIx2<dag oops, dag iops, InstrItinClass itin,
351 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000352 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000353 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354
355// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356class JTI<dag oops, dag iops, InstrItinClass itin,
357 string asm, list<dag> pattern>
358 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000359 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000360
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
365 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000366 bits<4> Rt;
367 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000368 let Inst{27-23} = 0b00011;
369 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000370 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000371 let Inst{19-16} = Rn;
372 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000373 let Inst{11-0} = 0b111110011111;
374}
375class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
378 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000379 bits<4> Rd;
380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000384 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000387 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000388 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000389}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000390class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
391 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
392 bits<4> Rt;
393 bits<4> Rt2;
394 bits<4> Rn;
395 let Inst{27-23} = 0b00010;
396 let Inst{22} = b;
397 let Inst{21-20} = 0b00;
398 let Inst{19-16} = Rn;
399 let Inst{15-12} = Rt;
400 let Inst{11-4} = 0b00001001;
401 let Inst{3-0} = Rt2;
402}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000403
Evan Cheng0d14fc82008-09-01 01:51:14 +0000404// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000405class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
406 string opc, string asm, list<dag> pattern>
407 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
408 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000409 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000410 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000411}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
414 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
415 opc, asm, "", pattern> {
416 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000417 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418}
419class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000420 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000422 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000425}
Bob Wilson01135592010-03-23 17:23:59 +0000426class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000427 string opc, string asm, list<dag> pattern>
428 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000430
Evan Cheng0d14fc82008-09-01 01:51:14 +0000431
Evan Cheng93912732008-09-01 01:27:33 +0000432// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000433
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000434// LDR/LDRB/STR/STRB/...
435class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000436 Format f, InstrItinClass itin, string opc, string asm,
437 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
439 "", pattern> {
440 let Inst{27-25} = op;
441 let Inst{24} = 1; // 24 == P
442 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000444 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000445 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000447// Indexed load/stores
448class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000449 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000450 string asm, string cstr, list<dag> pattern>
451 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
452 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000454 let Inst{27-26} = 0b01;
455 let Inst{24} = isPre; // P bit
456 let Inst{22} = isByte; // B bit
457 let Inst{21} = isPre; // W bit
458 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000459 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000460}
Jim Grosbach953557f42010-11-19 21:35:06 +0000461class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
462 IndexMode im, Format f, InstrItinClass itin, string opc,
463 string asm, string cstr, list<dag> pattern>
464 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
465 pattern> {
466 // AM2 store w/ two operands: (GPR, am2offset)
467 // {13} 1 == Rm, 0 == imm12
468 // {12} isAdd
469 // {11-0} imm12/Rm
470 bits<14> offset;
471 bits<4> Rn;
472 let Inst{25} = offset{13};
473 let Inst{23} = offset{12};
474 let Inst{19-16} = Rn;
475 let Inst{11-0} = offset{11-0};
476}
Jim Grosbach3e556122010-10-26 22:37:02 +0000477
Evan Cheng0d14fc82008-09-01 01:51:14 +0000478// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000479class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
480 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000481 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
482 opc, asm, "", pattern> {
483 bits<14> addr;
484 bits<4> Rt;
485 let Inst{27-25} = 0b000;
486 let Inst{24} = 1; // P bit
487 let Inst{23} = addr{8}; // U bit
488 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
489 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000490 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000491 let Inst{19-16} = addr{12-9}; // Rn
492 let Inst{15-12} = Rt; // Rt
493 let Inst{11-8} = addr{7-4}; // imm7_4/zero
494 let Inst{7-4} = op;
495 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
496}
Evan Cheng840917b2008-09-01 07:00:14 +0000497
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000498class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
499 IndexMode im, Format f, InstrItinClass itin, string opc,
500 string asm, string cstr, list<dag> pattern>
501 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
502 opc, asm, cstr, pattern> {
503 bits<4> Rt;
504 let Inst{27-25} = 0b000;
505 let Inst{24} = isPre; // P bit
506 let Inst{21} = isPre; // W bit
507 let Inst{20} = op20; // L bit
508 let Inst{15-12} = Rt; // Rt
509 let Inst{7-4} = op;
510}
511
Evan Cheng840917b2008-09-01 07:00:14 +0000512// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000513class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
514 string opc, string asm, list<dag> pattern>
515 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
516 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000517 bits<14> addr;
518 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000519 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000520 let Inst{24} = 1; // P bit
521 let Inst{23} = addr{8}; // U bit
522 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
523 let Inst{21} = 0; // W bit
524 let Inst{20} = 0; // L bit
525 let Inst{19-16} = addr{12-9}; // Rn
526 let Inst{15-12} = Rt; // Rt
527 let Inst{11-8} = addr{7-4}; // imm7_4/zero
528 let Inst{7-4} = 0b1011;
529 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000530}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000531class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
532 string opc, string asm, list<dag> pattern>
533 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
534 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000535 let Inst{4} = 1;
536 let Inst{5} = 1; // H bit
537 let Inst{6} = 1; // S bit
538 let Inst{7} = 1;
539 let Inst{20} = 0; // L bit
540 let Inst{21} = 0; // W bit
541 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000542 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000543}
544
Evan Cheng840917b2008-09-01 07:00:14 +0000545// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000546class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
547 string opc, string asm, string cstr, list<dag> pattern>
548 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
549 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000550 let Inst{4} = 1;
551 let Inst{5} = 1; // H bit
552 let Inst{6} = 0; // S bit
553 let Inst{7} = 1;
554 let Inst{20} = 0; // L bit
555 let Inst{21} = 1; // W bit
556 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000557 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000558}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000559class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
560 string opc, string asm, string cstr, list<dag> pattern>
561 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
562 opc, asm, cstr, pattern> {
563 let Inst{4} = 1;
564 let Inst{5} = 1; // H bit
565 let Inst{6} = 1; // S bit
566 let Inst{7} = 1;
567 let Inst{20} = 0; // L bit
568 let Inst{21} = 1; // W bit
569 let Inst{24} = 1; // P bit
570 let Inst{27-25} = 0b000;
571}
Evan Cheng840917b2008-09-01 07:00:14 +0000572
Evan Cheng840917b2008-09-01 07:00:14 +0000573// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000574class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
575 string opc, string asm, string cstr, list<dag> pattern>
576 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
577 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000578 let Inst{4} = 1;
579 let Inst{5} = 1; // H bit
580 let Inst{6} = 0; // S bit
581 let Inst{7} = 1;
582 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000583 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000584 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000585 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000586}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000587class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
588 string opc, string asm, string cstr, list<dag> pattern>
589 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
590 opc, asm, cstr, pattern> {
591 let Inst{4} = 1;
592 let Inst{5} = 1; // H bit
593 let Inst{6} = 1; // S bit
594 let Inst{7} = 1;
595 let Inst{20} = 0; // L bit
596 let Inst{21} = 0; // W bit
597 let Inst{24} = 0; // P bit
598 let Inst{27-25} = 0b000;
599}
Evan Cheng840917b2008-09-01 07:00:14 +0000600
Evan Cheng0d14fc82008-09-01 01:51:14 +0000601// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000602class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
603 string asm, string cstr, list<dag> pattern>
604 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
605 bits<4> p;
606 bits<16> regs;
607 bits<4> Rn;
608 let Inst{31-28} = p;
609 let Inst{27-25} = 0b100;
610 let Inst{22} = 0; // S bit
611 let Inst{19-16} = Rn;
612 let Inst{15-0} = regs;
613}
Evan Cheng37f25d92008-08-28 23:39:26 +0000614
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000615// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000616class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
617 string opc, string asm, list<dag> pattern>
618 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
619 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000620 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000621 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000622 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000623}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000624class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
625 string opc, string asm, list<dag> pattern>
626 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
627 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000628 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000629 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000630}
631
632// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000633class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
634 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000635 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
636 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000637 bits<4> Rd;
638 bits<4> Rn;
639 bits<4> Rm;
640 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000641 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000642 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000643 let Inst{19-16} = Rd;
644 let Inst{11-8} = Rm;
645 let Inst{3-0} = Rn;
646}
647// MSW multiple w/ Ra operand
648class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
649 InstrItinClass itin, string opc, string asm, list<dag> pattern>
650 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
651 bits<4> Ra;
652 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000653}
Evan Cheng37f25d92008-08-28 23:39:26 +0000654
Evan Chengeb4f52e2008-11-06 03:35:07 +0000655// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000656class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000657 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000658 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
659 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000660 bits<4> Rn;
661 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000662 let Inst{4} = 0;
663 let Inst{7} = 1;
664 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000665 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000666 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000667 let Inst{11-8} = Rm;
668 let Inst{3-0} = Rn;
669}
670class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
671 InstrItinClass itin, string opc, string asm, list<dag> pattern>
672 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
673 bits<4> Rd;
674 let Inst{19-16} = Rd;
675}
676
677// AMulxyI with Ra operand
678class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
679 InstrItinClass itin, string opc, string asm, list<dag> pattern>
680 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
681 bits<4> Ra;
682 let Inst{15-12} = Ra;
683}
684// SMLAL*
685class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
686 InstrItinClass itin, string opc, string asm, list<dag> pattern>
687 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
688 bits<4> RdLo;
689 bits<4> RdHi;
690 let Inst{19-16} = RdHi;
691 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000692}
693
Evan Cheng97f48c32008-11-06 22:15:19 +0000694// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000695class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
696 string opc, string asm, list<dag> pattern>
697 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
698 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000699 // All AExtI instructions have Rd and Rm register operands.
700 bits<4> Rd;
701 bits<4> Rm;
702 let Inst{15-12} = Rd;
703 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000704 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000706 let Inst{27-20} = opcod;
707}
708
Evan Cheng8b59db32008-11-07 01:41:35 +0000709// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000710class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
711 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000712 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
713 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000714 bits<4> Rd;
715 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000716 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000717 let Inst{19-16} = 0b1111;
718 let Inst{15-12} = Rd;
719 let Inst{11-8} = 0b1111;
720 let Inst{7-4} = opc7_4;
721 let Inst{3-0} = Rm;
722}
723
724// PKH instructions
725class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
726 string opc, string asm, list<dag> pattern>
727 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
728 opc, asm, "", pattern> {
729 bits<4> Rd;
730 bits<4> Rn;
731 bits<4> Rm;
732 bits<8> sh;
733 let Inst{27-20} = opcod;
734 let Inst{19-16} = Rn;
735 let Inst{15-12} = Rd;
736 let Inst{11-7} = sh{7-3};
737 let Inst{6} = tb;
738 let Inst{5-4} = 0b01;
739 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000740}
741
Evan Cheng37f25d92008-08-28 23:39:26 +0000742//===----------------------------------------------------------------------===//
743
744// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
745class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
746 list<Predicate> Predicates = [IsARM];
747}
748class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
749 list<Predicate> Predicates = [IsARM, HasV5TE];
750}
751class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
752 list<Predicate> Predicates = [IsARM, HasV6];
753}
Evan Cheng13096642008-08-29 06:41:12 +0000754
755//===----------------------------------------------------------------------===//
756//
757// Thumb Instruction Format Definitions.
758//
759
Evan Cheng13096642008-08-29 06:41:12 +0000760// TI - Thumb instruction.
761
Evan Cheng446c4282009-07-11 06:43:01 +0000762class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000763 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000764 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000765 let OutOperandList = oops;
766 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000767 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000768 let Pattern = pattern;
769 list<Predicate> Predicates = [IsThumb];
770}
771
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000772class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
773 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000774
Evan Cheng35d6c412009-08-04 23:47:55 +0000775// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000776class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
777 list<dag> pattern>
778 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
779 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000780
Johnny Chend68e1192009-12-15 17:24:14 +0000781// tBL, tBX 32-bit instructions
782class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000783 dag oops, dag iops, InstrItinClass itin, string asm,
784 list<dag> pattern>
785 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
786 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000787 let Inst{31-27} = opcod1;
788 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000789 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000790}
Evan Cheng13096642008-08-29 06:41:12 +0000791
792// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000793class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
794 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000795 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000796
Evan Cheng09c39fc2009-06-23 19:38:13 +0000797// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000798class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000799 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000800 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000801 let OutOperandList = oops;
802 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000803 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000804 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000805 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000806}
807
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000808class T1I<dag oops, dag iops, InstrItinClass itin,
809 string asm, list<dag> pattern>
810 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
811class T1Ix2<dag oops, dag iops, InstrItinClass itin,
812 string asm, list<dag> pattern>
813 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
814class T1JTI<dag oops, dag iops, InstrItinClass itin,
815 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000816 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000817
818// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000819class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000820 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000821 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000822 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000823
824// Thumb1 instruction that can either be predicated or set CPSR.
825class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000826 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000827 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000828 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000829 let OutOperandList = !con(oops, (outs s_cc_out:$s));
830 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000831 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000832 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000833 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000834}
835
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000836class T1sI<dag oops, dag iops, InstrItinClass itin,
837 string opc, string asm, list<dag> pattern>
838 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000839
840// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000841class T1sIt<dag oops, dag iops, InstrItinClass itin,
842 string opc, string asm, list<dag> pattern>
843 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000844 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000845
846// Thumb1 instruction that can be predicated.
847class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000848 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000849 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000850 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000851 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000852 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000853 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000854 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000855 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000856}
857
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000858class T1pI<dag oops, dag iops, InstrItinClass itin,
859 string opc, string asm, list<dag> pattern>
860 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000861
862// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000863class T1pIt<dag oops, dag iops, InstrItinClass itin,
864 string opc, string asm, list<dag> pattern>
865 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000866 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000867
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000868class T1pI1<dag oops, dag iops, InstrItinClass itin,
869 string opc, string asm, list<dag> pattern>
870 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
871class T1pI2<dag oops, dag iops, InstrItinClass itin,
872 string opc, string asm, list<dag> pattern>
873 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
874class T1pI4<dag oops, dag iops, InstrItinClass itin,
875 string opc, string asm, list<dag> pattern>
876 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +0000877class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000878 InstrItinClass itin, string opc, string asm, list<dag> pattern>
879 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000880
Johnny Chenbbc71b22009-12-16 02:32:54 +0000881class Encoding16 : Encoding {
882 let Inst{31-16} = 0x0000;
883}
884
Johnny Chend68e1192009-12-15 17:24:14 +0000885// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000886class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000887 let Inst{15-10} = opcode;
888}
889
890// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000891class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000892 let Inst{15-14} = 0b00;
893 let Inst{13-9} = opcode;
894}
895
896// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000897class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000898 let Inst{15-10} = 0b010000;
899 let Inst{9-6} = opcode;
900}
901
902// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000903class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000904 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000905 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000906}
907
908// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000909class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000910 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000911 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000912}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000913class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +0000914class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
915class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
916class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +0000917class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000918
919// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000920class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000921 let Inst{15-12} = 0b1011;
922 let Inst{11-5} = opcode;
923}
924
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000925// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
926class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000927 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000928 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000929 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000930 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000931 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000932 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000933 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000934 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000935}
936
Bill Wendlingda2ae632010-08-31 07:50:46 +0000937// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
938// input operand since by default it's a zero register. It will become an
939// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000940//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000941// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
942// more consistent.
943class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000944 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000945 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000946 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000947 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000948 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000949 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000950 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000951 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000952}
953
954// Special cases
955class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000956 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000958 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000959 let OutOperandList = oops;
960 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000961 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000962 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000963 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000964}
965
Jim Grosbachd1228742009-12-01 18:10:36 +0000966class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000967 InstrItinClass itin,
968 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000969 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
970 let OutOperandList = oops;
971 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000972 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000973 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000974 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000975}
976
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000977class T2I<dag oops, dag iops, InstrItinClass itin,
978 string opc, string asm, list<dag> pattern>
979 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
980class T2Ii12<dag oops, dag iops, InstrItinClass itin,
981 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000982 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000983class T2Ii8<dag oops, dag iops, InstrItinClass itin,
984 string opc, string asm, list<dag> pattern>
985 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
986class T2Iso<dag oops, dag iops, InstrItinClass itin,
987 string opc, string asm, list<dag> pattern>
988 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
989class T2Ipc<dag oops, dag iops, InstrItinClass itin,
990 string opc, string asm, list<dag> pattern>
991 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +0000992class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000993 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000994 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
995 pattern> {
996 let Inst{31-27} = 0b11101;
997 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000998 let Inst{24} = P;
999 let Inst{23} = ?; // The U bit.
1000 let Inst{22} = 1;
1001 let Inst{21} = W;
1002 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001003}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001004
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001005class T2sI<dag oops, dag iops, InstrItinClass itin,
1006 string opc, string asm, list<dag> pattern>
1007 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001008
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001009class T2XI<dag oops, dag iops, InstrItinClass itin,
1010 string asm, list<dag> pattern>
1011 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1012class T2JTI<dag oops, dag iops, InstrItinClass itin,
1013 string asm, list<dag> pattern>
1014 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001015
Evan Cheng5adb66a2009-09-28 09:14:39 +00001016class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001017 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001018 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1019
Bob Wilson815baeb2010-03-13 01:08:20 +00001020// Two-address instructions
1021class T2XIt<dag oops, dag iops, InstrItinClass itin,
1022 string asm, string cstr, list<dag> pattern>
1023 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001024
Evan Chenge88d5ce2009-07-02 07:28:31 +00001025// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001026class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1027 dag oops, dag iops,
1028 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001029 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001030 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001031 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001032 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001033 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001034 let Pattern = pattern;
1035 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001036 let Inst{31-27} = 0b11111;
1037 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001038 let Inst{24} = signed;
1039 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001040 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001041 let Inst{20} = load;
1042 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001043 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001044 let Inst{10} = pre; // The P bit.
1045 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001046}
1047
David Goodwinc9d138f2009-07-27 19:59:26 +00001048// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1049class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001050 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001051}
1052
1053// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1054class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001055 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001056}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001057
Evan Cheng9cb9e672009-06-27 02:26:13 +00001058// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1059class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001060 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001061}
1062
Evan Cheng13096642008-08-29 06:41:12 +00001063//===----------------------------------------------------------------------===//
1064
Evan Cheng96581d32008-11-11 02:11:05 +00001065//===----------------------------------------------------------------------===//
1066// ARM VFP Instruction templates.
1067//
1068
David Goodwin3ca524e2009-07-10 17:03:29 +00001069// Almost all VFP instructions are predicable.
1070class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001071 IndexMode im, Format f, InstrItinClass itin,
1072 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001073 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001074 bits<4> p;
1075 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001076 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001077 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001078 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001079 let Pattern = pattern;
1080 list<Predicate> Predicates = [HasVFP2];
1081}
1082
1083// Special cases
1084class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001085 IndexMode im, Format f, InstrItinClass itin,
1086 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001087 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001088 bits<4> p;
1089 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001090 let OutOperandList = oops;
1091 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001092 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001093 let Pattern = pattern;
1094 list<Predicate> Predicates = [HasVFP2];
1095}
1096
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001097class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1098 string opc, string asm, list<dag> pattern>
1099 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1100 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001101
Evan Chengcd8e66a2008-11-11 21:48:44 +00001102// ARM VFP addrmode5 loads and stores
1103class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001104 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001105 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001106 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001107 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001108 // Instruction operands.
1109 bits<5> Dd;
1110 bits<13> addr;
1111
1112 // Encode instruction operands.
1113 let Inst{23} = addr{8}; // U (add = (U == '1'))
1114 let Inst{22} = Dd{4};
1115 let Inst{19-16} = addr{12-9}; // Rn
1116 let Inst{15-12} = Dd{3-0};
1117 let Inst{7-0} = addr{7-0}; // imm8
1118
Evan Cheng96581d32008-11-11 02:11:05 +00001119 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001120 let Inst{27-24} = opcod1;
1121 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001122 let Inst{11-9} = 0b101;
1123 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001124
1125 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001126 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001127}
1128
Evan Chengcd8e66a2008-11-11 21:48:44 +00001129class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001130 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001131 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001132 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001133 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001134 // Instruction operands.
1135 bits<5> Sd;
1136 bits<13> addr;
1137
1138 // Encode instruction operands.
1139 let Inst{23} = addr{8}; // U (add = (U == '1'))
1140 let Inst{22} = Sd{0};
1141 let Inst{19-16} = addr{12-9}; // Rn
1142 let Inst{15-12} = Sd{4-1};
1143 let Inst{7-0} = addr{7-0}; // imm8
1144
Evan Cheng96581d32008-11-11 02:11:05 +00001145 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001146 let Inst{27-24} = opcod1;
1147 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001148 let Inst{11-9} = 0b101;
1149 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001150}
1151
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001152// VFP Load / store multiple pseudo instructions.
1153class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1154 list<dag> pattern>
1155 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1156 cstr, itin> {
1157 let OutOperandList = oops;
1158 let InOperandList = !con(iops, (ins pred:$p));
1159 let Pattern = pattern;
1160 list<Predicate> Predicates = [HasVFP2];
1161}
1162
Evan Chengcd8e66a2008-11-11 21:48:44 +00001163// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001164class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001165 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001166 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001167 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001168 // Instruction operands.
1169 bits<4> Rn;
1170 bits<13> regs;
1171
1172 // Encode instruction operands.
1173 let Inst{19-16} = Rn;
1174 let Inst{22} = regs{12};
1175 let Inst{15-12} = regs{11-8};
1176 let Inst{7-0} = regs{7-0};
1177
Evan Chengcd8e66a2008-11-11 21:48:44 +00001178 // TODO: Mark the instructions with the appropriate subtarget info.
1179 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001180 let Inst{11-9} = 0b101;
1181 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001182
1183 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001184 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001185}
1186
Jim Grosbach72db1822010-09-08 00:25:50 +00001187class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001188 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001189 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001190 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001191 // Instruction operands.
1192 bits<4> Rn;
1193 bits<13> regs;
1194
1195 // Encode instruction operands.
1196 let Inst{19-16} = Rn;
1197 let Inst{22} = regs{8};
1198 let Inst{15-12} = regs{12-9};
1199 let Inst{7-0} = regs{7-0};
1200
Evan Chengcd8e66a2008-11-11 21:48:44 +00001201 // TODO: Mark the instructions with the appropriate subtarget info.
1202 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001203 let Inst{11-9} = 0b101;
1204 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001205}
1206
Evan Cheng96581d32008-11-11 02:11:05 +00001207// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001208class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1209 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1210 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001211 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001212 // Instruction operands.
1213 bits<5> Dd;
1214 bits<5> Dm;
1215
1216 // Encode instruction operands.
1217 let Inst{3-0} = Dm{3-0};
1218 let Inst{5} = Dm{4};
1219 let Inst{15-12} = Dd{3-0};
1220 let Inst{22} = Dd{4};
1221
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001222 let Inst{27-23} = opcod1;
1223 let Inst{21-20} = opcod2;
1224 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001225 let Inst{11-9} = 0b101;
1226 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001227 let Inst{7-6} = opcod4;
1228 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001229}
1230
1231// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001232class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001233 dag iops, InstrItinClass itin, string opc, string asm,
1234 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001235 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001236 // Instruction operands.
1237 bits<5> Dd;
1238 bits<5> Dn;
1239 bits<5> Dm;
1240
1241 // Encode instruction operands.
1242 let Inst{3-0} = Dm{3-0};
1243 let Inst{5} = Dm{4};
1244 let Inst{19-16} = Dn{3-0};
1245 let Inst{7} = Dn{4};
1246 let Inst{15-12} = Dd{3-0};
1247 let Inst{22} = Dd{4};
1248
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001249 let Inst{27-23} = opcod1;
1250 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001251 let Inst{11-9} = 0b101;
1252 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001253 let Inst{6} = op6;
1254 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001255}
1256
1257// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001258class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1259 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1260 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001261 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001262 // Instruction operands.
1263 bits<5> Sd;
1264 bits<5> Sm;
1265
1266 // Encode instruction operands.
1267 let Inst{3-0} = Sm{4-1};
1268 let Inst{5} = Sm{0};
1269 let Inst{15-12} = Sd{4-1};
1270 let Inst{22} = Sd{0};
1271
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001272 let Inst{27-23} = opcod1;
1273 let Inst{21-20} = opcod2;
1274 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001275 let Inst{11-9} = 0b101;
1276 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001277 let Inst{7-6} = opcod4;
1278 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001279}
1280
David Goodwin338268c2009-08-10 22:17:39 +00001281// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001282// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001283class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1284 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1285 string asm, list<dag> pattern>
1286 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1287 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001288 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1289}
1290
Evan Cheng96581d32008-11-11 02:11:05 +00001291// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001292class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1293 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001294 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001295 // Instruction operands.
1296 bits<5> Sd;
1297 bits<5> Sn;
1298 bits<5> Sm;
1299
1300 // Encode instruction operands.
1301 let Inst{3-0} = Sm{4-1};
1302 let Inst{5} = Sm{0};
1303 let Inst{19-16} = Sn{4-1};
1304 let Inst{7} = Sn{0};
1305 let Inst{15-12} = Sd{4-1};
1306 let Inst{22} = Sd{0};
1307
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001308 let Inst{27-23} = opcod1;
1309 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001310 let Inst{11-9} = 0b101;
1311 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001312 let Inst{6} = op6;
1313 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001314}
1315
David Goodwin338268c2009-08-10 22:17:39 +00001316// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001317// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001318class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001319 dag iops, InstrItinClass itin, string opc, string asm,
1320 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001321 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001322 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001323
1324 // Instruction operands.
1325 bits<5> Sd;
1326 bits<5> Sn;
1327 bits<5> Sm;
1328
1329 // Encode instruction operands.
1330 let Inst{3-0} = Sm{4-1};
1331 let Inst{5} = Sm{0};
1332 let Inst{19-16} = Sn{4-1};
1333 let Inst{7} = Sn{0};
1334 let Inst{15-12} = Sd{4-1};
1335 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001336}
1337
Evan Cheng80a11982008-11-12 06:41:41 +00001338// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001339class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1340 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1341 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001342 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001343 let Inst{27-23} = opcod1;
1344 let Inst{21-20} = opcod2;
1345 let Inst{19-16} = opcod3;
1346 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001347 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001348 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001349}
1350
Johnny Chen811663f2010-02-11 18:47:03 +00001351// VFP conversion between floating-point and fixed-point
1352class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001353 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1354 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001355 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1356 // size (fixed-point number): sx == 0 ? 16 : 32
1357 let Inst{7} = op5; // sx
1358}
1359
David Goodwin338268c2009-08-10 22:17:39 +00001360// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001361class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001362 dag oops, dag iops, InstrItinClass itin,
1363 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001364 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1365 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001366 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1367}
1368
Evan Cheng80a11982008-11-12 06:41:41 +00001369class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001370 InstrItinClass itin,
1371 string opc, string asm, list<dag> pattern>
1372 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001373 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001374 let Inst{11-8} = opcod2;
1375 let Inst{4} = 1;
1376}
1377
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001378class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1379 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1380 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001381
Bob Wilson01135592010-03-23 17:23:59 +00001382class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001383 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1384 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001385
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001386class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1387 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1388 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001389
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001390class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1391 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1392 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001393
Evan Cheng96581d32008-11-11 02:11:05 +00001394//===----------------------------------------------------------------------===//
1395
Bob Wilson5bafff32009-06-22 23:27:02 +00001396//===----------------------------------------------------------------------===//
1397// ARM NEON Instruction templates.
1398//
Evan Cheng13096642008-08-29 06:41:12 +00001399
Johnny Chencaa608e2010-03-20 00:17:00 +00001400class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1401 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1402 list<dag> pattern>
1403 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001404 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001405 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001406 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001407 let Pattern = pattern;
1408 list<Predicate> Predicates = [HasNEON];
1409}
1410
1411// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001412class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1413 InstrItinClass itin, string opc, string asm, string cstr,
1414 list<dag> pattern>
1415 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001416 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001417 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001418 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001419 let Pattern = pattern;
1420 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001421}
1422
Bob Wilsonb07c1712009-10-07 21:53:04 +00001423class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1424 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001425 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001426 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1427 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001428 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001429 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001430 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001431 let Inst{11-8} = op11_8;
1432 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001433
Chris Lattner2ac19022010-11-15 05:19:05 +00001434 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001435
Owen Andersond9aa7d32010-11-02 00:05:05 +00001436 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001437 bits<6> Rn;
1438 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001439
1440 let Inst{22} = Vd{4};
1441 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 let Inst{19-16} = Rn{3-0};
1443 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001444}
1445
Owen Andersond138d702010-11-02 20:47:39 +00001446class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1447 dag oops, dag iops, InstrItinClass itin,
1448 string opc, string dt, string asm, string cstr, list<dag> pattern>
1449 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1450 dt, asm, cstr, pattern> {
1451 bits<3> lane;
1452}
1453
Bob Wilson709d5922010-08-25 23:27:42 +00001454class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1455 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1456 itin> {
1457 let OutOperandList = oops;
1458 let InOperandList = !con(iops, (ins pred:$p));
1459 list<Predicate> Predicates = [HasNEON];
1460}
1461
Jim Grosbach7cd27292010-10-06 20:36:55 +00001462class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1463 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001464 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1465 itin> {
1466 let OutOperandList = oops;
1467 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001468 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001469 list<Predicate> Predicates = [HasNEON];
1470}
1471
Johnny Chen785516a2010-03-23 16:43:47 +00001472class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001473 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001474 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1475 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001476 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001477 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001478}
1479
Johnny Chen927b88f2010-03-23 20:40:44 +00001480class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001481 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001482 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001483 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001484 let Inst{31-25} = 0b1111001;
1485}
1486
1487// NEON "one register and a modified immediate" format.
1488class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1489 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001490 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001491 string opc, string dt, string asm, string cstr,
1492 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001493 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001494 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001495 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001496 let Inst{11-8} = op11_8;
1497 let Inst{7} = op7;
1498 let Inst{6} = op6;
1499 let Inst{5} = op5;
1500 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001501
1502 // Instruction operands.
1503 bits<5> Vd;
1504 bits<13> SIMM;
1505
1506 let Inst{15-12} = Vd{3-0};
1507 let Inst{22} = Vd{4};
1508 let Inst{24} = SIMM{7};
1509 let Inst{18-16} = SIMM{6-4};
1510 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001511}
1512
1513// NEON 2 vector register format.
1514class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1515 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001516 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001518 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001519 let Inst{24-23} = op24_23;
1520 let Inst{21-20} = op21_20;
1521 let Inst{19-18} = op19_18;
1522 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001523 let Inst{11-7} = op11_7;
1524 let Inst{6} = op6;
1525 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001526
1527 // Instruction operands.
1528 bits<5> Vd;
1529 bits<5> Vm;
1530
1531 let Inst{15-12} = Vd{3-0};
1532 let Inst{22} = Vd{4};
1533 let Inst{3-0} = Vm{3-0};
1534 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001535}
1536
1537// Same as N2V except it doesn't have a datatype suffix.
1538class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001539 bits<5> op11_7, bit op6, bit op4,
1540 dag oops, dag iops, InstrItinClass itin,
1541 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001542 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001543 let Inst{24-23} = op24_23;
1544 let Inst{21-20} = op21_20;
1545 let Inst{19-18} = op19_18;
1546 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001547 let Inst{11-7} = op11_7;
1548 let Inst{6} = op6;
1549 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001550
1551 // Instruction operands.
1552 bits<5> Vd;
1553 bits<5> Vm;
1554
1555 let Inst{15-12} = Vd{3-0};
1556 let Inst{22} = Vd{4};
1557 let Inst{3-0} = Vm{3-0};
1558 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001559}
1560
1561// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001562class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001563 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001565 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001566 let Inst{24} = op24;
1567 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001568 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001569 let Inst{7} = op7;
1570 let Inst{6} = op6;
1571 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001572
1573 // Instruction operands.
1574 bits<5> Vd;
1575 bits<5> Vm;
1576 bits<6> SIMM;
1577
1578 let Inst{15-12} = Vd{3-0};
1579 let Inst{22} = Vd{4};
1580 let Inst{3-0} = Vm{3-0};
1581 let Inst{5} = Vm{4};
1582 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001583}
1584
Bob Wilson10bc69c2010-03-27 03:56:52 +00001585// NEON 3 vector register format.
1586class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1587 dag oops, dag iops, Format f, InstrItinClass itin,
1588 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001589 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001590 let Inst{24} = op24;
1591 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001592 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001593 let Inst{11-8} = op11_8;
1594 let Inst{6} = op6;
1595 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001596
1597 // Instruction operands.
1598 bits<5> Vd;
1599 bits<5> Vn;
1600 bits<5> Vm;
1601
1602 let Inst{15-12} = Vd{3-0};
1603 let Inst{22} = Vd{4};
1604 let Inst{19-16} = Vn{3-0};
1605 let Inst{7} = Vn{4};
1606 let Inst{3-0} = Vm{3-0};
1607 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001608}
1609
Johnny Chen841e8282010-03-23 21:35:03 +00001610// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001611class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1612 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001613 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001614 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001615 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001616 let Inst{24} = op24;
1617 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001618 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001619 let Inst{11-8} = op11_8;
1620 let Inst{6} = op6;
1621 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001622
1623 // Instruction operands.
1624 bits<5> Vd;
1625 bits<5> Vn;
1626 bits<5> Vm;
1627
1628 let Inst{15-12} = Vd{3-0};
1629 let Inst{22} = Vd{4};
1630 let Inst{19-16} = Vn{3-0};
1631 let Inst{7} = Vn{4};
1632 let Inst{3-0} = Vm{3-0};
1633 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001634}
1635
1636// NEON VMOVs between scalar and core registers.
1637class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001638 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001640 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001641 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001642 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001643 let Inst{11-8} = opcod2;
1644 let Inst{6-5} = opcod3;
1645 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001646
1647 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001648 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001649 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001650 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001652
Chris Lattner2ac19022010-11-15 05:19:05 +00001653 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001654
Owen Andersond2fbdb72010-10-27 21:28:09 +00001655 bits<5> V;
1656 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001657 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001658 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001659
1660 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001661 let Inst{7} = V{4};
1662 let Inst{19-16} = V{3-0};
1663 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001664}
1665class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001666 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001668 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001670class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001671 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001673 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001675class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001676 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001678 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001680
Johnny Chene4614f72010-03-25 17:01:27 +00001681// Vector Duplicate Lane (from scalar to all elements)
1682class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1683 InstrItinClass itin, string opc, string dt, string asm,
1684 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001685 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001686 let Inst{24-23} = 0b11;
1687 let Inst{21-20} = 0b11;
1688 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001689 let Inst{11-7} = 0b11000;
1690 let Inst{6} = op6;
1691 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001692
1693 bits<5> Vd;
1694 bits<5> Vm;
1695 bits<4> lane;
1696
1697 let Inst{22} = Vd{4};
1698 let Inst{15-12} = Vd{3-0};
1699 let Inst{5} = Vm{4};
1700 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001701}
1702
David Goodwin42a83f22009-08-04 17:53:06 +00001703// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1704// for single-precision FP.
1705class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1706 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1707}