blob: 938ddcf606ccbb84574d4b08c1f68b4608dec822 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
116/* TODO: Take advantage of vldm.
117let mayLoad = 1 in {
118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137}
138*/
139
140// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000141def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000142 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000143 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000144 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000145 let Inst{27-25} = 0b110;
146 let Inst{24} = 0; // P bit
147 let Inst{23} = 1; // U bit
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilsone60fee02009-06-22 23:27:02 +0000151
152// Use vstmia to store a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000153def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000155 "vstmia $addr, ${src:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000156 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000157 let Inst{27-25} = 0b110;
158 let Inst{24} = 0; // P bit
159 let Inst{23} = 1; // U bit
160 let Inst{20} = 0;
161 let Inst{11-9} = 0b101;
162}
Bob Wilsone60fee02009-06-22 23:27:02 +0000163
Bob Wilsoned592c02009-07-08 18:11:30 +0000164// VLD1 : Vector Load (multiple single elements)
165class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
166 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000167 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000168 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000169 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000170class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
171 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000172 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000173 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000174 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000175
Bob Wilsond3902f72009-07-29 16:39:22 +0000176def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1i>;
177def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1i>;
178def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1i>;
179def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1f>;
180def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000181
Bob Wilsond3902f72009-07-29 16:39:22 +0000182def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1i>;
183def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1i>;
184def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1i>;
185def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1f>;
186def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000187
Bob Wilson055a90d2009-08-05 00:49:09 +0000188// VLD2 : Vector Load (multiple 2-element structures)
189class VLD2D<string OpcodeStr>
190 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000191 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000192 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
193
194def VLD2d8 : VLD2D<"vld2.8">;
195def VLD2d16 : VLD2D<"vld2.16">;
196def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000197
198// VLD3 : Vector Load (multiple 3-element structures)
199class VLD3D<string OpcodeStr>
200 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000201 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000202 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
203
204def VLD3d8 : VLD3D<"vld3.8">;
205def VLD3d16 : VLD3D<"vld3.16">;
206def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000207
208// VLD4 : Vector Load (multiple 4-element structures)
209class VLD4D<string OpcodeStr>
210 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
211 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000212 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000213 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
214
215def VLD4d8 : VLD4D<"vld4.8">;
216def VLD4d16 : VLD4D<"vld4.16">;
217def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000218
Bob Wilson6a209cd2009-08-06 18:47:44 +0000219// VST1 : Vector Store (multiple single elements)
220class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
221 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
222 NoItinerary,
223 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
224 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
225class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
226 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
227 NoItinerary,
228 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
229 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
230
231def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1i>;
232def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1i>;
233def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1i>;
234def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1f>;
235def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1i>;
236
237def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1i>;
238def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1i>;
239def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1i>;
240def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1f>;
241def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1i>;
242
243// VST2 : Vector Store (multiple 2-element structures)
244class VST2D<string OpcodeStr>
245 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
246 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
247
248def VST2d8 : VST2D<"vst2.8">;
249def VST2d16 : VST2D<"vst2.16">;
250def VST2d32 : VST2D<"vst2.32">;
251
252// VST3 : Vector Store (multiple 3-element structures)
253class VST3D<string OpcodeStr>
254 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
255 NoItinerary,
256 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
257
258def VST3d8 : VST3D<"vst3.8">;
259def VST3d16 : VST3D<"vst3.16">;
260def VST3d32 : VST3D<"vst3.32">;
261
262// VST4 : Vector Store (multiple 4-element structures)
263class VST4D<string OpcodeStr>
264 : NLdSt<(outs), (ins addrmode6:$addr,
265 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
266 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
267
268def VST4d8 : VST4D<"vst4.8">;
269def VST4d16 : VST4D<"vst4.16">;
270def VST4d32 : VST4D<"vst4.32">;
271
Bob Wilsoned592c02009-07-08 18:11:30 +0000272
Bob Wilsone60fee02009-06-22 23:27:02 +0000273//===----------------------------------------------------------------------===//
274// NEON pattern fragments
275//===----------------------------------------------------------------------===//
276
277// Extract D sub-registers of Q registers.
278// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000279def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000280 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000281}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000282def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000283 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000284}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000285def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000286 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000287}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000288def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000289 return CurDAG->getTargetConstant(5 + N->getZExtValue(), EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000290}]>;
291
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000292// Extract S sub-registers of Q registers.
293// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
294def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000295 return CurDAG->getTargetConstant(1 + N->getZExtValue(), EVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000296}]>;
297
Bob Wilsone60fee02009-06-22 23:27:02 +0000298// Translate lane numbers from Q registers to D subregs.
299def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000300 return CurDAG->getTargetConstant(N->getZExtValue() & 7, EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000301}]>;
302def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000303 return CurDAG->getTargetConstant(N->getZExtValue() & 3, EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000304}]>;
305def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Andersonac9de032009-08-10 22:56:29 +0000306 return CurDAG->getTargetConstant(N->getZExtValue() & 1, EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000307}]>;
308
309//===----------------------------------------------------------------------===//
310// Instruction Classes
311//===----------------------------------------------------------------------===//
312
313// Basic 2-register operations, both double- and quad-register.
314class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
315 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
316 ValueType ResTy, ValueType OpTy, SDNode OpNode>
317 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000318 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000319 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
320class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
321 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
322 ValueType ResTy, ValueType OpTy, SDNode OpNode>
323 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000324 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000325 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
326
David Goodwin4b358db2009-08-10 22:17:39 +0000327// Basic 2-register operations, scalar single-precision.
328class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
329 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
330 ValueType ResTy, ValueType OpTy, SDNode OpNode>
331 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
332 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
333 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
334
335class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
336 : NEONFPPat<(ResTy (OpNode SPR:$a)),
337 (EXTRACT_SUBREG
338 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
339 arm_ssubreg_0)>;
340
Bob Wilsone60fee02009-06-22 23:27:02 +0000341// Basic 2-register intrinsics, both double- and quad-register.
342class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
343 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
344 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
345 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000346 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000347 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
348class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
349 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
350 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
351 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000352 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000353 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
354
David Goodwin4b358db2009-08-10 22:17:39 +0000355// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000356class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
357 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
358 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
359 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
360 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
361 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
362
363class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000364 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000365 (EXTRACT_SUBREG
366 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
367 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000368
Bob Wilsone60fee02009-06-22 23:27:02 +0000369// Narrow 2-register intrinsics.
370class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
371 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
372 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
373 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000374 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000375 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
376
377// Long 2-register intrinsics. (This is currently only used for VMOVL and is
378// derived from N2VImm instead of N2V because of the way the size is encoded.)
379class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
380 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
381 Intrinsic IntOp>
382 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000383 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000384 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
385
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000386// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
387class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
388 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
389 (ins DPR:$src1, DPR:$src2), NoItinerary,
390 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
391 "$src1 = $dst1, $src2 = $dst2", []>;
392class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
393 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
394 (ins QPR:$src1, QPR:$src2), NoItinerary,
395 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
396 "$src1 = $dst1, $src2 = $dst2", []>;
397
Bob Wilsone60fee02009-06-22 23:27:02 +0000398// Basic 3-register operations, both double- and quad-register.
399class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
400 string OpcodeStr, ValueType ResTy, ValueType OpTy,
401 SDNode OpNode, bit Commutable>
402 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000403 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000404 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
405 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
406 let isCommutable = Commutable;
407}
408class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
409 string OpcodeStr, ValueType ResTy, ValueType OpTy,
410 SDNode OpNode, bit Commutable>
411 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000412 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000413 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
414 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
415 let isCommutable = Commutable;
416}
417
David Goodwindd19ce42009-08-04 17:53:06 +0000418// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000419class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
420 string OpcodeStr, ValueType ResTy, ValueType OpTy,
421 SDNode OpNode, bit Commutable>
422 : N3V<op24, op23, op21_20, op11_8, 0, op4,
423 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
424 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
425 let isCommutable = Commutable;
426}
427class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000428 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000429 (EXTRACT_SUBREG
430 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
431 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
432 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000433
Bob Wilsone60fee02009-06-22 23:27:02 +0000434// Basic 3-register intrinsics, both double- and quad-register.
435class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
436 string OpcodeStr, ValueType ResTy, ValueType OpTy,
437 Intrinsic IntOp, bit Commutable>
438 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000439 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000440 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
441 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
442 let isCommutable = Commutable;
443}
444class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
445 string OpcodeStr, ValueType ResTy, ValueType OpTy,
446 Intrinsic IntOp, bit Commutable>
447 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000448 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000449 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
450 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
451 let isCommutable = Commutable;
452}
453
454// Multiply-Add/Sub operations, both double- and quad-register.
455class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
456 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
457 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000458 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000459 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
460 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
461 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
462class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
463 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
464 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000465 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000466 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
467 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
468 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
469
David Goodwindd19ce42009-08-04 17:53:06 +0000470// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000471class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
472 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
473 : N3V<op24, op23, op21_20, op11_8, 0, op4,
474 (outs DPR_VFP2:$dst),
475 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
476 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
477
478class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
479 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
480 (EXTRACT_SUBREG
481 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
482 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
483 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
484 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000485
Bob Wilsone60fee02009-06-22 23:27:02 +0000486// Neon 3-argument intrinsics, both double- and quad-register.
487// The destination register is also used as the first source operand register.
488class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
489 string OpcodeStr, ValueType ResTy, ValueType OpTy,
490 Intrinsic IntOp>
491 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000492 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000493 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
494 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
495 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
496class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
497 string OpcodeStr, ValueType ResTy, ValueType OpTy,
498 Intrinsic IntOp>
499 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000500 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000501 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
502 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
503 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
504
505// Neon Long 3-argument intrinsic. The destination register is
506// a quad-register and is also used as the first source operand register.
507class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
508 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
509 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000510 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000511 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
512 [(set QPR:$dst,
513 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
514
515// Narrowing 3-register intrinsics.
516class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
517 string OpcodeStr, ValueType TyD, ValueType TyQ,
518 Intrinsic IntOp, bit Commutable>
519 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000520 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000521 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
522 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
523 let isCommutable = Commutable;
524}
525
526// Long 3-register intrinsics.
527class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
528 string OpcodeStr, ValueType TyQ, ValueType TyD,
529 Intrinsic IntOp, bit Commutable>
530 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000531 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000532 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
533 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
534 let isCommutable = Commutable;
535}
536
537// Wide 3-register intrinsics.
538class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
539 string OpcodeStr, ValueType TyQ, ValueType TyD,
540 Intrinsic IntOp, bit Commutable>
541 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000542 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000543 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
544 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
545 let isCommutable = Commutable;
546}
547
548// Pairwise long 2-register intrinsics, both double- and quad-register.
549class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
550 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
551 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
552 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000553 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000554 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
555class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
556 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
557 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
558 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000559 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000560 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
561
562// Pairwise long 2-register accumulate intrinsics,
563// both double- and quad-register.
564// The destination register is also used as the first source operand register.
565class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
566 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
567 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
568 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000569 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000570 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
571 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
572class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
573 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
574 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
575 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000576 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000577 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
578 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
579
580// Shift by immediate,
581// both double- and quad-register.
582class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
583 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
584 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000585 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000586 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
587 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
588class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
589 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
590 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000591 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000592 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
593 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
594
595// Long shift by immediate.
596class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
597 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
598 ValueType OpTy, SDNode OpNode>
599 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000600 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000601 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
602 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
603 (i32 imm:$SIMM))))]>;
604
605// Narrow shift by immediate.
606class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
607 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
608 ValueType OpTy, SDNode OpNode>
609 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000610 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000611 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
612 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
613 (i32 imm:$SIMM))))]>;
614
615// Shift right by immediate and accumulate,
616// both double- and quad-register.
617class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
618 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
619 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
620 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000621 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000622 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
623 [(set DPR:$dst, (Ty (add DPR:$src1,
624 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
625class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
626 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
627 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
628 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000629 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000630 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
631 [(set QPR:$dst, (Ty (add QPR:$src1,
632 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
633
634// Shift by immediate and insert,
635// both double- and quad-register.
636class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
637 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
638 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
639 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000640 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000641 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
642 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
643class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
644 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
645 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
646 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000647 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000648 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
649 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
650
651// Convert, with fractional bits immediate,
652// both double- and quad-register.
653class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
654 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
655 Intrinsic IntOp>
656 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000657 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000658 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
659 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
660class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
661 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
662 Intrinsic IntOp>
663 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000664 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000665 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
666 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
667
668//===----------------------------------------------------------------------===//
669// Multiclasses
670//===----------------------------------------------------------------------===//
671
672// Neon 3-register vector operations.
673
674// First with only element sizes of 8, 16 and 32 bits:
675multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
676 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
677 // 64-bit vector types.
678 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
679 v8i8, v8i8, OpNode, Commutable>;
680 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
681 v4i16, v4i16, OpNode, Commutable>;
682 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
683 v2i32, v2i32, OpNode, Commutable>;
684
685 // 128-bit vector types.
686 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
687 v16i8, v16i8, OpNode, Commutable>;
688 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
689 v8i16, v8i16, OpNode, Commutable>;
690 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
691 v4i32, v4i32, OpNode, Commutable>;
692}
693
694// ....then also with element size 64 bits:
695multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
696 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
697 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
698 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
699 v1i64, v1i64, OpNode, Commutable>;
700 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
701 v2i64, v2i64, OpNode, Commutable>;
702}
703
704
705// Neon Narrowing 2-register vector intrinsics,
706// source operand element sizes of 16, 32 and 64 bits:
707multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
708 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
709 Intrinsic IntOp> {
710 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
711 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
712 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
713 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
714 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
715 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
716}
717
718
719// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
720// source operand element sizes of 16, 32 and 64 bits:
721multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
722 bit op4, string OpcodeStr, Intrinsic IntOp> {
723 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
724 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
725 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
726 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
727 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
728 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
729}
730
731
732// Neon 3-register vector intrinsics.
733
734// First with only element sizes of 16 and 32 bits:
735multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
736 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
737 // 64-bit vector types.
738 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
739 v4i16, v4i16, IntOp, Commutable>;
740 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
741 v2i32, v2i32, IntOp, Commutable>;
742
743 // 128-bit vector types.
744 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
745 v8i16, v8i16, IntOp, Commutable>;
746 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
747 v4i32, v4i32, IntOp, Commutable>;
748}
749
750// ....then also with element size of 8 bits:
751multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
752 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
753 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
754 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
755 v8i8, v8i8, IntOp, Commutable>;
756 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
757 v16i8, v16i8, IntOp, Commutable>;
758}
759
760// ....then also with element size of 64 bits:
761multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
762 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
763 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
764 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
765 v1i64, v1i64, IntOp, Commutable>;
766 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
767 v2i64, v2i64, IntOp, Commutable>;
768}
769
770
771// Neon Narrowing 3-register vector intrinsics,
772// source operand element sizes of 16, 32 and 64 bits:
773multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
774 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
775 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
776 v8i8, v8i16, IntOp, Commutable>;
777 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
778 v4i16, v4i32, IntOp, Commutable>;
779 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
780 v2i32, v2i64, IntOp, Commutable>;
781}
782
783
784// Neon Long 3-register vector intrinsics.
785
786// First with only element sizes of 16 and 32 bits:
787multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
788 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
789 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
790 v4i32, v4i16, IntOp, Commutable>;
791 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
792 v2i64, v2i32, IntOp, Commutable>;
793}
794
795// ....then also with element size of 8 bits:
796multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
797 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
798 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
799 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
800 v8i16, v8i8, IntOp, Commutable>;
801}
802
803
804// Neon Wide 3-register vector intrinsics,
805// source operand element sizes of 8, 16 and 32 bits:
806multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
807 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
808 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
809 v8i16, v8i8, IntOp, Commutable>;
810 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
811 v4i32, v4i16, IntOp, Commutable>;
812 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
813 v2i64, v2i32, IntOp, Commutable>;
814}
815
816
817// Neon Multiply-Op vector operations,
818// element sizes of 8, 16 and 32 bits:
819multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
820 string OpcodeStr, SDNode OpNode> {
821 // 64-bit vector types.
822 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
823 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
824 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
825 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
826 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
827 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
828
829 // 128-bit vector types.
830 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
831 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
832 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
833 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
834 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
835 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
836}
837
838
839// Neon 3-argument intrinsics,
840// element sizes of 8, 16 and 32 bits:
841multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
842 string OpcodeStr, Intrinsic IntOp> {
843 // 64-bit vector types.
844 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
845 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
846 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
847 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
848 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
849 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
850
851 // 128-bit vector types.
852 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
853 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
854 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
855 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
856 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
857 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
858}
859
860
861// Neon Long 3-argument intrinsics.
862
863// First with only element sizes of 16 and 32 bits:
864multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
865 string OpcodeStr, Intrinsic IntOp> {
866 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
867 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
868 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
869 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
870}
871
872// ....then also with element size of 8 bits:
873multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
874 string OpcodeStr, Intrinsic IntOp>
875 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
876 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
877 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
878}
879
880
881// Neon 2-register vector intrinsics,
882// element sizes of 8, 16 and 32 bits:
883multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
884 bits<5> op11_7, bit op4, string OpcodeStr,
885 Intrinsic IntOp> {
886 // 64-bit vector types.
887 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
888 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
889 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
890 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
891 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
892 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
893
894 // 128-bit vector types.
895 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
896 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
897 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
898 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
899 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
900 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
901}
902
903
904// Neon Pairwise long 2-register intrinsics,
905// element sizes of 8, 16 and 32 bits:
906multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
907 bits<5> op11_7, bit op4,
908 string OpcodeStr, Intrinsic IntOp> {
909 // 64-bit vector types.
910 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
911 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
912 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
913 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
914 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
915 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
916
917 // 128-bit vector types.
918 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
919 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
920 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
921 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
922 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
923 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
924}
925
926
927// Neon Pairwise long 2-register accumulate intrinsics,
928// element sizes of 8, 16 and 32 bits:
929multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
930 bits<5> op11_7, bit op4,
931 string OpcodeStr, Intrinsic IntOp> {
932 // 64-bit vector types.
933 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
934 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
935 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
936 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
937 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
938 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
939
940 // 128-bit vector types.
941 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
942 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
943 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
944 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
945 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
946 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
947}
948
949
950// Neon 2-register vector shift by immediate,
951// element sizes of 8, 16, 32 and 64 bits:
952multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
953 string OpcodeStr, SDNode OpNode> {
954 // 64-bit vector types.
955 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
956 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
957 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
958 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
959 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
960 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
961 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
962 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
963
964 // 128-bit vector types.
965 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
966 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
967 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
968 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
969 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
970 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
971 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
972 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
973}
974
975
976// Neon Shift-Accumulate vector operations,
977// element sizes of 8, 16, 32 and 64 bits:
978multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
979 string OpcodeStr, SDNode ShOp> {
980 // 64-bit vector types.
981 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
982 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
983 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
984 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
985 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
986 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
987 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
988 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
989
990 // 128-bit vector types.
991 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
992 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
993 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
994 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
995 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
996 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
997 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
998 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
999}
1000
1001
1002// Neon Shift-Insert vector operations,
1003// element sizes of 8, 16, 32 and 64 bits:
1004multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1005 string OpcodeStr, SDNode ShOp> {
1006 // 64-bit vector types.
1007 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1008 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1009 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1010 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1011 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1012 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1013 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1014 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1015
1016 // 128-bit vector types.
1017 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1018 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1019 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1020 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1021 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1022 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1023 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1024 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1025}
1026
1027//===----------------------------------------------------------------------===//
1028// Instruction Definitions.
1029//===----------------------------------------------------------------------===//
1030
1031// Vector Add Operations.
1032
1033// VADD : Vector Add (integer and floating-point)
1034defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1035def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1036def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1037// VADDL : Vector Add Long (Q = D + D)
1038defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1039defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1040// VADDW : Vector Add Wide (Q = Q + D)
1041defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1042defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1043// VHADD : Vector Halving Add
1044defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1045defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1046// VRHADD : Vector Rounding Halving Add
1047defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1048defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1049// VQADD : Vector Saturating Add
1050defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1051defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1052// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1053defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1054// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1055defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1056
1057// Vector Multiply Operations.
1058
1059// VMUL : Vector Multiply (integer, polynomial and floating-point)
1060defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1061def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1062 int_arm_neon_vmulp, 1>;
1063def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1064 int_arm_neon_vmulp, 1>;
1065def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1066def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1067// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1068defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1069// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1070defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1071// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1072defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1073defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1074def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1075 int_arm_neon_vmullp, 1>;
1076// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1077defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1078
1079// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1080
1081// VMLA : Vector Multiply Accumulate (integer and floating-point)
1082defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1083def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1084def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1085// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1086defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1087defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1088// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1089defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1090// VMLS : Vector Multiply Subtract (integer and floating-point)
1091defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1092def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1093def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1094// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1095defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1096defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1097// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1098defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1099
1100// Vector Subtract Operations.
1101
1102// VSUB : Vector Subtract (integer and floating-point)
1103defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1104def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1105def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1106// VSUBL : Vector Subtract Long (Q = D - D)
1107defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1108defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1109// VSUBW : Vector Subtract Wide (Q = Q - D)
1110defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1111defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1112// VHSUB : Vector Halving Subtract
1113defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1114defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1115// VQSUB : Vector Saturing Subtract
1116defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1117defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1118// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1119defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1120// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1121defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1122
1123// Vector Comparisons.
1124
1125// VCEQ : Vector Compare Equal
1126defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1127def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1128def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1129// VCGE : Vector Compare Greater Than or Equal
1130defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1131defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1132def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1133def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1134// VCGT : Vector Compare Greater Than
1135defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1136defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1137def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1138def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1139// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1140def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1141 int_arm_neon_vacged, 0>;
1142def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1143 int_arm_neon_vacgeq, 0>;
1144// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1145def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1146 int_arm_neon_vacgtd, 0>;
1147def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1148 int_arm_neon_vacgtq, 0>;
1149// VTST : Vector Test Bits
1150defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1151
1152// Vector Bitwise Operations.
1153
1154// VAND : Vector Bitwise AND
1155def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1156def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1157
1158// VEOR : Vector Bitwise Exclusive OR
1159def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1160def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1161
1162// VORR : Vector Bitwise OR
1163def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1164def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1165
1166// VBIC : Vector Bitwise Bit Clear (AND NOT)
1167def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001168 (ins DPR:$src1, DPR:$src2), NoItinerary,
1169 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001170 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1171def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001172 (ins QPR:$src1, QPR:$src2), NoItinerary,
1173 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001174 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1175
1176// VORN : Vector Bitwise OR NOT
1177def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001178 (ins DPR:$src1, DPR:$src2), NoItinerary,
1179 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001180 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1181def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001182 (ins QPR:$src1, QPR:$src2), NoItinerary,
1183 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001184 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1185
1186// VMVN : Vector Bitwise NOT
1187def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001188 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1189 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001190 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1191def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001192 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1193 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001194 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1195def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1196def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1197
1198// VBSL : Vector Bitwise Select
1199def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001200 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001201 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1202 [(set DPR:$dst,
1203 (v2i32 (or (and DPR:$src2, DPR:$src1),
1204 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1205def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001206 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001207 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1208 [(set QPR:$dst,
1209 (v4i32 (or (and QPR:$src2, QPR:$src1),
1210 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1211
1212// VBIF : Vector Bitwise Insert if False
1213// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1214// VBIT : Vector Bitwise Insert if True
1215// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1216// These are not yet implemented. The TwoAddress pass will not go looking
1217// for equivalent operations with different register constraints; it just
1218// inserts copies.
1219
1220// Vector Absolute Differences.
1221
1222// VABD : Vector Absolute Difference
1223defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1224defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1225def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
1226 int_arm_neon_vabdf, 0>;
1227def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
1228 int_arm_neon_vabdf, 0>;
1229
1230// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1231defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1232defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1233
1234// VABA : Vector Absolute Difference and Accumulate
1235defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1236defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1237
1238// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1239defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1240defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1241
1242// Vector Maximum and Minimum.
1243
1244// VMAX : Vector Maximum
1245defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1246defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1247def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
1248 int_arm_neon_vmaxf, 1>;
1249def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
1250 int_arm_neon_vmaxf, 1>;
1251
1252// VMIN : Vector Minimum
1253defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1254defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1255def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
1256 int_arm_neon_vminf, 1>;
1257def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
1258 int_arm_neon_vminf, 1>;
1259
1260// Vector Pairwise Operations.
1261
1262// VPADD : Vector Pairwise Add
1263def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
1264 int_arm_neon_vpaddi, 0>;
1265def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
1266 int_arm_neon_vpaddi, 0>;
1267def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
1268 int_arm_neon_vpaddi, 0>;
1269def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
1270 int_arm_neon_vpaddf, 0>;
1271
1272// VPADDL : Vector Pairwise Add Long
1273defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1274 int_arm_neon_vpaddls>;
1275defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1276 int_arm_neon_vpaddlu>;
1277
1278// VPADAL : Vector Pairwise Add and Accumulate Long
1279defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1280 int_arm_neon_vpadals>;
1281defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1282 int_arm_neon_vpadalu>;
1283
1284// VPMAX : Vector Pairwise Maximum
1285def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1286 int_arm_neon_vpmaxs, 0>;
1287def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1288 int_arm_neon_vpmaxs, 0>;
1289def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1290 int_arm_neon_vpmaxs, 0>;
1291def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1292 int_arm_neon_vpmaxu, 0>;
1293def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1294 int_arm_neon_vpmaxu, 0>;
1295def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1296 int_arm_neon_vpmaxu, 0>;
1297def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
1298 int_arm_neon_vpmaxf, 0>;
1299
1300// VPMIN : Vector Pairwise Minimum
1301def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1302 int_arm_neon_vpmins, 0>;
1303def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1304 int_arm_neon_vpmins, 0>;
1305def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1306 int_arm_neon_vpmins, 0>;
1307def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1308 int_arm_neon_vpminu, 0>;
1309def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1310 int_arm_neon_vpminu, 0>;
1311def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1312 int_arm_neon_vpminu, 0>;
1313def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
1314 int_arm_neon_vpminf, 0>;
1315
1316// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1317
1318// VRECPE : Vector Reciprocal Estimate
1319def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1320 v2i32, v2i32, int_arm_neon_vrecpe>;
1321def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1322 v4i32, v4i32, int_arm_neon_vrecpe>;
1323def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1324 v2f32, v2f32, int_arm_neon_vrecpef>;
1325def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1326 v4f32, v4f32, int_arm_neon_vrecpef>;
1327
1328// VRECPS : Vector Reciprocal Step
1329def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1330 int_arm_neon_vrecps, 1>;
1331def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1332 int_arm_neon_vrecps, 1>;
1333
1334// VRSQRTE : Vector Reciprocal Square Root Estimate
1335def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1336 v2i32, v2i32, int_arm_neon_vrsqrte>;
1337def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1338 v4i32, v4i32, int_arm_neon_vrsqrte>;
1339def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1340 v2f32, v2f32, int_arm_neon_vrsqrtef>;
1341def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1342 v4f32, v4f32, int_arm_neon_vrsqrtef>;
1343
1344// VRSQRTS : Vector Reciprocal Square Root Step
1345def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1346 int_arm_neon_vrsqrts, 1>;
1347def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1348 int_arm_neon_vrsqrts, 1>;
1349
1350// Vector Shifts.
1351
1352// VSHL : Vector Shift
1353defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1354defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1355// VSHL : Vector Shift Left (Immediate)
1356defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1357// VSHR : Vector Shift Right (Immediate)
1358defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1359defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1360
1361// VSHLL : Vector Shift Left Long
1362def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1363 v8i16, v8i8, NEONvshlls>;
1364def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1365 v4i32, v4i16, NEONvshlls>;
1366def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1367 v2i64, v2i32, NEONvshlls>;
1368def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1369 v8i16, v8i8, NEONvshllu>;
1370def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1371 v4i32, v4i16, NEONvshllu>;
1372def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1373 v2i64, v2i32, NEONvshllu>;
1374
1375// VSHLL : Vector Shift Left Long (with maximum shift count)
1376def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1377 v8i16, v8i8, NEONvshlli>;
1378def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1379 v4i32, v4i16, NEONvshlli>;
1380def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1381 v2i64, v2i32, NEONvshlli>;
1382
1383// VSHRN : Vector Shift Right and Narrow
1384def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1385 v8i8, v8i16, NEONvshrn>;
1386def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1387 v4i16, v4i32, NEONvshrn>;
1388def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1389 v2i32, v2i64, NEONvshrn>;
1390
1391// VRSHL : Vector Rounding Shift
1392defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1393defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1394// VRSHR : Vector Rounding Shift Right
1395defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1396defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1397
1398// VRSHRN : Vector Rounding Shift Right and Narrow
1399def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1400 v8i8, v8i16, NEONvrshrn>;
1401def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1402 v4i16, v4i32, NEONvrshrn>;
1403def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1404 v2i32, v2i64, NEONvrshrn>;
1405
1406// VQSHL : Vector Saturating Shift
1407defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1408defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1409// VQSHL : Vector Saturating Shift Left (Immediate)
1410defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1411defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1412// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1413defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1414
1415// VQSHRN : Vector Saturating Shift Right and Narrow
1416def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1417 v8i8, v8i16, NEONvqshrns>;
1418def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1419 v4i16, v4i32, NEONvqshrns>;
1420def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1421 v2i32, v2i64, NEONvqshrns>;
1422def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1423 v8i8, v8i16, NEONvqshrnu>;
1424def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1425 v4i16, v4i32, NEONvqshrnu>;
1426def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1427 v2i32, v2i64, NEONvqshrnu>;
1428
1429// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1430def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1431 v8i8, v8i16, NEONvqshrnsu>;
1432def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1433 v4i16, v4i32, NEONvqshrnsu>;
1434def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1435 v2i32, v2i64, NEONvqshrnsu>;
1436
1437// VQRSHL : Vector Saturating Rounding Shift
1438defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1439 int_arm_neon_vqrshifts, 0>;
1440defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1441 int_arm_neon_vqrshiftu, 0>;
1442
1443// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1444def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1445 v8i8, v8i16, NEONvqrshrns>;
1446def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1447 v4i16, v4i32, NEONvqrshrns>;
1448def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1449 v2i32, v2i64, NEONvqrshrns>;
1450def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1451 v8i8, v8i16, NEONvqrshrnu>;
1452def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1453 v4i16, v4i32, NEONvqrshrnu>;
1454def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1455 v2i32, v2i64, NEONvqrshrnu>;
1456
1457// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1458def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1459 v8i8, v8i16, NEONvqrshrnsu>;
1460def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1461 v4i16, v4i32, NEONvqrshrnsu>;
1462def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1463 v2i32, v2i64, NEONvqrshrnsu>;
1464
1465// VSRA : Vector Shift Right and Accumulate
1466defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1467defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1468// VRSRA : Vector Rounding Shift Right and Accumulate
1469defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1470defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1471
1472// VSLI : Vector Shift Left and Insert
1473defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1474// VSRI : Vector Shift Right and Insert
1475defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1476
1477// Vector Absolute and Saturating Absolute.
1478
1479// VABS : Vector Absolute Value
1480defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1481 int_arm_neon_vabs>;
1482def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1483 v2f32, v2f32, int_arm_neon_vabsf>;
1484def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1485 v4f32, v4f32, int_arm_neon_vabsf>;
1486
1487// VQABS : Vector Saturating Absolute Value
1488defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1489 int_arm_neon_vqabs>;
1490
1491// Vector Negate.
1492
1493def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1494def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1495
1496class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1497 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001498 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001499 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1500 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1501class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1502 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001503 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001504 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1505 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1506
1507// VNEG : Vector Negate
1508def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1509def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1510def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1511def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1512def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1513def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1514
1515// VNEG : Vector Negate (floating-point)
1516def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001517 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1518 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001519 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1520def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001521 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1522 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001523 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1524
1525def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1526def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1527def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1528def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1529def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1530def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1531
1532// VQNEG : Vector Saturating Negate
1533defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1534 int_arm_neon_vqneg>;
1535
1536// Vector Bit Counting Operations.
1537
1538// VCLS : Vector Count Leading Sign Bits
1539defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1540 int_arm_neon_vcls>;
1541// VCLZ : Vector Count Leading Zeros
1542defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1543 int_arm_neon_vclz>;
1544// VCNT : Vector Count One Bits
1545def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1546 v8i8, v8i8, int_arm_neon_vcnt>;
1547def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1548 v16i8, v16i8, int_arm_neon_vcnt>;
1549
1550// Vector Move Operations.
1551
1552// VMOV : Vector Move (Register)
1553
1554def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001555 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001556def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001557 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001558
1559// VMOV : Vector Move (Immediate)
1560
1561// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1562def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1563 return ARM::getVMOVImm(N, 1, *CurDAG);
1564}]>;
1565def vmovImm8 : PatLeaf<(build_vector), [{
1566 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1567}], VMOV_get_imm8>;
1568
1569// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1570def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1571 return ARM::getVMOVImm(N, 2, *CurDAG);
1572}]>;
1573def vmovImm16 : PatLeaf<(build_vector), [{
1574 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1575}], VMOV_get_imm16>;
1576
1577// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1578def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1579 return ARM::getVMOVImm(N, 4, *CurDAG);
1580}]>;
1581def vmovImm32 : PatLeaf<(build_vector), [{
1582 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1583}], VMOV_get_imm32>;
1584
1585// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1586def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1587 return ARM::getVMOVImm(N, 8, *CurDAG);
1588}]>;
1589def vmovImm64 : PatLeaf<(build_vector), [{
1590 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1591}], VMOV_get_imm64>;
1592
1593// Note: Some of the cmode bits in the following VMOV instructions need to
1594// be encoded based on the immed values.
1595
1596def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001597 (ins i8imm:$SIMM), NoItinerary,
1598 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001599 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1600def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001601 (ins i8imm:$SIMM), NoItinerary,
1602 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001603 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1604
1605def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001606 (ins i16imm:$SIMM), NoItinerary,
1607 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001608 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1609def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001610 (ins i16imm:$SIMM), NoItinerary,
1611 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001612 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1613
1614def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001615 (ins i32imm:$SIMM), NoItinerary,
1616 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001617 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1618def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001619 (ins i32imm:$SIMM), NoItinerary,
1620 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001621 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1622
1623def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001624 (ins i64imm:$SIMM), NoItinerary,
1625 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001626 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1627def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001628 (ins i64imm:$SIMM), NoItinerary,
1629 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001630 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1631
1632// VMOV : Vector Get Lane (move scalar to ARM core register)
1633
1634def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001635 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1636 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001637 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1638 imm:$lane))]>;
1639def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001640 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1641 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001642 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1643 imm:$lane))]>;
1644def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001645 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1646 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001647 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1648 imm:$lane))]>;
1649def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001650 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1651 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001652 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1653 imm:$lane))]>;
1654def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001655 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1656 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001657 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1658 imm:$lane))]>;
1659// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1660def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1661 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001662 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001663 (SubReg_i8_lane imm:$lane))>;
1664def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1665 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001666 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001667 (SubReg_i16_lane imm:$lane))>;
1668def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1669 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001670 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001671 (SubReg_i8_lane imm:$lane))>;
1672def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1673 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001674 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001675 (SubReg_i16_lane imm:$lane))>;
1676def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1677 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001678 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001679 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001680def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1681 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001682//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001683// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001684def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001685 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001686
1687
1688// VMOV : Vector Set Lane (move ARM core register to scalar)
1689
1690let Constraints = "$src1 = $dst" in {
1691def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001692 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1693 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001694 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1695 GPR:$src2, imm:$lane))]>;
1696def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001697 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1698 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001699 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1700 GPR:$src2, imm:$lane))]>;
1701def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001702 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1703 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001704 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1705 GPR:$src2, imm:$lane))]>;
1706}
1707def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1708 (v16i8 (INSERT_SUBREG QPR:$src1,
1709 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001710 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001711 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001712 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001713def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1714 (v8i16 (INSERT_SUBREG QPR:$src1,
1715 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001716 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001717 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001718 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001719def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1720 (v4i32 (INSERT_SUBREG QPR:$src1,
1721 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001722 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001723 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001724 (DSubReg_i32_reg imm:$lane)))>;
1725
1726def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1727 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001728
1729//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001730// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001731def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001732 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001733
1734// VDUP : Vector Duplicate (from ARM core register to all elements)
1735
1736def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1737 (vector_shuffle node:$lhs, node:$rhs), [{
1738 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1739 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1740}]>;
1741
1742class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1743 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001744 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001745 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1746class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1747 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001748 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001749 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1750
1751def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1752def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1753def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1754def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1755def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1756def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1757
1758def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001759 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001760 [(set DPR:$dst, (v2f32 (splat_lo
1761 (scalar_to_vector
1762 (f32 (bitconvert GPR:$src))),
1763 undef)))]>;
1764def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001765 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001766 [(set QPR:$dst, (v4f32 (splat_lo
1767 (scalar_to_vector
1768 (f32 (bitconvert GPR:$src))),
1769 undef)))]>;
1770
1771// VDUP : Vector Duplicate Lane (from scalar to all elements)
1772
1773def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1774 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Owen Andersonac9de032009-08-10 22:56:29 +00001775 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), EVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +00001776}]>;
1777
1778def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1779 (vector_shuffle node:$lhs, node:$rhs), [{
1780 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1781 return SVOp->isSplat();
1782}], SHUFFLE_get_splat_lane>;
1783
1784class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1785 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001786 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1787 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001788 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1789
1790// vector_shuffle requires that the source and destination types match, so
1791// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1792class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1793 ValueType ResTy, ValueType OpTy>
1794 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001795 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1796 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001797 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1798
1799def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1800def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1801def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1802def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1803def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1804def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1805def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1806def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1807
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001808def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1809 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001810 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001811 [(set DPR:$dst, (v2f32 (splat_lo
1812 (scalar_to_vector SPR:$src),
1813 undef)))]>;
1814
1815def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1816 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001817 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001818 [(set QPR:$dst, (v4f32 (splat_lo
1819 (scalar_to_vector SPR:$src),
1820 undef)))]>;
1821
Bob Wilsone60fee02009-06-22 23:27:02 +00001822// VMOVN : Vector Narrowing Move
1823defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1824 int_arm_neon_vmovn>;
1825// VQMOVN : Vector Saturating Narrowing Move
1826defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1827 int_arm_neon_vqmovns>;
1828defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1829 int_arm_neon_vqmovnu>;
1830defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1831 int_arm_neon_vqmovnsu>;
1832// VMOVL : Vector Lengthening Move
1833defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1834defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1835
1836// Vector Conversions.
1837
1838// VCVT : Vector Convert Between Floating-Point and Integers
1839def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1840 v2i32, v2f32, fp_to_sint>;
1841def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1842 v2i32, v2f32, fp_to_uint>;
1843def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1844 v2f32, v2i32, sint_to_fp>;
1845def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1846 v2f32, v2i32, uint_to_fp>;
1847
1848def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1849 v4i32, v4f32, fp_to_sint>;
1850def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1851 v4i32, v4f32, fp_to_uint>;
1852def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1853 v4f32, v4i32, sint_to_fp>;
1854def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1855 v4f32, v4i32, uint_to_fp>;
1856
1857// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1858// Note: Some of the opcode bits in the following VCVT instructions need to
1859// be encoded based on the immed values.
1860def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1861 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1862def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1863 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1864def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1865 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1866def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1867 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1868
1869def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1870 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1871def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1872 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1873def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1874 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1875def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1876 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1877
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001878// VREV : Vector Reverse
1879
1880def vrev64_shuffle : PatFrag<(ops node:$in),
1881 (vector_shuffle node:$in, undef), [{
1882 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1883 return ARM::isVREVMask(SVOp, 64);
1884}]>;
1885
1886def vrev32_shuffle : PatFrag<(ops node:$in),
1887 (vector_shuffle node:$in, undef), [{
1888 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1889 return ARM::isVREVMask(SVOp, 32);
1890}]>;
1891
1892def vrev16_shuffle : PatFrag<(ops node:$in),
1893 (vector_shuffle node:$in, undef), [{
1894 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1895 return ARM::isVREVMask(SVOp, 16);
1896}]>;
1897
1898// VREV64 : Vector Reverse elements within 64-bit doublewords
1899
1900class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1901 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001902 (ins DPR:$src), NoItinerary,
1903 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001904 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1905class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1906 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001907 (ins QPR:$src), NoItinerary,
1908 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001909 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1910
1911def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1912def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1913def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1914def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1915
1916def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1917def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1918def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1919def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1920
1921// VREV32 : Vector Reverse elements within 32-bit words
1922
1923class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1924 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001925 (ins DPR:$src), NoItinerary,
1926 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001927 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1928class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1929 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001930 (ins QPR:$src), NoItinerary,
1931 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001932 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1933
1934def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1935def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1936
1937def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1938def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1939
1940// VREV16 : Vector Reverse elements within 16-bit halfwords
1941
1942class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1943 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001944 (ins DPR:$src), NoItinerary,
1945 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001946 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1947class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1948 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001949 (ins QPR:$src), NoItinerary,
1950 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001951 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1952
1953def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1954def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1955
Bob Wilson3b169332009-08-08 05:53:00 +00001956// VTRN : Vector Transpose
1957
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001958def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1959def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1960def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001961
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001962def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1963def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1964def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001965
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001966// VUZP : Vector Unzip (Deinterleave)
1967
1968def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1969def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1970def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1971
1972def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1973def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1974def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1975
1976// VZIP : Vector Zip (Interleave)
1977
1978def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1979def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1980def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1981
1982def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1983def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1984def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001985
Bob Wilsone60fee02009-06-22 23:27:02 +00001986//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00001987// NEON instructions for single-precision FP math
1988//===----------------------------------------------------------------------===//
1989
1990// These need separate instructions because they must use DPR_VFP2 register
1991// class which have SPR sub-registers.
1992
1993// Vector Add Operations used for single-precision FP
1994let neverHasSideEffects = 1 in
1995def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
1996def : N3VDsPat<fadd, VADDfd_sfp>;
1997
David Goodwin4b358db2009-08-10 22:17:39 +00001998// Vector Sub Operations used for single-precision FP
1999let neverHasSideEffects = 1 in
2000def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2001def : N3VDsPat<fsub, VSUBfd_sfp>;
2002
Evan Cheng46961d82009-08-07 19:30:41 +00002003// Vector Multiply Operations used for single-precision FP
2004let neverHasSideEffects = 1 in
2005def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2006def : N3VDsPat<fmul, VMULfd_sfp>;
2007
2008// Vector Multiply-Accumulate/Subtract used for single-precision FP
2009let neverHasSideEffects = 1 in
2010def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002011def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002012
2013let neverHasSideEffects = 1 in
2014def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002015def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002016
David Goodwin4b358db2009-08-10 22:17:39 +00002017// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002018let neverHasSideEffects = 1 in
2019def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
2020 v2f32, v2f32, int_arm_neon_vabsf>;
2021def : N2VDIntsPat<fabs, VABSfd_sfp>;
2022
David Goodwin4b358db2009-08-10 22:17:39 +00002023// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002024let neverHasSideEffects = 1 in
2025def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002026 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2027 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002028def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2029
David Goodwin4b358db2009-08-10 22:17:39 +00002030// Vector Convert between single-precision FP and integer
2031let neverHasSideEffects = 1 in
2032def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2033 v2i32, v2f32, fp_to_sint>;
2034def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2035
2036let neverHasSideEffects = 1 in
2037def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2038 v2i32, v2f32, fp_to_uint>;
2039def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2040
2041let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002042def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2043 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002044def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2045
2046let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002047def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2048 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002049def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2050
Evan Cheng46961d82009-08-07 19:30:41 +00002051//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002052// Non-Instruction Patterns
2053//===----------------------------------------------------------------------===//
2054
2055// bit_convert
2056def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2057def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2058def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2059def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2060def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2061def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2062def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2063def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2064def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2065def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2066def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2067def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2068def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2069def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2070def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2071def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2072def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2073def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2074def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2075def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2076def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2077def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2078def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2079def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2080def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2081def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2082def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2083def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2084def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2085def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2086
2087def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2088def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2089def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2090def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2091def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2092def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2093def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2094def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2095def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2096def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2097def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2098def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2099def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2100def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2101def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2102def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2103def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2104def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2105def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2106def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2107def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2108def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2109def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2110def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2111def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2112def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2113def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2114def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2115def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2116def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;