blob: 1be64589d2f19c978a4d44b054565fdd7cf4ca51 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greeneb87bc952009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneree9eb412010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greene5b901322010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greeneb87bc952009-11-12 20:55:29 +000037
38#include <limits>
39
Brian Gaeked0fde302003-11-11 22:41:34 +000040using namespace llvm;
41
Chris Lattner705e07f2009-08-23 03:41:05 +000042static cl::opt<bool>
43NoFusing("disable-spill-fusing",
44 cl::desc("Disable fusing of spill code into instructions"));
45static cl::opt<bool>
46PrintFailedFusing("print-failed-fuse-candidates",
47 cl::desc("Print instructions that the allocator wants to"
48 " fuse, but the X86 backend currently can't"),
49 cl::Hidden);
50static cl::opt<bool>
51ReMatPICStubLoad("remat-pic-stub-load",
52 cl::desc("Re-materialize load from stub in PIC mode"),
53 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000054
Evan Chengaa3c1412006-05-30 21:45:53 +000055X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000056 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000057 TM(tm), RI(tm, *this) {
Owen Anderson43dbe052008-01-07 01:35:02 +000058 SmallVector<unsigned,16> AmbEntries;
59 static const unsigned OpTbl2Addr[][2] = {
60 { X86::ADC32ri, X86::ADC32mi },
61 { X86::ADC32ri8, X86::ADC32mi8 },
62 { X86::ADC32rr, X86::ADC32mr },
63 { X86::ADC64ri32, X86::ADC64mi32 },
64 { X86::ADC64ri8, X86::ADC64mi8 },
65 { X86::ADC64rr, X86::ADC64mr },
66 { X86::ADD16ri, X86::ADD16mi },
67 { X86::ADD16ri8, X86::ADD16mi8 },
68 { X86::ADD16rr, X86::ADD16mr },
69 { X86::ADD32ri, X86::ADD32mi },
70 { X86::ADD32ri8, X86::ADD32mi8 },
71 { X86::ADD32rr, X86::ADD32mr },
72 { X86::ADD64ri32, X86::ADD64mi32 },
73 { X86::ADD64ri8, X86::ADD64mi8 },
74 { X86::ADD64rr, X86::ADD64mr },
75 { X86::ADD8ri, X86::ADD8mi },
76 { X86::ADD8rr, X86::ADD8mr },
77 { X86::AND16ri, X86::AND16mi },
78 { X86::AND16ri8, X86::AND16mi8 },
79 { X86::AND16rr, X86::AND16mr },
80 { X86::AND32ri, X86::AND32mi },
81 { X86::AND32ri8, X86::AND32mi8 },
82 { X86::AND32rr, X86::AND32mr },
83 { X86::AND64ri32, X86::AND64mi32 },
84 { X86::AND64ri8, X86::AND64mi8 },
85 { X86::AND64rr, X86::AND64mr },
86 { X86::AND8ri, X86::AND8mi },
87 { X86::AND8rr, X86::AND8mr },
88 { X86::DEC16r, X86::DEC16m },
89 { X86::DEC32r, X86::DEC32m },
90 { X86::DEC64_16r, X86::DEC64_16m },
91 { X86::DEC64_32r, X86::DEC64_32m },
92 { X86::DEC64r, X86::DEC64m },
93 { X86::DEC8r, X86::DEC8m },
94 { X86::INC16r, X86::INC16m },
95 { X86::INC32r, X86::INC32m },
96 { X86::INC64_16r, X86::INC64_16m },
97 { X86::INC64_32r, X86::INC64_32m },
98 { X86::INC64r, X86::INC64m },
99 { X86::INC8r, X86::INC8m },
100 { X86::NEG16r, X86::NEG16m },
101 { X86::NEG32r, X86::NEG32m },
102 { X86::NEG64r, X86::NEG64m },
103 { X86::NEG8r, X86::NEG8m },
104 { X86::NOT16r, X86::NOT16m },
105 { X86::NOT32r, X86::NOT32m },
106 { X86::NOT64r, X86::NOT64m },
107 { X86::NOT8r, X86::NOT8m },
108 { X86::OR16ri, X86::OR16mi },
109 { X86::OR16ri8, X86::OR16mi8 },
110 { X86::OR16rr, X86::OR16mr },
111 { X86::OR32ri, X86::OR32mi },
112 { X86::OR32ri8, X86::OR32mi8 },
113 { X86::OR32rr, X86::OR32mr },
114 { X86::OR64ri32, X86::OR64mi32 },
115 { X86::OR64ri8, X86::OR64mi8 },
116 { X86::OR64rr, X86::OR64mr },
117 { X86::OR8ri, X86::OR8mi },
118 { X86::OR8rr, X86::OR8mr },
119 { X86::ROL16r1, X86::ROL16m1 },
120 { X86::ROL16rCL, X86::ROL16mCL },
121 { X86::ROL16ri, X86::ROL16mi },
122 { X86::ROL32r1, X86::ROL32m1 },
123 { X86::ROL32rCL, X86::ROL32mCL },
124 { X86::ROL32ri, X86::ROL32mi },
125 { X86::ROL64r1, X86::ROL64m1 },
126 { X86::ROL64rCL, X86::ROL64mCL },
127 { X86::ROL64ri, X86::ROL64mi },
128 { X86::ROL8r1, X86::ROL8m1 },
129 { X86::ROL8rCL, X86::ROL8mCL },
130 { X86::ROL8ri, X86::ROL8mi },
131 { X86::ROR16r1, X86::ROR16m1 },
132 { X86::ROR16rCL, X86::ROR16mCL },
133 { X86::ROR16ri, X86::ROR16mi },
134 { X86::ROR32r1, X86::ROR32m1 },
135 { X86::ROR32rCL, X86::ROR32mCL },
136 { X86::ROR32ri, X86::ROR32mi },
137 { X86::ROR64r1, X86::ROR64m1 },
138 { X86::ROR64rCL, X86::ROR64mCL },
139 { X86::ROR64ri, X86::ROR64mi },
140 { X86::ROR8r1, X86::ROR8m1 },
141 { X86::ROR8rCL, X86::ROR8mCL },
142 { X86::ROR8ri, X86::ROR8mi },
143 { X86::SAR16r1, X86::SAR16m1 },
144 { X86::SAR16rCL, X86::SAR16mCL },
145 { X86::SAR16ri, X86::SAR16mi },
146 { X86::SAR32r1, X86::SAR32m1 },
147 { X86::SAR32rCL, X86::SAR32mCL },
148 { X86::SAR32ri, X86::SAR32mi },
149 { X86::SAR64r1, X86::SAR64m1 },
150 { X86::SAR64rCL, X86::SAR64mCL },
151 { X86::SAR64ri, X86::SAR64mi },
152 { X86::SAR8r1, X86::SAR8m1 },
153 { X86::SAR8rCL, X86::SAR8mCL },
154 { X86::SAR8ri, X86::SAR8mi },
155 { X86::SBB32ri, X86::SBB32mi },
156 { X86::SBB32ri8, X86::SBB32mi8 },
157 { X86::SBB32rr, X86::SBB32mr },
158 { X86::SBB64ri32, X86::SBB64mi32 },
159 { X86::SBB64ri8, X86::SBB64mi8 },
160 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000161 { X86::SHL16rCL, X86::SHL16mCL },
162 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000163 { X86::SHL32rCL, X86::SHL32mCL },
164 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000165 { X86::SHL64rCL, X86::SHL64mCL },
166 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000167 { X86::SHL8rCL, X86::SHL8mCL },
168 { X86::SHL8ri, X86::SHL8mi },
169 { X86::SHLD16rrCL, X86::SHLD16mrCL },
170 { X86::SHLD16rri8, X86::SHLD16mri8 },
171 { X86::SHLD32rrCL, X86::SHLD32mrCL },
172 { X86::SHLD32rri8, X86::SHLD32mri8 },
173 { X86::SHLD64rrCL, X86::SHLD64mrCL },
174 { X86::SHLD64rri8, X86::SHLD64mri8 },
175 { X86::SHR16r1, X86::SHR16m1 },
176 { X86::SHR16rCL, X86::SHR16mCL },
177 { X86::SHR16ri, X86::SHR16mi },
178 { X86::SHR32r1, X86::SHR32m1 },
179 { X86::SHR32rCL, X86::SHR32mCL },
180 { X86::SHR32ri, X86::SHR32mi },
181 { X86::SHR64r1, X86::SHR64m1 },
182 { X86::SHR64rCL, X86::SHR64mCL },
183 { X86::SHR64ri, X86::SHR64mi },
184 { X86::SHR8r1, X86::SHR8m1 },
185 { X86::SHR8rCL, X86::SHR8mCL },
186 { X86::SHR8ri, X86::SHR8mi },
187 { X86::SHRD16rrCL, X86::SHRD16mrCL },
188 { X86::SHRD16rri8, X86::SHRD16mri8 },
189 { X86::SHRD32rrCL, X86::SHRD32mrCL },
190 { X86::SHRD32rri8, X86::SHRD32mri8 },
191 { X86::SHRD64rrCL, X86::SHRD64mrCL },
192 { X86::SHRD64rri8, X86::SHRD64mri8 },
193 { X86::SUB16ri, X86::SUB16mi },
194 { X86::SUB16ri8, X86::SUB16mi8 },
195 { X86::SUB16rr, X86::SUB16mr },
196 { X86::SUB32ri, X86::SUB32mi },
197 { X86::SUB32ri8, X86::SUB32mi8 },
198 { X86::SUB32rr, X86::SUB32mr },
199 { X86::SUB64ri32, X86::SUB64mi32 },
200 { X86::SUB64ri8, X86::SUB64mi8 },
201 { X86::SUB64rr, X86::SUB64mr },
202 { X86::SUB8ri, X86::SUB8mi },
203 { X86::SUB8rr, X86::SUB8mr },
204 { X86::XOR16ri, X86::XOR16mi },
205 { X86::XOR16ri8, X86::XOR16mi8 },
206 { X86::XOR16rr, X86::XOR16mr },
207 { X86::XOR32ri, X86::XOR32mi },
208 { X86::XOR32ri8, X86::XOR32mi8 },
209 { X86::XOR32rr, X86::XOR32mr },
210 { X86::XOR64ri32, X86::XOR64mi32 },
211 { X86::XOR64ri8, X86::XOR64mi8 },
212 { X86::XOR64rr, X86::XOR64mr },
213 { X86::XOR8ri, X86::XOR8mi },
214 { X86::XOR8rr, X86::XOR8mr }
215 };
216
217 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
218 unsigned RegOp = OpTbl2Addr[i][0];
219 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000220 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000221 std::make_pair(MemOp,0))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000222 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000223 // Index 0, folded load and store, no alignment requirement.
224 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson43dbe052008-01-07 01:35:02 +0000225 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000226 std::make_pair(RegOp,
227 AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000228 AmbEntries.push_back(MemOp);
229 }
230
231 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000232 static const unsigned OpTbl0[][4] = {
233 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
234 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
235 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
236 { X86::CALL32r, X86::CALL32m, 1, 0 },
237 { X86::CALL64r, X86::CALL64m, 1, 0 },
238 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
239 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
240 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
241 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
242 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
243 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
244 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
245 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
246 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
247 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
248 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
249 { X86::DIV16r, X86::DIV16m, 1, 0 },
250 { X86::DIV32r, X86::DIV32m, 1, 0 },
251 { X86::DIV64r, X86::DIV64m, 1, 0 },
252 { X86::DIV8r, X86::DIV8m, 1, 0 },
253 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
254 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
255 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
256 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
257 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
258 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
259 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
260 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
261 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
262 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
263 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
264 { X86::JMP32r, X86::JMP32m, 1, 0 },
265 { X86::JMP64r, X86::JMP64m, 1, 0 },
266 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
267 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
268 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
269 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000270 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000271 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
272 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
273 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
274 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
275 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
276 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
277 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
278 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
279 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
280 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000283 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
284 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
285 { X86::MUL16r, X86::MUL16m, 1, 0 },
286 { X86::MUL32r, X86::MUL32m, 1, 0 },
287 { X86::MUL64r, X86::MUL64m, 1, 0 },
288 { X86::MUL8r, X86::MUL8m, 1, 0 },
289 { X86::SETAEr, X86::SETAEm, 0, 0 },
290 { X86::SETAr, X86::SETAm, 0, 0 },
291 { X86::SETBEr, X86::SETBEm, 0, 0 },
292 { X86::SETBr, X86::SETBm, 0, 0 },
293 { X86::SETEr, X86::SETEm, 0, 0 },
294 { X86::SETGEr, X86::SETGEm, 0, 0 },
295 { X86::SETGr, X86::SETGm, 0, 0 },
296 { X86::SETLEr, X86::SETLEm, 0, 0 },
297 { X86::SETLr, X86::SETLm, 0, 0 },
298 { X86::SETNEr, X86::SETNEm, 0, 0 },
299 { X86::SETNOr, X86::SETNOm, 0, 0 },
300 { X86::SETNPr, X86::SETNPm, 0, 0 },
301 { X86::SETNSr, X86::SETNSm, 0, 0 },
302 { X86::SETOr, X86::SETOm, 0, 0 },
303 { X86::SETPr, X86::SETPm, 0, 0 },
304 { X86::SETSr, X86::SETSm, 0, 0 },
305 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000306 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000311 };
312
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000316 unsigned Align = OpTbl0[i][3];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000318 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000325 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000326 AmbEntries.push_back(MemOp);
327 }
328
Evan Chengf9b36f02009-07-15 06:10:07 +0000329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000382 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000383 { X86::MOV64rr, X86::MOV64rm, 0 },
384 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
385 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
386 { X86::MOV8rr, X86::MOV8rm, 0 },
387 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
388 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
389 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
390 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
391 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
392 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000393 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
394 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000395 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
396 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
397 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
398 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
399 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
400 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
401 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng94da7212010-01-21 00:55:14 +0000402 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000403 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
404 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
405 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
406 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
407 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
408 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
409 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
410 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
411 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
412 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
413 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
414 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
415 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
416 { X86::RCPPSr, X86::RCPPSm, 16 },
417 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
418 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
419 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
420 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
421 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
422 { X86::SQRTPDr, X86::SQRTPDm, 16 },
423 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
424 { X86::SQRTPSr, X86::SQRTPSm, 16 },
425 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
426 { X86::SQRTSDr, X86::SQRTSDm, 0 },
427 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
428 { X86::SQRTSSr, X86::SQRTSSm, 0 },
429 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
430 { X86::TEST16rr, X86::TEST16rm, 0 },
431 { X86::TEST32rr, X86::TEST32rm, 0 },
432 { X86::TEST64rr, X86::TEST64rm, 0 },
433 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000434 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000435 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
436 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000437 };
438
439 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
440 unsigned RegOp = OpTbl1[i][0];
441 unsigned MemOp = OpTbl1[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000442 unsigned Align = OpTbl1[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000443 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000444 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000445 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000446 // Index 1, folded load
447 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000448 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
449 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000450 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000451 AmbEntries.push_back(MemOp);
452 }
453
Evan Chengf9b36f02009-07-15 06:10:07 +0000454 static const unsigned OpTbl2[][3] = {
455 { X86::ADC32rr, X86::ADC32rm, 0 },
456 { X86::ADC64rr, X86::ADC64rm, 0 },
457 { X86::ADD16rr, X86::ADD16rm, 0 },
458 { X86::ADD32rr, X86::ADD32rm, 0 },
459 { X86::ADD64rr, X86::ADD64rm, 0 },
460 { X86::ADD8rr, X86::ADD8rm, 0 },
461 { X86::ADDPDrr, X86::ADDPDrm, 16 },
462 { X86::ADDPSrr, X86::ADDPSrm, 16 },
463 { X86::ADDSDrr, X86::ADDSDrm, 0 },
464 { X86::ADDSSrr, X86::ADDSSrm, 0 },
465 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
466 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
467 { X86::AND16rr, X86::AND16rm, 0 },
468 { X86::AND32rr, X86::AND32rm, 0 },
469 { X86::AND64rr, X86::AND64rm, 0 },
470 { X86::AND8rr, X86::AND8rm, 0 },
471 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
472 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
473 { X86::ANDPDrr, X86::ANDPDrm, 16 },
474 { X86::ANDPSrr, X86::ANDPSrm, 16 },
475 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
476 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
477 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
478 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
479 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
480 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
481 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
482 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
483 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
484 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
485 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
486 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
487 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
488 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
489 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
490 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
491 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
492 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
493 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
494 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
495 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
496 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
497 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
498 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
499 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
500 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
501 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
502 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
503 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
504 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
505 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
506 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
507 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
508 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
509 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
510 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
511 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
512 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
513 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
514 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
515 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
516 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
517 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
518 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
519 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
520 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
521 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
522 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
523 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
524 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
525 { X86::CMPSDrr, X86::CMPSDrm, 0 },
526 { X86::CMPSSrr, X86::CMPSSrm, 0 },
527 { X86::DIVPDrr, X86::DIVPDrm, 16 },
528 { X86::DIVPSrr, X86::DIVPSrm, 16 },
529 { X86::DIVSDrr, X86::DIVSDrm, 0 },
530 { X86::DIVSSrr, X86::DIVSSrm, 0 },
531 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
532 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
533 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
534 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
535 { X86::FsORPDrr, X86::FsORPDrm, 16 },
536 { X86::FsORPSrr, X86::FsORPSrm, 16 },
537 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
538 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
539 { X86::HADDPDrr, X86::HADDPDrm, 16 },
540 { X86::HADDPSrr, X86::HADDPSrm, 16 },
541 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
542 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
543 { X86::IMUL16rr, X86::IMUL16rm, 0 },
544 { X86::IMUL32rr, X86::IMUL32rm, 0 },
545 { X86::IMUL64rr, X86::IMUL64rm, 0 },
546 { X86::MAXPDrr, X86::MAXPDrm, 16 },
547 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
548 { X86::MAXPSrr, X86::MAXPSrm, 16 },
549 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
550 { X86::MAXSDrr, X86::MAXSDrm, 0 },
551 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
552 { X86::MAXSSrr, X86::MAXSSrm, 0 },
553 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
554 { X86::MINPDrr, X86::MINPDrm, 16 },
555 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
556 { X86::MINPSrr, X86::MINPSrm, 16 },
557 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
558 { X86::MINSDrr, X86::MINSDrm, 0 },
559 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
560 { X86::MINSSrr, X86::MINSSrm, 0 },
561 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
562 { X86::MULPDrr, X86::MULPDrm, 16 },
563 { X86::MULPSrr, X86::MULPSrm, 16 },
564 { X86::MULSDrr, X86::MULSDrm, 0 },
565 { X86::MULSSrr, X86::MULSSrm, 0 },
566 { X86::OR16rr, X86::OR16rm, 0 },
567 { X86::OR32rr, X86::OR32rm, 0 },
568 { X86::OR64rr, X86::OR64rm, 0 },
569 { X86::OR8rr, X86::OR8rm, 0 },
570 { X86::ORPDrr, X86::ORPDrm, 16 },
571 { X86::ORPSrr, X86::ORPSrm, 16 },
572 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
573 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
574 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
575 { X86::PADDBrr, X86::PADDBrm, 16 },
576 { X86::PADDDrr, X86::PADDDrm, 16 },
577 { X86::PADDQrr, X86::PADDQrm, 16 },
578 { X86::PADDSBrr, X86::PADDSBrm, 16 },
579 { X86::PADDSWrr, X86::PADDSWrm, 16 },
580 { X86::PADDWrr, X86::PADDWrm, 16 },
581 { X86::PANDNrr, X86::PANDNrm, 16 },
582 { X86::PANDrr, X86::PANDrm, 16 },
583 { X86::PAVGBrr, X86::PAVGBrm, 16 },
584 { X86::PAVGWrr, X86::PAVGWrm, 16 },
585 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
586 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
587 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
588 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
589 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
590 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
591 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
592 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
593 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
594 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
595 { X86::PMINSWrr, X86::PMINSWrm, 16 },
596 { X86::PMINUBrr, X86::PMINUBrm, 16 },
597 { X86::PMULDQrr, X86::PMULDQrm, 16 },
598 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
599 { X86::PMULHWrr, X86::PMULHWrm, 16 },
600 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000601 { X86::PMULLWrr, X86::PMULLWrm, 16 },
602 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
603 { X86::PORrr, X86::PORrm, 16 },
604 { X86::PSADBWrr, X86::PSADBWrm, 16 },
605 { X86::PSLLDrr, X86::PSLLDrm, 16 },
606 { X86::PSLLQrr, X86::PSLLQrm, 16 },
607 { X86::PSLLWrr, X86::PSLLWrm, 16 },
608 { X86::PSRADrr, X86::PSRADrm, 16 },
609 { X86::PSRAWrr, X86::PSRAWrm, 16 },
610 { X86::PSRLDrr, X86::PSRLDrm, 16 },
611 { X86::PSRLQrr, X86::PSRLQrm, 16 },
612 { X86::PSRLWrr, X86::PSRLWrm, 16 },
613 { X86::PSUBBrr, X86::PSUBBrm, 16 },
614 { X86::PSUBDrr, X86::PSUBDrm, 16 },
615 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
616 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
617 { X86::PSUBWrr, X86::PSUBWrm, 16 },
618 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
619 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
620 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
621 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
622 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
623 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
624 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
625 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
626 { X86::PXORrr, X86::PXORrm, 16 },
627 { X86::SBB32rr, X86::SBB32rm, 0 },
628 { X86::SBB64rr, X86::SBB64rm, 0 },
629 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
630 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
631 { X86::SUB16rr, X86::SUB16rm, 0 },
632 { X86::SUB32rr, X86::SUB32rm, 0 },
633 { X86::SUB64rr, X86::SUB64rm, 0 },
634 { X86::SUB8rr, X86::SUB8rm, 0 },
635 { X86::SUBPDrr, X86::SUBPDrm, 16 },
636 { X86::SUBPSrr, X86::SUBPSrm, 16 },
637 { X86::SUBSDrr, X86::SUBSDrm, 0 },
638 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000639 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000640 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
641 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
642 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
643 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
644 { X86::XOR16rr, X86::XOR16rm, 0 },
645 { X86::XOR32rr, X86::XOR32rm, 0 },
646 { X86::XOR64rr, X86::XOR64rm, 0 },
647 { X86::XOR8rr, X86::XOR8rm, 0 },
648 { X86::XORPDrr, X86::XORPDrm, 16 },
649 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000650 };
651
652 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
653 unsigned RegOp = OpTbl2[i][0];
654 unsigned MemOp = OpTbl2[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000655 unsigned Align = OpTbl2[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000656 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000657 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000658 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000659 // Index 2, folded load
660 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000661 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000662 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000663 AmbEntries.push_back(MemOp);
664 }
665
666 // Remove ambiguous entries.
667 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Chris Lattner72614082002-10-25 22:55:53 +0000668}
669
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000670bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +0000671 unsigned &SrcReg, unsigned &DstReg,
672 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattner07f7cc32008-03-11 19:28:17 +0000673 switch (MI.getOpcode()) {
674 default:
675 return false;
676 case X86::MOV8rr:
Bill Wendling18247732009-04-17 22:40:38 +0000677 case X86::MOV8rr_NOREX:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000678 case X86::MOV16rr:
679 case X86::MOV32rr:
680 case X86::MOV64rr:
Evan Chengf48ef032010-03-14 03:48:46 +0000681 case X86::MOV32rr_TC:
682 case X86::MOV64rr_TC:
Chris Lattner1d386772008-03-11 19:30:09 +0000683
684 // FP Stack register class copies
685 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
686 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
687 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
Dan Gohman874cada2010-02-28 00:17:42 +0000688
689 // Note that MOVSSrr and MOVSDrr are not considered copies. FR32 and FR64
690 // copies are done with FsMOVAPSrr and FsMOVAPDrr.
691
Chris Lattner07f7cc32008-03-11 19:28:17 +0000692 case X86::FsMOVAPSrr:
693 case X86::FsMOVAPDrr:
694 case X86::MOVAPSrr:
695 case X86::MOVAPDrr:
Dan Gohman54462742009-01-09 02:40:34 +0000696 case X86::MOVDQArr:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000697 case X86::MMX_MOVQ64rr:
698 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000699 MI.getOperand(0).isReg() &&
700 MI.getOperand(1).isReg() &&
Chris Lattner07f7cc32008-03-11 19:28:17 +0000701 "invalid register-register move instruction");
Evan Cheng04ee5a12009-01-20 19:12:24 +0000702 SrcReg = MI.getOperand(1).getReg();
703 DstReg = MI.getOperand(0).getReg();
704 SrcSubIdx = MI.getOperand(1).getSubReg();
705 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattner07f7cc32008-03-11 19:28:17 +0000706 return true;
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000707 }
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000708}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000709
Evan Chenga5a81d72010-01-12 00:09:37 +0000710bool
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000711X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
712 unsigned &SrcReg, unsigned &DstReg,
713 unsigned &SubIdx) const {
Evan Chenga5a81d72010-01-12 00:09:37 +0000714 switch (MI.getOpcode()) {
715 default: break;
716 case X86::MOVSX16rr8:
717 case X86::MOVZX16rr8:
718 case X86::MOVSX32rr8:
719 case X86::MOVZX32rr8:
720 case X86::MOVSX64rr8:
721 case X86::MOVZX64rr8:
Evan Cheng57d1d932010-01-13 08:01:32 +0000722 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
723 // It's not always legal to reference the low 8-bit of the larger
724 // register in 32-bit mode.
725 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000726 case X86::MOVSX32rr16:
727 case X86::MOVZX32rr16:
728 case X86::MOVSX64rr16:
729 case X86::MOVZX64rr16:
730 case X86::MOVSX64rr32:
731 case X86::MOVZX64rr32: {
732 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
733 // Be conservative.
734 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000735 SrcReg = MI.getOperand(1).getReg();
736 DstReg = MI.getOperand(0).getReg();
Evan Chenga5a81d72010-01-12 00:09:37 +0000737 switch (MI.getOpcode()) {
738 default:
739 llvm_unreachable(0);
740 break;
741 case X86::MOVSX16rr8:
742 case X86::MOVZX16rr8:
743 case X86::MOVSX32rr8:
744 case X86::MOVZX32rr8:
745 case X86::MOVSX64rr8:
746 case X86::MOVZX64rr8:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000747 SubIdx = X86::sub_8bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000748 break;
749 case X86::MOVSX32rr16:
750 case X86::MOVZX32rr16:
751 case X86::MOVSX64rr16:
752 case X86::MOVZX64rr16:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000753 SubIdx = X86::sub_16bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000754 break;
755 case X86::MOVSX64rr32:
756 case X86::MOVZX64rr32:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000757 SubIdx = X86::sub_32bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000758 break;
759 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000760 return true;
Evan Chenga5a81d72010-01-12 00:09:37 +0000761 }
762 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000763 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000764}
765
David Greeneb87bc952009-11-12 20:55:29 +0000766/// isFrameOperand - Return true and the FrameIndex if the specified
767/// operand and follow operands form a reference to the stack frame.
768bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
769 int &FrameIndex) const {
770 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
771 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
772 MI->getOperand(Op+1).getImm() == 1 &&
773 MI->getOperand(Op+2).getReg() == 0 &&
774 MI->getOperand(Op+3).getImm() == 0) {
775 FrameIndex = MI->getOperand(Op).getIndex();
776 return true;
777 }
778 return false;
779}
780
David Greenedda39782009-11-13 00:29:53 +0000781static bool isFrameLoadOpcode(int Opcode) {
782 switch (Opcode) {
Chris Lattner40839602006-02-02 20:12:32 +0000783 default: break;
784 case X86::MOV8rm:
785 case X86::MOV16rm:
786 case X86::MOV32rm:
Evan Cheng25ab6902006-09-08 06:48:29 +0000787 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000788 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000789 case X86::MOVSSrm:
790 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000791 case X86::MOVAPSrm:
792 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000793 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000794 case X86::MMX_MOVD64rm:
795 case X86::MMX_MOVQ64rm:
David Greenedda39782009-11-13 00:29:53 +0000796 return true;
797 break;
798 }
799 return false;
800}
801
802static bool isFrameStoreOpcode(int Opcode) {
803 switch (Opcode) {
804 default: break;
805 case X86::MOV8mr:
806 case X86::MOV16mr:
807 case X86::MOV32mr:
808 case X86::MOV64mr:
809 case X86::ST_FpP64m:
810 case X86::MOVSSmr:
811 case X86::MOVSDmr:
812 case X86::MOVAPSmr:
813 case X86::MOVAPDmr:
814 case X86::MOVDQAmr:
815 case X86::MMX_MOVD64mr:
816 case X86::MMX_MOVQ64mr:
817 case X86::MMX_MOVNTQmr:
818 return true;
819 }
820 return false;
821}
822
823unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
824 int &FrameIndex) const {
825 if (isFrameLoadOpcode(MI->getOpcode()))
826 if (isFrameOperand(MI, 1, FrameIndex))
Chris Lattner40839602006-02-02 20:12:32 +0000827 return MI->getOperand(0).getReg();
David Greenedda39782009-11-13 00:29:53 +0000828 return 0;
829}
830
831unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
832 int &FrameIndex) const {
833 if (isFrameLoadOpcode(MI->getOpcode())) {
834 unsigned Reg;
835 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
836 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000837 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000838 const MachineMemOperand *Dummy;
839 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000840 }
841 return 0;
842}
843
David Greeneb87bc952009-11-12 20:55:29 +0000844bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000845 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000846 int &FrameIndex) const {
847 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
848 oe = MI->memoperands_end();
849 o != oe;
850 ++o) {
851 if ((*o)->isLoad() && (*o)->getValue())
852 if (const FixedStackPseudoSourceValue *Value =
853 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
854 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000855 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000856 return true;
857 }
858 }
859 return false;
860}
861
Dan Gohmancbad42c2008-11-18 19:49:32 +0000862unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000863 int &FrameIndex) const {
David Greenedda39782009-11-13 00:29:53 +0000864 if (isFrameStoreOpcode(MI->getOpcode()))
865 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindolab449a682009-03-28 17:03:24 +0000866 return MI->getOperand(X86AddrNumOperands).getReg();
David Greenedda39782009-11-13 00:29:53 +0000867 return 0;
868}
869
870unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
871 int &FrameIndex) const {
872 if (isFrameStoreOpcode(MI->getOpcode())) {
873 unsigned Reg;
874 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
875 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000876 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000877 const MachineMemOperand *Dummy;
878 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000879 }
880 return 0;
881}
882
David Greeneb87bc952009-11-12 20:55:29 +0000883bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000884 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000885 int &FrameIndex) const {
886 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
887 oe = MI->memoperands_end();
888 o != oe;
889 ++o) {
890 if ((*o)->isStore() && (*o)->getValue())
891 if (const FixedStackPseudoSourceValue *Value =
892 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
893 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000894 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000895 return true;
896 }
897 }
898 return false;
899}
900
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000901/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
902/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000903static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000904 bool isPICBase = false;
905 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
906 E = MRI.def_end(); I != E; ++I) {
907 MachineInstr *DefMI = I.getOperand().getParent();
908 if (DefMI->getOpcode() != X86::MOVPC32r)
909 return false;
910 assert(!isPICBase && "More than one PIC base?");
911 isPICBase = true;
912 }
913 return isPICBase;
914}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000915
Bill Wendling9f8fea32008-05-12 20:54:26 +0000916bool
Dan Gohman3731bc02009-10-10 00:34:18 +0000917X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
918 AliasAnalysis *AA) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000919 switch (MI->getOpcode()) {
920 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000921 case X86::MOV8rm:
922 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000923 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000924 case X86::MOV64rm:
925 case X86::LD_Fp64m:
926 case X86::MOVSSrm:
927 case X86::MOVSDrm:
928 case X86::MOVAPSrm:
Evan Cheng600c0432009-11-16 21:56:03 +0000929 case X86::MOVUPSrm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000930 case X86::MOVUPSrm_Int:
Evan Chenge771ebd2008-03-27 01:41:09 +0000931 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000932 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000933 case X86::MMX_MOVD64rm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000934 case X86::MMX_MOVQ64rm:
935 case X86::FsMOVAPSrm:
936 case X86::FsMOVAPDrm: {
Evan Chenge771ebd2008-03-27 01:41:09 +0000937 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000938 if (MI->getOperand(1).isReg() &&
939 MI->getOperand(2).isImm() &&
940 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman3731bc02009-10-10 00:34:18 +0000941 MI->isInvariantLoad(AA)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000942 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000943 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000944 return true;
945 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000946 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000947 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000948 const MachineFunction &MF = *MI->getParent()->getParent();
949 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000950 bool isPICBase = false;
951 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
952 E = MRI.def_end(); I != E; ++I) {
953 MachineInstr *DefMI = I.getOperand().getParent();
954 if (DefMI->getOpcode() != X86::MOVPC32r)
955 return false;
956 assert(!isPICBase && "More than one PIC base?");
957 isPICBase = true;
958 }
959 return isPICBase;
960 }
961 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000962 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000963
964 case X86::LEA32r:
965 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000966 if (MI->getOperand(2).isImm() &&
967 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
968 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000969 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000970 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000971 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000972 unsigned BaseReg = MI->getOperand(1).getReg();
973 if (BaseReg == 0)
974 return true;
975 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000976 const MachineFunction &MF = *MI->getParent()->getParent();
977 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000978 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000979 }
980 return false;
981 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000982 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000983
Dan Gohmand45eddd2007-06-26 00:48:07 +0000984 // All other instructions marked M_REMATERIALIZABLE are always trivially
985 // rematerializable.
986 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000987}
988
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000989/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
990/// would clobber the EFLAGS condition register. Note the result may be
991/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman1b1764b2009-10-14 00:08:59 +0000992/// a few instructions in each direction it assumes it's not safe.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000993static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
994 MachineBasicBlock::iterator I) {
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000995 MachineBasicBlock::iterator E = MBB.end();
996
Dan Gohman3afda6e2008-10-21 03:24:31 +0000997 // It's always safe to clobber EFLAGS at the end of a block.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000998 if (I == E)
Dan Gohman3afda6e2008-10-21 03:24:31 +0000999 return true;
1000
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001001 // For compile time consideration, if we are not able to determine the
Dan Gohman1b1764b2009-10-14 00:08:59 +00001002 // safety after visiting 4 instructions in each direction, we will assume
1003 // it's not safe.
1004 MachineBasicBlock::iterator Iter = I;
1005 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001006 bool SeenDef = false;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001007 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1008 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001009 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001010 continue;
1011 if (MO.getReg() == X86::EFLAGS) {
1012 if (MO.isUse())
1013 return false;
1014 SeenDef = true;
1015 }
1016 }
1017
1018 if (SeenDef)
1019 // This instruction defines EFLAGS, no need to look any further.
1020 return true;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001021 ++Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001022 // Skip over DBG_VALUE.
1023 while (Iter != E && Iter->isDebugValue())
1024 ++Iter;
Dan Gohman3afda6e2008-10-21 03:24:31 +00001025
1026 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001027 if (Iter == E)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001028 return true;
1029 }
1030
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001031 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman1b1764b2009-10-14 00:08:59 +00001032 Iter = I;
1033 for (unsigned i = 0; i < 4; ++i) {
1034 // If we make it to the beginning of the block, it's safe to clobber
1035 // EFLAGS iff EFLAGS is not live-in.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001036 if (Iter == B)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001037 return !MBB.isLiveIn(X86::EFLAGS);
1038
1039 --Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001040 // Skip over DBG_VALUE.
1041 while (Iter != B && Iter->isDebugValue())
1042 --Iter;
1043
Dan Gohman1b1764b2009-10-14 00:08:59 +00001044 bool SawKill = false;
1045 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1046 MachineOperand &MO = Iter->getOperand(j);
1047 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1048 if (MO.isDef()) return MO.isDead();
1049 if (MO.isKill()) SawKill = true;
1050 }
1051 }
1052
1053 if (SawKill)
1054 // This instruction kills EFLAGS and doesn't redefine it, so
1055 // there's no need to look further.
Dan Gohman3afda6e2008-10-21 03:24:31 +00001056 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001057 }
1058
1059 // Conservative answer.
1060 return false;
1061}
1062
Evan Chengca1267c2008-03-31 20:40:39 +00001063void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1064 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +00001065 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001066 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001067 const TargetRegisterInfo &TRI) const {
Dan Gohman0d881042010-05-07 01:28:10 +00001068 DebugLoc DL = Orig->getDebugLoc();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001069
Evan Chengca1267c2008-03-31 20:40:39 +00001070 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1071 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +00001072 bool Clone = true;
1073 unsigned Opc = Orig->getOpcode();
1074 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001075 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +00001076 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001077 case X86::MOV16r0:
1078 case X86::MOV32r0:
1079 case X86::MOV64r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001080 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +00001081 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001082 default: break;
1083 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001084 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001085 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman6fe0df22010-02-26 16:49:27 +00001086 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001087 }
Evan Cheng37844532009-07-16 09:20:10 +00001088 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001089 }
Evan Chengca1267c2008-03-31 20:40:39 +00001090 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001091 }
1092 }
1093
Evan Cheng37844532009-07-16 09:20:10 +00001094 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001095 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +00001096 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +00001097 } else {
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001098 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +00001099 }
Evan Cheng03eb3882008-04-16 23:44:44 +00001100
Evan Cheng37844532009-07-16 09:20:10 +00001101 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001102 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengca1267c2008-03-31 20:40:39 +00001103}
1104
Evan Cheng3f411c72007-10-05 08:04:01 +00001105/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1106/// is not marked dead.
1107static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001108 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1109 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001110 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001111 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1112 return true;
1113 }
1114 }
1115 return false;
1116}
1117
Evan Chengdd99f3a2009-12-12 20:03:14 +00001118/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng656e5142009-12-11 06:01:48 +00001119/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1120/// to a 32-bit superregister and then truncating back down to a 16-bit
1121/// subregister.
1122MachineInstr *
1123X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1124 MachineFunction::iterator &MFI,
1125 MachineBasicBlock::iterator &MBBI,
1126 LiveVariables *LV) const {
1127 MachineInstr *MI = MBBI;
1128 unsigned Dest = MI->getOperand(0).getReg();
1129 unsigned Src = MI->getOperand(1).getReg();
1130 bool isDead = MI->getOperand(0).isDead();
1131 bool isKill = MI->getOperand(1).isKill();
1132
1133 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1134 ? X86::LEA64_32r : X86::LEA32r;
1135 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1136 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1137 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1138
1139 // Build and insert into an implicit UNDEF value. This is OK because
1140 // well be shifting and then extracting the lower 16-bits.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001141 // This has the potential to cause partial register stall. e.g.
Evan Cheng04ab19c2009-12-12 18:55:26 +00001142 // movw (%rbp,%rcx,2), %dx
1143 // leal -65(%rdx), %esi
Evan Chengdd99f3a2009-12-12 20:03:14 +00001144 // But testing has shown this *does* help performance in 64-bit mode (at
1145 // least on modern x86 machines).
Evan Cheng656e5142009-12-11 06:01:48 +00001146 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1147 MachineInstr *InsMI =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001148 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1149 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1150 .addReg(Src, getKillRegState(isKill));
Evan Cheng656e5142009-12-11 06:01:48 +00001151
1152 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1153 get(Opc), leaOutReg);
1154 switch (MIOpc) {
1155 default:
1156 llvm_unreachable(0);
1157 break;
1158 case X86::SHL16ri: {
1159 unsigned ShAmt = MI->getOperand(2).getImm();
1160 MIB.addReg(0).addImm(1 << ShAmt)
1161 .addReg(leaInReg, RegState::Kill).addImm(0);
1162 break;
1163 }
1164 case X86::INC16r:
1165 case X86::INC64_16r:
1166 addLeaRegOffset(MIB, leaInReg, true, 1);
1167 break;
1168 case X86::DEC16r:
1169 case X86::DEC64_16r:
1170 addLeaRegOffset(MIB, leaInReg, true, -1);
1171 break;
1172 case X86::ADD16ri:
1173 case X86::ADD16ri8:
1174 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1175 break;
1176 case X86::ADD16rr: {
1177 unsigned Src2 = MI->getOperand(2).getReg();
1178 bool isKill2 = MI->getOperand(2).isKill();
1179 unsigned leaInReg2 = 0;
1180 MachineInstr *InsMI2 = 0;
1181 if (Src == Src2) {
1182 // ADD16rr %reg1028<kill>, %reg1028
1183 // just a single insert_subreg.
1184 addRegReg(MIB, leaInReg, true, leaInReg, false);
1185 } else {
1186 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1187 // Build and insert into an implicit UNDEF value. This is OK because
1188 // well be shifting and then extracting the lower 16-bits.
1189 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1190 InsMI2 =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001191 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1192 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1193 .addReg(Src2, getKillRegState(isKill2));
Evan Cheng656e5142009-12-11 06:01:48 +00001194 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1195 }
1196 if (LV && isKill2 && InsMI2)
1197 LV->replaceKillInstruction(Src2, MI, InsMI2);
1198 break;
1199 }
1200 }
1201
1202 MachineInstr *NewMI = MIB;
1203 MachineInstr *ExtMI =
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001204 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
Evan Cheng656e5142009-12-11 06:01:48 +00001205 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001206 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
Evan Cheng656e5142009-12-11 06:01:48 +00001207
1208 if (LV) {
1209 // Update live variables
1210 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1211 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1212 if (isKill)
1213 LV->replaceKillInstruction(Src, MI, InsMI);
1214 if (isDead)
1215 LV->replaceKillInstruction(Dest, MI, ExtMI);
1216 }
1217
1218 return ExtMI;
1219}
1220
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001221/// convertToThreeAddress - This method must be implemented by targets that
1222/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1223/// may be able to convert a two-address instruction into a true
1224/// three-address instruction on demand. This allows the X86 target (for
1225/// example) to convert ADD and SHL instructions into LEA instructions if they
1226/// would require register copies due to two-addressness.
1227///
1228/// This method returns a null pointer if the transformation cannot be
1229/// performed, otherwise it returns the new instruction.
1230///
Evan Cheng258ff672006-12-01 21:52:41 +00001231MachineInstr *
1232X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1233 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001234 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001235 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001236 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001237 // All instructions input are two-addr instructions. Get the known operands.
1238 unsigned Dest = MI->getOperand(0).getReg();
1239 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001240 bool isDead = MI->getOperand(0).isDead();
1241 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001242
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001243 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001244 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001245 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001246 // 16-bit LEA is also slow on Core2.
Evan Cheng258ff672006-12-01 21:52:41 +00001247 bool DisableLEA16 = true;
Evan Chengdd99f3a2009-12-12 20:03:14 +00001248 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng258ff672006-12-01 21:52:41 +00001249
Evan Cheng559dc462007-10-05 20:34:26 +00001250 unsigned MIOpc = MI->getOpcode();
1251 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001252 case X86::SHUFPSrri: {
1253 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001254 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1255
Evan Chengaa3c1412006-05-30 21:45:53 +00001256 unsigned B = MI->getOperand(1).getReg();
1257 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001258 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001259 unsigned A = MI->getOperand(0).getReg();
1260 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001261 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001262 .addReg(A, RegState::Define | getDeadRegState(isDead))
1263 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001264 break;
1265 }
Chris Lattner995f5502007-03-28 18:12:31 +00001266 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001267 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001268 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1269 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001270 unsigned ShAmt = MI->getOperand(2).getImm();
1271 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001272
Bill Wendlingfbef3102009-02-11 21:51:19 +00001273 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001274 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1275 .addReg(0).addImm(1 << ShAmt)
1276 .addReg(Src, getKillRegState(isKill))
1277 .addImm(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001278 break;
1279 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001280 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001281 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001282 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1283 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001284 unsigned ShAmt = MI->getOperand(2).getImm();
1285 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001286
Evan Chengdd99f3a2009-12-12 20:03:14 +00001287 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001288 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001289 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001290 .addReg(0).addImm(1 << ShAmt)
Bill Wendling587daed2009-05-13 21:33:08 +00001291 .addReg(Src, getKillRegState(isKill)).addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001292 break;
1293 }
1294 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001295 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001296 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1297 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001298 unsigned ShAmt = MI->getOperand(2).getImm();
1299 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001300
Evan Cheng656e5142009-12-11 06:01:48 +00001301 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001302 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001303 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1304 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1305 .addReg(0).addImm(1 << ShAmt)
1306 .addReg(Src, getKillRegState(isKill))
1307 .addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001308 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001309 }
Evan Cheng559dc462007-10-05 20:34:26 +00001310 default: {
1311 // The following opcodes also sets the condition code register(s). Only
1312 // convert them to equivalent lea if the condition code register def's
1313 // are dead!
1314 if (hasLiveCondCodeDef(MI))
1315 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001316
Evan Cheng559dc462007-10-05 20:34:26 +00001317 switch (MIOpc) {
1318 default: return 0;
1319 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001320 case X86::INC32r:
1321 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001322 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001323 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1324 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001325 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001326 .addReg(Dest, RegState::Define |
1327 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001328 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001329 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001330 }
Evan Cheng559dc462007-10-05 20:34:26 +00001331 case X86::INC16r:
1332 case X86::INC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001333 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001334 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001335 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001336 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001337 .addReg(Dest, RegState::Define |
1338 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001339 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001340 break;
1341 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001342 case X86::DEC32r:
1343 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001344 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001345 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1346 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001347 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001348 .addReg(Dest, RegState::Define |
1349 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001350 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001351 break;
1352 }
1353 case X86::DEC16r:
1354 case X86::DEC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001355 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001356 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001357 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001358 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001359 .addReg(Dest, RegState::Define |
1360 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001361 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001362 break;
1363 case X86::ADD64rr:
1364 case X86::ADD32rr: {
1365 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001366 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1367 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001368 unsigned Src2 = MI->getOperand(2).getReg();
1369 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001370 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001371 .addReg(Dest, RegState::Define |
1372 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001373 Src, isKill, Src2, isKill2);
1374 if (LV && isKill2)
1375 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001376 break;
1377 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001378 case X86::ADD16rr: {
Evan Cheng656e5142009-12-11 06:01:48 +00001379 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001380 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001381 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001382 unsigned Src2 = MI->getOperand(2).getReg();
1383 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001384 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001385 .addReg(Dest, RegState::Define |
1386 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001387 Src, isKill, Src2, isKill2);
1388 if (LV && isKill2)
1389 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001390 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001391 }
Evan Cheng559dc462007-10-05 20:34:26 +00001392 case X86::ADD64ri32:
1393 case X86::ADD64ri8:
1394 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001395 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1396 .addReg(Dest, RegState::Define |
1397 getDeadRegState(isDead)),
1398 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001399 break;
1400 case X86::ADD32ri:
Evan Cheng656e5142009-12-11 06:01:48 +00001401 case X86::ADD32ri8: {
Evan Cheng559dc462007-10-05 20:34:26 +00001402 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001403 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1404 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1405 .addReg(Dest, RegState::Define |
1406 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001407 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001408 break;
1409 }
Evan Cheng656e5142009-12-11 06:01:48 +00001410 case X86::ADD16ri:
1411 case X86::ADD16ri8:
1412 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001413 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001414 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1415 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1416 .addReg(Dest, RegState::Define |
1417 getDeadRegState(isDead)),
1418 Src, isKill, MI->getOperand(2).getImm());
1419 break;
Evan Cheng559dc462007-10-05 20:34:26 +00001420 }
1421 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001422 }
1423
Evan Cheng15246732008-02-07 08:29:53 +00001424 if (!NewMI) return 0;
1425
Evan Cheng9f1c8312008-07-03 09:09:37 +00001426 if (LV) { // Update live variables
1427 if (isKill)
1428 LV->replaceKillInstruction(Src, MI, NewMI);
1429 if (isDead)
1430 LV->replaceKillInstruction(Dest, MI, NewMI);
1431 }
1432
Evan Cheng559dc462007-10-05 20:34:26 +00001433 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001434 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001435}
1436
Chris Lattner41e431b2005-01-19 07:11:01 +00001437/// commuteInstruction - We have a few instructions that must be hacked on to
1438/// commute them.
1439///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001440MachineInstr *
1441X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001442 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001443 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1444 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001445 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001446 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1447 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1448 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001449 unsigned Opc;
1450 unsigned Size;
1451 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001452 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001453 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1454 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1455 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1456 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001457 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1458 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001459 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001460 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001461 if (NewMI) {
1462 MachineFunction &MF = *MI->getParent()->getParent();
1463 MI = MF.CloneMachineInstr(MI);
1464 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001465 }
Dan Gohman74feef22008-10-17 01:23:35 +00001466 MI->setDesc(get(Opc));
1467 MI->getOperand(3).setImm(Size-Amt);
1468 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001469 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001470 case X86::CMOVB16rr:
1471 case X86::CMOVB32rr:
1472 case X86::CMOVB64rr:
1473 case X86::CMOVAE16rr:
1474 case X86::CMOVAE32rr:
1475 case X86::CMOVAE64rr:
1476 case X86::CMOVE16rr:
1477 case X86::CMOVE32rr:
1478 case X86::CMOVE64rr:
1479 case X86::CMOVNE16rr:
1480 case X86::CMOVNE32rr:
1481 case X86::CMOVNE64rr:
1482 case X86::CMOVBE16rr:
1483 case X86::CMOVBE32rr:
1484 case X86::CMOVBE64rr:
1485 case X86::CMOVA16rr:
1486 case X86::CMOVA32rr:
1487 case X86::CMOVA64rr:
1488 case X86::CMOVL16rr:
1489 case X86::CMOVL32rr:
1490 case X86::CMOVL64rr:
1491 case X86::CMOVGE16rr:
1492 case X86::CMOVGE32rr:
1493 case X86::CMOVGE64rr:
1494 case X86::CMOVLE16rr:
1495 case X86::CMOVLE32rr:
1496 case X86::CMOVLE64rr:
1497 case X86::CMOVG16rr:
1498 case X86::CMOVG32rr:
1499 case X86::CMOVG64rr:
1500 case X86::CMOVS16rr:
1501 case X86::CMOVS32rr:
1502 case X86::CMOVS64rr:
1503 case X86::CMOVNS16rr:
1504 case X86::CMOVNS32rr:
1505 case X86::CMOVNS64rr:
1506 case X86::CMOVP16rr:
1507 case X86::CMOVP32rr:
1508 case X86::CMOVP64rr:
1509 case X86::CMOVNP16rr:
1510 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001511 case X86::CMOVNP64rr:
1512 case X86::CMOVO16rr:
1513 case X86::CMOVO32rr:
1514 case X86::CMOVO64rr:
1515 case X86::CMOVNO16rr:
1516 case X86::CMOVNO32rr:
1517 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001518 unsigned Opc = 0;
1519 switch (MI->getOpcode()) {
1520 default: break;
1521 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1522 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1523 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1524 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1525 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1526 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1527 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1528 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1529 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1530 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1531 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1532 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1533 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1534 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1535 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1536 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1537 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1538 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1539 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1540 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1541 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1542 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1543 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1544 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1545 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1546 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1547 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1548 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1549 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1550 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1551 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1552 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001553 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001554 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1555 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1556 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1557 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1558 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001559 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001560 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1561 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1562 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001563 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1564 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001565 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001566 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1567 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1568 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001569 }
Dan Gohman74feef22008-10-17 01:23:35 +00001570 if (NewMI) {
1571 MachineFunction &MF = *MI->getParent()->getParent();
1572 MI = MF.CloneMachineInstr(MI);
1573 NewMI = false;
1574 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001575 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001576 // Fallthrough intended.
1577 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001578 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001579 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001580 }
1581}
1582
Chris Lattner7fbe9722006-10-20 17:42:20 +00001583static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1584 switch (BrOpc) {
1585 default: return X86::COND_INVALID;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001586 case X86::JE_4: return X86::COND_E;
1587 case X86::JNE_4: return X86::COND_NE;
1588 case X86::JL_4: return X86::COND_L;
1589 case X86::JLE_4: return X86::COND_LE;
1590 case X86::JG_4: return X86::COND_G;
1591 case X86::JGE_4: return X86::COND_GE;
1592 case X86::JB_4: return X86::COND_B;
1593 case X86::JBE_4: return X86::COND_BE;
1594 case X86::JA_4: return X86::COND_A;
1595 case X86::JAE_4: return X86::COND_AE;
1596 case X86::JS_4: return X86::COND_S;
1597 case X86::JNS_4: return X86::COND_NS;
1598 case X86::JP_4: return X86::COND_P;
1599 case X86::JNP_4: return X86::COND_NP;
1600 case X86::JO_4: return X86::COND_O;
1601 case X86::JNO_4: return X86::COND_NO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001602 }
1603}
1604
1605unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1606 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001607 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001608 case X86::COND_E: return X86::JE_4;
1609 case X86::COND_NE: return X86::JNE_4;
1610 case X86::COND_L: return X86::JL_4;
1611 case X86::COND_LE: return X86::JLE_4;
1612 case X86::COND_G: return X86::JG_4;
1613 case X86::COND_GE: return X86::JGE_4;
1614 case X86::COND_B: return X86::JB_4;
1615 case X86::COND_BE: return X86::JBE_4;
1616 case X86::COND_A: return X86::JA_4;
1617 case X86::COND_AE: return X86::JAE_4;
1618 case X86::COND_S: return X86::JS_4;
1619 case X86::COND_NS: return X86::JNS_4;
1620 case X86::COND_P: return X86::JP_4;
1621 case X86::COND_NP: return X86::JNP_4;
1622 case X86::COND_O: return X86::JO_4;
1623 case X86::COND_NO: return X86::JNO_4;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001624 }
1625}
1626
Chris Lattner9cd68752006-10-21 05:52:40 +00001627/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1628/// e.g. turning COND_E to COND_NE.
1629X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1630 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001631 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001632 case X86::COND_E: return X86::COND_NE;
1633 case X86::COND_NE: return X86::COND_E;
1634 case X86::COND_L: return X86::COND_GE;
1635 case X86::COND_LE: return X86::COND_G;
1636 case X86::COND_G: return X86::COND_LE;
1637 case X86::COND_GE: return X86::COND_L;
1638 case X86::COND_B: return X86::COND_AE;
1639 case X86::COND_BE: return X86::COND_A;
1640 case X86::COND_A: return X86::COND_BE;
1641 case X86::COND_AE: return X86::COND_B;
1642 case X86::COND_S: return X86::COND_NS;
1643 case X86::COND_NS: return X86::COND_S;
1644 case X86::COND_P: return X86::COND_NP;
1645 case X86::COND_NP: return X86::COND_P;
1646 case X86::COND_O: return X86::COND_NO;
1647 case X86::COND_NO: return X86::COND_O;
1648 }
1649}
1650
Dale Johannesen318093b2007-06-14 22:03:45 +00001651bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001652 const TargetInstrDesc &TID = MI->getDesc();
1653 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001654
1655 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001656 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001657 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001658 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001659 return true;
1660 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001661}
Chris Lattner9cd68752006-10-21 05:52:40 +00001662
Evan Cheng85dce6c2007-07-26 17:32:14 +00001663// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1664static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1665 const X86InstrInfo &TII) {
1666 if (MI->getOpcode() == X86::FP_REG_KILL)
1667 return false;
1668 return TII.isUnpredicatedTerminator(MI);
1669}
1670
Chris Lattner7fbe9722006-10-20 17:42:20 +00001671bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1672 MachineBasicBlock *&TBB,
1673 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001674 SmallVectorImpl<MachineOperand> &Cond,
1675 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001676 // Start from the bottom of the block and work up, examining the
1677 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001678 MachineBasicBlock::iterator I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001679 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001680 while (I != MBB.begin()) {
1681 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001682 if (I->isDebugValue())
1683 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001684
1685 // Working from the bottom, when we see a non-terminator instruction, we're
1686 // done.
Dan Gohman279c22e2008-10-21 03:29:32 +00001687 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1688 break;
Bill Wendling85de1e52009-12-14 06:51:19 +00001689
1690 // A terminator that isn't a branch can't easily be handled by this
1691 // analysis.
Dan Gohman279c22e2008-10-21 03:29:32 +00001692 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001693 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001694
Dan Gohman279c22e2008-10-21 03:29:32 +00001695 // Handle unconditional branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001696 if (I->getOpcode() == X86::JMP_4) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001697 UnCondBrIter = I;
1698
Evan Chengdc54d312009-02-09 07:14:22 +00001699 if (!AllowModify) {
1700 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001701 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001702 }
1703
Dan Gohman279c22e2008-10-21 03:29:32 +00001704 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +00001705 while (llvm::next(I) != MBB.end())
1706 llvm::next(I)->eraseFromParent();
Bill Wendling85de1e52009-12-14 06:51:19 +00001707
Dan Gohman279c22e2008-10-21 03:29:32 +00001708 Cond.clear();
1709 FBB = 0;
Bill Wendling85de1e52009-12-14 06:51:19 +00001710
Dan Gohman279c22e2008-10-21 03:29:32 +00001711 // Delete the JMP if it's equivalent to a fall-through.
1712 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1713 TBB = 0;
1714 I->eraseFromParent();
1715 I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001716 UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001717 continue;
1718 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001719
Evan Chengfc5a03e2010-04-13 18:50:27 +00001720 // TBB is used to indicate the unconditional destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001721 TBB = I->getOperand(0).getMBB();
1722 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001723 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001724
Dan Gohman279c22e2008-10-21 03:29:32 +00001725 // Handle conditional branches.
1726 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001727 if (BranchCode == X86::COND_INVALID)
1728 return true; // Can't handle indirect branch.
Bill Wendling85de1e52009-12-14 06:51:19 +00001729
Dan Gohman279c22e2008-10-21 03:29:32 +00001730 // Working from the bottom, handle the first conditional branch.
1731 if (Cond.empty()) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001732 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1733 if (AllowModify && UnCondBrIter != MBB.end() &&
1734 MBB.isLayoutSuccessor(TargetBB)) {
1735 // If we can modify the code and it ends in something like:
1736 //
1737 // jCC L1
1738 // jmp L2
1739 // L1:
1740 // ...
1741 // L2:
1742 //
1743 // Then we can change this to:
1744 //
1745 // jnCC L2
1746 // L1:
1747 // ...
1748 // L2:
1749 //
1750 // Which is a bit more efficient.
1751 // We conditionally jump to the fall-through block.
1752 BranchCode = GetOppositeBranchCondition(BranchCode);
1753 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1754 MachineBasicBlock::iterator OldInst = I;
1755
1756 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1757 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1758 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1759 .addMBB(TargetBB);
1760 MBB.addSuccessor(TargetBB);
1761
1762 OldInst->eraseFromParent();
1763 UnCondBrIter->eraseFromParent();
1764
1765 // Restart the analysis.
1766 UnCondBrIter = MBB.end();
1767 I = MBB.end();
1768 continue;
1769 }
1770
Dan Gohman279c22e2008-10-21 03:29:32 +00001771 FBB = TBB;
1772 TBB = I->getOperand(0).getMBB();
1773 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1774 continue;
1775 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001776
1777 // Handle subsequent conditional branches. Only handle the case where all
1778 // conditional branches branch to the same destination and their condition
1779 // opcodes fit one of the special multi-branch idioms.
Dan Gohman279c22e2008-10-21 03:29:32 +00001780 assert(Cond.size() == 1);
1781 assert(TBB);
Bill Wendling85de1e52009-12-14 06:51:19 +00001782
1783 // Only handle the case where all conditional branches branch to the same
1784 // destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001785 if (TBB != I->getOperand(0).getMBB())
1786 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001787
Dan Gohman279c22e2008-10-21 03:29:32 +00001788 // If the conditions are the same, we can leave them alone.
Bill Wendling85de1e52009-12-14 06:51:19 +00001789 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman279c22e2008-10-21 03:29:32 +00001790 if (OldBranchCode == BranchCode)
1791 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001792
1793 // If they differ, see if they fit one of the known patterns. Theoretically,
1794 // we could handle more patterns here, but we shouldn't expect to see them
1795 // if instruction selection has done a reasonable job.
Dan Gohman279c22e2008-10-21 03:29:32 +00001796 if ((OldBranchCode == X86::COND_NP &&
1797 BranchCode == X86::COND_E) ||
1798 (OldBranchCode == X86::COND_E &&
1799 BranchCode == X86::COND_NP))
1800 BranchCode = X86::COND_NP_OR_E;
1801 else if ((OldBranchCode == X86::COND_P &&
1802 BranchCode == X86::COND_NE) ||
1803 (OldBranchCode == X86::COND_NE &&
1804 BranchCode == X86::COND_P))
1805 BranchCode = X86::COND_NE_OR_P;
1806 else
1807 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001808
Dan Gohman279c22e2008-10-21 03:29:32 +00001809 // Update the MachineOperand.
1810 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001811 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001812
Dan Gohman279c22e2008-10-21 03:29:32 +00001813 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001814}
1815
Evan Cheng6ae36262007-05-18 00:18:17 +00001816unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001817 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001818 unsigned Count = 0;
1819
1820 while (I != MBB.begin()) {
1821 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001822 if (I->isDebugValue())
1823 continue;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001824 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman279c22e2008-10-21 03:29:32 +00001825 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1826 break;
1827 // Remove the branch.
1828 I->eraseFromParent();
1829 I = MBB.end();
1830 ++Count;
1831 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001832
Dan Gohman279c22e2008-10-21 03:29:32 +00001833 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001834}
1835
Evan Cheng6ae36262007-05-18 00:18:17 +00001836unsigned
1837X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1838 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +00001839 const SmallVectorImpl<MachineOperand> &Cond,
1840 DebugLoc DL) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001841 // Shouldn't be a fall through.
1842 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001843 assert((Cond.size() == 1 || Cond.size() == 0) &&
1844 "X86 branch conditions have one component!");
1845
Dan Gohman279c22e2008-10-21 03:29:32 +00001846 if (Cond.empty()) {
1847 // Unconditional branch?
1848 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings3bf91252010-06-17 22:43:56 +00001849 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001850 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001851 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001852
1853 // Conditional branch.
1854 unsigned Count = 0;
1855 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1856 switch (CC) {
1857 case X86::COND_NP_OR_E:
1858 // Synthesize NP_OR_E with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001859 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001860 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001861 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001862 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001863 break;
1864 case X86::COND_NE_OR_P:
1865 // Synthesize NE_OR_P with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001866 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001867 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001868 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001869 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001870 break;
Bill Wendling18ce64e2010-03-05 00:33:59 +00001871 default: {
1872 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001873 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001874 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001875 }
Bill Wendling18ce64e2010-03-05 00:33:59 +00001876 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001877 if (FBB) {
1878 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001879 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001880 ++Count;
1881 }
1882 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001883}
1884
Dan Gohman6d9305c2009-04-15 00:04:23 +00001885/// isHReg - Test if the given register is a physical h register.
1886static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001887 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001888}
1889
Owen Anderson940f83e2008-08-26 18:03:31 +00001890bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner5c927502008-03-09 08:46:19 +00001891 MachineBasicBlock::iterator MI,
1892 unsigned DestReg, unsigned SrcReg,
1893 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001894 const TargetRegisterClass *SrcRC,
1895 DebugLoc DL) const {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001896
Dan Gohman70bc17d2009-04-20 22:54:34 +00001897 // Determine if DstRC and SrcRC have a common superclass in common.
Rafael Espindolac2b3e002010-06-21 13:31:32 +00001898 const TargetRegisterClass *CommonRC = DestRC;
1899 if (DestRC == SrcRC)
1900 /* Source and destination have the same register class. */;
1901 else if (CommonRC->hasSuperClass(SrcRC))
1902 CommonRC = SrcRC;
1903 else if (!DestRC->hasSubClass(SrcRC)) {
1904 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
1905 // but we want to copy them as GR64. Similarly, for GR32_NOREX and
1906 // GR32_NOSP, copy as GR32.
1907 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1908 DestRC->hasSuperClass(&X86::GR64RegClass))
1909 CommonRC = &X86::GR64RegClass;
1910 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1911 DestRC->hasSuperClass(&X86::GR32RegClass))
1912 CommonRC = &X86::GR32RegClass;
Jakob Stoklund Olesenf2e4afd2010-07-07 20:33:27 +00001913 else if (SrcRC->hasSuperClass(&X86::GR8RegClass) &&
1914 DestRC->hasSuperClass(&X86::GR8RegClass))
1915 CommonRC = &X86::GR8RegClass;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00001916 else
1917 CommonRC = 0;
1918 }
Dan Gohman70bc17d2009-04-20 22:54:34 +00001919
1920 if (CommonRC) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001921 unsigned Opc;
Dan Gohmana4714e02009-07-30 01:56:29 +00001922 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001923 Opc = X86::MOV64rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001924 } else if (CommonRC == &X86::GR32RegClass ||
1925 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001926 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001927 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001928 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001929 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001930 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling18247732009-04-17 22:40:38 +00001931 // move. Otherwise use a normal move.
Jakob Stoklund Olesen5febd072010-07-07 23:04:56 +00001932 if ((isHReg(DestReg) || isHReg(SrcReg) ||
1933 SrcRC == &X86::GR8_ABCD_HRegClass ||
1934 DestRC == &X86::GR8_ABCD_HRegClass) &&
Bill Wendling18247732009-04-17 22:40:38 +00001935 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman6d9305c2009-04-15 00:04:23 +00001936 Opc = X86::MOV8rr_NOREX;
1937 else
1938 Opc = X86::MOV8rr;
Dan Gohman62417622009-04-27 16:33:14 +00001939 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001940 Opc = X86::MOV64rr;
Dan Gohman62417622009-04-27 16:33:14 +00001941 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001942 Opc = X86::MOV32rr;
Dan Gohman62417622009-04-27 16:33:14 +00001943 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001944 Opc = X86::MOV16rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001945 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001946 Opc = X86::MOV8rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001947 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1948 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1949 Opc = X86::MOV8rr_NOREX;
1950 else
1951 Opc = X86::MOV8rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001952 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1953 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001954 Opc = X86::MOV64rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001955 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001956 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001957 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001958 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001959 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001960 Opc = X86::MOV8rr;
Evan Chengf48ef032010-03-14 03:48:46 +00001961 } else if (CommonRC == &X86::GR64_TCRegClass) {
1962 Opc = X86::MOV64rr_TC;
1963 } else if (CommonRC == &X86::GR32_TCRegClass) {
1964 Opc = X86::MOV32rr_TC;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001965 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001966 Opc = X86::MOV_Fp3232;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001967 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001968 Opc = X86::MOV_Fp6464;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001969 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001970 Opc = X86::MOV_Fp8080;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001971 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001972 Opc = X86::FsMOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001973 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001974 Opc = X86::FsMOVAPDrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001975 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001976 Opc = X86::MOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001977 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001978 Opc = X86::MMX_MOVQ64rr;
1979 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +00001980 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001981 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001982 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001983 return true;
Owen Andersond10fd972007-12-31 06:32:00 +00001984 }
Dan Gohmana4714e02009-07-30 01:56:29 +00001985
Chris Lattner90b347d2008-03-09 07:58:04 +00001986 // Moving EFLAGS to / from another register requires a push and a pop.
Rafael Espindolac2b3e002010-06-21 13:31:32 +00001987 if (SrcRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001988 if (SrcReg != X86::EFLAGS)
1989 return false;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00001990 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Dan Gohmane5e4ff92010-05-20 16:16:00 +00001991 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
Bill Wendlingfbef3102009-02-11 21:51:19 +00001992 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001993 return true;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00001994 } else if (DestRC == &X86::GR32RegClass ||
1995 DestRC == &X86::GR32_NOSPRegClass) {
Dan Gohmane5e4ff92010-05-20 16:16:00 +00001996 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
Bill Wendlingfbef3102009-02-11 21:51:19 +00001997 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001998 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00001999 }
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002000 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00002001 if (DestReg != X86::EFLAGS)
2002 return false;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002003 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00002004 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
Dan Gohmane5e4ff92010-05-20 16:16:00 +00002005 BuildMI(MBB, MI, DL, get(X86::POPF64));
Owen Anderson940f83e2008-08-26 18:03:31 +00002006 return true;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002007 } else if (SrcRC == &X86::GR32RegClass ||
2008 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00002009 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
Dan Gohmane5e4ff92010-05-20 16:16:00 +00002010 BuildMI(MBB, MI, DL, get(X86::POPF32));
Owen Anderson940f83e2008-08-26 18:03:31 +00002011 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00002012 }
Owen Andersond10fd972007-12-31 06:32:00 +00002013 }
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002014
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002015 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002016 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner24e0a542008-03-21 06:38:26 +00002017 // Copying from ST(0)/ST(1).
Owen Anderson940f83e2008-08-26 18:03:31 +00002018 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
2019 // Can only copy from ST(0)/ST(1) right now
2020 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00002021 bool isST0 = SrcReg == X86::ST0;
Chris Lattner5c927502008-03-09 08:46:19 +00002022 unsigned Opc;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002023 if (DestRC == &X86::RFP32RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00002024 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002025 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00002026 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner5c927502008-03-09 08:46:19 +00002027 else {
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002028 if (DestRC != &X86::RFP80RegClass)
Owen Andersona3177672008-08-26 18:50:40 +00002029 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00002030 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner5c927502008-03-09 08:46:19 +00002031 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00002032 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00002033 return true;
Chris Lattner5c927502008-03-09 08:46:19 +00002034 }
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002035
2036 // Moving to ST(0) turns into FpSET_ST0_32 etc.
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002037 if (DestRC == &X86::RSTRegClass) {
Evan Chenga0eedac2009-02-09 23:32:07 +00002038 // Copying to ST(0) / ST(1).
2039 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson940f83e2008-08-26 18:03:31 +00002040 // Can only copy to TOS right now
2041 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00002042 bool isST0 = DestReg == X86::ST0;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002043 unsigned Opc;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002044 if (SrcRC == &X86::RFP32RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00002045 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002046 else if (SrcRC == &X86::RFP64RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00002047 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002048 else {
Rafael Espindolac2b3e002010-06-21 13:31:32 +00002049 if (SrcRC != &X86::RFP80RegClass)
Owen Andersona3177672008-08-26 18:50:40 +00002050 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00002051 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002052 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00002053 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00002054 return true;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002055 }
Chris Lattner5c927502008-03-09 08:46:19 +00002056
Owen Anderson940f83e2008-08-26 18:03:31 +00002057 // Not yet supported!
2058 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00002059}
2060
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00002061void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
2062 MachineBasicBlock::iterator MI, DebugLoc DL,
2063 unsigned DestReg, unsigned SrcReg,
2064 bool KillSrc) const {
2065 // First deal with the normal symmetric copies.
2066 unsigned Opc = 0;
2067 if (X86::GR64RegClass.contains(DestReg, SrcReg))
2068 Opc = X86::MOV64rr;
2069 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
2070 Opc = X86::MOV32rr;
2071 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
2072 Opc = X86::MOV16rr;
2073 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
2074 // Copying to or from a physical H register on x86-64 requires a NOREX
2075 // move. Otherwise use a normal move.
2076 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
2077 TM.getSubtarget<X86Subtarget>().is64Bit())
2078 Opc = X86::MOV8rr_NOREX;
2079 else
2080 Opc = X86::MOV8rr;
2081 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
2082 Opc = X86::MOVAPSrr;
2083
2084 if (Opc) {
2085 BuildMI(MBB, MI, DL, get(Opc), DestReg)
2086 .addReg(SrcReg, getKillRegState(KillSrc));
2087 return;
2088 }
2089
2090 // Moving EFLAGS to / from another register requires a push and a pop.
2091 if (SrcReg == X86::EFLAGS) {
2092 if (X86::GR64RegClass.contains(DestReg)) {
2093 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
2094 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
2095 return;
2096 } else if (X86::GR32RegClass.contains(DestReg)) {
2097 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
2098 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
2099 return;
2100 }
2101 }
2102 if (DestReg == X86::EFLAGS) {
2103 if (X86::GR64RegClass.contains(SrcReg)) {
2104 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
2105 .addReg(SrcReg, getKillRegState(KillSrc));
2106 BuildMI(MBB, MI, DL, get(X86::POPF64));
2107 return;
2108 } else if (X86::GR32RegClass.contains(SrcReg)) {
2109 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
2110 .addReg(SrcReg, getKillRegState(KillSrc));
2111 BuildMI(MBB, MI, DL, get(X86::POPF32));
2112 return;
2113 }
2114 }
2115
2116 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
2117 << " to " << RI.getName(DestReg) << '\n');
2118 llvm_unreachable("Cannot emit physreg copy instruction");
2119}
2120
Rafael Espindola21d238f2010-06-12 20:13:29 +00002121static unsigned getLoadStoreRegOpcode(unsigned Reg,
2122 const TargetRegisterClass *RC,
2123 bool isStackAligned,
2124 const TargetMachine &TM,
2125 bool load) {
2126 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
2127 return load ? X86::MOV64rm : X86::MOV64mr;
2128 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
2129 return load ? X86::MOV32rm : X86::MOV32mr;
2130 } else if (RC == &X86::GR16RegClass) {
2131 return load ? X86::MOV16rm : X86::MOV16mr;
2132 } else if (RC == &X86::GR8RegClass) {
2133 // Copying to or from a physical H register on x86-64 requires a NOREX
2134 // move. Otherwise use a normal move.
2135 if (isHReg(Reg) &&
2136 TM.getSubtarget<X86Subtarget>().is64Bit())
2137 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2138 else
2139 return load ? X86::MOV8rm : X86::MOV8mr;
2140 } else if (RC == &X86::GR64_ABCDRegClass) {
2141 return load ? X86::MOV64rm : X86::MOV64mr;
2142 } else if (RC == &X86::GR32_ABCDRegClass) {
2143 return load ? X86::MOV32rm : X86::MOV32mr;
2144 } else if (RC == &X86::GR16_ABCDRegClass) {
2145 return load ? X86::MOV16rm : X86::MOV16mr;
2146 } else if (RC == &X86::GR8_ABCD_LRegClass) {
2147 return load ? X86::MOV8rm :X86::MOV8mr;
2148 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2149 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2150 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2151 else
2152 return load ? X86::MOV8rm : X86::MOV8mr;
2153 } else if (RC == &X86::GR64_NOREXRegClass ||
2154 RC == &X86::GR64_NOREX_NOSPRegClass) {
2155 return load ? X86::MOV64rm : X86::MOV64mr;
2156 } else if (RC == &X86::GR32_NOREXRegClass) {
2157 return load ? X86::MOV32rm : X86::MOV32mr;
2158 } else if (RC == &X86::GR16_NOREXRegClass) {
2159 return load ? X86::MOV16rm : X86::MOV16mr;
2160 } else if (RC == &X86::GR8_NOREXRegClass) {
2161 return load ? X86::MOV8rm : X86::MOV8mr;
2162 } else if (RC == &X86::GR64_TCRegClass) {
2163 return load ? X86::MOV64rm_TC : X86::MOV64mr_TC;
2164 } else if (RC == &X86::GR32_TCRegClass) {
2165 return load ? X86::MOV32rm_TC : X86::MOV32mr_TC;
2166 } else if (RC == &X86::RFP80RegClass) {
2167 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
2168 } else if (RC == &X86::RFP64RegClass) {
2169 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
2170 } else if (RC == &X86::RFP32RegClass) {
2171 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
2172 } else if (RC == &X86::FR32RegClass) {
2173 return load ? X86::MOVSSrm : X86::MOVSSmr;
2174 } else if (RC == &X86::FR64RegClass) {
2175 return load ? X86::MOVSDrm : X86::MOVSDmr;
2176 } else if (RC == &X86::VR128RegClass) {
2177 // If stack is realigned we can use aligned stores.
2178 if (isStackAligned)
2179 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2180 else
2181 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
2182 } else if (RC == &X86::VR64RegClass) {
2183 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
2184 } else {
2185 llvm_unreachable("Unknown regclass");
2186 }
2187}
2188
Dan Gohman4af325d2009-04-27 16:41:36 +00002189static unsigned getStoreRegOpcode(unsigned SrcReg,
2190 const TargetRegisterClass *RC,
2191 bool isStackAligned,
2192 TargetMachine &TM) {
Rafael Espindola21d238f2010-06-12 20:13:29 +00002193 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2194}
Owen Andersonf6372aa2008-01-01 21:11:32 +00002195
Rafael Espindola21d238f2010-06-12 20:13:29 +00002196
2197static unsigned getLoadRegOpcode(unsigned DestReg,
2198 const TargetRegisterClass *RC,
2199 bool isStackAligned,
2200 const TargetMachine &TM) {
2201 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002202}
2203
2204void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2205 MachineBasicBlock::iterator MI,
2206 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002207 const TargetRegisterClass *RC,
2208 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002209 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002210 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002211 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002212 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002213 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00002214 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002215}
2216
2217void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2218 bool isKill,
2219 SmallVectorImpl<MachineOperand> &Addr,
2220 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002221 MachineInstr::mmo_iterator MMOBegin,
2222 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002223 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng98ec91e2010-07-02 20:36:18 +00002224 bool isAligned = *MMOBegin && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002225 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002226 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002227 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002228 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002229 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00002230 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohman91e69c32009-10-09 18:10:05 +00002231 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002232 NewMIs.push_back(MIB);
2233}
2234
Owen Andersonf6372aa2008-01-01 21:11:32 +00002235
2236void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002237 MachineBasicBlock::iterator MI,
2238 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002239 const TargetRegisterClass *RC,
2240 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002241 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002242 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002243 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002244 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002245 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002246}
2247
2248void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002249 SmallVectorImpl<MachineOperand> &Addr,
2250 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002251 MachineInstr::mmo_iterator MMOBegin,
2252 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002253 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng98ec91e2010-07-02 20:36:18 +00002254 bool isAligned = *MMOBegin && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002255 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002256 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002257 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002258 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002259 MIB.addOperand(Addr[i]);
Dan Gohman91e69c32009-10-09 18:10:05 +00002260 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002261 NewMIs.push_back(MIB);
2262}
2263
Owen Andersond94b6a12008-01-04 23:57:37 +00002264bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002265 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +00002266 const std::vector<CalleeSavedInfo> &CSI,
2267 const TargetRegisterInfo *TRI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +00002268 if (CSI.empty())
2269 return false;
2270
Dale Johannesen73e884b2010-01-20 21:36:02 +00002271 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002272
Evan Chenga67f32a2008-09-26 19:14:21 +00002273 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002274 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002275 unsigned SlotSize = is64Bit ? 8 : 4;
2276
2277 MachineFunction &MF = *MBB.getParent();
Evan Cheng910139f2009-07-09 06:53:48 +00002278 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002279 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002280 unsigned CalleeFrameSize = 0;
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002281
Owen Andersond94b6a12008-01-04 23:57:37 +00002282 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2283 for (unsigned i = CSI.size(); i != 0; --i) {
2284 unsigned Reg = CSI[i-1].getReg();
2285 // Add the callee-saved register as live-in. It's killed at the spill.
2286 MBB.addLiveIn(Reg);
Evan Cheng910139f2009-07-09 06:53:48 +00002287 if (Reg == FPReg)
2288 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2289 continue;
Rafael Espindola42d075c2010-06-02 20:02:30 +00002290 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002291 CalleeFrameSize += SlotSize;
Evan Cheng910139f2009-07-09 06:53:48 +00002292 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002293 } else {
Rafael Espindola42d075c2010-06-02 20:02:30 +00002294 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
2295 &X86::VR128RegClass, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002296 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002297 }
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002298
2299 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Andersond94b6a12008-01-04 23:57:37 +00002300 return true;
2301}
2302
2303bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002304 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +00002305 const std::vector<CalleeSavedInfo> &CSI,
2306 const TargetRegisterInfo *TRI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +00002307 if (CSI.empty())
2308 return false;
Bill Wendlingfbef3102009-02-11 21:51:19 +00002309
Dale Johannesen73e884b2010-01-20 21:36:02 +00002310 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002311
Evan Cheng910139f2009-07-09 06:53:48 +00002312 MachineFunction &MF = *MBB.getParent();
2313 unsigned FPReg = RI.getFrameRegister(MF);
Owen Andersond94b6a12008-01-04 23:57:37 +00002314 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002315 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Andersond94b6a12008-01-04 23:57:37 +00002316 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2317 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2318 unsigned Reg = CSI[i].getReg();
Evan Cheng910139f2009-07-09 06:53:48 +00002319 if (Reg == FPReg)
2320 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2321 continue;
Rafael Espindola42d075c2010-06-02 20:02:30 +00002322 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002323 BuildMI(MBB, MI, DL, get(Opc), Reg);
2324 } else {
Rafael Espindola42d075c2010-06-02 20:02:30 +00002325 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
2326 &X86::VR128RegClass, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002327 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002328 }
2329 return true;
2330}
2331
Evan Cheng962021b2010-04-26 07:38:55 +00002332MachineInstr*
2333X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00002334 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +00002335 const MDNode *MDPtr,
2336 DebugLoc DL) const {
Evan Cheng962021b2010-04-26 07:38:55 +00002337 X86AddressMode AM;
2338 AM.BaseType = X86AddressMode::FrameIndexBase;
2339 AM.Base.FrameIndex = FrameIx;
2340 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2341 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2342 return &*MIB;
2343}
2344
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002345static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002346 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002347 MachineInstr *MI,
2348 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002349 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002350 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2351 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002352 MachineInstrBuilder MIB(NewMI);
2353 unsigned NumAddrOps = MOs.size();
2354 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002355 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002356 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002357 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002358
2359 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002360 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002361 for (unsigned i = 0; i != NumOps; ++i) {
2362 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002363 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002364 }
2365 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2366 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002367 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002368 }
2369 return MIB;
2370}
2371
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002372static MachineInstr *FuseInst(MachineFunction &MF,
2373 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002374 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002375 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002376 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2377 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002378 MachineInstrBuilder MIB(NewMI);
2379
2380 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2381 MachineOperand &MO = MI->getOperand(i);
2382 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002383 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002384 unsigned NumAddrOps = MOs.size();
2385 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002386 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002387 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002388 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002389 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002390 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002391 }
2392 }
2393 return MIB;
2394}
2395
2396static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002397 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002398 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002399 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002400 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002401
2402 unsigned NumAddrOps = MOs.size();
2403 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002404 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002405 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002406 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002407 return MIB.addImm(0);
2408}
2409
2410MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002411X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2412 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002413 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +00002414 unsigned Size, unsigned Align) const {
Evan Chengf9b36f02009-07-15 06:10:07 +00002415 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002416 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002417 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002418 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002419 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002420
2421 MachineInstr *NewMI = NULL;
2422 // Folding a memory location into the two-address part of a two-address
2423 // instruction is different than folding it other places. It requires
2424 // replacing the *two* registers with the memory location.
2425 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002426 MI->getOperand(0).isReg() &&
2427 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00002428 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2429 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2430 isTwoAddrFold = true;
2431 } else if (i == 0) { // If operand 0
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002432 if (MI->getOpcode() == X86::MOV64r0)
2433 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2434 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson43dbe052008-01-07 01:35:02 +00002435 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002436 else if (MI->getOpcode() == X86::MOV16r0)
2437 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002438 else if (MI->getOpcode() == X86::MOV8r0)
2439 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002440 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002441 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002442
2443 OpcodeTablePtr = &RegOp2MemOpTable0;
2444 } else if (i == 1) {
2445 OpcodeTablePtr = &RegOp2MemOpTable1;
2446 } else if (i == 2) {
2447 OpcodeTablePtr = &RegOp2MemOpTable2;
2448 }
2449
2450 // If table selected...
2451 if (OpcodeTablePtr) {
2452 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002453 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002454 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2455 if (I != OpcodeTablePtr->end()) {
Evan Cheng9cef48e2009-09-11 00:39:26 +00002456 unsigned Opcode = I->second.first;
Evan Chengf9b36f02009-07-15 06:10:07 +00002457 unsigned MinAlign = I->second.second;
2458 if (Align < MinAlign)
2459 return NULL;
Evan Cheng879caea2009-09-11 01:01:31 +00002460 bool NarrowToMOV32rm = false;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002461 if (Size) {
2462 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2463 if (Size < RCSize) {
2464 // Check if it's safe to fold the load. If the size of the object is
2465 // narrower than the load width, then it's not.
2466 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2467 return NULL;
2468 // If this is a 64-bit load, but the spill slot is 32, then we can do
2469 // a 32-bit load which is implicitly zero-extended. This likely is due
2470 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng879caea2009-09-11 01:01:31 +00002471 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2472 return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002473 Opcode = X86::MOV32rm;
Evan Cheng879caea2009-09-11 01:01:31 +00002474 NarrowToMOV32rm = true;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002475 }
2476 }
2477
Owen Anderson43dbe052008-01-07 01:35:02 +00002478 if (isTwoAddrFold)
Evan Cheng9cef48e2009-09-11 00:39:26 +00002479 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002480 else
Evan Cheng9cef48e2009-09-11 00:39:26 +00002481 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng879caea2009-09-11 01:01:31 +00002482
2483 if (NarrowToMOV32rm) {
2484 // If this is the special case where we use a MOV32rm to load a 32-bit
2485 // value and zero-extend the top bits. Change the destination register
2486 // to a 32-bit one.
2487 unsigned DstReg = NewMI->getOperand(0).getReg();
2488 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2489 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002490 X86::sub_32bit));
Evan Cheng879caea2009-09-11 01:01:31 +00002491 else
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002492 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng879caea2009-09-11 01:01:31 +00002493 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002494 return NewMI;
2495 }
2496 }
2497
2498 // No fusion
2499 if (PrintFailedFusing)
David Greene5b901322010-01-05 01:29:29 +00002500 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002501 return NULL;
2502}
2503
2504
Dan Gohmanc54baa22008-12-03 18:43:12 +00002505MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2506 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002507 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002508 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002509 // Check switch flag
2510 if (NoFusing) return NULL;
2511
Evan Chengb1f49812009-12-22 17:47:23 +00002512 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002513 switch (MI->getOpcode()) {
2514 case X86::CVTSD2SSrr:
2515 case X86::Int_CVTSD2SSrr:
2516 case X86::CVTSS2SDrr:
2517 case X86::Int_CVTSS2SDrr:
2518 case X86::RCPSSr:
2519 case X86::RCPSSr_Int:
2520 case X86::ROUNDSDr_Int:
2521 case X86::ROUNDSSr_Int:
2522 case X86::RSQRTSSr:
2523 case X86::RSQRTSSr_Int:
2524 case X86::SQRTSSr:
2525 case X86::SQRTSSr_Int:
2526 return 0;
2527 }
2528
Evan Cheng5fd79d02008-02-08 21:20:40 +00002529 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002530 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng5fd79d02008-02-08 21:20:40 +00002531 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002532 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2533 unsigned NewOpc = 0;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002534 unsigned RCSize = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002535 switch (MI->getOpcode()) {
2536 default: return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002537 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohmane5efbaf2010-05-18 21:42:03 +00002538 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2539 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2540 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002541 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002542 // Check if it's safe to fold the load. If the size of the object is
2543 // narrower than the load width, then it's not.
2544 if (Size < RCSize)
2545 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002546 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002547 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002548 MI->getOperand(1).ChangeToImmediate(0);
2549 } else if (Ops.size() != 1)
2550 return NULL;
2551
2552 SmallVector<MachineOperand,4> MOs;
2553 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng9cef48e2009-09-11 00:39:26 +00002554 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002555}
2556
Dan Gohmanc54baa22008-12-03 18:43:12 +00002557MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2558 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002559 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002560 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002561 // Check switch flag
2562 if (NoFusing) return NULL;
2563
Evan Chengb1f49812009-12-22 17:47:23 +00002564 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002565 switch (MI->getOpcode()) {
2566 case X86::CVTSD2SSrr:
2567 case X86::Int_CVTSD2SSrr:
2568 case X86::CVTSS2SDrr:
2569 case X86::Int_CVTSS2SDrr:
2570 case X86::RCPSSr:
2571 case X86::RCPSSr_Int:
2572 case X86::ROUNDSDr_Int:
2573 case X86::ROUNDSSr_Int:
2574 case X86::RSQRTSSr:
2575 case X86::RSQRTSSr_Int:
2576 case X86::SQRTSSr:
2577 case X86::SQRTSSr_Int:
2578 return 0;
2579 }
2580
Dan Gohmancddc11e2008-07-12 00:10:52 +00002581 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002582 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002583 if (LoadMI->hasOneMemOperand())
Dan Gohmanc76909a2009-09-25 20:36:54 +00002584 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002585 else
2586 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002587 case X86::V_SET0PS:
2588 case X86::V_SET0PD:
2589 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002590 case X86::V_SETALLONES:
2591 Alignment = 16;
2592 break;
2593 case X86::FsFLD0SD:
2594 Alignment = 8;
2595 break;
2596 case X86::FsFLD0SS:
2597 Alignment = 4;
2598 break;
2599 default:
2600 llvm_unreachable("Don't know how to fold this instruction!");
2601 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002602 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2603 unsigned NewOpc = 0;
2604 switch (MI->getOpcode()) {
2605 default: return NULL;
2606 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002607 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2608 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2609 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002610 }
2611 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002612 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002613 MI->getOperand(1).ChangeToImmediate(0);
2614 } else if (Ops.size() != 1)
2615 return NULL;
2616
Rafael Espindola094fad32009-04-08 21:14:34 +00002617 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002618 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002619 case X86::V_SET0PS:
2620 case X86::V_SET0PD:
2621 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002622 case X86::V_SETALLONES:
2623 case X86::FsFLD0SD:
2624 case X86::FsFLD0SS: {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002625 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohman62c939d2008-12-03 05:21:24 +00002626 // Create a constant-pool entry and operands to load from it.
2627
Dan Gohman81d0c362010-03-09 03:01:40 +00002628 // Medium and large mode can't fold loads this way.
2629 if (TM.getCodeModel() != CodeModel::Small &&
2630 TM.getCodeModel() != CodeModel::Kernel)
2631 return NULL;
2632
Dan Gohman62c939d2008-12-03 05:21:24 +00002633 // x86-32 PIC requires a PIC base register for constant pools.
2634 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002635 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002636 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2637 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002638 else
Evan Cheng2b48ab92009-07-16 18:44:05 +00002639 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2640 // This doesn't work for several reasons.
2641 // 1. GlobalBaseReg may have been spilled.
2642 // 2. It may not be live at MI.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002643 return NULL;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002644 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002645
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002646 // Create a constant-pool entry.
Dan Gohman62c939d2008-12-03 05:21:24 +00002647 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002648 const Type *Ty;
2649 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2650 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2651 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2652 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2653 else
2654 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman46510a72010-04-15 01:51:59 +00002655 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002656 Constant::getAllOnesValue(Ty) :
2657 Constant::getNullValue(Ty);
2658 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman62c939d2008-12-03 05:21:24 +00002659
2660 // Create operands to load from the constant pool entry.
2661 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2662 MOs.push_back(MachineOperand::CreateImm(1));
2663 MOs.push_back(MachineOperand::CreateReg(0, false));
2664 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002665 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002666 break;
2667 }
2668 default: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002669 // Folding a normal load. Just copy the load's address operands.
2670 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola705d8002009-03-27 15:57:50 +00002671 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002672 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002673 break;
2674 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002675 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002676 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002677}
2678
2679
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002680bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2681 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002682 // Check switch flag
2683 if (NoFusing) return 0;
2684
2685 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2686 switch (MI->getOpcode()) {
2687 default: return false;
2688 case X86::TEST8rr:
2689 case X86::TEST16rr:
2690 case X86::TEST32rr:
2691 case X86::TEST64rr:
2692 return true;
2693 }
2694 }
2695
2696 if (Ops.size() != 1)
2697 return false;
2698
2699 unsigned OpNum = Ops[0];
2700 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002701 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002702 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002703 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002704
2705 // Folding a memory location into the two-address part of a two-address
2706 // instruction is different than folding it other places. It requires
2707 // replacing the *two* registers with the memory location.
Evan Chengf9b36f02009-07-15 06:10:07 +00002708 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002709 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2710 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2711 } else if (OpNum == 0) { // If operand 0
2712 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002713 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002714 case X86::MOV16r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002715 case X86::MOV32r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002716 case X86::MOV64r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002717 return true;
2718 default: break;
2719 }
2720 OpcodeTablePtr = &RegOp2MemOpTable0;
2721 } else if (OpNum == 1) {
2722 OpcodeTablePtr = &RegOp2MemOpTable1;
2723 } else if (OpNum == 2) {
2724 OpcodeTablePtr = &RegOp2MemOpTable2;
2725 }
2726
2727 if (OpcodeTablePtr) {
2728 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002729 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002730 OpcodeTablePtr->find((unsigned*)Opc);
2731 if (I != OpcodeTablePtr->end())
2732 return true;
2733 }
2734 return false;
2735}
2736
2737bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2738 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002739 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002740 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002741 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2742 if (I == MemOp2RegOpTable.end())
2743 return false;
2744 unsigned Opc = I->second.first;
2745 unsigned Index = I->second.second & 0xf;
2746 bool FoldedLoad = I->second.second & (1 << 4);
2747 bool FoldedStore = I->second.second & (1 << 5);
2748 if (UnfoldLoad && !FoldedLoad)
2749 return false;
2750 UnfoldLoad &= FoldedLoad;
2751 if (UnfoldStore && !FoldedStore)
2752 return false;
2753 UnfoldStore &= FoldedStore;
2754
Chris Lattner749c6f62008-01-07 07:27:27 +00002755 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002756 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnercb778a82009-07-29 21:10:12 +00002757 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Evan Cheng98ec91e2010-07-02 20:36:18 +00002758 if (!MI->hasOneMemOperand() &&
2759 RC == &X86::VR128RegClass &&
2760 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2761 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2762 // conservatively assume the address is unaligned. That's bad for
2763 // performance.
2764 return false;
Rafael Espindola705d8002009-03-27 15:57:50 +00002765 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002766 SmallVector<MachineOperand,2> BeforeOps;
2767 SmallVector<MachineOperand,2> AfterOps;
2768 SmallVector<MachineOperand,4> ImpOps;
2769 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2770 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002771 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002772 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002773 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002774 ImpOps.push_back(Op);
2775 else if (i < Index)
2776 BeforeOps.push_back(Op);
2777 else if (i > Index)
2778 AfterOps.push_back(Op);
2779 }
2780
2781 // Emit the load instruction.
2782 if (UnfoldLoad) {
Dan Gohman91e69c32009-10-09 18:10:05 +00002783 std::pair<MachineInstr::mmo_iterator,
2784 MachineInstr::mmo_iterator> MMOs =
2785 MF.extractLoadMemRefs(MI->memoperands_begin(),
2786 MI->memoperands_end());
2787 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002788 if (UnfoldStore) {
2789 // Address operands cannot be marked isKill.
Rafael Espindola705d8002009-03-27 15:57:50 +00002790 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002791 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002792 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002793 MO.setIsKill(false);
2794 }
2795 }
2796 }
2797
2798 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002799 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002800 MachineInstrBuilder MIB(DataMI);
2801
2802 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002803 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002804 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002805 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002806 if (FoldedLoad)
2807 MIB.addReg(Reg);
2808 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002809 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002810 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2811 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002812 MIB.addReg(MO.getReg(),
2813 getDefRegState(MO.isDef()) |
2814 RegState::Implicit |
2815 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002816 getDeadRegState(MO.isDead()) |
2817 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002818 }
2819 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2820 unsigned NewOpc = 0;
2821 switch (DataMI->getOpcode()) {
2822 default: break;
2823 case X86::CMP64ri32:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002824 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002825 case X86::CMP32ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002826 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002827 case X86::CMP16ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002828 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002829 case X86::CMP8ri: {
2830 MachineOperand &MO0 = DataMI->getOperand(0);
2831 MachineOperand &MO1 = DataMI->getOperand(1);
2832 if (MO1.getImm() == 0) {
2833 switch (DataMI->getOpcode()) {
2834 default: break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002835 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002836 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002837 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002838 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002839 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002840 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2841 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2842 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002843 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002844 MO1.ChangeToRegister(MO0.getReg(), false);
2845 }
2846 }
2847 }
2848 NewMIs.push_back(DataMI);
2849
2850 // Emit the store instruction.
2851 if (UnfoldStore) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002852 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohman91e69c32009-10-09 18:10:05 +00002853 std::pair<MachineInstr::mmo_iterator,
2854 MachineInstr::mmo_iterator> MMOs =
2855 MF.extractStoreMemRefs(MI->memoperands_begin(),
2856 MI->memoperands_end());
2857 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002858 }
2859
2860 return true;
2861}
2862
2863bool
2864X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002865 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002866 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002867 return false;
2868
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002869 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmane8be6c62008-07-17 19:10:17 +00002870 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002871 if (I == MemOp2RegOpTable.end())
2872 return false;
2873 unsigned Opc = I->second.first;
2874 unsigned Index = I->second.second & 0xf;
2875 bool FoldedLoad = I->second.second & (1 << 4);
2876 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002877 const TargetInstrDesc &TID = get(Opc);
Chris Lattnercb778a82009-07-29 21:10:12 +00002878 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002879 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002880 std::vector<SDValue> AddrOps;
2881 std::vector<SDValue> BeforeOps;
2882 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002883 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002884 unsigned NumOps = N->getNumOperands();
Dan Gohmanc76909a2009-09-25 20:36:54 +00002885 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002886 SDValue Op = N->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002887 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002888 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002889 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002890 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002891 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002892 AfterOps.push_back(Op);
2893 }
Dan Gohman475871a2008-07-27 21:46:04 +00002894 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002895 AddrOps.push_back(Chain);
2896
2897 // Emit the load instruction.
2898 SDNode *Load = 0;
Dan Gohman91e69c32009-10-09 18:10:05 +00002899 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002900 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002901 EVT VT = *RC->vt_begin();
Evan Cheng600c0432009-11-16 21:56:03 +00002902 std::pair<MachineInstr::mmo_iterator,
2903 MachineInstr::mmo_iterator> MMOs =
2904 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2905 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002906 if (!(*MMOs.first) &&
2907 RC == &X86::VR128RegClass &&
2908 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2909 // Do not introduce a slow unaligned load.
2910 return false;
2911 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002912 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2913 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002914 NewNodes.push_back(Load);
Dan Gohman91e69c32009-10-09 18:10:05 +00002915
2916 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002917 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002918 }
2919
2920 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002921 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002922 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002923 if (TID.getNumDefs() > 0) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002924 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002925 VTs.push_back(*DstRC->vt_begin());
2926 }
2927 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002928 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002929 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002930 VTs.push_back(VT);
2931 }
2932 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002933 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002934 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman602b0c82009-09-25 18:54:59 +00002935 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2936 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002937 NewNodes.push_back(NewNode);
2938
2939 // Emit the store instruction.
2940 if (FoldedStore) {
2941 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002942 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002943 AddrOps.push_back(Chain);
Evan Cheng600c0432009-11-16 21:56:03 +00002944 std::pair<MachineInstr::mmo_iterator,
2945 MachineInstr::mmo_iterator> MMOs =
2946 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2947 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002948 if (!(*MMOs.first) &&
2949 RC == &X86::VR128RegClass &&
2950 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2951 // Do not introduce a slow unaligned store.
2952 return false;
2953 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002954 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2955 isAligned, TM),
2956 dl, MVT::Other,
2957 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002958 NewNodes.push_back(Store);
Dan Gohman91e69c32009-10-09 18:10:05 +00002959
2960 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002961 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002962 }
2963
2964 return true;
2965}
2966
2967unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +00002968 bool UnfoldLoad, bool UnfoldStore,
2969 unsigned *LoadRegIndex) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002970 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002971 MemOp2RegOpTable.find((unsigned*)Opc);
2972 if (I == MemOp2RegOpTable.end())
2973 return 0;
2974 bool FoldedLoad = I->second.second & (1 << 4);
2975 bool FoldedStore = I->second.second & (1 << 5);
2976 if (UnfoldLoad && !FoldedLoad)
2977 return 0;
2978 if (UnfoldStore && !FoldedStore)
2979 return 0;
Dan Gohman0115e162009-10-30 22:18:41 +00002980 if (LoadRegIndex)
2981 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson43dbe052008-01-07 01:35:02 +00002982 return I->second.first;
2983}
2984
Evan Cheng96dc1152010-01-22 03:34:51 +00002985bool
2986X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2987 int64_t &Offset1, int64_t &Offset2) const {
2988 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2989 return false;
2990 unsigned Opc1 = Load1->getMachineOpcode();
2991 unsigned Opc2 = Load2->getMachineOpcode();
2992 switch (Opc1) {
2993 default: return false;
2994 case X86::MOV8rm:
2995 case X86::MOV16rm:
2996 case X86::MOV32rm:
2997 case X86::MOV64rm:
2998 case X86::LD_Fp32m:
2999 case X86::LD_Fp64m:
3000 case X86::LD_Fp80m:
3001 case X86::MOVSSrm:
3002 case X86::MOVSDrm:
3003 case X86::MMX_MOVD64rm:
3004 case X86::MMX_MOVQ64rm:
3005 case X86::FsMOVAPSrm:
3006 case X86::FsMOVAPDrm:
3007 case X86::MOVAPSrm:
3008 case X86::MOVUPSrm:
3009 case X86::MOVUPSrm_Int:
3010 case X86::MOVAPDrm:
3011 case X86::MOVDQArm:
3012 case X86::MOVDQUrm:
3013 case X86::MOVDQUrm_Int:
3014 break;
3015 }
3016 switch (Opc2) {
3017 default: return false;
3018 case X86::MOV8rm:
3019 case X86::MOV16rm:
3020 case X86::MOV32rm:
3021 case X86::MOV64rm:
3022 case X86::LD_Fp32m:
3023 case X86::LD_Fp64m:
3024 case X86::LD_Fp80m:
3025 case X86::MOVSSrm:
3026 case X86::MOVSDrm:
3027 case X86::MMX_MOVD64rm:
3028 case X86::MMX_MOVQ64rm:
3029 case X86::FsMOVAPSrm:
3030 case X86::FsMOVAPDrm:
3031 case X86::MOVAPSrm:
3032 case X86::MOVUPSrm:
3033 case X86::MOVUPSrm_Int:
3034 case X86::MOVAPDrm:
3035 case X86::MOVDQArm:
3036 case X86::MOVDQUrm:
3037 case X86::MOVDQUrm_Int:
3038 break;
3039 }
3040
3041 // Check if chain operands and base addresses match.
3042 if (Load1->getOperand(0) != Load2->getOperand(0) ||
3043 Load1->getOperand(5) != Load2->getOperand(5))
3044 return false;
3045 // Segment operands should match as well.
3046 if (Load1->getOperand(4) != Load2->getOperand(4))
3047 return false;
3048 // Scale should be 1, Index should be Reg0.
3049 if (Load1->getOperand(1) == Load2->getOperand(1) &&
3050 Load1->getOperand(2) == Load2->getOperand(2)) {
3051 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
3052 return false;
Evan Cheng96dc1152010-01-22 03:34:51 +00003053
3054 // Now let's examine the displacements.
3055 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
3056 isa<ConstantSDNode>(Load2->getOperand(3))) {
3057 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
3058 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
3059 return true;
3060 }
3061 }
3062 return false;
3063}
3064
3065bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
3066 int64_t Offset1, int64_t Offset2,
3067 unsigned NumLoads) const {
3068 assert(Offset2 > Offset1);
3069 if ((Offset2 - Offset1) / 8 > 64)
3070 return false;
3071
3072 unsigned Opc1 = Load1->getMachineOpcode();
3073 unsigned Opc2 = Load2->getMachineOpcode();
3074 if (Opc1 != Opc2)
3075 return false; // FIXME: overly conservative?
3076
3077 switch (Opc1) {
3078 default: break;
3079 case X86::LD_Fp32m:
3080 case X86::LD_Fp64m:
3081 case X86::LD_Fp80m:
3082 case X86::MMX_MOVD64rm:
3083 case X86::MMX_MOVQ64rm:
3084 return false;
3085 }
3086
3087 EVT VT = Load1->getValueType(0);
3088 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendling19d85972010-06-22 22:16:17 +00003089 default:
Evan Cheng96dc1152010-01-22 03:34:51 +00003090 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
3091 // have 16 of them to play with.
3092 if (TM.getSubtargetImpl()->is64Bit()) {
3093 if (NumLoads >= 3)
3094 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00003095 } else if (NumLoads) {
Evan Cheng96dc1152010-01-22 03:34:51 +00003096 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00003097 }
Evan Cheng96dc1152010-01-22 03:34:51 +00003098 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00003099 case MVT::i8:
3100 case MVT::i16:
3101 case MVT::i32:
3102 case MVT::i64:
Evan Chengafc36732010-01-22 23:49:11 +00003103 case MVT::f32:
3104 case MVT::f64:
Evan Cheng96dc1152010-01-22 03:34:51 +00003105 if (NumLoads)
3106 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00003107 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00003108 }
3109
3110 return true;
3111}
3112
3113
Chris Lattner7fbe9722006-10-20 17:42:20 +00003114bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00003115ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00003116 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00003117 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00003118 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3119 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00003120 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00003121 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003122}
3123
Evan Cheng23066282008-10-27 07:14:50 +00003124bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00003125isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3126 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00003127 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00003128 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3129 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00003130}
3131
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003132
Chris Lattner39a612e2010-02-05 22:10:22 +00003133/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3134/// register? e.g. r8, xmm8, xmm13, etc.
3135bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3136 switch (RegNo) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003137 default: break;
3138 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3139 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3140 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3141 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3142 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3143 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3144 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3145 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3146 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3147 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
3148 return true;
3149 }
3150 return false;
3151}
3152
3153
3154/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
3155/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
3156/// size, and 3) use of X86-64 extended registers.
3157unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
3158 unsigned REX = 0;
3159 const TargetInstrDesc &Desc = MI.getDesc();
3160
3161 // Pseudo instructions do not need REX prefix byte.
3162 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
3163 return 0;
3164 if (Desc.TSFlags & X86II::REX_W)
3165 REX |= 1 << 3;
3166
3167 unsigned NumOps = Desc.getNumOperands();
3168 if (NumOps) {
3169 bool isTwoAddr = NumOps > 1 &&
3170 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
3171
3172 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
3173 unsigned i = isTwoAddr ? 1 : 0;
3174 for (unsigned e = NumOps; i != e; ++i) {
3175 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003176 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003177 unsigned Reg = MO.getReg();
3178 if (isX86_64NonExtLowByteReg(Reg))
3179 REX |= 0x40;
3180 }
3181 }
3182
3183 switch (Desc.TSFlags & X86II::FormMask) {
3184 case X86II::MRMInitReg:
3185 if (isX86_64ExtendedReg(MI.getOperand(0)))
3186 REX |= (1 << 0) | (1 << 2);
3187 break;
3188 case X86II::MRMSrcReg: {
3189 if (isX86_64ExtendedReg(MI.getOperand(0)))
3190 REX |= 1 << 2;
3191 i = isTwoAddr ? 2 : 1;
3192 for (unsigned e = NumOps; i != e; ++i) {
3193 const MachineOperand& MO = MI.getOperand(i);
3194 if (isX86_64ExtendedReg(MO))
3195 REX |= 1 << 0;
3196 }
3197 break;
3198 }
3199 case X86II::MRMSrcMem: {
3200 if (isX86_64ExtendedReg(MI.getOperand(0)))
3201 REX |= 1 << 2;
3202 unsigned Bit = 0;
3203 i = isTwoAddr ? 2 : 1;
3204 for (; i != NumOps; ++i) {
3205 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003206 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003207 if (isX86_64ExtendedReg(MO))
3208 REX |= 1 << Bit;
3209 Bit++;
3210 }
3211 }
3212 break;
3213 }
3214 case X86II::MRM0m: case X86II::MRM1m:
3215 case X86II::MRM2m: case X86II::MRM3m:
3216 case X86II::MRM4m: case X86II::MRM5m:
3217 case X86II::MRM6m: case X86II::MRM7m:
3218 case X86II::MRMDestMem: {
Dan Gohman8cc632f2009-04-13 15:04:25 +00003219 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003220 i = isTwoAddr ? 1 : 0;
3221 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
3222 REX |= 1 << 2;
3223 unsigned Bit = 0;
3224 for (; i != e; ++i) {
3225 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003226 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003227 if (isX86_64ExtendedReg(MO))
3228 REX |= 1 << Bit;
3229 Bit++;
3230 }
3231 }
3232 break;
3233 }
3234 default: {
3235 if (isX86_64ExtendedReg(MI.getOperand(0)))
3236 REX |= 1 << 0;
3237 i = isTwoAddr ? 2 : 1;
3238 for (unsigned e = NumOps; i != e; ++i) {
3239 const MachineOperand& MO = MI.getOperand(i);
3240 if (isX86_64ExtendedReg(MO))
3241 REX |= 1 << 2;
3242 }
3243 break;
3244 }
3245 }
3246 }
3247 return REX;
3248}
3249
3250/// sizePCRelativeBlockAddress - This method returns the size of a PC
3251/// relative block address instruction
3252///
3253static unsigned sizePCRelativeBlockAddress() {
3254 return 4;
3255}
3256
3257/// sizeGlobalAddress - Give the size of the emission of this global address
3258///
3259static unsigned sizeGlobalAddress(bool dword) {
3260 return dword ? 8 : 4;
3261}
3262
3263/// sizeConstPoolAddress - Give the size of the emission of this constant
3264/// pool address
3265///
3266static unsigned sizeConstPoolAddress(bool dword) {
3267 return dword ? 8 : 4;
3268}
3269
3270/// sizeExternalSymbolAddress - Give the size of the emission of this external
3271/// symbol
3272///
3273static unsigned sizeExternalSymbolAddress(bool dword) {
3274 return dword ? 8 : 4;
3275}
3276
3277/// sizeJumpTableAddress - Give the size of the emission of this jump
3278/// table address
3279///
3280static unsigned sizeJumpTableAddress(bool dword) {
3281 return dword ? 8 : 4;
3282}
3283
3284static unsigned sizeConstant(unsigned Size) {
3285 return Size;
3286}
3287
3288static unsigned sizeRegModRMByte(){
3289 return 1;
3290}
3291
3292static unsigned sizeSIBByte(){
3293 return 1;
3294}
3295
3296static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3297 unsigned FinalSize = 0;
3298 // If this is a simple integer displacement that doesn't require a relocation.
3299 if (!RelocOp) {
3300 FinalSize += sizeConstant(4);
3301 return FinalSize;
3302 }
3303
3304 // Otherwise, this is something that requires a relocation.
Dan Gohmand735b802008-10-03 15:45:36 +00003305 if (RelocOp->isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003306 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003307 } else if (RelocOp->isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003308 FinalSize += sizeConstPoolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003309 } else if (RelocOp->isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003310 FinalSize += sizeJumpTableAddress(false);
3311 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003312 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003313 }
3314 return FinalSize;
3315}
3316
3317static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3318 bool IsPIC, bool Is64BitMode) {
3319 const MachineOperand &Op3 = MI.getOperand(Op+3);
3320 int DispVal = 0;
3321 const MachineOperand *DispForReloc = 0;
3322 unsigned FinalSize = 0;
3323
3324 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +00003325 if (Op3.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003326 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +00003327 } else if (Op3.isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003328 if (Is64BitMode || IsPIC) {
3329 DispForReloc = &Op3;
3330 } else {
3331 DispVal = 1;
3332 }
Dan Gohmand735b802008-10-03 15:45:36 +00003333 } else if (Op3.isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003334 if (Is64BitMode || IsPIC) {
3335 DispForReloc = &Op3;
3336 } else {
3337 DispVal = 1;
3338 }
3339 } else {
3340 DispVal = 1;
3341 }
3342
3343 const MachineOperand &Base = MI.getOperand(Op);
3344 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3345
3346 unsigned BaseReg = Base.getReg();
3347
3348 // Is a SIB byte needed?
Evan Cheng6ed34912009-05-12 00:07:35 +00003349 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3350 IndexReg.getReg() == 0 &&
Evan Chengb0030dd2009-05-04 22:49:16 +00003351 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003352 if (BaseReg == 0) { // Just a displacement?
3353 // Emit special case [disp32] encoding
3354 ++FinalSize;
3355 FinalSize += getDisplacementFieldSize(DispForReloc);
3356 } else {
3357 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3358 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3359 // Emit simple indirect register encoding... [EAX] f.e.
3360 ++FinalSize;
3361 // Be pessimistic and assume it's a disp32, not a disp8
3362 } else {
3363 // Emit the most general non-SIB encoding: [REG+disp32]
3364 ++FinalSize;
3365 FinalSize += getDisplacementFieldSize(DispForReloc);
3366 }
3367 }
3368
3369 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3370 assert(IndexReg.getReg() != X86::ESP &&
3371 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3372
3373 bool ForceDisp32 = false;
3374 if (BaseReg == 0 || DispForReloc) {
3375 // Emit the normal disp32 encoding.
3376 ++FinalSize;
3377 ForceDisp32 = true;
3378 } else {
3379 ++FinalSize;
3380 }
3381
3382 FinalSize += sizeSIBByte();
3383
3384 // Do we need to output a displacement?
3385 if (DispVal != 0 || ForceDisp32) {
3386 FinalSize += getDisplacementFieldSize(DispForReloc);
3387 }
3388 }
3389 return FinalSize;
3390}
3391
3392
3393static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3394 const TargetInstrDesc *Desc,
3395 bool IsPIC, bool Is64BitMode) {
3396
3397 unsigned Opcode = Desc->Opcode;
3398 unsigned FinalSize = 0;
3399
3400 // Emit the lock opcode prefix as needed.
3401 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3402
Bill Wendling2265ba02009-05-28 23:40:46 +00003403 // Emit segment override opcode prefix as needed.
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00003404 switch (Desc->TSFlags & X86II::SegOvrMask) {
3405 case X86II::FS:
3406 case X86II::GS:
3407 ++FinalSize;
3408 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003409 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00003410 case 0: break; // No segment override!
3411 }
3412
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003413 // Emit the repeat opcode prefix as needed.
3414 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3415
3416 // Emit the operand size opcode prefix as needed.
3417 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3418
3419 // Emit the address size opcode prefix as needed.
3420 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3421
3422 bool Need0FPrefix = false;
3423 switch (Desc->TSFlags & X86II::Op0Mask) {
3424 case X86II::TB: // Two-byte opcode prefix
3425 case X86II::T8: // 0F 38
3426 case X86II::TA: // 0F 3A
3427 Need0FPrefix = true;
3428 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003429 case X86II::TF: // F2 0F 38
3430 ++FinalSize;
3431 Need0FPrefix = true;
3432 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003433 case X86II::REP: break; // already handled.
3434 case X86II::XS: // F3 0F
3435 ++FinalSize;
3436 Need0FPrefix = true;
3437 break;
3438 case X86II::XD: // F2 0F
3439 ++FinalSize;
3440 Need0FPrefix = true;
3441 break;
3442 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3443 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3444 ++FinalSize;
3445 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +00003446 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003447 case 0: break; // No prefix!
3448 }
3449
3450 if (Is64BitMode) {
3451 // REX prefix
3452 unsigned REX = X86InstrInfo::determineREX(MI);
3453 if (REX)
3454 ++FinalSize;
3455 }
3456
3457 // 0x0F escape code must be emitted just before the opcode.
3458 if (Need0FPrefix)
3459 ++FinalSize;
3460
3461 switch (Desc->TSFlags & X86II::Op0Mask) {
3462 case X86II::T8: // 0F 38
3463 ++FinalSize;
3464 break;
Bill Wendling2265ba02009-05-28 23:40:46 +00003465 case X86II::TA: // 0F 3A
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003466 ++FinalSize;
3467 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003468 case X86II::TF: // F2 0F 38
3469 ++FinalSize;
3470 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003471 }
3472
3473 // If this is a two-address instruction, skip one of the register operands.
3474 unsigned NumOps = Desc->getNumOperands();
3475 unsigned CurOp = 0;
3476 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3477 CurOp++;
Evan Chengb0030dd2009-05-04 22:49:16 +00003478 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3479 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3480 --NumOps;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003481
3482 switch (Desc->TSFlags & X86II::FormMask) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003483 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003484 case X86II::Pseudo:
3485 // Remember the current PC offset, this is the PIC relocation
3486 // base address.
3487 switch (Opcode) {
3488 default:
3489 break;
Chris Lattner518bb532010-02-09 19:54:29 +00003490 case TargetOpcode::INLINEASM: {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003491 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattnerd90183d2009-08-02 05:20:37 +00003492 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3493 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattneraf76e592009-08-22 20:48:53 +00003494 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003495 break;
3496 }
Chris Lattner518bb532010-02-09 19:54:29 +00003497 case TargetOpcode::DBG_LABEL:
3498 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +00003499 case TargetOpcode::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003500 break;
Chris Lattner518bb532010-02-09 19:54:29 +00003501 case TargetOpcode::IMPLICIT_DEF:
3502 case TargetOpcode::KILL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003503 case X86::FP_REG_KILL:
3504 break;
3505 case X86::MOVPC32r: {
3506 // This emits the "call" portion of this pseudo instruction.
3507 ++FinalSize;
Chris Lattner74a21512010-02-05 19:24:13 +00003508 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003509 break;
3510 }
3511 }
3512 CurOp = NumOps;
3513 break;
3514 case X86II::RawFrm:
3515 ++FinalSize;
3516
3517 if (CurOp != NumOps) {
3518 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmand735b802008-10-03 15:45:36 +00003519 if (MO.isMBB()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003520 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmand735b802008-10-03 15:45:36 +00003521 } else if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003522 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003523 } else if (MO.isSymbol()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003524 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003525 } else if (MO.isImm()) {
Chris Lattner74a21512010-02-05 19:24:13 +00003526 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003527 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003528 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003529 }
3530 }
3531 break;
3532
3533 case X86II::AddRegFrm:
3534 ++FinalSize;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003535 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003536
3537 if (CurOp != NumOps) {
3538 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003539 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003540 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003541 FinalSize += sizeConstant(Size);
3542 else {
3543 bool dword = false;
3544 if (Opcode == X86::MOV64ri)
3545 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003546 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003547 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003548 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003549 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003550 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003551 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003552 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003553 FinalSize += sizeJumpTableAddress(dword);
3554 }
3555 }
3556 break;
3557
3558 case X86II::MRMDestReg: {
3559 ++FinalSize;
3560 FinalSize += sizeRegModRMByte();
3561 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003562 if (CurOp != NumOps) {
3563 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003564 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003565 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003566 break;
3567 }
3568 case X86II::MRMDestMem: {
3569 ++FinalSize;
3570 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003571 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003572 if (CurOp != NumOps) {
3573 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003574 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003575 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003576 break;
3577 }
3578
3579 case X86II::MRMSrcReg:
3580 ++FinalSize;
3581 FinalSize += sizeRegModRMByte();
3582 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003583 if (CurOp != NumOps) {
3584 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003585 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003586 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003587 break;
3588
3589 case X86II::MRMSrcMem: {
Evan Chengb0030dd2009-05-04 22:49:16 +00003590 int AddrOperands;
3591 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3592 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3593 AddrOperands = X86AddrNumOperands - 1; // No segment register
3594 else
3595 AddrOperands = X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003596
3597 ++FinalSize;
3598 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003599 CurOp += AddrOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003600 if (CurOp != NumOps) {
3601 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003602 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003603 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003604 break;
3605 }
3606
3607 case X86II::MRM0r: case X86II::MRM1r:
3608 case X86II::MRM2r: case X86II::MRM3r:
3609 case X86II::MRM4r: case X86II::MRM5r:
3610 case X86II::MRM6r: case X86II::MRM7r:
3611 ++FinalSize;
Evan Chengb0030dd2009-05-04 22:49:16 +00003612 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling2265ba02009-05-28 23:40:46 +00003613 Desc->getOpcode() == X86::MFENCE) {
3614 // Special handling of lfence and mfence;
Evan Chengb0030dd2009-05-04 22:49:16 +00003615 FinalSize += sizeRegModRMByte();
Bill Wendling2265ba02009-05-28 23:40:46 +00003616 } else if (Desc->getOpcode() == X86::MONITOR ||
3617 Desc->getOpcode() == X86::MWAIT) {
3618 // Special handling of monitor and mwait.
3619 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3620 } else {
Evan Chengb0030dd2009-05-04 22:49:16 +00003621 ++CurOp;
3622 FinalSize += sizeRegModRMByte();
3623 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003624
3625 if (CurOp != NumOps) {
3626 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003627 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003628 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003629 FinalSize += sizeConstant(Size);
3630 else {
3631 bool dword = false;
3632 if (Opcode == X86::MOV64ri32)
3633 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003634 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003635 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003636 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003637 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003638 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003639 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003640 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003641 FinalSize += sizeJumpTableAddress(dword);
3642 }
3643 }
3644 break;
3645
3646 case X86II::MRM0m: case X86II::MRM1m:
3647 case X86II::MRM2m: case X86II::MRM3m:
3648 case X86II::MRM4m: case X86II::MRM5m:
3649 case X86II::MRM6m: case X86II::MRM7m: {
3650
3651 ++FinalSize;
3652 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003653 CurOp += X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003654
3655 if (CurOp != NumOps) {
3656 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003657 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003658 if (MO.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003659 FinalSize += sizeConstant(Size);
3660 else {
3661 bool dword = false;
3662 if (Opcode == X86::MOV64mi32)
3663 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003664 if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003665 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003666 } else if (MO.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003667 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003668 else if (MO.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003669 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003670 else if (MO.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003671 FinalSize += sizeJumpTableAddress(dword);
3672 }
3673 }
3674 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +00003675
3676 case X86II::MRM_C1:
3677 case X86II::MRM_C8:
3678 case X86II::MRM_C9:
3679 case X86II::MRM_E8:
3680 case X86II::MRM_F0:
3681 FinalSize += 2;
3682 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003683 }
3684
3685 case X86II::MRMInitReg:
3686 ++FinalSize;
3687 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3688 FinalSize += sizeRegModRMByte();
3689 ++CurOp;
3690 break;
3691 }
3692
3693 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00003694 std::string msg;
3695 raw_string_ostream Msg(msg);
3696 Msg << "Cannot determine size: " << MI;
Chris Lattner75361b62010-04-07 22:58:41 +00003697 report_fatal_error(Msg.str());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003698 }
3699
3700
3701 return FinalSize;
3702}
3703
3704
3705unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3706 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner84853a12009-07-10 20:53:38 +00003707 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00003708 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003709 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattnerb1fb84d2009-06-25 17:28:07 +00003710 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003711 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003712 return Size;
3713}
Dan Gohman8b746962008-09-23 18:22:58 +00003714
Dan Gohman57c3dac2008-09-30 00:58:23 +00003715/// getGlobalBaseReg - Return a virtual register initialized with the
3716/// the global base register value. Output instructions required to
3717/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00003718///
Dan Gohman57c3dac2008-09-30 00:58:23 +00003719unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3720 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3721 "X86-64 PIC uses RIP relative addressing");
3722
3723 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3724 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3725 if (GlobalBaseReg != 0)
3726 return GlobalBaseReg;
3727
Dan Gohman8b746962008-09-23 18:22:58 +00003728 // Insert the set of GlobalBaseReg into the first MBB of the function
3729 MachineBasicBlock &FirstMBB = MF->front();
3730 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dale Johannesen6ec25f52010-01-26 00:03:12 +00003731 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
Dan Gohman8b746962008-09-23 18:22:58 +00003732 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3733 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3734
3735 const TargetInstrInfo *TII = TM.getInstrInfo();
3736 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3737 // only used in JIT code emission as displacement to pc.
Chris Lattnerac5e8872009-06-25 17:38:33 +00003738 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohman8b746962008-09-23 18:22:58 +00003739
3740 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattnerac5e8872009-06-25 17:38:33 +00003741 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner15a380a2009-07-09 04:39:06 +00003742 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattnerac5e8872009-06-25 17:38:33 +00003743 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3744 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendlingfbef3102009-02-11 21:51:19 +00003745 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar31e2c7b2009-09-01 22:06:46 +00003746 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattnerac5e8872009-06-25 17:38:33 +00003747 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003748 } else {
3749 GlobalBaseReg = PC;
Dan Gohman8b746962008-09-23 18:22:58 +00003750 }
3751
Dan Gohman57c3dac2008-09-30 00:58:23 +00003752 X86FI->setGlobalBaseReg(GlobalBaseReg);
3753 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003754}
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003755
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003756// These are the replaceable SSE instructions. Some of these have Int variants
3757// that we don't include here. We don't want to replace instructions selected
3758// by intrinsics.
3759static const unsigned ReplaceableInstrs[][3] = {
3760 //PackedInt PackedSingle PackedDouble
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003761 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3762 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3763 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3764 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3765 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3766 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3767 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3768 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3769 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3770 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3771 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3772 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003773 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003774 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3775 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003776};
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003777
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003778// FIXME: Some shuffle and unpack instructions have equivalents in different
3779// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003780
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003781static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003782 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003783 if (ReplaceableInstrs[i][domain-1] == opcode)
3784 return ReplaceableInstrs[i];
3785 return 0;
3786}
3787
3788std::pair<uint16_t, uint16_t>
3789X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3790 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003791 return std::make_pair(domain,
3792 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003793}
3794
3795void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3796 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3797 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3798 assert(dom && "Not an SSE instruction");
3799 const unsigned *table = lookup(MI->getOpcode(), dom);
3800 assert(table && "Cannot change domain");
3801 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003802}
Chris Lattneree9eb412010-04-26 23:37:21 +00003803
3804/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3805void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3806 NopInst.setOpcode(X86::NOOP);
3807}