blob: fcbc3cbee514c7740628c0f6f1c4713c72eebd74 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000206
Chris Lattner150d20e2010-10-31 19:22:57 +0000207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000249class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000252 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000253 list<Predicate> Predicates = [IsARM];
254}
255
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000256// PseudoInst that's Thumb-mode only.
257class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
258 list<dag> pattern>
259 : PseudoInst<oops, iops, itin, pattern> {
260 let SZ = sz;
261 list<Predicate> Predicates = [IsThumb];
262}
Jim Grosbach53694262010-11-18 01:15:56 +0000263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000265class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000266 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000267 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000268 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000269 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000270 bits<4> p;
271 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000272 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000273 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000274 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000275 let Pattern = pattern;
276 list<Predicate> Predicates = [IsARM];
277}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000278
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279// A few are not predicable
280class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000281 IndexMode im, Format f, InstrItinClass itin,
282 string opc, string asm, string cstr,
283 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000284 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
285 let OutOperandList = oops;
286 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000287 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000288 let Pattern = pattern;
289 let isPredicable = 0;
290 list<Predicate> Predicates = [IsARM];
291}
Evan Cheng37f25d92008-08-28 23:39:26 +0000292
Bill Wendling4822bce2010-08-30 01:47:35 +0000293// Same as I except it can optionally modify CPSR. Note it's modeled as an input
294// operand since by default it's a zero register. It will become an implicit def
295// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000296class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000297 IndexMode im, Format f, InstrItinClass itin,
298 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000299 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000301 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000302 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000303 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000304 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000305
Evan Cheng37f25d92008-08-28 23:39:26 +0000306 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000307 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000308 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000309 let Pattern = pattern;
310 list<Predicate> Predicates = [IsARM];
311}
312
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000314class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000315 IndexMode im, Format f, InstrItinClass itin,
316 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000317 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000318 let OutOperandList = oops;
319 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000320 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000321 let Pattern = pattern;
322 list<Predicate> Predicates = [IsARM];
323}
324
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000325class AI<dag oops, dag iops, Format f, InstrItinClass itin,
326 string opc, string asm, list<dag> pattern>
327 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
328 opc, asm, "", pattern>;
329class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
331 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
332 opc, asm, "", pattern>;
333class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000334 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000335 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000336 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000337class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000338 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000339 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000340 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000341
342// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000343class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
345 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
346 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000347 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000348}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000349class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
350 string asm, list<dag> pattern>
351 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
352 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000353 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000355class ABXIx2<dag oops, dag iops, InstrItinClass itin,
356 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000357 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000358 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000359
360// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000361class JTI<dag oops, dag iops, InstrItinClass itin,
362 string asm, list<dag> pattern>
363 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000364 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000365
Jim Grosbach5278eb82009-12-11 01:42:04 +0000366// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000367class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
368 string opc, string asm, list<dag> pattern>
369 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
370 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000371 bits<4> Rt;
372 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000373 let Inst{27-23} = 0b00011;
374 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000375 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{19-16} = Rn;
377 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000378 let Inst{11-0} = 0b111110011111;
379}
380class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
381 string opc, string asm, list<dag> pattern>
382 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
383 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000384 bits<4> Rd;
385 bits<4> Rt;
386 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000387 let Inst{27-23} = 0b00011;
388 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000389 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000390 let Inst{19-16} = Rn;
391 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000392 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000393 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000394}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000395class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
396 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
397 bits<4> Rt;
398 bits<4> Rt2;
399 bits<4> Rn;
400 let Inst{27-23} = 0b00010;
401 let Inst{22} = b;
402 let Inst{21-20} = 0b00;
403 let Inst{19-16} = Rn;
404 let Inst{15-12} = Rt;
405 let Inst{11-4} = 0b00001001;
406 let Inst{3-0} = Rt2;
407}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000408
Evan Cheng0d14fc82008-09-01 01:51:14 +0000409// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000410class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
411 string opc, string asm, list<dag> pattern>
412 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
413 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000414 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000415 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000416}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000417class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
418 string opc, string asm, list<dag> pattern>
419 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
420 opc, asm, "", pattern> {
421 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000422 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000423}
424class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000425 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000426 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000427 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000428 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000429 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000430}
Bob Wilson01135592010-03-23 17:23:59 +0000431class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000432 string opc, string asm, list<dag> pattern>
433 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
434 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000435
Evan Cheng0d14fc82008-09-01 01:51:14 +0000436
Evan Cheng93912732008-09-01 01:27:33 +0000437// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000438
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000439// LDR/LDRB/STR/STRB/...
440class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000441 Format f, InstrItinClass itin, string opc, string asm,
442 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000443 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
444 "", pattern> {
445 let Inst{27-25} = op;
446 let Inst{24} = 1; // 24 == P
447 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000448 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000449 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000450 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000451}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000452// Indexed load/stores
453class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000454 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000455 string asm, string cstr, list<dag> pattern>
456 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
457 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000458 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000459 let Inst{27-26} = 0b01;
460 let Inst{24} = isPre; // P bit
461 let Inst{22} = isByte; // B bit
462 let Inst{21} = isPre; // W bit
463 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000464 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000465}
Jim Grosbach953557f42010-11-19 21:35:06 +0000466class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
467 IndexMode im, Format f, InstrItinClass itin, string opc,
468 string asm, string cstr, list<dag> pattern>
469 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
470 pattern> {
471 // AM2 store w/ two operands: (GPR, am2offset)
472 // {13} 1 == Rm, 0 == imm12
473 // {12} isAdd
474 // {11-0} imm12/Rm
475 bits<14> offset;
476 bits<4> Rn;
477 let Inst{25} = offset{13};
478 let Inst{23} = offset{12};
479 let Inst{19-16} = Rn;
480 let Inst{11-0} = offset{11-0};
481}
Jim Grosbach3e556122010-10-26 22:37:02 +0000482
Evan Cheng0d14fc82008-09-01 01:51:14 +0000483// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000484class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
485 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000486 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
487 opc, asm, "", pattern> {
488 bits<14> addr;
489 bits<4> Rt;
490 let Inst{27-25} = 0b000;
491 let Inst{24} = 1; // P bit
492 let Inst{23} = addr{8}; // U bit
493 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
494 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000495 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000496 let Inst{19-16} = addr{12-9}; // Rn
497 let Inst{15-12} = Rt; // Rt
498 let Inst{11-8} = addr{7-4}; // imm7_4/zero
499 let Inst{7-4} = op;
500 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
501}
Evan Cheng840917b2008-09-01 07:00:14 +0000502
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000503class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
504 IndexMode im, Format f, InstrItinClass itin, string opc,
505 string asm, string cstr, list<dag> pattern>
506 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
507 opc, asm, cstr, pattern> {
508 bits<4> Rt;
509 let Inst{27-25} = 0b000;
510 let Inst{24} = isPre; // P bit
511 let Inst{21} = isPre; // W bit
512 let Inst{20} = op20; // L bit
513 let Inst{15-12} = Rt; // Rt
514 let Inst{7-4} = op;
515}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000516class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
517 IndexMode im, Format f, InstrItinClass itin, string opc,
518 string asm, string cstr, list<dag> pattern>
519 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
520 pattern> {
521 // AM3 store w/ two operands: (GPR, am3offset)
522 bits<14> offset;
523 bits<4> Rt;
524 bits<4> Rn;
525 let Inst{27-25} = 0b000;
526 let Inst{23} = offset{8};
527 let Inst{22} = offset{9};
528 let Inst{19-16} = Rn;
529 let Inst{15-12} = Rt; // Rt
530 let Inst{11-8} = offset{7-4}; // imm7_4/zero
531 let Inst{7-4} = op;
532 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
533}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000534
Evan Cheng840917b2008-09-01 07:00:14 +0000535// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000536class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000537 string opc, string asm, list<dag> pattern>
538 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
539 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000540 bits<14> addr;
541 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000542 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000543 let Inst{24} = 1; // P bit
544 let Inst{23} = addr{8}; // U bit
545 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
546 let Inst{21} = 0; // W bit
547 let Inst{20} = 0; // L bit
548 let Inst{19-16} = addr{12-9}; // Rn
549 let Inst{15-12} = Rt; // Rt
550 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000551 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000552 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000553}
Evan Cheng840917b2008-09-01 07:00:14 +0000554
Evan Cheng840917b2008-09-01 07:00:14 +0000555// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000556class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
557 string opc, string asm, string cstr, list<dag> pattern>
558 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
559 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000560 let Inst{4} = 1;
561 let Inst{5} = 1; // H bit
562 let Inst{6} = 0; // S bit
563 let Inst{7} = 1;
564 let Inst{20} = 0; // L bit
565 let Inst{21} = 1; // W bit
566 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000567 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000568}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000569class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
570 string opc, string asm, string cstr, list<dag> pattern>
571 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
572 opc, asm, cstr, pattern> {
573 let Inst{4} = 1;
574 let Inst{5} = 1; // H bit
575 let Inst{6} = 1; // S bit
576 let Inst{7} = 1;
577 let Inst{20} = 0; // L bit
578 let Inst{21} = 1; // W bit
579 let Inst{24} = 1; // P bit
580 let Inst{27-25} = 0b000;
581}
Evan Cheng840917b2008-09-01 07:00:14 +0000582
Evan Cheng840917b2008-09-01 07:00:14 +0000583// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000584class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
585 string opc, string asm, string cstr, list<dag> pattern>
586 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
587 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000588 let Inst{4} = 1;
589 let Inst{5} = 1; // H bit
590 let Inst{6} = 0; // S bit
591 let Inst{7} = 1;
592 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000593 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000594 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000595 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000596}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000597class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
598 string opc, string asm, string cstr, list<dag> pattern>
599 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
600 opc, asm, cstr, pattern> {
601 let Inst{4} = 1;
602 let Inst{5} = 1; // H bit
603 let Inst{6} = 1; // S bit
604 let Inst{7} = 1;
605 let Inst{20} = 0; // L bit
606 let Inst{21} = 0; // W bit
607 let Inst{24} = 0; // P bit
608 let Inst{27-25} = 0b000;
609}
Evan Cheng840917b2008-09-01 07:00:14 +0000610
Evan Cheng0d14fc82008-09-01 01:51:14 +0000611// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000612class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
613 string asm, string cstr, list<dag> pattern>
614 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
615 bits<4> p;
616 bits<16> regs;
617 bits<4> Rn;
618 let Inst{31-28} = p;
619 let Inst{27-25} = 0b100;
620 let Inst{22} = 0; // S bit
621 let Inst{19-16} = Rn;
622 let Inst{15-0} = regs;
623}
Evan Cheng37f25d92008-08-28 23:39:26 +0000624
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000625// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000626class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
627 string opc, string asm, list<dag> pattern>
628 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
629 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000630 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000631 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000632 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000633}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000634class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
635 string opc, string asm, list<dag> pattern>
636 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
637 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000638 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000639 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000640}
641
642// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000643class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
644 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
646 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000647 bits<4> Rd;
648 bits<4> Rn;
649 bits<4> Rm;
650 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000651 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000652 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000653 let Inst{19-16} = Rd;
654 let Inst{11-8} = Rm;
655 let Inst{3-0} = Rn;
656}
657// MSW multiple w/ Ra operand
658class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
659 InstrItinClass itin, string opc, string asm, list<dag> pattern>
660 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
661 bits<4> Ra;
662 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000663}
Evan Cheng37f25d92008-08-28 23:39:26 +0000664
Evan Chengeb4f52e2008-11-06 03:35:07 +0000665// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000666class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000667 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000668 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
669 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000670 bits<4> Rn;
671 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000672 let Inst{4} = 0;
673 let Inst{7} = 1;
674 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000675 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000676 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000677 let Inst{11-8} = Rm;
678 let Inst{3-0} = Rn;
679}
680class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
681 InstrItinClass itin, string opc, string asm, list<dag> pattern>
682 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
683 bits<4> Rd;
684 let Inst{19-16} = Rd;
685}
686
687// AMulxyI with Ra operand
688class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
689 InstrItinClass itin, string opc, string asm, list<dag> pattern>
690 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
691 bits<4> Ra;
692 let Inst{15-12} = Ra;
693}
694// SMLAL*
695class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
696 InstrItinClass itin, string opc, string asm, list<dag> pattern>
697 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
698 bits<4> RdLo;
699 bits<4> RdHi;
700 let Inst{19-16} = RdHi;
701 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000702}
703
Evan Cheng97f48c32008-11-06 22:15:19 +0000704// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000705class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
706 string opc, string asm, list<dag> pattern>
707 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
708 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000709 // All AExtI instructions have Rd and Rm register operands.
710 bits<4> Rd;
711 bits<4> Rm;
712 let Inst{15-12} = Rd;
713 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000714 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000715 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000716 let Inst{27-20} = opcod;
717}
718
Evan Cheng8b59db32008-11-07 01:41:35 +0000719// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000720class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
721 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000722 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
723 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000724 bits<4> Rd;
725 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000726 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000727 let Inst{19-16} = 0b1111;
728 let Inst{15-12} = Rd;
729 let Inst{11-8} = 0b1111;
730 let Inst{7-4} = opc7_4;
731 let Inst{3-0} = Rm;
732}
733
734// PKH instructions
735class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
736 string opc, string asm, list<dag> pattern>
737 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
738 opc, asm, "", pattern> {
739 bits<4> Rd;
740 bits<4> Rn;
741 bits<4> Rm;
742 bits<8> sh;
743 let Inst{27-20} = opcod;
744 let Inst{19-16} = Rn;
745 let Inst{15-12} = Rd;
746 let Inst{11-7} = sh{7-3};
747 let Inst{6} = tb;
748 let Inst{5-4} = 0b01;
749 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000750}
751
Evan Cheng37f25d92008-08-28 23:39:26 +0000752//===----------------------------------------------------------------------===//
753
754// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
755class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
756 list<Predicate> Predicates = [IsARM];
757}
758class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
759 list<Predicate> Predicates = [IsARM, HasV5TE];
760}
761class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
762 list<Predicate> Predicates = [IsARM, HasV6];
763}
Evan Cheng13096642008-08-29 06:41:12 +0000764
765//===----------------------------------------------------------------------===//
766//
767// Thumb Instruction Format Definitions.
768//
769
Evan Cheng13096642008-08-29 06:41:12 +0000770// TI - Thumb instruction.
771
Evan Cheng446c4282009-07-11 06:43:01 +0000772class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000773 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000774 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000775 let OutOperandList = oops;
776 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000777 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000778 let Pattern = pattern;
779 list<Predicate> Predicates = [IsThumb];
780}
781
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000782class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
783 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000784
Evan Cheng35d6c412009-08-04 23:47:55 +0000785// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000786class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
787 list<dag> pattern>
788 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
789 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000790
Johnny Chend68e1192009-12-15 17:24:14 +0000791// tBL, tBX 32-bit instructions
792class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000793 dag oops, dag iops, InstrItinClass itin, string asm,
794 list<dag> pattern>
795 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
796 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000797 let Inst{31-27} = opcod1;
798 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000799 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000800}
Evan Cheng13096642008-08-29 06:41:12 +0000801
802// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000803class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
804 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000805 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000806
Evan Cheng09c39fc2009-06-23 19:38:13 +0000807// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000808class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000809 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000810 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000811 let OutOperandList = oops;
812 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000813 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000814 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000815 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000816}
817
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000818class T1I<dag oops, dag iops, InstrItinClass itin,
819 string asm, list<dag> pattern>
820 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
821class T1Ix2<dag oops, dag iops, InstrItinClass itin,
822 string asm, list<dag> pattern>
823 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000824
825// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000826class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000827 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000828 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000829 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000830
831// Thumb1 instruction that can either be predicated or set CPSR.
832class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000833 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000834 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000835 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000836 let OutOperandList = !con(oops, (outs s_cc_out:$s));
837 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000838 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000839 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000840 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000841}
842
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000843class T1sI<dag oops, dag iops, InstrItinClass itin,
844 string opc, string asm, list<dag> pattern>
845 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000846
847// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000848class T1sIt<dag oops, dag iops, InstrItinClass itin,
849 string opc, string asm, list<dag> pattern>
850 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000851 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000852
853// Thumb1 instruction that can be predicated.
854class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000855 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000856 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000857 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000858 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000859 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000860 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000861 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000862 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000863}
864
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000865class T1pI<dag oops, dag iops, InstrItinClass itin,
866 string opc, string asm, list<dag> pattern>
867 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000868
869// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000870class T1pIt<dag oops, dag iops, InstrItinClass itin,
871 string opc, string asm, list<dag> pattern>
872 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000873 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000874
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000875class T1pI1<dag oops, dag iops, InstrItinClass itin,
876 string opc, string asm, list<dag> pattern>
877 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
878class T1pI2<dag oops, dag iops, InstrItinClass itin,
879 string opc, string asm, list<dag> pattern>
880 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
881class T1pI4<dag oops, dag iops, InstrItinClass itin,
882 string opc, string asm, list<dag> pattern>
883 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +0000884class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000885 InstrItinClass itin, string opc, string asm, list<dag> pattern>
886 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000887
Johnny Chenbbc71b22009-12-16 02:32:54 +0000888class Encoding16 : Encoding {
889 let Inst{31-16} = 0x0000;
890}
891
Johnny Chend68e1192009-12-15 17:24:14 +0000892// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000893class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000894 let Inst{15-10} = opcode;
895}
896
897// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000898class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{15-14} = 0b00;
900 let Inst{13-9} = opcode;
901}
902
903// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000904class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000905 let Inst{15-10} = 0b010000;
906 let Inst{9-6} = opcode;
907}
908
909// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000910class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000911 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000912 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000913}
914
915// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000916class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000918 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000919}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000920class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +0000921class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
922class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
923class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +0000924class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000925
926// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000927class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000928 let Inst{15-12} = 0b1011;
929 let Inst{11-5} = opcode;
930}
931
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000932// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
933class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000934 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000935 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000936 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000937 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000938 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000939 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000940 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000941 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000942}
943
Bill Wendlingda2ae632010-08-31 07:50:46 +0000944// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
945// input operand since by default it's a zero register. It will become an
946// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000947//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000948// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
949// more consistent.
950class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000951 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000952 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000953 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000954 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000955 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000956 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000958 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000959}
960
961// Special cases
962class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000963 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000964 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000965 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000966 let OutOperandList = oops;
967 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000968 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000969 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000970 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000971}
972
Jim Grosbachd1228742009-12-01 18:10:36 +0000973class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000974 InstrItinClass itin,
975 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000976 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
977 let OutOperandList = oops;
978 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000979 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +0000980 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000981 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +0000982}
983
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000984class T2I<dag oops, dag iops, InstrItinClass itin,
985 string opc, string asm, list<dag> pattern>
986 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
987class T2Ii12<dag oops, dag iops, InstrItinClass itin,
988 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000989 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000990class T2Ii8<dag oops, dag iops, InstrItinClass itin,
991 string opc, string asm, list<dag> pattern>
992 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
993class T2Iso<dag oops, dag iops, InstrItinClass itin,
994 string opc, string asm, list<dag> pattern>
995 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
996class T2Ipc<dag oops, dag iops, InstrItinClass itin,
997 string opc, string asm, list<dag> pattern>
998 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +0000999class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001000 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001001 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1002 pattern> {
1003 let Inst{31-27} = 0b11101;
1004 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001005 let Inst{24} = P;
1006 let Inst{23} = ?; // The U bit.
1007 let Inst{22} = 1;
1008 let Inst{21} = W;
1009 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001010}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001011
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001012class T2sI<dag oops, dag iops, InstrItinClass itin,
1013 string opc, string asm, list<dag> pattern>
1014 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001015
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001016class T2XI<dag oops, dag iops, InstrItinClass itin,
1017 string asm, list<dag> pattern>
1018 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1019class T2JTI<dag oops, dag iops, InstrItinClass itin,
1020 string asm, list<dag> pattern>
1021 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001022
Evan Cheng5adb66a2009-09-28 09:14:39 +00001023class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001024 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001025 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1026
Bob Wilson815baeb2010-03-13 01:08:20 +00001027// Two-address instructions
1028class T2XIt<dag oops, dag iops, InstrItinClass itin,
1029 string asm, string cstr, list<dag> pattern>
1030 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001031
Evan Chenge88d5ce2009-07-02 07:28:31 +00001032// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001033class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1034 dag oops, dag iops,
1035 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001036 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001037 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001038 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001039 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001040 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001041 let Pattern = pattern;
1042 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001043 let Inst{31-27} = 0b11111;
1044 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001045 let Inst{24} = signed;
1046 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001047 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001048 let Inst{20} = load;
1049 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001050 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001051 let Inst{10} = pre; // The P bit.
1052 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001053}
1054
David Goodwinc9d138f2009-07-27 19:59:26 +00001055// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1056class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001057 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001058}
1059
1060// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1061class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001062 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001063}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001064
Evan Cheng9cb9e672009-06-27 02:26:13 +00001065// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1066class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001067 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001068}
1069
Evan Cheng13096642008-08-29 06:41:12 +00001070//===----------------------------------------------------------------------===//
1071
Evan Cheng96581d32008-11-11 02:11:05 +00001072//===----------------------------------------------------------------------===//
1073// ARM VFP Instruction templates.
1074//
1075
David Goodwin3ca524e2009-07-10 17:03:29 +00001076// Almost all VFP instructions are predicable.
1077class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001078 IndexMode im, Format f, InstrItinClass itin,
1079 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001080 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001081 bits<4> p;
1082 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001083 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001084 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001085 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001086 let Pattern = pattern;
1087 list<Predicate> Predicates = [HasVFP2];
1088}
1089
1090// Special cases
1091class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001092 IndexMode im, Format f, InstrItinClass itin,
1093 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001094 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001095 bits<4> p;
1096 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001097 let OutOperandList = oops;
1098 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001099 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001100 let Pattern = pattern;
1101 list<Predicate> Predicates = [HasVFP2];
1102}
1103
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001104class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1105 string opc, string asm, list<dag> pattern>
1106 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1107 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001108
Evan Chengcd8e66a2008-11-11 21:48:44 +00001109// ARM VFP addrmode5 loads and stores
1110class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001111 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001112 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001113 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001114 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001115 // Instruction operands.
1116 bits<5> Dd;
1117 bits<13> addr;
1118
1119 // Encode instruction operands.
1120 let Inst{23} = addr{8}; // U (add = (U == '1'))
1121 let Inst{22} = Dd{4};
1122 let Inst{19-16} = addr{12-9}; // Rn
1123 let Inst{15-12} = Dd{3-0};
1124 let Inst{7-0} = addr{7-0}; // imm8
1125
Evan Cheng96581d32008-11-11 02:11:05 +00001126 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001127 let Inst{27-24} = opcod1;
1128 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001129 let Inst{11-9} = 0b101;
1130 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001131
1132 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001133 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001134}
1135
Evan Chengcd8e66a2008-11-11 21:48:44 +00001136class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001137 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001138 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001139 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001140 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001141 // Instruction operands.
1142 bits<5> Sd;
1143 bits<13> addr;
1144
1145 // Encode instruction operands.
1146 let Inst{23} = addr{8}; // U (add = (U == '1'))
1147 let Inst{22} = Sd{0};
1148 let Inst{19-16} = addr{12-9}; // Rn
1149 let Inst{15-12} = Sd{4-1};
1150 let Inst{7-0} = addr{7-0}; // imm8
1151
Evan Cheng96581d32008-11-11 02:11:05 +00001152 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001153 let Inst{27-24} = opcod1;
1154 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001155 let Inst{11-9} = 0b101;
1156 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001157}
1158
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001159// VFP Load / store multiple pseudo instructions.
1160class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1161 list<dag> pattern>
1162 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1163 cstr, itin> {
1164 let OutOperandList = oops;
1165 let InOperandList = !con(iops, (ins pred:$p));
1166 let Pattern = pattern;
1167 list<Predicate> Predicates = [HasVFP2];
1168}
1169
Evan Chengcd8e66a2008-11-11 21:48:44 +00001170// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001171class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001172 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001173 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001174 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001175 // Instruction operands.
1176 bits<4> Rn;
1177 bits<13> regs;
1178
1179 // Encode instruction operands.
1180 let Inst{19-16} = Rn;
1181 let Inst{22} = regs{12};
1182 let Inst{15-12} = regs{11-8};
1183 let Inst{7-0} = regs{7-0};
1184
Evan Chengcd8e66a2008-11-11 21:48:44 +00001185 // TODO: Mark the instructions with the appropriate subtarget info.
1186 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001187 let Inst{11-9} = 0b101;
1188 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001189
1190 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001191 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001192}
1193
Jim Grosbach72db1822010-09-08 00:25:50 +00001194class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001195 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001196 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001197 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001198 // Instruction operands.
1199 bits<4> Rn;
1200 bits<13> regs;
1201
1202 // Encode instruction operands.
1203 let Inst{19-16} = Rn;
1204 let Inst{22} = regs{8};
1205 let Inst{15-12} = regs{12-9};
1206 let Inst{7-0} = regs{7-0};
1207
Evan Chengcd8e66a2008-11-11 21:48:44 +00001208 // TODO: Mark the instructions with the appropriate subtarget info.
1209 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001210 let Inst{11-9} = 0b101;
1211 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001212}
1213
Evan Cheng96581d32008-11-11 02:11:05 +00001214// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001215class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1216 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1217 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001218 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001219 // Instruction operands.
1220 bits<5> Dd;
1221 bits<5> Dm;
1222
1223 // Encode instruction operands.
1224 let Inst{3-0} = Dm{3-0};
1225 let Inst{5} = Dm{4};
1226 let Inst{15-12} = Dd{3-0};
1227 let Inst{22} = Dd{4};
1228
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001229 let Inst{27-23} = opcod1;
1230 let Inst{21-20} = opcod2;
1231 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001232 let Inst{11-9} = 0b101;
1233 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001234 let Inst{7-6} = opcod4;
1235 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001236}
1237
1238// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001239class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001240 dag iops, InstrItinClass itin, string opc, string asm,
1241 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001242 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001243 // Instruction operands.
1244 bits<5> Dd;
1245 bits<5> Dn;
1246 bits<5> Dm;
1247
1248 // Encode instruction operands.
1249 let Inst{3-0} = Dm{3-0};
1250 let Inst{5} = Dm{4};
1251 let Inst{19-16} = Dn{3-0};
1252 let Inst{7} = Dn{4};
1253 let Inst{15-12} = Dd{3-0};
1254 let Inst{22} = Dd{4};
1255
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001256 let Inst{27-23} = opcod1;
1257 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001258 let Inst{11-9} = 0b101;
1259 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001260 let Inst{6} = op6;
1261 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001262}
1263
1264// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001265class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1266 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1267 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001268 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001269 // Instruction operands.
1270 bits<5> Sd;
1271 bits<5> Sm;
1272
1273 // Encode instruction operands.
1274 let Inst{3-0} = Sm{4-1};
1275 let Inst{5} = Sm{0};
1276 let Inst{15-12} = Sd{4-1};
1277 let Inst{22} = Sd{0};
1278
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001279 let Inst{27-23} = opcod1;
1280 let Inst{21-20} = opcod2;
1281 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001282 let Inst{11-9} = 0b101;
1283 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001284 let Inst{7-6} = opcod4;
1285 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001286}
1287
David Goodwin338268c2009-08-10 22:17:39 +00001288// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001289// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001290class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1291 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1292 string asm, list<dag> pattern>
1293 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1294 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001295 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1296}
1297
Evan Cheng96581d32008-11-11 02:11:05 +00001298// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001299class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1300 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001301 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001302 // Instruction operands.
1303 bits<5> Sd;
1304 bits<5> Sn;
1305 bits<5> Sm;
1306
1307 // Encode instruction operands.
1308 let Inst{3-0} = Sm{4-1};
1309 let Inst{5} = Sm{0};
1310 let Inst{19-16} = Sn{4-1};
1311 let Inst{7} = Sn{0};
1312 let Inst{15-12} = Sd{4-1};
1313 let Inst{22} = Sd{0};
1314
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001315 let Inst{27-23} = opcod1;
1316 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001317 let Inst{11-9} = 0b101;
1318 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001319 let Inst{6} = op6;
1320 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001321}
1322
David Goodwin338268c2009-08-10 22:17:39 +00001323// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001324// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001325class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001326 dag iops, InstrItinClass itin, string opc, string asm,
1327 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001328 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001329 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001330
1331 // Instruction operands.
1332 bits<5> Sd;
1333 bits<5> Sn;
1334 bits<5> Sm;
1335
1336 // Encode instruction operands.
1337 let Inst{3-0} = Sm{4-1};
1338 let Inst{5} = Sm{0};
1339 let Inst{19-16} = Sn{4-1};
1340 let Inst{7} = Sn{0};
1341 let Inst{15-12} = Sd{4-1};
1342 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001343}
1344
Evan Cheng80a11982008-11-12 06:41:41 +00001345// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001346class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1347 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1348 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001349 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001350 let Inst{27-23} = opcod1;
1351 let Inst{21-20} = opcod2;
1352 let Inst{19-16} = opcod3;
1353 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001354 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001355 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001356}
1357
Johnny Chen811663f2010-02-11 18:47:03 +00001358// VFP conversion between floating-point and fixed-point
1359class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001360 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1361 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001362 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1363 // size (fixed-point number): sx == 0 ? 16 : 32
1364 let Inst{7} = op5; // sx
1365}
1366
David Goodwin338268c2009-08-10 22:17:39 +00001367// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001368class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001369 dag oops, dag iops, InstrItinClass itin,
1370 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001371 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1372 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001373 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1374}
1375
Evan Cheng80a11982008-11-12 06:41:41 +00001376class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001377 InstrItinClass itin,
1378 string opc, string asm, list<dag> pattern>
1379 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001380 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001381 let Inst{11-8} = opcod2;
1382 let Inst{4} = 1;
1383}
1384
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001385class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1386 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1387 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001388
Bob Wilson01135592010-03-23 17:23:59 +00001389class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001390 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1391 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001392
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001393class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1394 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1395 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001396
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001397class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1398 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1399 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001400
Evan Cheng96581d32008-11-11 02:11:05 +00001401//===----------------------------------------------------------------------===//
1402
Bob Wilson5bafff32009-06-22 23:27:02 +00001403//===----------------------------------------------------------------------===//
1404// ARM NEON Instruction templates.
1405//
Evan Cheng13096642008-08-29 06:41:12 +00001406
Johnny Chencaa608e2010-03-20 00:17:00 +00001407class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1408 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1409 list<dag> pattern>
1410 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001411 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001412 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001413 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001414 let Pattern = pattern;
1415 list<Predicate> Predicates = [HasNEON];
1416}
1417
1418// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001419class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1420 InstrItinClass itin, string opc, string asm, string cstr,
1421 list<dag> pattern>
1422 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001423 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001424 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001425 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001426 let Pattern = pattern;
1427 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001428}
1429
Bob Wilsonb07c1712009-10-07 21:53:04 +00001430class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1431 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001432 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001433 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1434 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001435 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001436 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001437 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001438 let Inst{11-8} = op11_8;
1439 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001440
Chris Lattner2ac19022010-11-15 05:19:05 +00001441 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001442
Owen Andersond9aa7d32010-11-02 00:05:05 +00001443 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001444 bits<6> Rn;
1445 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001446
Owen Andersond9aa7d32010-11-02 00:05:05 +00001447 let Inst{22} = Vd{4};
1448 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001449 let Inst{19-16} = Rn{3-0};
1450 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001451}
1452
Owen Andersond138d702010-11-02 20:47:39 +00001453class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1454 dag oops, dag iops, InstrItinClass itin,
1455 string opc, string dt, string asm, string cstr, list<dag> pattern>
1456 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1457 dt, asm, cstr, pattern> {
1458 bits<3> lane;
1459}
1460
Bob Wilson709d5922010-08-25 23:27:42 +00001461class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1462 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1463 itin> {
1464 let OutOperandList = oops;
1465 let InOperandList = !con(iops, (ins pred:$p));
1466 list<Predicate> Predicates = [HasNEON];
1467}
1468
Jim Grosbach7cd27292010-10-06 20:36:55 +00001469class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1470 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001471 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1472 itin> {
1473 let OutOperandList = oops;
1474 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001475 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001476 list<Predicate> Predicates = [HasNEON];
1477}
1478
Johnny Chen785516a2010-03-23 16:43:47 +00001479class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001481 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1482 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001483 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001484 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001485}
1486
Johnny Chen927b88f2010-03-23 20:40:44 +00001487class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001488 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001489 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001490 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001491 let Inst{31-25} = 0b1111001;
1492}
1493
1494// NEON "one register and a modified immediate" format.
1495class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1496 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001497 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001498 string opc, string dt, string asm, string cstr,
1499 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001500 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001501 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001503 let Inst{11-8} = op11_8;
1504 let Inst{7} = op7;
1505 let Inst{6} = op6;
1506 let Inst{5} = op5;
1507 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001508
Owen Andersona88ea032010-10-26 17:40:54 +00001509 // Instruction operands.
1510 bits<5> Vd;
1511 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001512
Owen Andersona88ea032010-10-26 17:40:54 +00001513 let Inst{15-12} = Vd{3-0};
1514 let Inst{22} = Vd{4};
1515 let Inst{24} = SIMM{7};
1516 let Inst{18-16} = SIMM{6-4};
1517 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001518}
1519
1520// NEON 2 vector register format.
1521class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1522 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001523 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001524 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001525 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001526 let Inst{24-23} = op24_23;
1527 let Inst{21-20} = op21_20;
1528 let Inst{19-18} = op19_18;
1529 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001530 let Inst{11-7} = op11_7;
1531 let Inst{6} = op6;
1532 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001533
Owen Anderson162875a2010-10-25 18:43:52 +00001534 // Instruction operands.
1535 bits<5> Vd;
1536 bits<5> Vm;
1537
1538 let Inst{15-12} = Vd{3-0};
1539 let Inst{22} = Vd{4};
1540 let Inst{3-0} = Vm{3-0};
1541 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001542}
1543
1544// Same as N2V except it doesn't have a datatype suffix.
1545class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001546 bits<5> op11_7, bit op6, bit op4,
1547 dag oops, dag iops, InstrItinClass itin,
1548 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001549 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001550 let Inst{24-23} = op24_23;
1551 let Inst{21-20} = op21_20;
1552 let Inst{19-18} = op19_18;
1553 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001554 let Inst{11-7} = op11_7;
1555 let Inst{6} = op6;
1556 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001557
Owen Anderson162875a2010-10-25 18:43:52 +00001558 // Instruction operands.
1559 bits<5> Vd;
1560 bits<5> Vm;
1561
1562 let Inst{15-12} = Vd{3-0};
1563 let Inst{22} = Vd{4};
1564 let Inst{3-0} = Vm{3-0};
1565 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001566}
1567
1568// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001569class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001570 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001571 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001572 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001573 let Inst{24} = op24;
1574 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001576 let Inst{7} = op7;
1577 let Inst{6} = op6;
1578 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001579
Owen Anderson3557d002010-10-26 20:56:57 +00001580 // Instruction operands.
1581 bits<5> Vd;
1582 bits<5> Vm;
1583 bits<6> SIMM;
1584
1585 let Inst{15-12} = Vd{3-0};
1586 let Inst{22} = Vd{4};
1587 let Inst{3-0} = Vm{3-0};
1588 let Inst{5} = Vm{4};
1589 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001590}
1591
Bob Wilson10bc69c2010-03-27 03:56:52 +00001592// NEON 3 vector register format.
1593class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1594 dag oops, dag iops, Format f, InstrItinClass itin,
1595 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001596 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001597 let Inst{24} = op24;
1598 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001599 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001600 let Inst{11-8} = op11_8;
1601 let Inst{6} = op6;
1602 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001603
Owen Andersond451f882010-10-21 20:21:49 +00001604 // Instruction operands.
1605 bits<5> Vd;
1606 bits<5> Vn;
1607 bits<5> Vm;
1608
1609 let Inst{15-12} = Vd{3-0};
1610 let Inst{22} = Vd{4};
1611 let Inst{19-16} = Vn{3-0};
1612 let Inst{7} = Vn{4};
1613 let Inst{3-0} = Vm{3-0};
1614 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001615}
1616
Johnny Chen841e8282010-03-23 21:35:03 +00001617// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001618class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1619 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001620 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001621 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001622 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001623 let Inst{24} = op24;
1624 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001625 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001626 let Inst{11-8} = op11_8;
1627 let Inst{6} = op6;
1628 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001629
Owen Anderson8c71eff2010-10-25 18:28:30 +00001630 // Instruction operands.
1631 bits<5> Vd;
1632 bits<5> Vn;
1633 bits<5> Vm;
1634
1635 let Inst{15-12} = Vd{3-0};
1636 let Inst{22} = Vd{4};
1637 let Inst{19-16} = Vn{3-0};
1638 let Inst{7} = Vn{4};
1639 let Inst{3-0} = Vm{3-0};
1640 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001641}
1642
1643// NEON VMOVs between scalar and core registers.
1644class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001645 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001646 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001647 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001648 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001650 let Inst{11-8} = opcod2;
1651 let Inst{6-5} = opcod3;
1652 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001653
1654 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001655 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001656 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001657 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001659
Chris Lattner2ac19022010-11-15 05:19:05 +00001660 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001661
Owen Andersond2fbdb72010-10-27 21:28:09 +00001662 bits<5> V;
1663 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001664 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001665 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001666
Owen Andersonf587a9352010-10-27 19:25:54 +00001667 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001668 let Inst{7} = V{4};
1669 let Inst{19-16} = V{3-0};
1670 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001671}
1672class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001673 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001675 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001677class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001678 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001680 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001682class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001683 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001685 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001687
Johnny Chene4614f72010-03-25 17:01:27 +00001688// Vector Duplicate Lane (from scalar to all elements)
1689class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1690 InstrItinClass itin, string opc, string dt, string asm,
1691 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001692 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001693 let Inst{24-23} = 0b11;
1694 let Inst{21-20} = 0b11;
1695 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001696 let Inst{11-7} = 0b11000;
1697 let Inst{6} = op6;
1698 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001699
Owen Andersonf587a9352010-10-27 19:25:54 +00001700 bits<5> Vd;
1701 bits<5> Vm;
1702 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001703
Owen Andersonf587a9352010-10-27 19:25:54 +00001704 let Inst{22} = Vd{4};
1705 let Inst{15-12} = Vd{3-0};
1706 let Inst{5} = Vm{4};
1707 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001708}
1709
David Goodwin42a83f22009-08-04 17:53:06 +00001710// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1711// for single-precision FP.
1712class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1713 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1714}