blob: a240a15e6a716f8825b9a8b52e8eb5dfee867934 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000171
Nate Begeman28a6b022005-12-10 02:36:00 +0000172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000211
Chris Lattnera7a58542006-06-16 17:34:12 +0000212 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000213 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000215 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000216 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000217 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000218 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
219
Chris Lattner7fbcef72006-03-24 07:53:47 +0000220 // FIXME: disable this lowered code. This generates 64-bit register values,
221 // and we don't model the fact that the top part is clobbered by calls. We
222 // need to flag these together so that the value isn't live across a call.
223 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
224
Nate Begemanae749a92005-10-25 23:48:36 +0000225 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
226 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
227 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000228 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000230 }
231
Chris Lattnera7a58542006-06-16 17:34:12 +0000232 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000233 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000234 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000235 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
236 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000237 // 64-bit PowerPC wants to expand i128 shifts itself.
238 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
239 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
240 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000241 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000242 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000243 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
244 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
245 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000246 }
Evan Chengd30bf012006-03-01 01:11:20 +0000247
Nate Begeman425a9692005-11-29 08:17:20 +0000248 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249 // First set operation action for all vector types to expand. Then we
250 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000251 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
252 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
253 MVT VT = (MVT::SimpleValueType)i;
254
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000255 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000256 setOperationAction(ISD::ADD , VT, Legal);
257 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000258
Chris Lattner7ff7e672006-04-04 17:25:31 +0000259 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000260 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
261 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000262
263 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000264 setOperationAction(ISD::AND , VT, Promote);
265 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
266 setOperationAction(ISD::OR , VT, Promote);
267 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
268 setOperationAction(ISD::XOR , VT, Promote);
269 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
270 setOperationAction(ISD::LOAD , VT, Promote);
271 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
272 setOperationAction(ISD::SELECT, VT, Promote);
273 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
274 setOperationAction(ISD::STORE, VT, Promote);
275 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000276
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000277 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::MUL , VT, Expand);
279 setOperationAction(ISD::SDIV, VT, Expand);
280 setOperationAction(ISD::SREM, VT, Expand);
281 setOperationAction(ISD::UDIV, VT, Expand);
282 setOperationAction(ISD::UREM, VT, Expand);
283 setOperationAction(ISD::FDIV, VT, Expand);
284 setOperationAction(ISD::FNEG, VT, Expand);
285 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
286 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
287 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
288 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
289 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
290 setOperationAction(ISD::UDIVREM, VT, Expand);
291 setOperationAction(ISD::SDIVREM, VT, Expand);
292 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
293 setOperationAction(ISD::FPOW, VT, Expand);
294 setOperationAction(ISD::CTPOP, VT, Expand);
295 setOperationAction(ISD::CTLZ, VT, Expand);
296 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000297 }
298
Chris Lattner7ff7e672006-04-04 17:25:31 +0000299 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
300 // with merges, splats, etc.
301 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
302
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000303 setOperationAction(ISD::AND , MVT::v4i32, Legal);
304 setOperationAction(ISD::OR , MVT::v4i32, Legal);
305 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
306 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
307 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
308 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
309
Nate Begeman425a9692005-11-29 08:17:20 +0000310 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000311 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000312 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
313 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000314
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000315 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000316 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000317 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000318 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000319
Chris Lattnerb2177b92006-03-19 06:55:52 +0000320 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
321 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000322
Chris Lattner541f91b2006-04-02 00:43:36 +0000323 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
324 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000325 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
326 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000327 }
328
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000329 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000330 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000331
Jim Laskey2ad9f172007-02-22 14:56:36 +0000332 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000333 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000334 setExceptionPointerRegister(PPC::X3);
335 setExceptionSelectorRegister(PPC::X4);
336 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000337 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000338 setExceptionPointerRegister(PPC::R3);
339 setExceptionSelectorRegister(PPC::R4);
340 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000341
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000342 // We have target-specific dag combine patterns for the following nodes:
343 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000344 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000345 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000346 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000347
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000348 // Darwin long double math library functions have $LDBL128 appended.
349 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000350 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000351 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
352 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000353 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
354 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000355 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
356 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
357 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
358 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
359 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000360 }
361
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000362 computeRegisterProperties();
363}
364
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000365/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
366/// function arguments in the caller parameter area.
367unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
368 TargetMachine &TM = getTargetMachine();
369 // Darwin passes everything on 4 byte boundary.
370 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
371 return 4;
372 // FIXME Elf TBD
373 return 4;
374}
375
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000376const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
377 switch (Opcode) {
378 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000379 case PPCISD::FSEL: return "PPCISD::FSEL";
380 case PPCISD::FCFID: return "PPCISD::FCFID";
381 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
382 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
383 case PPCISD::STFIWX: return "PPCISD::STFIWX";
384 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
385 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
386 case PPCISD::VPERM: return "PPCISD::VPERM";
387 case PPCISD::Hi: return "PPCISD::Hi";
388 case PPCISD::Lo: return "PPCISD::Lo";
389 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
390 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
391 case PPCISD::SRL: return "PPCISD::SRL";
392 case PPCISD::SRA: return "PPCISD::SRA";
393 case PPCISD::SHL: return "PPCISD::SHL";
394 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
395 case PPCISD::STD_32: return "PPCISD::STD_32";
396 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
397 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
398 case PPCISD::MTCTR: return "PPCISD::MTCTR";
399 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
400 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
401 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
402 case PPCISD::MFCR: return "PPCISD::MFCR";
403 case PPCISD::VCMP: return "PPCISD::VCMP";
404 case PPCISD::VCMPo: return "PPCISD::VCMPo";
405 case PPCISD::LBRX: return "PPCISD::LBRX";
406 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000407 case PPCISD::LARX: return "PPCISD::LARX";
408 case PPCISD::STCX: return "PPCISD::STCX";
409 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
410 case PPCISD::MFFS: return "PPCISD::MFFS";
411 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
412 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
413 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
414 case PPCISD::MTFSF: return "PPCISD::MTFSF";
415 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
416 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000417 }
418}
419
Scott Michel5b8f82e2008-03-10 15:42:14 +0000420
Dan Gohman475871a2008-07-27 21:46:04 +0000421MVT PPCTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000422 return MVT::i32;
423}
424
425
Chris Lattner1a635d62006-04-14 06:01:58 +0000426//===----------------------------------------------------------------------===//
427// Node matching predicates, for use by the tblgen matching code.
428//===----------------------------------------------------------------------===//
429
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000430/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000431static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000432 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000433 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000434 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000435 // Maybe this has already been legalized into the constant pool?
436 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000437 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000438 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000439 }
440 return false;
441}
442
Chris Lattnerddb739e2006-04-06 17:23:16 +0000443/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
444/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000446 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000447 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000448}
449
450/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
451/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000452bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
453 if (!isUnary) {
454 for (unsigned i = 0; i != 16; ++i)
455 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
456 return false;
457 } else {
458 for (unsigned i = 0; i != 8; ++i)
459 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
460 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
461 return false;
462 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000463 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000464}
465
466/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
467/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000468bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
469 if (!isUnary) {
470 for (unsigned i = 0; i != 16; i += 2)
471 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
472 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
473 return false;
474 } else {
475 for (unsigned i = 0; i != 8; i += 2)
476 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
477 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
478 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
479 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
480 return false;
481 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000482 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000483}
484
Chris Lattnercaad1632006-04-06 22:02:42 +0000485/// isVMerge - Common function, used to match vmrg* shuffles.
486///
487static bool isVMerge(SDNode *N, unsigned UnitSize,
488 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000489 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
490 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
491 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
492 "Unsupported merge size!");
493
494 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
495 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
496 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000497 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000498 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000499 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000500 return false;
501 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000502 return true;
503}
504
505/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
506/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
507bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
508 if (!isUnary)
509 return isVMerge(N, UnitSize, 8, 24);
510 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000511}
512
513/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
514/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000515bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
516 if (!isUnary)
517 return isVMerge(N, UnitSize, 0, 16);
518 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000519}
520
521
Chris Lattnerd0608e12006-04-06 18:26:28 +0000522/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
523/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000524int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000525 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
526 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 // Find the first non-undef value in the shuffle mask.
528 unsigned i;
529 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
530 /*search*/;
531
532 if (i == 16) return -1; // all undef.
533
534 // Otherwise, check to see if the rest of the elements are consequtively
535 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000536 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000537 if (ShiftAmt < i) return -1;
538 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000539
Chris Lattnerf24380e2006-04-06 22:28:36 +0000540 if (!isUnary) {
541 // Check the rest of the elements to see if they are consequtive.
542 for (++i; i != 16; ++i)
543 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
544 return -1;
545 } else {
546 // Check the rest of the elements to see if they are consequtive.
547 for (++i; i != 16; ++i)
548 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
549 return -1;
550 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551
552 return ShiftAmt;
553}
Chris Lattneref819f82006-03-20 06:33:01 +0000554
555/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
556/// specifies a splat of a single element that is suitable for input to
557/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000558bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
559 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
560 N->getNumOperands() == 16 &&
561 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000562
Chris Lattner88a99ef2006-03-20 06:37:44 +0000563 // This is a splat operation if each element of the permute is the same, and
564 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000565 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000566 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000567 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000568 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000569 else
570 return false; // FIXME: Handle UNDEF elements too!
571
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000572 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000573 return false;
574
575 // Check that they are consequtive.
576 for (unsigned i = 1; i != EltSize; ++i) {
577 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000578 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 return false;
580 }
581
Chris Lattner88a99ef2006-03-20 06:37:44 +0000582 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000584 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000585 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
586 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 for (unsigned j = 0; j != EltSize; ++j)
588 if (N->getOperand(i+j) != N->getOperand(j))
589 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000590 }
591
Chris Lattner7ff7e672006-04-04 17:25:31 +0000592 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000593}
594
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000595/// isAllNegativeZeroVector - Returns true if all elements of build_vector
596/// are -0.0.
597bool PPC::isAllNegativeZeroVector(SDNode *N) {
598 assert(N->getOpcode() == ISD::BUILD_VECTOR);
599 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
600 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000601 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000602 return false;
603}
604
Chris Lattneref819f82006-03-20 06:33:01 +0000605/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
606/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000607unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
608 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000609 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000610}
611
Chris Lattnere87192a2006-04-12 17:37:20 +0000612/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000613/// by using a vspltis[bhw] instruction of the specified element size, return
614/// the constant being splatted. The ByteSize field indicates the number of
615/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000616SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
617 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000618
619 // If ByteSize of the splat is bigger than the element size of the
620 // build_vector, then we have a case where we are checking for a splat where
621 // multiple elements of the buildvector are folded together into a single
622 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
623 unsigned EltSize = 16/N->getNumOperands();
624 if (EltSize < ByteSize) {
625 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000626 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000627 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
628
629 // See if all of the elements in the buildvector agree across.
630 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
631 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
632 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000633 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000634
635
Gabor Greifba36cb52008-08-28 21:40:38 +0000636 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000637 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
638 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000639 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000640 }
641
642 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
643 // either constant or undef values that are identical for each chunk. See
644 // if these chunks can form into a larger vspltis*.
645
646 // Check to see if all of the leading entries are either 0 or -1. If
647 // neither, then this won't fit into the immediate field.
648 bool LeadingZero = true;
649 bool LeadingOnes = true;
650 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000651 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000652
653 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
654 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
655 }
656 // Finally, check the least significant entry.
657 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000658 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000659 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000660 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000661 if (Val < 16)
662 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
663 }
664 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000665 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000666 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000667 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000668 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
669 return DAG.getTargetConstant(Val, MVT::i32);
670 }
671
Dan Gohman475871a2008-07-27 21:46:04 +0000672 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 }
674
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000675 // Check to see if this buildvec has a single non-undef value in its elements.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000678 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000679 OpVal = N->getOperand(i);
680 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000681 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000682 }
683
Gabor Greifba36cb52008-08-28 21:40:38 +0000684 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000685
Nate Begeman98e70cc2006-03-28 04:15:58 +0000686 unsigned ValSizeInBytes = 0;
687 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000688 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000689 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000690 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000691 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
692 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000693 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694 ValSizeInBytes = 4;
695 }
696
697 // If the splat value is larger than the element value, then we can never do
698 // this splat. The only case that we could fit the replicated bits into our
699 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000700 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000701
702 // If the element value is larger than the splat value, cut it in half and
703 // check to see if the two halves are equal. Continue doing this until we
704 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
705 while (ValSizeInBytes > ByteSize) {
706 ValSizeInBytes >>= 1;
707
708 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000709 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
710 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000711 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000712 }
713
714 // Properly sign extend the value.
715 int ShAmt = (4-ByteSize)*8;
716 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
717
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000718 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000719 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000720
Chris Lattner140a58f2006-04-08 06:46:53 +0000721 // Finally, if this value fits in a 5 bit sext field, return it
722 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
723 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000724 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725}
726
Chris Lattner1a635d62006-04-14 06:01:58 +0000727//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000728// Addressing Mode Selection
729//===----------------------------------------------------------------------===//
730
731/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
732/// or 64-bit immediate, and if the value can be accurately represented as a
733/// sign extension from a 16-bit value. If so, this returns true and the
734/// immediate.
735static bool isIntS16Immediate(SDNode *N, short &Imm) {
736 if (N->getOpcode() != ISD::Constant)
737 return false;
738
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000739 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000740 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000741 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000743 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000744}
Dan Gohman475871a2008-07-27 21:46:04 +0000745static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000746 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000747}
748
749
750/// SelectAddressRegReg - Given the specified addressed, check to see if it
751/// can be represented as an indexed [r+r] operation. Returns false if it
752/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000753bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
754 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000755 SelectionDAG &DAG) {
756 short imm = 0;
757 if (N.getOpcode() == ISD::ADD) {
758 if (isIntS16Immediate(N.getOperand(1), imm))
759 return false; // r+i
760 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
761 return false; // r+i
762
763 Base = N.getOperand(0);
764 Index = N.getOperand(1);
765 return true;
766 } else if (N.getOpcode() == ISD::OR) {
767 if (isIntS16Immediate(N.getOperand(1), imm))
768 return false; // r+i can fold it if we can.
769
770 // If this is an or of disjoint bitfields, we can codegen this as an add
771 // (for better address arithmetic) if the LHS and RHS of the OR are provably
772 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000773 APInt LHSKnownZero, LHSKnownOne;
774 APInt RHSKnownZero, RHSKnownOne;
775 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000776 APInt::getAllOnesValue(N.getOperand(0)
777 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000778 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000779
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000780 if (LHSKnownZero.getBoolValue()) {
781 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000782 APInt::getAllOnesValue(N.getOperand(1)
783 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000784 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000785 // If all of the bits are known zero on the LHS or RHS, the add won't
786 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000787 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788 Base = N.getOperand(0);
789 Index = N.getOperand(1);
790 return true;
791 }
792 }
793 }
794
795 return false;
796}
797
798/// Returns true if the address N can be represented by a base register plus
799/// a signed 16-bit displacement [r+imm], and if it is not better
800/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000801bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
802 SDValue &Base, SelectionDAG &DAG){
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 // If this can be more profitably realized as r+r, fail.
804 if (SelectAddressRegReg(N, Disp, Base, DAG))
805 return false;
806
807 if (N.getOpcode() == ISD::ADD) {
808 short imm = 0;
809 if (isIntS16Immediate(N.getOperand(1), imm)) {
810 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
811 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
812 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
813 } else {
814 Base = N.getOperand(0);
815 }
816 return true; // [r+i]
817 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
818 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000819 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 && "Cannot handle constant offsets yet!");
821 Disp = N.getOperand(1).getOperand(0); // The global address.
822 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
823 Disp.getOpcode() == ISD::TargetConstantPool ||
824 Disp.getOpcode() == ISD::TargetJumpTable);
825 Base = N.getOperand(0);
826 return true; // [&g+r]
827 }
828 } else if (N.getOpcode() == ISD::OR) {
829 short imm = 0;
830 if (isIntS16Immediate(N.getOperand(1), imm)) {
831 // If this is an or of disjoint bitfields, we can codegen this as an add
832 // (for better address arithmetic) if the LHS and RHS of the OR are
833 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000834 APInt LHSKnownZero, LHSKnownOne;
835 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000836 APInt::getAllOnesValue(N.getOperand(0)
837 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000838 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000839
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000840 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000841 // If all of the bits are known zero on the LHS or RHS, the add won't
842 // carry.
843 Base = N.getOperand(0);
844 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
845 return true;
846 }
847 }
848 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
849 // Loading from a constant address.
850
851 // If this address fits entirely in a 16-bit sext immediate field, codegen
852 // this as "d, 0"
853 short Imm;
854 if (isIntS16Immediate(CN, Imm)) {
855 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
856 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
857 return true;
858 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000859
860 // Handle 32-bit sext immediates with LIS + addr mode.
861 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
863 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864
865 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000866 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
867
868 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
869 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000870 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 return true;
872 }
873 }
874
875 Disp = DAG.getTargetConstant(0, getPointerTy());
876 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
877 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
878 else
879 Base = N;
880 return true; // [r+0]
881}
882
883/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
884/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000885bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
886 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 SelectionDAG &DAG) {
888 // Check to see if we can easily represent this as an [r+r] address. This
889 // will fail if it thinks that the address is more profitably represented as
890 // reg+imm, e.g. where imm = 0.
891 if (SelectAddressRegReg(N, Base, Index, DAG))
892 return true;
893
894 // If the operand is an addition, always emit this as [r+r], since this is
895 // better (for code size, and execution, as the memop does the add for free)
896 // than emitting an explicit add.
897 if (N.getOpcode() == ISD::ADD) {
898 Base = N.getOperand(0);
899 Index = N.getOperand(1);
900 return true;
901 }
902
903 // Otherwise, do it the hard way, using R0 as the base register.
904 Base = DAG.getRegister(PPC::R0, N.getValueType());
905 Index = N;
906 return true;
907}
908
909/// SelectAddressRegImmShift - Returns true if the address N can be
910/// represented by a base register plus a signed 14-bit displacement
911/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000912bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
913 SDValue &Base,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 SelectionDAG &DAG) {
915 // If this can be more profitably realized as r+r, fail.
916 if (SelectAddressRegReg(N, Disp, Base, DAG))
917 return false;
918
919 if (N.getOpcode() == ISD::ADD) {
920 short imm = 0;
921 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
922 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 } else {
926 Base = N.getOperand(0);
927 }
928 return true; // [r+i]
929 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
930 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000931 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 && "Cannot handle constant offsets yet!");
933 Disp = N.getOperand(1).getOperand(0); // The global address.
934 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
935 Disp.getOpcode() == ISD::TargetConstantPool ||
936 Disp.getOpcode() == ISD::TargetJumpTable);
937 Base = N.getOperand(0);
938 return true; // [&g+r]
939 }
940 } else if (N.getOpcode() == ISD::OR) {
941 short imm = 0;
942 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
943 // If this is an or of disjoint bitfields, we can codegen this as an add
944 // (for better address arithmetic) if the LHS and RHS of the OR are
945 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000946 APInt LHSKnownZero, LHSKnownOne;
947 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000948 APInt::getAllOnesValue(N.getOperand(0)
949 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000950 LHSKnownZero, LHSKnownOne);
951 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 // If all of the bits are known zero on the LHS or RHS, the add won't
953 // carry.
954 Base = N.getOperand(0);
955 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
956 return true;
957 }
958 }
959 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000960 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000961 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000962 // If this address fits entirely in a 14-bit sext immediate field, codegen
963 // this as "d, 0"
964 short Imm;
965 if (isIntS16Immediate(CN, Imm)) {
966 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
967 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
968 return true;
969 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000971 // Fold the low-part of 32-bit absolute addresses into addr mode.
972 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000973 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
974 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000975
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000976 // Otherwise, break this down into an LIS + disp.
977 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
978
979 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
980 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000981 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000982 return true;
983 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 }
985 }
986
987 Disp = DAG.getTargetConstant(0, getPointerTy());
988 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
989 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
990 else
991 Base = N;
992 return true; // [r+0]
993}
994
995
996/// getPreIndexedAddressParts - returns true by value, base pointer and
997/// offset pointer and addressing mode by reference if the node's address
998/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000999bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1000 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001001 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001003 // Disabled by default for now.
1004 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005
Dan Gohman475871a2008-07-27 21:46:04 +00001006 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001007 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1009 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001010 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001011
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001013 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001014 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001015 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 } else
1017 return false;
1018
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001019 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001020 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001021 return false;
1022
Chris Lattner0851b4f2006-11-15 19:55:13 +00001023 // TODO: Check reg+reg first.
1024
1025 // LDU/STU use reg+imm*4, others use reg+imm.
1026 if (VT != MVT::i64) {
1027 // reg + imm
1028 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1029 return false;
1030 } else {
1031 // reg + imm * 4.
1032 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1033 return false;
1034 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001035
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001036 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001037 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1038 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001039 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001040 LD->getExtensionType() == ISD::SEXTLOAD &&
1041 isa<ConstantSDNode>(Offset))
1042 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001043 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044
Chris Lattner4eab7142006-11-10 02:08:47 +00001045 AM = ISD::PRE_INC;
1046 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047}
1048
1049//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001050// LowerOperation implementation
1051//===----------------------------------------------------------------------===//
1052
Dan Gohman475871a2008-07-27 21:46:04 +00001053SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001054 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001055 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001056 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001057 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001058 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1059 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001060
1061 const TargetMachine &TM = DAG.getTarget();
1062
Dan Gohman475871a2008-07-27 21:46:04 +00001063 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1064 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001065
Chris Lattner1a635d62006-04-14 06:01:58 +00001066 // If this is a non-darwin platform, we don't support non-static relo models
1067 // yet.
1068 if (TM.getRelocationModel() == Reloc::Static ||
1069 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1070 // Generate non-pic code that has direct accesses to the constant pool.
1071 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001072 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001073 }
1074
Chris Lattner35d86fe2006-07-26 21:12:04 +00001075 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001076 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001077 Hi = DAG.getNode(ISD::ADD, PtrVT,
1078 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001079 }
1080
Chris Lattner059ca0f2006-06-16 21:01:35 +00001081 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001082 return Lo;
1083}
1084
Dan Gohman475871a2008-07-27 21:46:04 +00001085SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001086 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001087 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1089 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001090
1091 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092
Dan Gohman475871a2008-07-27 21:46:04 +00001093 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1094 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095
Nate Begeman37efe672006-04-22 18:53:45 +00001096 // If this is a non-darwin platform, we don't support non-static relo models
1097 // yet.
1098 if (TM.getRelocationModel() == Reloc::Static ||
1099 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1100 // Generate non-pic code that has direct accesses to the constant pool.
1101 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001102 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001103 }
1104
Chris Lattner35d86fe2006-07-26 21:12:04 +00001105 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001106 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001107 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001108 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001109 }
1110
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001112 return Lo;
1113}
1114
Dan Gohman475871a2008-07-27 21:46:04 +00001115SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001116 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001117 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001118 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001119}
1120
Dan Gohman475871a2008-07-27 21:46:04 +00001121SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001122 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001123 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001124 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1125 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001126 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001127 // If it's a debug information descriptor, don't mess with it.
1128 if (DAG.isVerifiedDebugInfoDesc(Op))
1129 return GA;
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001131
1132 const TargetMachine &TM = DAG.getTarget();
1133
Dan Gohman475871a2008-07-27 21:46:04 +00001134 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1135 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001136
Chris Lattner1a635d62006-04-14 06:01:58 +00001137 // If this is a non-darwin platform, we don't support non-static relo models
1138 // yet.
1139 if (TM.getRelocationModel() == Reloc::Static ||
1140 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1141 // Generate non-pic code that has direct accesses to globals.
1142 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001143 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001144 }
1145
Chris Lattner35d86fe2006-07-26 21:12:04 +00001146 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001147 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001148 Hi = DAG.getNode(ISD::ADD, PtrVT,
1149 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001150 }
1151
Chris Lattner059ca0f2006-06-16 21:01:35 +00001152 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001153
Chris Lattner57fc62c2006-12-11 23:22:45 +00001154 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001155 return Lo;
1156
1157 // If the global is weak or external, we have to go through the lazy
1158 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001159 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001160}
1161
Dan Gohman475871a2008-07-27 21:46:04 +00001162SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001163 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1164
1165 // If we're comparing for equality to zero, expose the fact that this is
1166 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1167 // fold the new nodes.
1168 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1169 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001170 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001172 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001173 VT = MVT::i32;
1174 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1175 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001176 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1178 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Chris Lattner1a635d62006-04-14 06:01:58 +00001179 DAG.getConstant(Log2b, MVT::i32));
1180 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1181 }
1182 // Leave comparisons against 0 and -1 alone for now, since they're usually
1183 // optimized. FIXME: revisit this when we can custom lower all setcc
1184 // optimizations.
1185 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001186 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001187 }
1188
1189 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001190 // by xor'ing the rhs with the lhs, which is faster than setting a
1191 // condition register, reading it back out, and masking the correct bit. The
1192 // normal approach here uses sub to do this instead of xor. Using xor exposes
1193 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001194 MVT LHSVT = Op.getOperand(0).getValueType();
1195 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1196 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001198 Op.getOperand(1));
1199 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1200 }
Dan Gohman475871a2008-07-27 21:46:04 +00001201 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001202}
1203
Dan Gohman475871a2008-07-27 21:46:04 +00001204SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001205 int VarArgsFrameIndex,
1206 int VarArgsStackOffset,
1207 unsigned VarArgsNumGPR,
1208 unsigned VarArgsNumFPR,
1209 const PPCSubtarget &Subtarget) {
1210
1211 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001212 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001213}
1214
Bill Wendling77959322008-09-17 00:30:57 +00001215SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1216 SDValue Chain = Op.getOperand(0);
1217 SDValue Trmp = Op.getOperand(1); // trampoline
1218 SDValue FPtr = Op.getOperand(2); // nested function
1219 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
1220
1221 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1222 bool isPPC64 = (PtrVT == MVT::i64);
1223 const Type *IntPtrTy =
1224 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1225
1226 TargetLowering::ArgListTy Args;
1227 TargetLowering::ArgListEntry Entry;
1228
1229 Entry.Ty = IntPtrTy;
1230 Entry.Node = Trmp; Args.push_back(Entry);
1231
1232 // TrampSize == (isPPC64 ? 48 : 40);
1233 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1234 isPPC64 ? MVT::i64 : MVT::i32);
1235 Args.push_back(Entry);
1236
1237 Entry.Node = FPtr; Args.push_back(Entry);
1238 Entry.Node = Nest; Args.push_back(Entry);
1239
1240 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1241 std::pair<SDValue, SDValue> CallResult =
1242 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001243 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001244 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
1245 Args, DAG);
1246
1247 SDValue Ops[] =
1248 { CallResult.first, CallResult.second };
1249
1250 return DAG.getMergeValues(Ops, 2, false);
1251}
1252
Dan Gohman475871a2008-07-27 21:46:04 +00001253SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001254 int VarArgsFrameIndex,
1255 int VarArgsStackOffset,
1256 unsigned VarArgsNumGPR,
1257 unsigned VarArgsNumFPR,
1258 const PPCSubtarget &Subtarget) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001259
1260 if (Subtarget.isMachoABI()) {
1261 // vastart just stores the address of the VarArgsFrameIndex slot into the
1262 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001263 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001264 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001265 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1266 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001267 }
1268
1269 // For ELF 32 ABI we follow the layout of the va_list struct.
1270 // We suppose the given va_list is already allocated.
1271 //
1272 // typedef struct {
1273 // char gpr; /* index into the array of 8 GPRs
1274 // * stored in the register save area
1275 // * gpr=0 corresponds to r3,
1276 // * gpr=1 to r4, etc.
1277 // */
1278 // char fpr; /* index into the array of 8 FPRs
1279 // * stored in the register save area
1280 // * fpr=0 corresponds to f1,
1281 // * fpr=1 to f2, etc.
1282 // */
1283 // char *overflow_arg_area;
1284 // /* location on stack that holds
1285 // * the next overflow argument
1286 // */
1287 // char *reg_save_area;
1288 // /* where r3:r10 and f1:f8 (if saved)
1289 // * are stored
1290 // */
1291 // } va_list[1];
1292
1293
Dan Gohman475871a2008-07-27 21:46:04 +00001294 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1295 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001296
1297
Duncan Sands83ec4b62008-06-06 12:08:01 +00001298 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001299
Dan Gohman475871a2008-07-27 21:46:04 +00001300 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1301 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001302
Duncan Sands83ec4b62008-06-06 12:08:01 +00001303 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001304 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001305
Duncan Sands83ec4b62008-06-06 12:08:01 +00001306 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001308
1309 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001310 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001311
Dan Gohman69de1932008-02-06 22:27:42 +00001312 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001313
1314 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001315 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001316 Op.getOperand(1), SV, 0);
1317 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001319 ConstFPROffset);
1320
1321 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001322 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001323 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1324 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001325 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1326
1327 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001328 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001329 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1330 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001331 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1332
1333 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001334 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001335
Chris Lattner1a635d62006-04-14 06:01:58 +00001336}
1337
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001338#include "PPCGenCallingConv.inc"
1339
Chris Lattner9f0bc652007-02-25 05:34:32 +00001340/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1341/// depending on which subtarget is selected.
1342static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1343 if (Subtarget.isMachoABI()) {
1344 static const unsigned FPR[] = {
1345 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1346 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1347 };
1348 return FPR;
1349 }
1350
1351
1352 static const unsigned FPR[] = {
1353 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001354 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001355 };
1356 return FPR;
1357}
1358
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001359/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1360/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001361static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001362 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001363 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001364 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001365 if (Flags.isByVal())
1366 ArgSize = Flags.getByValSize();
1367 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1368
1369 return ArgSize;
1370}
1371
Dan Gohman475871a2008-07-27 21:46:04 +00001372SDValue
1373PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001374 SelectionDAG &DAG,
1375 int &VarArgsFrameIndex,
1376 int &VarArgsStackOffset,
1377 unsigned &VarArgsNumGPR,
1378 unsigned &VarArgsNumFPR,
1379 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001380 // TODO: add description of PPC stack frame format, or at least some docs.
1381 //
1382 MachineFunction &MF = DAG.getMachineFunction();
1383 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SmallVector<SDValue, 8> ArgValues;
1386 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001387 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001388
Duncan Sands83ec4b62008-06-06 12:08:01 +00001389 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001390 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001391 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001392 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001393 // Potential tail calls could cause overwriting of argument stack slots.
1394 unsigned CC = MF.getFunction()->getCallingConv();
1395 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001396 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001397
Chris Lattner9f0bc652007-02-25 05:34:32 +00001398 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001399 // Area that is at least reserved in caller of this function.
1400 unsigned MinReservedArea = ArgOffset;
1401
Chris Lattnerc91a4752006-06-26 22:48:35 +00001402 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001403 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1404 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1405 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001406 static const unsigned GPR_64[] = { // 64-bit registers.
1407 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1408 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1409 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001410
1411 static const unsigned *FPR = GetFPR(Subtarget);
1412
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001413 static const unsigned VR[] = {
1414 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1415 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1416 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001417
Owen Anderson718cb662007-09-07 04:06:50 +00001418 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001419 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001420 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001421
1422 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1423
Chris Lattnerc91a4752006-06-26 22:48:35 +00001424 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001425
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001426 // In 32-bit non-varargs functions, the stack space for vectors is after the
1427 // stack space for non-vectors. We do not use this space unless we have
1428 // too many vectors to fit in registers, something that only occurs in
1429 // constructed examples:), but we have to walk the arglist to figure
1430 // that out...for the pathological case, compute VecArgOffset as the
1431 // start of the vector parameter area. Computing VecArgOffset is the
1432 // entire point of the following loop.
1433 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1434 // to handle Elf here.
1435 unsigned VecArgOffset = ArgOffset;
1436 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001437 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001438 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001439 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1440 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001441 ISD::ArgFlagsTy Flags =
1442 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001443
Duncan Sands276dcbd2008-03-21 09:14:45 +00001444 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001445 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001446 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001447 unsigned ArgSize =
1448 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1449 VecArgOffset += ArgSize;
1450 continue;
1451 }
1452
Duncan Sands83ec4b62008-06-06 12:08:01 +00001453 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001454 default: assert(0 && "Unhandled argument type!");
1455 case MVT::i32:
1456 case MVT::f32:
1457 VecArgOffset += isPPC64 ? 8 : 4;
1458 break;
1459 case MVT::i64: // PPC64
1460 case MVT::f64:
1461 VecArgOffset += 8;
1462 break;
1463 case MVT::v4f32:
1464 case MVT::v4i32:
1465 case MVT::v8i16:
1466 case MVT::v16i8:
1467 // Nothing to do, we're only looking at Nonvector args here.
1468 break;
1469 }
1470 }
1471 }
1472 // We've found where the vector parameter area in memory is. Skip the
1473 // first 12 parameters; these don't use that memory.
1474 VecArgOffset = ((VecArgOffset+15)/16)*16;
1475 VecArgOffset += 12*16;
1476
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001477 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001478 // entry to a function on PPC, the arguments start after the linkage area,
1479 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001480 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001481 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001482 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001483 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001484
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001486 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001487 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1488 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001490 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001491 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1492 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001493 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001494 ISD::ArgFlagsTy Flags =
1495 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001496 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001497 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001498
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001499 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001500
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001501 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1502 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1503 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1504 if (isVarArg || isPPC64) {
1505 MinReservedArea = ((MinReservedArea+15)/16)*16;
1506 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001507 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001508 isVarArg,
1509 PtrByteSize);
1510 } else nAltivecParamsAtEnd++;
1511 } else
1512 // Calculate min reserved area.
1513 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001514 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001515 isVarArg,
1516 PtrByteSize);
1517
Dale Johannesen8419dd62008-03-07 20:27:40 +00001518 // FIXME alignment for ELF may not be right
1519 // FIXME the codegen can be much improved in some cases.
1520 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001521 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001522 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001523 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001524 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001525 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001526 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001527 // Objects of size 1 and 2 are right justified, everything else is
1528 // left justified. This means the memory address is adjusted forwards.
1529 if (ObjSize==1 || ObjSize==2) {
1530 CurArgOffset = CurArgOffset + (4 - ObjSize);
1531 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001532 // The value of the object is its address.
1533 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001534 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001535 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001536 if (ObjSize==1 || ObjSize==2) {
1537 if (GPR_idx != Num_GPR_Regs) {
1538 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1539 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001540 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1541 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001542 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1543 MemOps.push_back(Store);
1544 ++GPR_idx;
1545 if (isMachoABI) ArgOffset += PtrByteSize;
1546 } else {
1547 ArgOffset += PtrByteSize;
1548 }
1549 continue;
1550 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001551 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1552 // Store whatever pieces of the object are in registers
1553 // to memory. ArgVal will be address of the beginning of
1554 // the object.
1555 if (GPR_idx != Num_GPR_Regs) {
1556 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1557 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1558 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001559 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1560 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1561 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001562 MemOps.push_back(Store);
1563 ++GPR_idx;
1564 if (isMachoABI) ArgOffset += PtrByteSize;
1565 } else {
1566 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1567 break;
1568 }
1569 }
1570 continue;
1571 }
1572
Duncan Sands83ec4b62008-06-06 12:08:01 +00001573 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001574 default: assert(0 && "Unhandled argument type!");
1575 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001576 if (!isPPC64) {
1577 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001578 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001579
1580 if (GPR_idx != Num_GPR_Regs) {
1581 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1582 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1583 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1584 ++GPR_idx;
1585 } else {
1586 needsLoad = true;
1587 ArgSize = PtrByteSize;
1588 }
1589 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001590 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001591 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1592 // All int arguments reserve stack space in Macho ABI.
1593 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1594 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001595 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001596 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001597 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001598 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001599 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1600 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001601 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001602
1603 if (ObjectVT == MVT::i32) {
1604 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1605 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001606 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001607 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1608 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001609 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001610 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1611 DAG.getValueType(ObjectVT));
1612
1613 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1614 }
1615
Chris Lattnerc91a4752006-06-26 22:48:35 +00001616 ++GPR_idx;
1617 } else {
1618 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001619 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001620 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001621 // All int arguments reserve stack space in Macho ABI.
1622 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001623 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001624
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001625 case MVT::f32:
1626 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001627 // Every 4 bytes of argument space consumes one of the GPRs available for
1628 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001629 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001630 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001631 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001632 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001633 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001634 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001635 unsigned VReg;
1636 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001637 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001638 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001639 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1640 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001641 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001642 ++FPR_idx;
1643 } else {
1644 needsLoad = true;
1645 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001646
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001647 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001648 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001649 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001650 // All FP arguments reserve stack space in Macho ABI.
1651 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001652 break;
1653 case MVT::v4f32:
1654 case MVT::v4i32:
1655 case MVT::v8i16:
1656 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001657 // Note that vector arguments in registers don't reserve stack space,
1658 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001659 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001660 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1661 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001662 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001663 if (isVarArg) {
1664 while ((ArgOffset % 16) != 0) {
1665 ArgOffset += PtrByteSize;
1666 if (GPR_idx != Num_GPR_Regs)
1667 GPR_idx++;
1668 }
1669 ArgOffset += 16;
1670 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1671 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001672 ++VR_idx;
1673 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001674 if (!isVarArg && !isPPC64) {
1675 // Vectors go after all the nonvectors.
1676 CurArgOffset = VecArgOffset;
1677 VecArgOffset += 16;
1678 } else {
1679 // Vectors are aligned.
1680 ArgOffset = ((ArgOffset+15)/16)*16;
1681 CurArgOffset = ArgOffset;
1682 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001683 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001684 needsLoad = true;
1685 }
1686 break;
1687 }
1688
1689 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001690 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001691 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001692 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001693 CurArgOffset + (ArgSize - ObjSize),
1694 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001695 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001696 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001697 }
1698
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001699 ArgValues.push_back(ArgVal);
1700 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001701
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001702 // Set the size that is at least reserved in caller of this function. Tail
1703 // call optimized function's reserved stack space needs to be aligned so that
1704 // taking the difference between two stack areas will result in an aligned
1705 // stack.
1706 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1707 // Add the Altivec parameters at the end, if needed.
1708 if (nAltivecParamsAtEnd) {
1709 MinReservedArea = ((MinReservedArea+15)/16)*16;
1710 MinReservedArea += 16*nAltivecParamsAtEnd;
1711 }
1712 MinReservedArea =
1713 std::max(MinReservedArea,
1714 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1715 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1716 getStackAlignment();
1717 unsigned AlignMask = TargetAlign-1;
1718 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1719 FI->setMinReservedArea(MinReservedArea);
1720
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001721 // If the function takes variable number of arguments, make a frame index for
1722 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001723 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001724
1725 int depth;
1726 if (isELF32_ABI) {
1727 VarArgsNumGPR = GPR_idx;
1728 VarArgsNumFPR = FPR_idx;
1729
1730 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1731 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001732 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1733 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1734 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001735
Duncan Sands83ec4b62008-06-06 12:08:01 +00001736 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001737 ArgOffset);
1738
1739 }
1740 else
1741 depth = ArgOffset;
1742
Duncan Sands83ec4b62008-06-06 12:08:01 +00001743 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001744 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001746
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1748 // stored to the VarArgsFrameIndex on the stack.
1749 if (isELF32_ABI) {
1750 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1752 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 MemOps.push_back(Store);
1754 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001756 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1757 }
1758 }
1759
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001760 // If this function is vararg, store any remaining integer argument regs
1761 // to their spots on the stack so that they may be loaded by deferencing the
1762 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001763 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001764 unsigned VReg;
1765 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001766 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001767 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001768 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001769
Chris Lattner84bc5422007-12-31 04:13:23 +00001770 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1772 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001773 MemOps.push_back(Store);
1774 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001776 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001777 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001778
1779 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1780 // on the stack.
1781 if (isELF32_ABI) {
1782 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1784 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001785 MemOps.push_back(Store);
1786 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001787 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001788 PtrVT);
1789 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1790 }
1791
1792 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1793 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001794 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001795
Chris Lattner84bc5422007-12-31 04:13:23 +00001796 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1798 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001799 MemOps.push_back(Store);
1800 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001802 PtrVT);
1803 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1804 }
1805 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001806 }
1807
Dale Johannesen8419dd62008-03-07 20:27:40 +00001808 if (!MemOps.empty())
1809 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1810
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001811 ArgValues.push_back(Root);
1812
1813 // Return the new list of results.
Gabor Greifba36cb52008-08-28 21:40:38 +00001814 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00001815 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001816}
1817
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001818/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1819/// linkage area.
1820static unsigned
1821CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1822 bool isPPC64,
1823 bool isMachoABI,
1824 bool isVarArg,
1825 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001826 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001827 unsigned &nAltivecParamsAtEnd) {
1828 // Count how many bytes are to be pushed on the stack, including the linkage
1829 // area, and parameter passing area. We start with 24/48 bytes, which is
1830 // prereserved space for [SP][CR][LR][3 x unused].
1831 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001832 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001833 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1834
1835 // Add up all the space actually used.
1836 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1837 // they all go in registers, but we must reserve stack space for them for
1838 // possible use by the caller. In varargs or 64-bit calls, parameters are
1839 // assigned stack space in order, with padding so Altivec parameters are
1840 // 16-byte aligned.
1841 nAltivecParamsAtEnd = 0;
1842 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001843 SDValue Arg = TheCall->getArg(i);
1844 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001845 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846 // Varargs Altivec parameters are padded to a 16 byte boundary.
1847 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1848 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1849 if (!isVarArg && !isPPC64) {
1850 // Non-varargs Altivec parameters go after all the non-Altivec
1851 // parameters; handle those later so we know how much padding we need.
1852 nAltivecParamsAtEnd++;
1853 continue;
1854 }
1855 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1856 NumBytes = ((NumBytes+15)/16)*16;
1857 }
Dan Gohman095cc292008-09-13 01:54:27 +00001858 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 }
1860
1861 // Allow for Altivec parameters at the end, if needed.
1862 if (nAltivecParamsAtEnd) {
1863 NumBytes = ((NumBytes+15)/16)*16;
1864 NumBytes += 16*nAltivecParamsAtEnd;
1865 }
1866
1867 // The prolog code of the callee may store up to 8 GPR argument registers to
1868 // the stack, allowing va_start to index over them in memory if its varargs.
1869 // Because we cannot tell if this is needed on the caller side, we have to
1870 // conservatively assume that it is needed. As such, make sure we have at
1871 // least enough stack space for the caller to store the 8 GPRs.
1872 NumBytes = std::max(NumBytes,
1873 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1874
1875 // Tail call needs the stack to be aligned.
1876 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1877 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1878 getStackAlignment();
1879 unsigned AlignMask = TargetAlign-1;
1880 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1881 }
1882
1883 return NumBytes;
1884}
1885
1886/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1887/// adjusted to accomodate the arguments for the tailcall.
1888static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1889 unsigned ParamSize) {
1890
1891 if (!IsTailCall) return 0;
1892
1893 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1894 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1895 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1896 // Remember only if the new adjustement is bigger.
1897 if (SPDiff < FI->getTailCallSPDelta())
1898 FI->setTailCallSPDelta(SPDiff);
1899
1900 return SPDiff;
1901}
1902
1903/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1904/// following the call is a return. A function is eligible if caller/callee
1905/// calling conventions match, currently only fastcc supports tail calls, and
1906/// the function CALL is immediatly followed by a RET.
1907bool
Dan Gohman095cc292008-09-13 01:54:27 +00001908PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001909 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001910 SelectionDAG& DAG) const {
1911 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001912 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001913 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914
Dan Gohman095cc292008-09-13 01:54:27 +00001915 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 MachineFunction &MF = DAG.getMachineFunction();
1917 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001918 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001919 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1920 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001921 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1922 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001923 if (Flags.isByVal()) return false;
1924 }
1925
Dan Gohman095cc292008-09-13 01:54:27 +00001926 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 // Non PIC/GOT tail calls are supported.
1928 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1929 return true;
1930
1931 // At the moment we can only do local tail calls (in same module, hidden
1932 // or protected) if we are generating PIC.
1933 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1934 return G->getGlobal()->hasHiddenVisibility()
1935 || G->getGlobal()->hasProtectedVisibility();
1936 }
1937 }
1938
1939 return false;
1940}
1941
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001942/// isCallCompatibleAddress - Return the immediate to use if the specified
1943/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001944static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001945 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1946 if (!C) return 0;
1947
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001948 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001949 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1950 (Addr << 6 >> 6) != Addr)
1951 return 0; // Top 6 bits have to be sext of immediate.
1952
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001953 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001954 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001955}
1956
Dan Gohman844731a2008-05-13 00:00:25 +00001957namespace {
1958
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001959struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Arg;
1961 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001962 int FrameIdx;
1963
1964 TailCallArgumentInfo() : FrameIdx(0) {}
1965};
1966
Dan Gohman844731a2008-05-13 00:00:25 +00001967}
1968
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001969/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1970static void
1971StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001973 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001975 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SDValue Arg = TailCallArgs[i].Arg;
1977 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001978 int FI = TailCallArgs[i].FrameIdx;
1979 // Store relative to framepointer.
1980 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001981 PseudoSourceValue::getFixedStack(FI),
1982 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001983 }
1984}
1985
1986/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1987/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00001988static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001989 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SDValue Chain,
1991 SDValue OldRetAddr,
1992 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001993 int SPDiff,
1994 bool isPPC64,
1995 bool isMachoABI) {
1996 if (SPDiff) {
1997 // Calculate the new stack slot for the return address.
1998 int SlotSize = isPPC64 ? 8 : 4;
1999 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2000 isMachoABI);
2001 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2002 NewRetAddrLoc);
2003 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2004 isMachoABI);
2005 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2006
Duncan Sands83ec4b62008-06-06 12:08:01 +00002007 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002009 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002010 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002012 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002013 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002014 }
2015 return Chain;
2016}
2017
2018/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2019/// the position of the argument.
2020static void
2021CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2024 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002025 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002027 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002029 TailCallArgumentInfo Info;
2030 Info.Arg = Arg;
2031 Info.FrameIdxOp = FIN;
2032 Info.FrameIdx = FI;
2033 TailCallArguments.push_back(Info);
2034}
2035
2036/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2037/// stack slot. Returns the chain as result and the loaded frame pointers in
2038/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002039SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00002041 SDValue Chain,
2042 SDValue &LROpOut,
2043 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 if (SPDiff) {
2045 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002046 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 LROpOut = getReturnAddrFrameIndex(DAG);
2048 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002049 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 FPOpOut = getFramePointerFrameIndex(DAG);
2051 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002052 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002053 }
2054 return Chain;
2055}
2056
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002057/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2058/// by "Src" to address "Dst" of size "Size". Alignment information is
2059/// specified by the specific parameter attribute. The copy will be passed as
2060/// a byval function parameter.
2061/// Sometimes what we are copying is the end of a larger object, the part that
2062/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002063static SDValue
2064CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002065 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2066 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002067 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002068 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2069 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002070}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002072/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2073/// tail calls.
2074static void
Dan Gohman475871a2008-07-27 21:46:04 +00002075LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2076 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002077 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002078 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002079 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002080 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081 if (!isTailCall) {
2082 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002083 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002084 if (isPPC64)
2085 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2086 else
2087 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2088 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2089 DAG.getConstant(ArgOffset, PtrVT));
2090 }
2091 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2092 // Calculate and remember argument location.
2093 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2094 TailCallArguments);
2095}
2096
Dan Gohman475871a2008-07-27 21:46:04 +00002097SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002098 const PPCSubtarget &Subtarget,
2099 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002100 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2101 SDValue Chain = TheCall->getChain();
2102 bool isVarArg = TheCall->isVarArg();
2103 unsigned CC = TheCall->getCallingConv();
2104 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002105 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002106 SDValue Callee = TheCall->getCallee();
2107 unsigned NumOps = TheCall->getNumArgs();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002108
2109 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002110 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002111
Duncan Sands83ec4b62008-06-06 12:08:01 +00002112 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002113 bool isPPC64 = PtrVT == MVT::i64;
2114 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002115
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002116 MachineFunction &MF = DAG.getMachineFunction();
2117
Chris Lattnerabde4602006-05-16 22:56:08 +00002118 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2119 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002120 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002121
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 // Mark this function as potentially containing a function that contains a
2123 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2124 // and restoring the callers stack pointer in this functions epilog. This is
2125 // done because by tail calling the called function might overwrite the value
2126 // in this function's (MF) stack pointer stack slot 0(SP).
2127 if (PerformTailCallOpt && CC==CallingConv::Fast)
2128 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2129
2130 unsigned nAltivecParamsAtEnd = 0;
2131
Chris Lattnerabde4602006-05-16 22:56:08 +00002132 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002133 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002134 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002135 unsigned NumBytes =
2136 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002137 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002139 // Calculate by how many bytes the stack has to be adjusted in case of tail
2140 // call optimization.
2141 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002142
2143 // Adjust the stack pointer for the new arguments...
2144 // These operations are automatically eliminated by the prolog/epilog pass
2145 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002146 DAG.getConstant(NumBytes, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002148
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002149 // Load the return address and frame pointer so it can be move somewhere else
2150 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002151 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002152 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2153
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002154 // Set up a copy of the stack pointer for use loading and storing any
2155 // arguments that may not fit in the registers available for argument
2156 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002157 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002158 if (isPPC64)
2159 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2160 else
2161 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002162
2163 // Figure out which arguments are going to go in registers, and which in
2164 // memory. Also, if this is a vararg function, floating point operations
2165 // must be stored to our stack, and loaded into integer regs as well, if
2166 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002167 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002168 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002169
Chris Lattnerc91a4752006-06-26 22:48:35 +00002170 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002171 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2172 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2173 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002174 static const unsigned GPR_64[] = { // 64-bit registers.
2175 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2176 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2177 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002178 static const unsigned *FPR = GetFPR(Subtarget);
2179
Chris Lattner9a2a4972006-05-17 06:01:33 +00002180 static const unsigned VR[] = {
2181 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2182 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2183 };
Owen Anderson718cb662007-09-07 04:06:50 +00002184 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002185 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002186 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002187
Chris Lattnerc91a4752006-06-26 22:48:35 +00002188 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2189
Dan Gohman475871a2008-07-27 21:46:04 +00002190 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002191 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002194 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002195 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002196 SDValue Arg = TheCall->getArg(i);
2197 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002198 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002199 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002200
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002201 // PtrOff will be used to store the current argument to the stack if a
2202 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002203 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002204
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002205 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002206 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002207 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2208 StackPtr.getValueType());
2209 else
2210 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2211
Chris Lattnerc91a4752006-06-26 22:48:35 +00002212 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2213
2214 // On PPC64, promote integers to 64-bit values.
2215 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002216 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2217 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002218 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2219 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002220
2221 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002222 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002223 if (Flags.isByVal()) {
2224 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002225 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002226 if (Size==1 || Size==2) {
2227 // Very small objects are passed right-justified.
2228 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002229 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002230 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002232 NULL, 0, VT);
2233 MemOpChains.push_back(Load.getValue(1));
2234 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2235 if (isMachoABI)
2236 ArgOffset += PtrByteSize;
2237 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2239 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2240 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002241 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8419dd62008-03-07 20:27:40 +00002242 Flags, DAG, Size);
2243 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002245 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002246 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2247 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002248 Chain = CallSeqStart = NewCallSeqStart;
2249 ArgOffset += PtrByteSize;
2250 }
2251 continue;
2252 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002253 // Copy entire object into memory. There are cases where gcc-generated
2254 // code assumes it is there, even if it could be put entirely into
2255 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002256 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002257 CallSeqStart.getNode()->getOperand(0),
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002258 Flags, DAG, Size);
2259 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002261 CallSeqStart.getNode()->getOperand(1));
2262 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002263 Chain = CallSeqStart = NewCallSeqStart;
2264 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002265 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2267 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002268 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002270 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2272 if (isMachoABI)
2273 ArgOffset += PtrByteSize;
2274 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002275 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002276 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002277 }
2278 }
2279 continue;
2280 }
2281
Duncan Sands83ec4b62008-06-06 12:08:01 +00002282 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002283 default: assert(0 && "Unexpected ValueType for argument!");
2284 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002285 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002286 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002287 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002288 if (GPR_idx != NumGPRs) {
2289 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002290 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2292 isPPC64, isTailCall, false, MemOpChains,
2293 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002294 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002295 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002296 if (inMem || isMachoABI) {
2297 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002298 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002299 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2300
2301 ArgOffset += PtrByteSize;
2302 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002303 break;
2304 case MVT::f32:
2305 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002306 if (FPR_idx != NumFPRs) {
2307 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2308
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002309 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002311 MemOpChains.push_back(Store);
2312
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002313 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002314 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002315 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002316 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002317 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2318 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002319 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002320 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002322 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002323 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002324 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002325 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2326 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002327 }
2328 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002329 // If we have any FPRs remaining, we may also have GPRs remaining.
2330 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2331 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002332 if (isMachoABI) {
2333 if (GPR_idx != NumGPRs)
2334 ++GPR_idx;
2335 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2336 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2337 ++GPR_idx;
2338 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002339 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002340 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2342 isPPC64, isTailCall, false, MemOpChains,
2343 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002344 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002345 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002346 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002347 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002348 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002349 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002350 if (isPPC64)
2351 ArgOffset += 8;
2352 else
2353 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2354 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002355 break;
2356 case MVT::v4f32:
2357 case MVT::v4i32:
2358 case MVT::v8i16:
2359 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002360 if (isVarArg) {
2361 // These go aligned on the stack, or in the corresponding R registers
2362 // when within range. The Darwin PPC ABI doc claims they also go in
2363 // V registers; in fact gcc does this only for arguments that are
2364 // prototyped, not for those that match the ... We do it for all
2365 // arguments, seems to work.
2366 while (ArgOffset % 16 !=0) {
2367 ArgOffset += PtrByteSize;
2368 if (GPR_idx != NumGPRs)
2369 GPR_idx++;
2370 }
2371 // We could elide this store in the case where the object fits
2372 // entirely in R registers. Maybe later.
2373 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2374 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002376 MemOpChains.push_back(Store);
2377 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002379 MemOpChains.push_back(Load.getValue(1));
2380 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2381 }
2382 ArgOffset += 16;
2383 for (unsigned i=0; i<16; i+=PtrByteSize) {
2384 if (GPR_idx == NumGPRs)
2385 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002387 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002389 MemOpChains.push_back(Load.getValue(1));
2390 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2391 }
2392 break;
2393 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002395 // Non-varargs Altivec params generally go in registers, but have
2396 // stack space allocated at the end.
2397 if (VR_idx != NumVRs) {
2398 // Doesn't have GPR space allocated.
2399 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2400 } else if (nAltivecParamsAtEnd==0) {
2401 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2403 isPPC64, isTailCall, true, MemOpChains,
2404 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002405 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002406 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002407 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002408 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002409 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002410 // If all Altivec parameters fit in registers, as they usually do,
2411 // they get stack space following the non-Altivec parameters. We
2412 // don't track this here because nobody below needs it.
2413 // If there are more Altivec parameters than fit in registers emit
2414 // the stores here.
2415 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2416 unsigned j = 0;
2417 // Offset is aligned; skip 1st 12 params which go in V registers.
2418 ArgOffset = ((ArgOffset+15)/16)*16;
2419 ArgOffset += 12*16;
2420 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002421 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002422 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002423 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2424 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2425 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 // We are emitting Altivec params in order.
2428 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2429 isPPC64, isTailCall, true, MemOpChains,
2430 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002431 ArgOffset += 16;
2432 }
2433 }
2434 }
2435 }
2436
Chris Lattner9a2a4972006-05-17 06:01:33 +00002437 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002438 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2439 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002440
Chris Lattner9a2a4972006-05-17 06:01:33 +00002441 // Build a sequence of copy-to-reg nodes chained together with token chain
2442 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002443 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002444 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2445 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2446 InFlag);
2447 InFlag = Chain.getValue(1);
2448 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002449
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002450 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2451 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002452 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002453 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002454 InFlag = Chain.getValue(1);
2455 }
2456
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002457 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2458 // might overwrite each other in case of tail call optimization.
2459 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002460 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002461 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002462 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002463 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2464 MemOpChains2);
2465 if (!MemOpChains2.empty())
2466 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2467 &MemOpChains2[0], MemOpChains2.size());
2468
2469 // Store the return address to the appropriate stack slot.
2470 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2471 isPPC64, isMachoABI);
2472 }
2473
2474 // Emit callseq_end just before tailcall node.
2475 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002476 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002477 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2478 CallSeqOps.push_back(Chain);
2479 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2480 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00002481 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002482 CallSeqOps.push_back(InFlag);
2483 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2484 CallSeqOps.size());
2485 InFlag = Chain.getValue(1);
2486 }
2487
Duncan Sands83ec4b62008-06-06 12:08:01 +00002488 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002489 NodeTys.push_back(MVT::Other); // Returns a chain
2490 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2491
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002493 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002494
Bill Wendling056292f2008-09-16 21:48:12 +00002495 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2496 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2497 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002498 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2499 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002500 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2501 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002502 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2503 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002504 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002505 else {
2506 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2507 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002508 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Gabor Greif93c53e52008-08-31 15:37:04 +00002509 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps,
2510 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002511 InFlag = Chain.getValue(1);
2512
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002513 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002514 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002515 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2516 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002517 InFlag = Chain.getValue(1);
2518 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002519
2520 NodeTys.clear();
2521 NodeTys.push_back(MVT::Other);
2522 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002523 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002524 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002525 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 // Add CTR register as callee so a bctr can be emitted later.
2527 if (isTailCall)
2528 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002529 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002530
Chris Lattner4a45abf2006-06-10 01:14:28 +00002531 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002532 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002533 Ops.push_back(Chain);
2534 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002535 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002536 // If this is a tail call add stack pointer delta.
2537 if (isTailCall)
2538 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2539
Chris Lattner4a45abf2006-06-10 01:14:28 +00002540 // Add argument registers to the end of the list so that they are known live
2541 // into the call.
2542 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2543 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2544 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002545
2546 // When performing tail call optimization the callee pops its arguments off
2547 // the stack. Account for this here so these bytes can be pushed back on in
2548 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2549 int BytesCalleePops =
2550 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2551
Gabor Greifba36cb52008-08-28 21:40:38 +00002552 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002553 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002554
2555 // Emit tail call.
2556 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002557 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 "Flag must be set. Depend on flag being set in LowerRET");
2559 Chain = DAG.getNode(PPCISD::TAILCALL,
Dan Gohman095cc292008-09-13 01:54:27 +00002560 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002561 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002562 }
2563
Chris Lattner79e490a2006-08-11 17:18:05 +00002564 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002565 InFlag = Chain.getValue(1);
2566
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002567 Chain = DAG.getCALLSEQ_END(Chain,
2568 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002570 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002571 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002572 InFlag = Chain.getValue(1);
2573
Dan Gohman475871a2008-07-27 21:46:04 +00002574 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002575 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2577 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002578 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002579
Dan Gohman7925ed02008-03-19 21:39:28 +00002580 // Copy all of the result registers out of their specified physreg.
2581 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2582 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002583 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002584 assert(VA.isRegLoc() && "Can only return in registers!");
2585 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2586 ResultVals.push_back(Chain.getValue(0));
2587 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002588 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002589
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002590 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002591 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002592 return Chain;
2593
2594 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002595 ResultVals.push_back(Chain);
Dan Gohman095cc292008-09-13 01:54:27 +00002596 SDValue Res = DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00002597 ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002598 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002599}
2600
Dan Gohman475871a2008-07-27 21:46:04 +00002601SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002602 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002603 SmallVector<CCValAssign, 16> RVLocs;
2604 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002605 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2606 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002607 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002608
2609 // If this is the first return lowered for this function, add the regs to the
2610 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002611 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002612 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002613 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002614 }
2615
Dan Gohman475871a2008-07-27 21:46:04 +00002616 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617
2618 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2619 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue TailCall = Chain;
2621 SDValue TargetAddress = TailCall.getOperand(1);
2622 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002623
2624 assert(((TargetAddress.getOpcode() == ISD::Register &&
2625 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002626 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002627 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2628 isa<ConstantSDNode>(TargetAddress)) &&
2629 "Expecting an global address, external symbol, absolute value or register");
2630
2631 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2632 "Expecting a const value");
2633
Dan Gohman475871a2008-07-27 21:46:04 +00002634 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002635 Operands.push_back(Chain.getOperand(0));
2636 Operands.push_back(TargetAddress);
2637 Operands.push_back(StackAdjustment);
2638 // Copy registers used by the call. Last operand is a flag so it is not
2639 // copied.
2640 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2641 Operands.push_back(Chain.getOperand(i));
2642 }
2643 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2644 Operands.size());
2645 }
2646
Dan Gohman475871a2008-07-27 21:46:04 +00002647 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002648
2649 // Copy the result values into the output registers.
2650 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2651 CCValAssign &VA = RVLocs[i];
2652 assert(VA.isRegLoc() && "Can only return in registers!");
2653 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2654 Flag = Chain.getValue(1);
2655 }
2656
Gabor Greifba36cb52008-08-28 21:40:38 +00002657 if (Flag.getNode())
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002658 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2659 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002660 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002661}
2662
Dan Gohman475871a2008-07-27 21:46:04 +00002663SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002664 const PPCSubtarget &Subtarget) {
2665 // When we pop the dynamic allocation we need to restore the SP link.
2666
2667 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002668 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002669
2670 // Construct the stack pointer operand.
2671 bool IsPPC64 = Subtarget.isPPC64();
2672 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002673 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002674
2675 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002676 SDValue Chain = Op.getOperand(0);
2677 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002678
2679 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002680 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002681
2682 // Restore the stack pointer.
2683 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2684
2685 // Store the old link SP.
2686 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2687}
2688
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002689
2690
Dan Gohman475871a2008-07-27 21:46:04 +00002691SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002692PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002693 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694 bool IsPPC64 = PPCSubTarget.isPPC64();
2695 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002696 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002697
2698 // Get current frame pointer save index. The users of this index will be
2699 // primarily DYNALLOC instructions.
2700 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2701 int RASI = FI->getReturnAddrSaveIndex();
2702
2703 // If the frame pointer save index hasn't been defined yet.
2704 if (!RASI) {
2705 // Find out what the fix offset of the frame pointer save area.
2706 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2707 // Allocate the frame index for frame pointer save area.
2708 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2709 // Save the result.
2710 FI->setReturnAddrSaveIndex(RASI);
2711 }
2712 return DAG.getFrameIndex(RASI, PtrVT);
2713}
2714
Dan Gohman475871a2008-07-27 21:46:04 +00002715SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002716PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2717 MachineFunction &MF = DAG.getMachineFunction();
2718 bool IsPPC64 = PPCSubTarget.isPPC64();
2719 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002720 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002721
2722 // Get current frame pointer save index. The users of this index will be
2723 // primarily DYNALLOC instructions.
2724 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2725 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002726
Jim Laskey2f616bf2006-11-16 22:43:37 +00002727 // If the frame pointer save index hasn't been defined yet.
2728 if (!FPSI) {
2729 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002730 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2731
Jim Laskey2f616bf2006-11-16 22:43:37 +00002732 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002733 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002734 // Save the result.
2735 FI->setFramePointerSaveIndex(FPSI);
2736 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002737 return DAG.getFrameIndex(FPSI, PtrVT);
2738}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002739
Dan Gohman475871a2008-07-27 21:46:04 +00002740SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002741 SelectionDAG &DAG,
2742 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002743 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002744 SDValue Chain = Op.getOperand(0);
2745 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002746
2747 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002748 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002749 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002750 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002751 DAG.getConstant(0, PtrVT), Size);
2752 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002753 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002754 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002755 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002756 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2757 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2758}
2759
Chris Lattner1a635d62006-04-14 06:01:58 +00002760/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2761/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002762SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002763 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002764 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2765 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002766 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002767
2768 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2769
2770 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002771 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002772
Duncan Sands83ec4b62008-06-06 12:08:01 +00002773 MVT ResVT = Op.getValueType();
2774 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002775 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2776 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002777
2778 // If the RHS of the comparison is a 0.0, we don't need to do the
2779 // subtraction at all.
2780 if (isFloatingPointZero(RHS))
2781 switch (CC) {
2782 default: break; // SETUO etc aren't handled by fsel.
2783 case ISD::SETULT:
2784 case ISD::SETLT:
2785 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002786 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002787 case ISD::SETGE:
2788 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2789 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2790 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2791 case ISD::SETUGT:
2792 case ISD::SETGT:
2793 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002794 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002795 case ISD::SETLE:
2796 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2797 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2798 return DAG.getNode(PPCISD::FSEL, ResVT,
2799 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2800 }
2801
Dan Gohman475871a2008-07-27 21:46:04 +00002802 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002803 switch (CC) {
2804 default: break; // SETUO etc aren't handled by fsel.
2805 case ISD::SETULT:
2806 case ISD::SETLT:
2807 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2808 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2809 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2810 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002811 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002812 case ISD::SETGE:
2813 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2814 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2815 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2816 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2817 case ISD::SETUGT:
2818 case ISD::SETGT:
2819 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2820 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2821 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2822 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002823 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002824 case ISD::SETLE:
2825 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2826 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2827 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2828 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2829 }
Dan Gohman475871a2008-07-27 21:46:04 +00002830 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002831}
2832
Chris Lattner1f873002007-11-28 18:44:47 +00002833// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002834SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002835 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002836 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002837 if (Src.getValueType() == MVT::f32)
2838 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002839
Dan Gohman475871a2008-07-27 21:46:04 +00002840 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002841 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002842 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2843 case MVT::i32:
2844 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2845 break;
2846 case MVT::i64:
2847 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2848 break;
2849 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002850
Chris Lattner1a635d62006-04-14 06:01:58 +00002851 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002852 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002853
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002854 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002855 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002856
2857 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2858 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002859 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002860 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2861 DAG.getConstant(4, FIPtr.getValueType()));
2862 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002863}
2864
Dan Gohman475871a2008-07-27 21:46:04 +00002865SDValue PPCTargetLowering::LowerFP_ROUND_INREG(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002866 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002867 assert(Op.getValueType() == MVT::ppcf128);
Gabor Greifba36cb52008-08-28 21:40:38 +00002868 SDNode *Node = Op.getNode();
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002869 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Gabor Greifba36cb52008-08-28 21:40:38 +00002870 assert(Node->getOperand(0).getNode()->getOpcode() == ISD::BUILD_PAIR);
2871 SDValue Lo = Node->getOperand(0).getNode()->getOperand(0);
2872 SDValue Hi = Node->getOperand(0).getNode()->getOperand(1);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002873
2874 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2875 // of the long double, and puts FPSCR back the way it was. We do not
2876 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002877 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002878 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002879
2880 NodeTys.push_back(MVT::f64); // Return register
2881 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2882 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2883 MFFSreg = Result.getValue(0);
2884 InFlag = Result.getValue(1);
2885
2886 NodeTys.clear();
2887 NodeTys.push_back(MVT::Flag); // Returns a flag
2888 Ops[0] = DAG.getConstant(31, MVT::i32);
2889 Ops[1] = InFlag;
2890 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2891 InFlag = Result.getValue(0);
2892
2893 NodeTys.clear();
2894 NodeTys.push_back(MVT::Flag); // Returns a flag
2895 Ops[0] = DAG.getConstant(30, MVT::i32);
2896 Ops[1] = InFlag;
2897 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2898 InFlag = Result.getValue(0);
2899
2900 NodeTys.clear();
2901 NodeTys.push_back(MVT::f64); // result of add
2902 NodeTys.push_back(MVT::Flag); // Returns a flag
2903 Ops[0] = Lo;
2904 Ops[1] = Hi;
2905 Ops[2] = InFlag;
2906 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2907 FPreg = Result.getValue(0);
2908 InFlag = Result.getValue(1);
2909
2910 NodeTys.clear();
2911 NodeTys.push_back(MVT::f64);
2912 Ops[0] = DAG.getConstant(1, MVT::i32);
2913 Ops[1] = MFFSreg;
2914 Ops[2] = FPreg;
2915 Ops[3] = InFlag;
2916 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2917 FPreg = Result.getValue(0);
2918
2919 // We know the low half is about to be thrown away, so just use something
2920 // convenient.
2921 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2922}
2923
Dan Gohman475871a2008-07-27 21:46:04 +00002924SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002925 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2926 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002927 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002928
Chris Lattner1a635d62006-04-14 06:01:58 +00002929 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002930 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2931 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002932 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002933 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002934 return FP;
2935 }
2936
2937 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2938 "Unhandled SINT_TO_FP type in custom expander!");
2939 // Since we only generate this in 64-bit mode, we can take advantage of
2940 // 64-bit registers. In particular, sign extend the input value into the
2941 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2942 // then lfd it and fcfid it.
2943 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2944 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002945 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002946 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002947
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002949 Op.getOperand(0));
2950
2951 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002952 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2953 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002954 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002955 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002956 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002957 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002958 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002959
2960 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002961 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002962 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002963 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002964 return FP;
2965}
2966
Dan Gohman475871a2008-07-27 21:46:04 +00002967SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002968 /*
2969 The rounding mode is in bits 30:31 of FPSR, and has the following
2970 settings:
2971 00 Round to nearest
2972 01 Round to 0
2973 10 Round to +inf
2974 11 Round to -inf
2975
2976 FLT_ROUNDS, on the other hand, expects the following:
2977 -1 Undefined
2978 0 Round to 0
2979 1 Round to nearest
2980 2 Round to +inf
2981 3 Round to -inf
2982
2983 To perform the conversion, we do:
2984 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2985 */
2986
2987 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002988 MVT VT = Op.getValueType();
2989 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2990 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002992
2993 // Save FP Control Word to register
2994 NodeTys.push_back(MVT::f64); // return register
2995 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002997
2998 // Save FP register to stack slot
2999 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00003000 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3001 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003002 StackSlot, NULL, 0);
3003
3004 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003005 SDValue Four = DAG.getConstant(4, PtrVT);
3006 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3007 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003008
3009 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003010 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003011 DAG.getNode(ISD::AND, MVT::i32,
3012 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003014 DAG.getNode(ISD::SRL, MVT::i32,
3015 DAG.getNode(ISD::AND, MVT::i32,
3016 DAG.getNode(ISD::XOR, MVT::i32,
3017 CWD, DAG.getConstant(3, MVT::i32)),
3018 DAG.getConstant(3, MVT::i32)),
3019 DAG.getConstant(1, MVT::i8));
3020
Dan Gohman475871a2008-07-27 21:46:04 +00003021 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003022 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3023
Duncan Sands83ec4b62008-06-06 12:08:01 +00003024 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003025 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3026}
3027
Dan Gohman475871a2008-07-27 21:46:04 +00003028SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003029 MVT VT = Op.getValueType();
3030 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003031 assert(Op.getNumOperands() == 3 &&
3032 VT == Op.getOperand(1).getValueType() &&
3033 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003034
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003035 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003036 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003037 SDValue Lo = Op.getOperand(0);
3038 SDValue Hi = Op.getOperand(1);
3039 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003040 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003041
Dan Gohman475871a2008-07-27 21:46:04 +00003042 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003043 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3045 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3046 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3047 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003048 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003049 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3050 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3051 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3052 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003053 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003054}
3055
Dan Gohman475871a2008-07-27 21:46:04 +00003056SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003057 MVT VT = Op.getValueType();
3058 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003059 assert(Op.getNumOperands() == 3 &&
3060 VT == Op.getOperand(1).getValueType() &&
3061 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003062
Dan Gohman9ed06db2008-03-07 20:36:53 +00003063 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003064 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003065 SDValue Lo = Op.getOperand(0);
3066 SDValue Hi = Op.getOperand(1);
3067 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003068 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003069
Dan Gohman475871a2008-07-27 21:46:04 +00003070 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003071 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003072 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3073 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3074 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3075 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003076 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003077 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3078 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3079 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3080 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003081 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003082}
3083
Dan Gohman475871a2008-07-27 21:46:04 +00003084SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003085 MVT VT = Op.getValueType();
3086 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003087 assert(Op.getNumOperands() == 3 &&
3088 VT == Op.getOperand(1).getValueType() &&
3089 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003090
Dan Gohman9ed06db2008-03-07 20:36:53 +00003091 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue Lo = Op.getOperand(0);
3093 SDValue Hi = Op.getOperand(1);
3094 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003095 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003096
Dan Gohman475871a2008-07-27 21:46:04 +00003097 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003098 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003099 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3100 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3101 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3102 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003103 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003104 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3105 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3106 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003107 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003108 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003109 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003110}
3111
3112//===----------------------------------------------------------------------===//
3113// Vector related lowering.
3114//
3115
Chris Lattnerac225ca2006-04-12 19:07:14 +00003116// If this is a vector of constants or undefs, get the bits. A bit in
3117// UndefBits is set if the corresponding element of the vector is an
3118// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3119// zero. Return true if this is not an array of constants, false if it is.
3120//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003121static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3122 uint64_t UndefBits[2]) {
3123 // Start with zero'd results.
3124 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3125
Duncan Sands83ec4b62008-06-06 12:08:01 +00003126 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003127 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003128 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003129
3130 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003131 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003132
3133 uint64_t EltBits = 0;
3134 if (OpVal.getOpcode() == ISD::UNDEF) {
3135 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3136 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3137 continue;
3138 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003139 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Chris Lattnerac225ca2006-04-12 19:07:14 +00003140 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3141 assert(CN->getValueType(0) == MVT::f32 &&
3142 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003143 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003144 } else {
3145 // Nonconstant element.
3146 return true;
3147 }
3148
3149 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3150 }
3151
3152 //printf("%llx %llx %llx %llx\n",
3153 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3154 return false;
3155}
Chris Lattneref819f82006-03-20 06:33:01 +00003156
Chris Lattnerb17f1672006-04-16 01:01:29 +00003157// If this is a splat (repetition) of a value across the whole vector, return
3158// the smallest size that splats it. For example, "0x01010101010101..." is a
3159// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3160// SplatSize = 1 byte.
3161static bool isConstantSplat(const uint64_t Bits128[2],
3162 const uint64_t Undef128[2],
3163 unsigned &SplatBits, unsigned &SplatUndef,
3164 unsigned &SplatSize) {
3165
3166 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3167 // the same as the lower 64-bits, ignoring undefs.
3168 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3169 return false; // Can't be a splat if two pieces don't match.
3170
3171 uint64_t Bits64 = Bits128[0] | Bits128[1];
3172 uint64_t Undef64 = Undef128[0] & Undef128[1];
3173
3174 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3175 // undefs.
3176 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3177 return false; // Can't be a splat if two pieces don't match.
3178
3179 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3180 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3181
3182 // If the top 16-bits are different than the lower 16-bits, ignoring
3183 // undefs, we have an i32 splat.
3184 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3185 SplatBits = Bits32;
3186 SplatUndef = Undef32;
3187 SplatSize = 4;
3188 return true;
3189 }
3190
3191 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3192 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3193
3194 // If the top 8-bits are different than the lower 8-bits, ignoring
3195 // undefs, we have an i16 splat.
3196 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3197 SplatBits = Bits16;
3198 SplatUndef = Undef16;
3199 SplatSize = 2;
3200 return true;
3201 }
3202
3203 // Otherwise, we have an 8-bit splat.
3204 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3205 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3206 SplatSize = 1;
3207 return true;
3208}
3209
Chris Lattner4a998b92006-04-17 06:00:21 +00003210/// BuildSplatI - Build a canonical splati of Val with an element size of
3211/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003212static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003213 SelectionDAG &DAG) {
3214 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003215
Duncan Sands83ec4b62008-06-06 12:08:01 +00003216 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003217 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3218 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003219
Duncan Sands83ec4b62008-06-06 12:08:01 +00003220 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003221
3222 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3223 if (Val == -1)
3224 SplatSize = 1;
3225
Duncan Sands83ec4b62008-06-06 12:08:01 +00003226 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003227
3228 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003229 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3230 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003231 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003233 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003234 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003235}
3236
Chris Lattnere7c768e2006-04-18 03:24:30 +00003237/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003238/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003239static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003240 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003241 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003242 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3243 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003244 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3245}
3246
Chris Lattnere7c768e2006-04-18 03:24:30 +00003247/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3248/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003249static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3250 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003251 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003252 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3253 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3254 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3255}
3256
3257
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003258/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3259/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003260static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003261 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003262 // Force LHS/RHS to be the right type.
3263 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3264 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003265
Dan Gohman475871a2008-07-27 21:46:04 +00003266 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003267 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003268 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003269 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003270 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003271 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3272}
3273
Chris Lattnerf1b47082006-04-14 05:19:18 +00003274// If this is a case we can't handle, return null and let the default
3275// expansion code take care of it. If we CAN select this case, and if it
3276// selects to a single instruction, return Op. Otherwise, if we can codegen
3277// this case more efficiently than a constant pool load, lower it to the
3278// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003279SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003280 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003281 // If this is a vector of constants or undefs, get the bits. A bit in
3282 // UndefBits is set if the corresponding element of the vector is an
3283 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3284 // zero.
3285 uint64_t VectorBits[2];
3286 uint64_t UndefBits[2];
Gabor Greifba36cb52008-08-28 21:40:38 +00003287 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003288 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003289
Chris Lattnerb17f1672006-04-16 01:01:29 +00003290 // If this is a splat (repetition) of a value across the whole vector, return
3291 // the smallest size that splats it. For example, "0x01010101010101..." is a
3292 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3293 // SplatSize = 1 byte.
3294 unsigned SplatBits, SplatUndef, SplatSize;
3295 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3296 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3297
3298 // First, handle single instruction cases.
3299
3300 // All zeros?
3301 if (SplatBits == 0) {
3302 // Canonicalize all zero vectors to be v4i32.
3303 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003304 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003305 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3306 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3307 }
3308 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003309 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003310
3311 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3312 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003313 if (SextVal >= -16 && SextVal <= 15)
3314 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003315
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003316
3317 // Two instruction sequences.
3318
Chris Lattner4a998b92006-04-17 06:00:21 +00003319 // If this value is in the range [-32,30] and is even, use:
3320 // tmp = VSPLTI[bhw], result = add tmp, tmp
3321 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003322 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003323 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3324 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003325 }
Chris Lattner6876e662006-04-17 06:58:41 +00003326
3327 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3328 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3329 // for fneg/fabs.
3330 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3331 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003332 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003333
3334 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003336 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003337
3338 // xor by OnesV to invert it.
3339 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3340 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3341 }
3342
3343 // Check to see if this is a wide variety of vsplti*, binop self cases.
3344 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003345 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003346 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003347 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003348 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003349
Owen Anderson718cb662007-09-07 04:06:50 +00003350 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003351 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3352 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3353 int i = SplatCsts[idx];
3354
3355 // Figure out what shift amount will be used by altivec if shifted by i in
3356 // this splat size.
3357 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3358
3359 // vsplti + shl self.
3360 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003361 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003362 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3363 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3364 Intrinsic::ppc_altivec_vslw
3365 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003366 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3367 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003368 }
3369
3370 // vsplti + srl self.
3371 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003373 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3374 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3375 Intrinsic::ppc_altivec_vsrw
3376 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003377 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3378 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003379 }
3380
3381 // vsplti + sra self.
3382 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003383 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003384 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3385 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3386 Intrinsic::ppc_altivec_vsraw
3387 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003388 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3389 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003390 }
3391
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003392 // vsplti + rol self.
3393 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3394 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003395 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003396 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3397 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3398 Intrinsic::ppc_altivec_vrlw
3399 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003400 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3401 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003402 }
3403
3404 // t = vsplti c, result = vsldoi t, t, 1
3405 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003407 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3408 }
3409 // t = vsplti c, result = vsldoi t, t, 2
3410 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003411 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003412 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3413 }
3414 // t = vsplti c, result = vsldoi t, t, 3
3415 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003416 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003417 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3418 }
Chris Lattner6876e662006-04-17 06:58:41 +00003419 }
3420
Chris Lattner6876e662006-04-17 06:58:41 +00003421 // Three instruction sequences.
3422
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003423 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3424 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003425 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3426 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003427 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003428 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003429 }
3430 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3431 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3433 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003434 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003435 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003436 }
3437 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003438
Dan Gohman475871a2008-07-27 21:46:04 +00003439 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003440}
3441
Chris Lattner59138102006-04-17 05:28:54 +00003442/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3443/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003444static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3445 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003446 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003447 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003448 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3449
3450 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003451 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003452 OP_VMRGHW,
3453 OP_VMRGLW,
3454 OP_VSPLTISW0,
3455 OP_VSPLTISW1,
3456 OP_VSPLTISW2,
3457 OP_VSPLTISW3,
3458 OP_VSLDOI4,
3459 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003460 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003461 };
3462
3463 if (OpNum == OP_COPY) {
3464 if (LHSID == (1*9+2)*9+3) return LHS;
3465 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3466 return RHS;
3467 }
3468
Dan Gohman475871a2008-07-27 21:46:04 +00003469 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003470 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3471 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3472
Chris Lattner59138102006-04-17 05:28:54 +00003473 unsigned ShufIdxs[16];
3474 switch (OpNum) {
3475 default: assert(0 && "Unknown i32 permute!");
3476 case OP_VMRGHW:
3477 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3478 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3479 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3480 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3481 break;
3482 case OP_VMRGLW:
3483 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3484 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3485 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3486 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3487 break;
3488 case OP_VSPLTISW0:
3489 for (unsigned i = 0; i != 16; ++i)
3490 ShufIdxs[i] = (i&3)+0;
3491 break;
3492 case OP_VSPLTISW1:
3493 for (unsigned i = 0; i != 16; ++i)
3494 ShufIdxs[i] = (i&3)+4;
3495 break;
3496 case OP_VSPLTISW2:
3497 for (unsigned i = 0; i != 16; ++i)
3498 ShufIdxs[i] = (i&3)+8;
3499 break;
3500 case OP_VSPLTISW3:
3501 for (unsigned i = 0; i != 16; ++i)
3502 ShufIdxs[i] = (i&3)+12;
3503 break;
3504 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003505 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003506 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003507 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003508 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003509 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003510 }
Dan Gohman475871a2008-07-27 21:46:04 +00003511 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003512 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003513 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003514
3515 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003516 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003517}
3518
Chris Lattnerf1b47082006-04-14 05:19:18 +00003519/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3520/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3521/// return the code it can be lowered into. Worst case, it can always be
3522/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003523SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003524 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003525 SDValue V1 = Op.getOperand(0);
3526 SDValue V2 = Op.getOperand(1);
3527 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003528
3529 // Cases that are handled by instructions that take permute immediates
3530 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3531 // selected by the instruction selector.
3532 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003533 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3534 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3535 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3536 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3537 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3538 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3539 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3540 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3541 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3542 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3543 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3544 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003545 return Op;
3546 }
3547 }
3548
3549 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3550 // and produce a fixed permutation. If any of these match, do not lower to
3551 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003552 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3553 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3554 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3555 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3556 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3557 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3558 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3559 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3560 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003561 return Op;
3562
Chris Lattner59138102006-04-17 05:28:54 +00003563 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3564 // perfect shuffle table to emit an optimal matching sequence.
3565 unsigned PFIndexes[4];
3566 bool isFourElementShuffle = true;
3567 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3568 unsigned EltNo = 8; // Start out undef.
3569 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3570 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3571 continue; // Undef, ignore it.
3572
3573 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003574 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003575 if ((ByteSource & 3) != j) {
3576 isFourElementShuffle = false;
3577 break;
3578 }
3579
3580 if (EltNo == 8) {
3581 EltNo = ByteSource/4;
3582 } else if (EltNo != ByteSource/4) {
3583 isFourElementShuffle = false;
3584 break;
3585 }
3586 }
3587 PFIndexes[i] = EltNo;
3588 }
3589
3590 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3591 // perfect shuffle vector to determine if it is cost effective to do this as
3592 // discrete instructions, or whether we should use a vperm.
3593 if (isFourElementShuffle) {
3594 // Compute the index in the perfect shuffle table.
3595 unsigned PFTableIndex =
3596 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3597
3598 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3599 unsigned Cost = (PFEntry >> 30);
3600
3601 // Determining when to avoid vperm is tricky. Many things affect the cost
3602 // of vperm, particularly how many times the perm mask needs to be computed.
3603 // For example, if the perm mask can be hoisted out of a loop or is already
3604 // used (perhaps because there are multiple permutes with the same shuffle
3605 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3606 // the loop requires an extra register.
3607 //
3608 // As a compromise, we only emit discrete instructions if the shuffle can be
3609 // generated in 3 or fewer operations. When we have loop information
3610 // available, if this block is within a loop, we should avoid using vperm
3611 // for 3-operation perms and use a constant pool load instead.
3612 if (Cost < 3)
3613 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3614 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003615
3616 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3617 // vector that will get spilled to the constant pool.
3618 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3619
3620 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3621 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003622 MVT EltVT = V1.getValueType().getVectorElementType();
3623 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003624
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003626 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003627 unsigned SrcElt;
3628 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3629 SrcElt = 0;
3630 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003631 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003632
3633 for (unsigned j = 0; j != BytesPerElement; ++j)
3634 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3635 MVT::i8));
3636 }
3637
Dan Gohman475871a2008-07-27 21:46:04 +00003638 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003639 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003640 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3641}
3642
Chris Lattner90564f22006-04-18 17:59:36 +00003643/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3644/// altivec comparison. If it is, return true and fill in Opc/isDot with
3645/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003646static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003647 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003648 unsigned IntrinsicID =
3649 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003650 CompareOpc = -1;
3651 isDot = false;
3652 switch (IntrinsicID) {
3653 default: return false;
3654 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003655 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3656 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3657 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3658 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3659 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3660 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3661 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3662 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3663 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3664 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3665 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3666 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3667 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3668
3669 // Normal Comparisons.
3670 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3671 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3672 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3673 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3674 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3675 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3676 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3677 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3678 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3679 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3680 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3681 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3682 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3683 }
Chris Lattner90564f22006-04-18 17:59:36 +00003684 return true;
3685}
3686
3687/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3688/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003689SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003690 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003691 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3692 // opcode number of the comparison.
3693 int CompareOpc;
3694 bool isDot;
3695 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003696 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003697
Chris Lattner90564f22006-04-18 17:59:36 +00003698 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003699 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003700 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 Op.getOperand(1), Op.getOperand(2),
3702 DAG.getConstant(CompareOpc, MVT::i32));
3703 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3704 }
3705
3706 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003707 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003708 Op.getOperand(2), // LHS
3709 Op.getOperand(3), // RHS
3710 DAG.getConstant(CompareOpc, MVT::i32)
3711 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003712 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003713 VTs.push_back(Op.getOperand(2).getValueType());
3714 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003715 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003716
3717 // Now that we have the comparison, emit a copy from the CR to a GPR.
3718 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003719 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003720 DAG.getRegister(PPC::CR6, MVT::i32),
3721 CompNode.getValue(1));
3722
3723 // Unpack the result based on how the target uses it.
3724 unsigned BitNo; // Bit # of CR6.
3725 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003726 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003727 default: // Can't happen, don't crash on invalid number though.
3728 case 0: // Return the value of the EQ bit of CR6.
3729 BitNo = 0; InvertBit = false;
3730 break;
3731 case 1: // Return the inverted value of the EQ bit of CR6.
3732 BitNo = 0; InvertBit = true;
3733 break;
3734 case 2: // Return the value of the LT bit of CR6.
3735 BitNo = 2; InvertBit = false;
3736 break;
3737 case 3: // Return the inverted value of the LT bit of CR6.
3738 BitNo = 2; InvertBit = true;
3739 break;
3740 }
3741
3742 // Shift the bit into the low position.
3743 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3744 DAG.getConstant(8-(3-BitNo), MVT::i32));
3745 // Isolate the bit.
3746 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3747 DAG.getConstant(1, MVT::i32));
3748
3749 // If we are supposed to, toggle the bit.
3750 if (InvertBit)
3751 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3752 DAG.getConstant(1, MVT::i32));
3753 return Flags;
3754}
3755
Dan Gohman475871a2008-07-27 21:46:04 +00003756SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003757 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003758 // Create a stack slot that is 16-byte aligned.
3759 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3760 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003761 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003762 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003763
3764 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003765 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003766 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003767 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003768 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003769}
3770
Dan Gohman475871a2008-07-27 21:46:04 +00003771SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003772 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003773 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003774
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3776 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003777
Dan Gohman475871a2008-07-27 21:46:04 +00003778 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003779 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3780
3781 // Shrinkify inputs to v8i16.
3782 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3783 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3784 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3785
3786 // Low parts multiplied together, generating 32-bit results (we ignore the
3787 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003789 LHS, RHS, DAG, MVT::v4i32);
3790
Dan Gohman475871a2008-07-27 21:46:04 +00003791 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003792 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3793 // Shift the high parts up 16 bits.
3794 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3795 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3796 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003797 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003798
Dan Gohman475871a2008-07-27 21:46:04 +00003799 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003800
Chris Lattnercea2aa72006-04-18 04:28:57 +00003801 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3802 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003803 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003804 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003805
3806 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003808 LHS, RHS, DAG, MVT::v8i16);
3809 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3810
3811 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003812 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003813 LHS, RHS, DAG, MVT::v8i16);
3814 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3815
3816 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003817 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003818 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003819 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3820 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003821 }
Chris Lattner19a81522006-04-18 03:57:35 +00003822 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003823 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003824 } else {
3825 assert(0 && "Unknown mul to lower!");
3826 abort();
3827 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003828}
3829
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003830/// LowerOperation - Provide custom lowering hooks for some operations.
3831///
Dan Gohman475871a2008-07-27 21:46:04 +00003832SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003833 switch (Op.getOpcode()) {
3834 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003835 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3836 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003837 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003838 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003839 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003840 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003841 case ISD::VASTART:
3842 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3843 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3844
3845 case ISD::VAARG:
3846 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3847 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3848
Chris Lattneref957102006-06-21 00:34:03 +00003849 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003850 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3851 VarArgsStackOffset, VarArgsNumGPR,
3852 VarArgsNumFPR, PPCSubTarget);
3853
Dan Gohman7925ed02008-03-19 21:39:28 +00003854 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3855 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003856 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003857 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003858 case ISD::DYNAMIC_STACKALLOC:
3859 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003860
Chris Lattner1a635d62006-04-14 06:01:58 +00003861 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3862 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3863 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003864 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003865 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003866
Chris Lattner1a635d62006-04-14 06:01:58 +00003867 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003868 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3869 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3870 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003871
Chris Lattner1a635d62006-04-14 06:01:58 +00003872 // Vector-related lowering.
3873 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3874 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3875 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3876 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003877 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003878
Chris Lattner3fc027d2007-12-08 06:59:59 +00003879 // Frame & Return address.
3880 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003881 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003882 }
Dan Gohman475871a2008-07-27 21:46:04 +00003883 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003884}
3885
Duncan Sands126d9072008-07-04 11:47:58 +00003886SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003887 switch (N->getOpcode()) {
3888 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sandsa7360f02008-07-19 16:26:02 +00003889 case ISD::FP_TO_SINT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003890 SDValue Res = LowerFP_TO_SINT(SDValue(N, 0), DAG);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003891 // Use MERGE_VALUES to drop the chain result value and get a node with one
3892 // result. This requires turning off getMergeValues simplification, since
3893 // otherwise it will give us Res back.
Gabor Greifba36cb52008-08-28 21:40:38 +00003894 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsa7360f02008-07-19 16:26:02 +00003895 }
Chris Lattner1f873002007-11-28 18:44:47 +00003896 }
3897}
3898
3899
Chris Lattner1a635d62006-04-14 06:01:58 +00003900//===----------------------------------------------------------------------===//
3901// Other Lowering Code
3902//===----------------------------------------------------------------------===//
3903
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003904MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003905PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3906 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003907 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003908 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3909
3910 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3911 MachineFunction *F = BB->getParent();
3912 MachineFunction::iterator It = BB;
3913 ++It;
3914
3915 unsigned dest = MI->getOperand(0).getReg();
3916 unsigned ptrA = MI->getOperand(1).getReg();
3917 unsigned ptrB = MI->getOperand(2).getReg();
3918 unsigned incr = MI->getOperand(3).getReg();
3919
3920 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3921 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3922 F->insert(It, loopMBB);
3923 F->insert(It, exitMBB);
3924 exitMBB->transferSuccessors(BB);
3925
3926 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003927 unsigned TmpReg = (!BinOpcode) ? incr :
3928 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003929 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3930 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003931
3932 // thisMBB:
3933 // ...
3934 // fallthrough --> loopMBB
3935 BB->addSuccessor(loopMBB);
3936
3937 // loopMBB:
3938 // l[wd]arx dest, ptr
3939 // add r0, dest, incr
3940 // st[wd]cx. r0, ptr
3941 // bne- loopMBB
3942 // fallthrough --> exitMBB
3943 BB = loopMBB;
3944 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3945 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003946 if (BinOpcode)
3947 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003948 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3949 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3950 BuildMI(BB, TII->get(PPC::BCC))
3951 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3952 BB->addSuccessor(loopMBB);
3953 BB->addSuccessor(exitMBB);
3954
3955 // exitMBB:
3956 // ...
3957 BB = exitMBB;
3958 return BB;
3959}
3960
3961MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003962PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3963 MachineBasicBlock *BB,
3964 bool is8bit, // operation
3965 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003966 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003967 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3968 // In 64 bit mode we have to use 64 bits for addresses, even though the
3969 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3970 // registers without caring whether they're 32 or 64, but here we're
3971 // doing actual arithmetic on the addresses.
3972 bool is64bit = PPCSubTarget.isPPC64();
3973
3974 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3975 MachineFunction *F = BB->getParent();
3976 MachineFunction::iterator It = BB;
3977 ++It;
3978
3979 unsigned dest = MI->getOperand(0).getReg();
3980 unsigned ptrA = MI->getOperand(1).getReg();
3981 unsigned ptrB = MI->getOperand(2).getReg();
3982 unsigned incr = MI->getOperand(3).getReg();
3983
3984 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3985 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3986 F->insert(It, loopMBB);
3987 F->insert(It, exitMBB);
3988 exitMBB->transferSuccessors(BB);
3989
3990 MachineRegisterInfo &RegInfo = F->getRegInfo();
3991 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00003992 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3993 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003994 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3995 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3996 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3997 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3998 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3999 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4000 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4001 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4002 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4003 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004004 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004005 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004006 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004007
4008 // thisMBB:
4009 // ...
4010 // fallthrough --> loopMBB
4011 BB->addSuccessor(loopMBB);
4012
4013 // The 4-byte load must be aligned, while a char or short may be
4014 // anywhere in the word. Hence all this nasty bookkeeping code.
4015 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4016 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004017 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004018 // rlwinm ptr, ptr1, 0, 0, 29
4019 // slw incr2, incr, shift
4020 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4021 // slw mask, mask2, shift
4022 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004023 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004024 // add tmp, tmpDest, incr2
4025 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004026 // and tmp3, tmp, mask
4027 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004028 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004029 // bne- loopMBB
4030 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004031 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004032
4033 if (ptrA!=PPC::R0) {
4034 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4035 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4036 .addReg(ptrA).addReg(ptrB);
4037 } else {
4038 Ptr1Reg = ptrB;
4039 }
4040 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4041 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004042 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004043 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4044 if (is64bit)
4045 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4046 .addReg(Ptr1Reg).addImm(0).addImm(61);
4047 else
4048 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4049 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4050 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4051 .addReg(incr).addReg(ShiftReg);
4052 if (is8bit)
4053 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4054 else {
4055 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4056 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4057 }
4058 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4059 .addReg(Mask2Reg).addReg(ShiftReg);
4060
4061 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004062 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004063 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004064 if (BinOpcode)
4065 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4066 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004067 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004068 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004069 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4070 .addReg(TmpReg).addReg(MaskReg);
4071 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4072 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4073 BuildMI(BB, TII->get(PPC::STWCX))
4074 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4075 BuildMI(BB, TII->get(PPC::BCC))
4076 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4077 BB->addSuccessor(loopMBB);
4078 BB->addSuccessor(exitMBB);
4079
4080 // exitMBB:
4081 // ...
4082 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004083 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004084 return BB;
4085}
4086
4087MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004088PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4089 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004090 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004091
4092 // To "insert" these instructions we actually have to insert their
4093 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004094 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004095 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004096 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004097
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004098 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004099
4100 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4101 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4102 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4103 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4104 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4105
4106 // The incoming instruction knows the destination vreg to set, the
4107 // condition code register to branch on, the true/false values to
4108 // select between, and a branch opcode to use.
4109
4110 // thisMBB:
4111 // ...
4112 // TrueVal = ...
4113 // cmpTY ccX, r1, r2
4114 // bCC copy1MBB
4115 // fallthrough --> copy0MBB
4116 MachineBasicBlock *thisMBB = BB;
4117 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4118 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4119 unsigned SelectPred = MI->getOperand(4).getImm();
4120 BuildMI(BB, TII->get(PPC::BCC))
4121 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4122 F->insert(It, copy0MBB);
4123 F->insert(It, sinkMBB);
4124 // Update machine-CFG edges by transferring all successors of the current
4125 // block to the new block which will contain the Phi node for the select.
4126 sinkMBB->transferSuccessors(BB);
4127 // Next, add the true and fallthrough blocks as its successors.
4128 BB->addSuccessor(copy0MBB);
4129 BB->addSuccessor(sinkMBB);
4130
4131 // copy0MBB:
4132 // %FalseValue = ...
4133 // # fallthrough to sinkMBB
4134 BB = copy0MBB;
4135
4136 // Update machine-CFG edges
4137 BB->addSuccessor(sinkMBB);
4138
4139 // sinkMBB:
4140 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4141 // ...
4142 BB = sinkMBB;
4143 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4144 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4145 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4146 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004147 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4148 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4149 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4150 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004151 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4152 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4153 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4154 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004155
4156 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4157 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4158 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4159 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004160 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4161 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4162 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4163 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004164
4165 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4166 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4167 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4168 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004169 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4170 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4171 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4172 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004173
4174 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4175 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4176 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4177 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004178 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4179 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4180 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4181 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004182
4183 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004184 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004185 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004186 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004187 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004188 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004189 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004190 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004191
4192 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4193 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4194 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4195 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004196 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4197 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4198 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4199 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004200
Dale Johannesen0e55f062008-08-29 18:29:46 +00004201 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4202 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4203 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4204 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4205 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4206 BB = EmitAtomicBinary(MI, BB, false, 0);
4207 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4208 BB = EmitAtomicBinary(MI, BB, true, 0);
4209
Evan Cheng53301922008-07-12 02:23:19 +00004210 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4211 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4212 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4213
4214 unsigned dest = MI->getOperand(0).getReg();
4215 unsigned ptrA = MI->getOperand(1).getReg();
4216 unsigned ptrB = MI->getOperand(2).getReg();
4217 unsigned oldval = MI->getOperand(3).getReg();
4218 unsigned newval = MI->getOperand(4).getReg();
4219
Dale Johannesen65e39732008-08-25 18:53:26 +00004220 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4221 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4222 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004223 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004224 F->insert(It, loop1MBB);
4225 F->insert(It, loop2MBB);
4226 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004227 F->insert(It, exitMBB);
4228 exitMBB->transferSuccessors(BB);
4229
4230 // thisMBB:
4231 // ...
4232 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004233 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004234
Dale Johannesen65e39732008-08-25 18:53:26 +00004235 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004236 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004237 // cmp[wd] dest, oldval
4238 // bne- midMBB
4239 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004240 // st[wd]cx. newval, ptr
4241 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004242 // b exitBB
4243 // midMBB:
4244 // st[wd]cx. dest, ptr
4245 // exitBB:
4246 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004247 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4248 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004249 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004250 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004251 BuildMI(BB, TII->get(PPC::BCC))
4252 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4253 BB->addSuccessor(loop2MBB);
4254 BB->addSuccessor(midMBB);
4255
4256 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004257 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4258 .addReg(newval).addReg(ptrA).addReg(ptrB);
4259 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004260 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4261 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4262 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004263 BB->addSuccessor(exitMBB);
4264
Dale Johannesen65e39732008-08-25 18:53:26 +00004265 BB = midMBB;
4266 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4267 .addReg(dest).addReg(ptrA).addReg(ptrB);
4268 BB->addSuccessor(exitMBB);
4269
Evan Cheng53301922008-07-12 02:23:19 +00004270 // exitMBB:
4271 // ...
4272 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004273 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4274 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4275 // We must use 64-bit registers for addresses when targeting 64-bit,
4276 // since we're actually doing arithmetic on them. Other registers
4277 // can be 32-bit.
4278 bool is64bit = PPCSubTarget.isPPC64();
4279 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4280
4281 unsigned dest = MI->getOperand(0).getReg();
4282 unsigned ptrA = MI->getOperand(1).getReg();
4283 unsigned ptrB = MI->getOperand(2).getReg();
4284 unsigned oldval = MI->getOperand(3).getReg();
4285 unsigned newval = MI->getOperand(4).getReg();
4286
4287 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4288 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4289 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4290 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4291 F->insert(It, loop1MBB);
4292 F->insert(It, loop2MBB);
4293 F->insert(It, midMBB);
4294 F->insert(It, exitMBB);
4295 exitMBB->transferSuccessors(BB);
4296
4297 MachineRegisterInfo &RegInfo = F->getRegInfo();
4298 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004299 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4300 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004301 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4302 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4303 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4304 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4305 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4306 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4307 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4308 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4309 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4310 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4311 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4312 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4313 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4314 unsigned Ptr1Reg;
4315 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4316 // thisMBB:
4317 // ...
4318 // fallthrough --> loopMBB
4319 BB->addSuccessor(loop1MBB);
4320
4321 // The 4-byte load must be aligned, while a char or short may be
4322 // anywhere in the word. Hence all this nasty bookkeeping code.
4323 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4324 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004325 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004326 // rlwinm ptr, ptr1, 0, 0, 29
4327 // slw newval2, newval, shift
4328 // slw oldval2, oldval,shift
4329 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4330 // slw mask, mask2, shift
4331 // and newval3, newval2, mask
4332 // and oldval3, oldval2, mask
4333 // loop1MBB:
4334 // lwarx tmpDest, ptr
4335 // and tmp, tmpDest, mask
4336 // cmpw tmp, oldval3
4337 // bne- midMBB
4338 // loop2MBB:
4339 // andc tmp2, tmpDest, mask
4340 // or tmp4, tmp2, newval3
4341 // stwcx. tmp4, ptr
4342 // bne- loop1MBB
4343 // b exitBB
4344 // midMBB:
4345 // stwcx. tmpDest, ptr
4346 // exitBB:
4347 // srw dest, tmpDest, shift
4348 if (ptrA!=PPC::R0) {
4349 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4350 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4351 .addReg(ptrA).addReg(ptrB);
4352 } else {
4353 Ptr1Reg = ptrB;
4354 }
4355 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4356 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004357 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004358 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4359 if (is64bit)
4360 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4361 .addReg(Ptr1Reg).addImm(0).addImm(61);
4362 else
4363 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4364 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4365 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4366 .addReg(newval).addReg(ShiftReg);
4367 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4368 .addReg(oldval).addReg(ShiftReg);
4369 if (is8bit)
4370 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4371 else {
4372 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4373 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4374 }
4375 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4376 .addReg(Mask2Reg).addReg(ShiftReg);
4377 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4378 .addReg(NewVal2Reg).addReg(MaskReg);
4379 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4380 .addReg(OldVal2Reg).addReg(MaskReg);
4381
4382 BB = loop1MBB;
4383 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4384 .addReg(PPC::R0).addReg(PtrReg);
4385 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4386 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4387 .addReg(TmpReg).addReg(OldVal3Reg);
4388 BuildMI(BB, TII->get(PPC::BCC))
4389 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4390 BB->addSuccessor(loop2MBB);
4391 BB->addSuccessor(midMBB);
4392
4393 BB = loop2MBB;
4394 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4395 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4396 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4397 .addReg(PPC::R0).addReg(PtrReg);
4398 BuildMI(BB, TII->get(PPC::BCC))
4399 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4400 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4401 BB->addSuccessor(loop1MBB);
4402 BB->addSuccessor(exitMBB);
4403
4404 BB = midMBB;
4405 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4406 .addReg(PPC::R0).addReg(PtrReg);
4407 BB->addSuccessor(exitMBB);
4408
4409 // exitMBB:
4410 // ...
4411 BB = exitMBB;
4412 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4413 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004414 assert(0 && "Unexpected instr type to insert");
4415 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004416
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004417 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004418 return BB;
4419}
4420
Chris Lattner1a635d62006-04-14 06:01:58 +00004421//===----------------------------------------------------------------------===//
4422// Target Optimization Hooks
4423//===----------------------------------------------------------------------===//
4424
Dan Gohman475871a2008-07-27 21:46:04 +00004425SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004426 DAGCombinerInfo &DCI) const {
4427 TargetMachine &TM = getTargetMachine();
4428 SelectionDAG &DAG = DCI.DAG;
4429 switch (N->getOpcode()) {
4430 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004431 case PPCISD::SHL:
4432 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004433 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004434 return N->getOperand(0);
4435 }
4436 break;
4437 case PPCISD::SRL:
4438 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004439 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004440 return N->getOperand(0);
4441 }
4442 break;
4443 case PPCISD::SRA:
4444 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004445 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004446 C->isAllOnesValue()) // -1 >>s V -> -1.
4447 return N->getOperand(0);
4448 }
4449 break;
4450
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004451 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004452 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004453 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4454 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4455 // We allow the src/dst to be either f32/f64, but the intermediate
4456 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004457 if (N->getOperand(0).getValueType() == MVT::i64 &&
4458 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004460 if (Val.getValueType() == MVT::f32) {
4461 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004462 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004463 }
4464
4465 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004466 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004467 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004468 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004469 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004470 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4471 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004472 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004473 }
4474 return Val;
4475 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4476 // If the intermediate type is i32, we can avoid the load/store here
4477 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004478 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004479 }
4480 }
4481 break;
Chris Lattner51269842006-03-01 05:50:56 +00004482 case ISD::STORE:
4483 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4484 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004485 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004486 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004487 N->getOperand(1).getValueType() == MVT::i32 &&
4488 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004490 if (Val.getValueType() == MVT::f32) {
4491 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004492 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004493 }
4494 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004495 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004496
4497 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4498 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004499 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004500 return Val;
4501 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004502
4503 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4504 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004505 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004506 (N->getOperand(1).getValueType() == MVT::i32 ||
4507 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004508 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004509 // Do an any-extend to 32-bits if this is a half-word input.
4510 if (BSwapOp.getValueType() == MVT::i16)
4511 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4512
4513 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4514 N->getOperand(2), N->getOperand(3),
4515 DAG.getValueType(N->getOperand(1).getValueType()));
4516 }
4517 break;
4518 case ISD::BSWAP:
4519 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004520 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004521 N->getOperand(0).hasOneUse() &&
4522 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004523 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004524 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004525 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004526 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004527 VTs.push_back(MVT::i32);
4528 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4530 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004531 LD->getChain(), // Chain
4532 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004533 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004534 DAG.getValueType(N->getValueType(0)) // VT
4535 };
Dan Gohman475871a2008-07-27 21:46:04 +00004536 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004537
4538 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004539 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004540 if (N->getValueType(0) == MVT::i16)
4541 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4542
4543 // First, combine the bswap away. This makes the value produced by the
4544 // load dead.
4545 DCI.CombineTo(N, ResVal);
4546
4547 // Next, combine the load away, we give it a bogus result value but a real
4548 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004549 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004550
4551 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004552 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004553 }
4554
Chris Lattner51269842006-03-01 05:50:56 +00004555 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004556 case PPCISD::VCMP: {
4557 // If a VCMPo node already exists with exactly the same operands as this
4558 // node, use its result instead of this node (VCMPo computes both a CR6 and
4559 // a normal output).
4560 //
4561 if (!N->getOperand(0).hasOneUse() &&
4562 !N->getOperand(1).hasOneUse() &&
4563 !N->getOperand(2).hasOneUse()) {
4564
4565 // Scan all of the users of the LHS, looking for VCMPo's that match.
4566 SDNode *VCMPoNode = 0;
4567
Gabor Greifba36cb52008-08-28 21:40:38 +00004568 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004569 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4570 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004571 if (UI->getOpcode() == PPCISD::VCMPo &&
4572 UI->getOperand(1) == N->getOperand(1) &&
4573 UI->getOperand(2) == N->getOperand(2) &&
4574 UI->getOperand(0) == N->getOperand(0)) {
4575 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004576 break;
4577 }
4578
Chris Lattner00901202006-04-18 18:28:22 +00004579 // If there is no VCMPo node, or if the flag value has a single use, don't
4580 // transform this.
4581 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4582 break;
4583
4584 // Look at the (necessarily single) use of the flag value. If it has a
4585 // chain, this transformation is more complex. Note that multiple things
4586 // could use the value result, which we should ignore.
4587 SDNode *FlagUser = 0;
4588 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4589 FlagUser == 0; ++UI) {
4590 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004591 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004592 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004593 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004594 FlagUser = User;
4595 break;
4596 }
4597 }
4598 }
4599
4600 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4601 // give up for right now.
4602 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004603 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004604 }
4605 break;
4606 }
Chris Lattner90564f22006-04-18 17:59:36 +00004607 case ISD::BR_CC: {
4608 // If this is a branch on an altivec predicate comparison, lower this so
4609 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4610 // lowering is done pre-legalize, because the legalizer lowers the predicate
4611 // compare down to code that is difficult to reassemble.
4612 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004613 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004614 int CompareOpc;
4615 bool isDot;
4616
4617 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4618 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4619 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4620 assert(isDot && "Can't compare against a vector result!");
4621
4622 // If this is a comparison against something other than 0/1, then we know
4623 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004624 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004625 if (Val != 0 && Val != 1) {
4626 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4627 return N->getOperand(0);
4628 // Always !=, turn it into an unconditional branch.
4629 return DAG.getNode(ISD::BR, MVT::Other,
4630 N->getOperand(0), N->getOperand(4));
4631 }
4632
4633 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4634
4635 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004636 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004637 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004638 LHS.getOperand(2), // LHS of compare
4639 LHS.getOperand(3), // RHS of compare
4640 DAG.getConstant(CompareOpc, MVT::i32)
4641 };
Chris Lattner90564f22006-04-18 17:59:36 +00004642 VTs.push_back(LHS.getOperand(2).getValueType());
4643 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004644 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004645
4646 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004647 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004648 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004649 default: // Can't happen, don't crash on invalid number though.
4650 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004651 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004652 break;
4653 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004654 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004655 break;
4656 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004657 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004658 break;
4659 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004660 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004661 break;
4662 }
4663
4664 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004665 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004666 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004667 N->getOperand(4), CompNode.getValue(1));
4668 }
4669 break;
4670 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004671 }
4672
Dan Gohman475871a2008-07-27 21:46:04 +00004673 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004674}
4675
Chris Lattner1a635d62006-04-14 06:01:58 +00004676//===----------------------------------------------------------------------===//
4677// Inline Assembly Support
4678//===----------------------------------------------------------------------===//
4679
Dan Gohman475871a2008-07-27 21:46:04 +00004680void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004681 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004682 APInt &KnownZero,
4683 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004684 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004685 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004686 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004687 switch (Op.getOpcode()) {
4688 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004689 case PPCISD::LBRX: {
4690 // lhbrx is known to have the top bits cleared out.
4691 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4692 KnownZero = 0xFFFF0000;
4693 break;
4694 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004695 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004696 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004697 default: break;
4698 case Intrinsic::ppc_altivec_vcmpbfp_p:
4699 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4700 case Intrinsic::ppc_altivec_vcmpequb_p:
4701 case Intrinsic::ppc_altivec_vcmpequh_p:
4702 case Intrinsic::ppc_altivec_vcmpequw_p:
4703 case Intrinsic::ppc_altivec_vcmpgefp_p:
4704 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4705 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4706 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4707 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4708 case Intrinsic::ppc_altivec_vcmpgtub_p:
4709 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4710 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4711 KnownZero = ~1U; // All bits but the low one are known to be zero.
4712 break;
4713 }
4714 }
4715 }
4716}
4717
4718
Chris Lattner4234f572007-03-25 02:14:49 +00004719/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004720/// constraint it is for this target.
4721PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004722PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4723 if (Constraint.size() == 1) {
4724 switch (Constraint[0]) {
4725 default: break;
4726 case 'b':
4727 case 'r':
4728 case 'f':
4729 case 'v':
4730 case 'y':
4731 return C_RegisterClass;
4732 }
4733 }
4734 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004735}
4736
Chris Lattner331d1bc2006-11-02 01:44:04 +00004737std::pair<unsigned, const TargetRegisterClass*>
4738PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004739 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004740 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004741 // GCC RS6000 Constraint Letters
4742 switch (Constraint[0]) {
4743 case 'b': // R1-R31
4744 case 'r': // R0-R31
4745 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4746 return std::make_pair(0U, PPC::G8RCRegisterClass);
4747 return std::make_pair(0U, PPC::GPRCRegisterClass);
4748 case 'f':
4749 if (VT == MVT::f32)
4750 return std::make_pair(0U, PPC::F4RCRegisterClass);
4751 else if (VT == MVT::f64)
4752 return std::make_pair(0U, PPC::F8RCRegisterClass);
4753 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004754 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004755 return std::make_pair(0U, PPC::VRRCRegisterClass);
4756 case 'y': // crrc
4757 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004758 }
4759 }
4760
Chris Lattner331d1bc2006-11-02 01:44:04 +00004761 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004762}
Chris Lattner763317d2006-02-07 00:47:13 +00004763
Chris Lattner331d1bc2006-11-02 01:44:04 +00004764
Chris Lattner48884cd2007-08-25 00:47:38 +00004765/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004766/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4767/// it means one of the asm constraint of the inline asm instruction being
4768/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004769void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004770 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004771 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004772 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004774 switch (Letter) {
4775 default: break;
4776 case 'I':
4777 case 'J':
4778 case 'K':
4779 case 'L':
4780 case 'M':
4781 case 'N':
4782 case 'O':
4783 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004784 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004785 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004786 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004787 switch (Letter) {
4788 default: assert(0 && "Unknown constraint letter!");
4789 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004790 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004791 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004792 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004793 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4794 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004795 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004796 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004797 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004798 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004799 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004800 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004801 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004802 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004803 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004804 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004805 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004806 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004807 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004808 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004809 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004810 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004811 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004812 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004813 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004814 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004815 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004816 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004817 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004818 }
4819 break;
4820 }
4821 }
4822
Gabor Greifba36cb52008-08-28 21:40:38 +00004823 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004824 Ops.push_back(Result);
4825 return;
4826 }
4827
Chris Lattner763317d2006-02-07 00:47:13 +00004828 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004829 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004830}
Evan Chengc4c62572006-03-13 23:20:37 +00004831
Chris Lattnerc9addb72007-03-30 23:15:24 +00004832// isLegalAddressingMode - Return true if the addressing mode represented
4833// by AM is legal for this target, for a load/store of the specified type.
4834bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4835 const Type *Ty) const {
4836 // FIXME: PPC does not allow r+i addressing modes for vectors!
4837
4838 // PPC allows a sign-extended 16-bit immediate field.
4839 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4840 return false;
4841
4842 // No global is ever allowed as a base.
4843 if (AM.BaseGV)
4844 return false;
4845
4846 // PPC only support r+r,
4847 switch (AM.Scale) {
4848 case 0: // "r+i" or just "i", depending on HasBaseReg.
4849 break;
4850 case 1:
4851 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4852 return false;
4853 // Otherwise we have r+r or r+i.
4854 break;
4855 case 2:
4856 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4857 return false;
4858 // Allow 2*r as r+r.
4859 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004860 default:
4861 // No other scales are supported.
4862 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004863 }
4864
4865 return true;
4866}
4867
Evan Chengc4c62572006-03-13 23:20:37 +00004868/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004869/// as the offset of the target addressing mode for load / store of the
4870/// given type.
4871bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004872 // PPC allows a sign-extended 16-bit immediate field.
4873 return (V > -(1 << 16) && V < (1 << 16)-1);
4874}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004875
4876bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004877 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004878}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004879
Dan Gohman475871a2008-07-27 21:46:04 +00004880SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004881 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004882 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004883 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004884
4885 MachineFunction &MF = DAG.getMachineFunction();
4886 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004887
Chris Lattner3fc027d2007-12-08 06:59:59 +00004888 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004890
4891 // Make sure the function really does not optimize away the store of the RA
4892 // to the stack.
4893 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004894 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4895}
4896
Dan Gohman475871a2008-07-27 21:46:04 +00004897SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004898 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004899 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004900 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004901
Duncan Sands83ec4b62008-06-06 12:08:01 +00004902 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004903 bool isPPC64 = PtrVT == MVT::i64;
4904
4905 MachineFunction &MF = DAG.getMachineFunction();
4906 MachineFrameInfo *MFI = MF.getFrameInfo();
4907 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4908 && MFI->getStackSize();
4909
4910 if (isPPC64)
4911 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004912 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004913 else
4914 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4915 MVT::i32);
4916}