blob: 5bea470eb0d0d9e24a9dcb5a244646ec05d4201e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no intrinsics for these particular operations
81 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
82 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
83 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000084 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC has no SREM/UREM instructions
87 setOperationAction(ISD::SREM, MVT::i32, Expand);
88 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000089 setOperationAction(ISD::SREM, MVT::i64, Expand);
90 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000091
92 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
93 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000105 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000111
Dan Gohman1a024862008-01-31 00:41:03 +0000112 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000176
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
Nate Begemanee625572006-01-27 21:09:22 +0000188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000190
Nate Begemanacc398c2006-01-25 18:21:52 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
Nicolas Geoffray01119992007-04-03 13:59:52 +0000194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000200 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000207
Chris Lattner6d92cad2006-03-26 10:06:40 +0000208 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210
Chris Lattnera7a58542006-06-16 17:34:12 +0000211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000212 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000213 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000214 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000216 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000217 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
218
Chris Lattner7fbcef72006-03-24 07:53:47 +0000219 // FIXME: disable this lowered code. This generates 64-bit register values,
220 // and we don't model the fact that the top part is clobbered by calls. We
221 // need to flag these together so that the value isn't live across a call.
222 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
223
Nate Begemanae749a92005-10-25 23:48:36 +0000224 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
225 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
226 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000227 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000228 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000229 }
230
Chris Lattnera7a58542006-06-16 17:34:12 +0000231 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000232 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000233 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000234 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
235 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000236 // 64-bit PowerPC wants to expand i128 shifts itself.
237 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
238 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
239 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000240 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000241 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000242 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
243 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
244 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000245 }
Evan Chengd30bf012006-03-01 01:11:20 +0000246
Nate Begeman425a9692005-11-29 08:17:20 +0000247 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000248 // First set operation action for all vector types to expand. Then we
249 // will selectively turn on ones that can be effectively codegen'd.
250 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000251 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000252 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000253 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
254 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000255
Chris Lattner7ff7e672006-04-04 17:25:31 +0000256 // We promote all shuffles to v16i8.
257 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000258 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
259
260 // We promote all non-typed operations to v4i32.
261 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
269 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
270 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
271 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
272 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000274 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000275 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
277 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
278 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
279 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000280 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000281 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000282 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000285 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000289 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000290 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
292 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
293 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000294 }
295
Chris Lattner7ff7e672006-04-04 17:25:31 +0000296 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
297 // with merges, splats, etc.
298 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
299
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000300 setOperationAction(ISD::AND , MVT::v4i32, Legal);
301 setOperationAction(ISD::OR , MVT::v4i32, Legal);
302 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
303 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
304 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
305 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
306
Nate Begeman425a9692005-11-29 08:17:20 +0000307 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000308 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000309 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
310 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000311
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000313 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000314 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000315 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000316
Chris Lattnerb2177b92006-03-19 06:55:52 +0000317 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
318 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000319
Chris Lattner541f91b2006-04-02 00:43:36 +0000320 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000322 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
323 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000324 }
325
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000326 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000327 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000328
Jim Laskey2ad9f172007-02-22 14:56:36 +0000329 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000330 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000331 setExceptionPointerRegister(PPC::X3);
332 setExceptionSelectorRegister(PPC::X4);
333 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000334 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000335 setExceptionPointerRegister(PPC::R3);
336 setExceptionSelectorRegister(PPC::R4);
337 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000338
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000339 // We have target-specific dag combine patterns for the following nodes:
340 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000341 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000342 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000343 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000344
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000345 // Darwin long double math library functions have $LDBL128 appended.
346 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000347 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000348 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
349 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000350 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
351 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000352 }
353
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000354 computeRegisterProperties();
355}
356
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000357/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
358/// function arguments in the caller parameter area.
359unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
360 TargetMachine &TM = getTargetMachine();
361 // Darwin passes everything on 4 byte boundary.
362 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
363 return 4;
364 // FIXME Elf TBD
365 return 4;
366}
367
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000368const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
369 switch (Opcode) {
370 default: return 0;
371 case PPCISD::FSEL: return "PPCISD::FSEL";
372 case PPCISD::FCFID: return "PPCISD::FCFID";
373 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
374 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000375 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000376 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
377 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000378 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000379 case PPCISD::Hi: return "PPCISD::Hi";
380 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000381 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000382 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
383 case PPCISD::SRL: return "PPCISD::SRL";
384 case PPCISD::SRA: return "PPCISD::SRA";
385 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000386 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
387 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000388 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
389 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000390 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000391 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
392 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000393 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000394 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000395 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000396 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000397 case PPCISD::LBRX: return "PPCISD::LBRX";
398 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000399 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000400 case PPCISD::MFFS: return "PPCISD::MFFS";
401 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
402 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
403 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
404 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000405 }
406}
407
Scott Michel5b8f82e2008-03-10 15:42:14 +0000408
409MVT::ValueType
410PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
411 return MVT::i32;
412}
413
414
Chris Lattner1a635d62006-04-14 06:01:58 +0000415//===----------------------------------------------------------------------===//
416// Node matching predicates, for use by the tblgen matching code.
417//===----------------------------------------------------------------------===//
418
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000419/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
420static bool isFloatingPointZero(SDOperand Op) {
421 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000422 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000423 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000424 // Maybe this has already been legalized into the constant pool?
425 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000426 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000427 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000428 }
429 return false;
430}
431
Chris Lattnerddb739e2006-04-06 17:23:16 +0000432/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
433/// true if Op is undef or if it matches the specified value.
434static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
435 return Op.getOpcode() == ISD::UNDEF ||
436 cast<ConstantSDNode>(Op)->getValue() == Val;
437}
438
439/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
440/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000441bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
442 if (!isUnary) {
443 for (unsigned i = 0; i != 16; ++i)
444 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
445 return false;
446 } else {
447 for (unsigned i = 0; i != 8; ++i)
448 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
449 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
450 return false;
451 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000452 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000453}
454
455/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
456/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000457bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
458 if (!isUnary) {
459 for (unsigned i = 0; i != 16; i += 2)
460 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
461 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
462 return false;
463 } else {
464 for (unsigned i = 0; i != 8; i += 2)
465 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
466 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
467 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
468 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
469 return false;
470 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000471 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000472}
473
Chris Lattnercaad1632006-04-06 22:02:42 +0000474/// isVMerge - Common function, used to match vmrg* shuffles.
475///
476static bool isVMerge(SDNode *N, unsigned UnitSize,
477 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000478 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
479 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
480 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
481 "Unsupported merge size!");
482
483 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
484 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
485 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000486 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000487 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000488 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000489 return false;
490 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000491 return true;
492}
493
494/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
495/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
496bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
497 if (!isUnary)
498 return isVMerge(N, UnitSize, 8, 24);
499 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000500}
501
502/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
503/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000504bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
505 if (!isUnary)
506 return isVMerge(N, UnitSize, 0, 16);
507 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000508}
509
510
Chris Lattnerd0608e12006-04-06 18:26:28 +0000511/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
512/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000513int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000514 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
515 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000516 // Find the first non-undef value in the shuffle mask.
517 unsigned i;
518 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
519 /*search*/;
520
521 if (i == 16) return -1; // all undef.
522
523 // Otherwise, check to see if the rest of the elements are consequtively
524 // numbered from this value.
525 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
526 if (ShiftAmt < i) return -1;
527 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528
Chris Lattnerf24380e2006-04-06 22:28:36 +0000529 if (!isUnary) {
530 // Check the rest of the elements to see if they are consequtive.
531 for (++i; i != 16; ++i)
532 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
533 return -1;
534 } else {
535 // Check the rest of the elements to see if they are consequtive.
536 for (++i; i != 16; ++i)
537 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
538 return -1;
539 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000540
541 return ShiftAmt;
542}
Chris Lattneref819f82006-03-20 06:33:01 +0000543
544/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
545/// specifies a splat of a single element that is suitable for input to
546/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000547bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
548 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
549 N->getNumOperands() == 16 &&
550 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000551
Chris Lattner88a99ef2006-03-20 06:37:44 +0000552 // This is a splat operation if each element of the permute is the same, and
553 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000554 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000555 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000556 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
557 ElementBase = EltV->getValue();
558 else
559 return false; // FIXME: Handle UNDEF elements too!
560
561 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
562 return false;
563
564 // Check that they are consequtive.
565 for (unsigned i = 1; i != EltSize; ++i) {
566 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
567 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
568 return false;
569 }
570
Chris Lattner88a99ef2006-03-20 06:37:44 +0000571 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000573 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000574 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
575 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000576 for (unsigned j = 0; j != EltSize; ++j)
577 if (N->getOperand(i+j) != N->getOperand(j))
578 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000579 }
580
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000582}
583
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000584/// isAllNegativeZeroVector - Returns true if all elements of build_vector
585/// are -0.0.
586bool PPC::isAllNegativeZeroVector(SDNode *N) {
587 assert(N->getOpcode() == ISD::BUILD_VECTOR);
588 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
589 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000590 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000591 return false;
592}
593
Chris Lattneref819f82006-03-20 06:33:01 +0000594/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
595/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
597 assert(isSplatShuffleMask(N, EltSize));
598 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000599}
600
Chris Lattnere87192a2006-04-12 17:37:20 +0000601/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000602/// by using a vspltis[bhw] instruction of the specified element size, return
603/// the constant being splatted. The ByteSize field indicates the number of
604/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000605SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000606 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000607
608 // If ByteSize of the splat is bigger than the element size of the
609 // build_vector, then we have a case where we are checking for a splat where
610 // multiple elements of the buildvector are folded together into a single
611 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
612 unsigned EltSize = 16/N->getNumOperands();
613 if (EltSize < ByteSize) {
614 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
615 SDOperand UniquedVals[4];
616 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
617
618 // See if all of the elements in the buildvector agree across.
619 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
620 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
621 // If the element isn't a constant, bail fully out.
622 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
623
624
625 if (UniquedVals[i&(Multiple-1)].Val == 0)
626 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
627 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
628 return SDOperand(); // no match.
629 }
630
631 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
632 // either constant or undef values that are identical for each chunk. See
633 // if these chunks can form into a larger vspltis*.
634
635 // Check to see if all of the leading entries are either 0 or -1. If
636 // neither, then this won't fit into the immediate field.
637 bool LeadingZero = true;
638 bool LeadingOnes = true;
639 for (unsigned i = 0; i != Multiple-1; ++i) {
640 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
641
642 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
643 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
644 }
645 // Finally, check the least significant entry.
646 if (LeadingZero) {
647 if (UniquedVals[Multiple-1].Val == 0)
648 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
649 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
650 if (Val < 16)
651 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
652 }
653 if (LeadingOnes) {
654 if (UniquedVals[Multiple-1].Val == 0)
655 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
656 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
657 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
658 return DAG.getTargetConstant(Val, MVT::i32);
659 }
660
661 return SDOperand();
662 }
663
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000664 // Check to see if this buildvec has a single non-undef value in its elements.
665 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
666 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
667 if (OpVal.Val == 0)
668 OpVal = N->getOperand(i);
669 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000670 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000671 }
672
Chris Lattner140a58f2006-04-08 06:46:53 +0000673 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000674
Nate Begeman98e70cc2006-03-28 04:15:58 +0000675 unsigned ValSizeInBytes = 0;
676 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000677 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
678 Value = CN->getValue();
679 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
680 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
681 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000682 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000683 ValSizeInBytes = 4;
684 }
685
686 // If the splat value is larger than the element value, then we can never do
687 // this splat. The only case that we could fit the replicated bits into our
688 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000689 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690
691 // If the element value is larger than the splat value, cut it in half and
692 // check to see if the two halves are equal. Continue doing this until we
693 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
694 while (ValSizeInBytes > ByteSize) {
695 ValSizeInBytes >>= 1;
696
697 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000698 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
699 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000700 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000701 }
702
703 // Properly sign extend the value.
704 int ShAmt = (4-ByteSize)*8;
705 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
706
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000707 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000708 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000709
Chris Lattner140a58f2006-04-08 06:46:53 +0000710 // Finally, if this value fits in a 5 bit sext field, return it
711 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
712 return DAG.getTargetConstant(MaskVal, MVT::i32);
713 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000714}
715
Chris Lattner1a635d62006-04-14 06:01:58 +0000716//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000717// Addressing Mode Selection
718//===----------------------------------------------------------------------===//
719
720/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
721/// or 64-bit immediate, and if the value can be accurately represented as a
722/// sign extension from a 16-bit value. If so, this returns true and the
723/// immediate.
724static bool isIntS16Immediate(SDNode *N, short &Imm) {
725 if (N->getOpcode() != ISD::Constant)
726 return false;
727
728 Imm = (short)cast<ConstantSDNode>(N)->getValue();
729 if (N->getValueType(0) == MVT::i32)
730 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
731 else
732 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
733}
734static bool isIntS16Immediate(SDOperand Op, short &Imm) {
735 return isIntS16Immediate(Op.Val, Imm);
736}
737
738
739/// SelectAddressRegReg - Given the specified addressed, check to see if it
740/// can be represented as an indexed [r+r] operation. Returns false if it
741/// can be more efficiently represented with [r+imm].
742bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
743 SDOperand &Index,
744 SelectionDAG &DAG) {
745 short imm = 0;
746 if (N.getOpcode() == ISD::ADD) {
747 if (isIntS16Immediate(N.getOperand(1), imm))
748 return false; // r+i
749 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
750 return false; // r+i
751
752 Base = N.getOperand(0);
753 Index = N.getOperand(1);
754 return true;
755 } else if (N.getOpcode() == ISD::OR) {
756 if (isIntS16Immediate(N.getOperand(1), imm))
757 return false; // r+i can fold it if we can.
758
759 // If this is an or of disjoint bitfields, we can codegen this as an add
760 // (for better address arithmetic) if the LHS and RHS of the OR are provably
761 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000762 APInt LHSKnownZero, LHSKnownOne;
763 APInt RHSKnownZero, RHSKnownOne;
764 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000765 APInt::getAllOnesValue(N.getOperand(0)
766 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000767 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000769 if (LHSKnownZero.getBoolValue()) {
770 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000771 APInt::getAllOnesValue(N.getOperand(1)
772 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000773 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000774 // If all of the bits are known zero on the LHS or RHS, the add won't
775 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000776 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 }
781 }
782 }
783
784 return false;
785}
786
787/// Returns true if the address N can be represented by a base register plus
788/// a signed 16-bit displacement [r+imm], and if it is not better
789/// represented as reg+reg.
790bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
791 SDOperand &Base, SelectionDAG &DAG){
792 // If this can be more profitably realized as r+r, fail.
793 if (SelectAddressRegReg(N, Disp, Base, DAG))
794 return false;
795
796 if (N.getOpcode() == ISD::ADD) {
797 short imm = 0;
798 if (isIntS16Immediate(N.getOperand(1), imm)) {
799 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
800 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
801 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
802 } else {
803 Base = N.getOperand(0);
804 }
805 return true; // [r+i]
806 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
807 // Match LOAD (ADD (X, Lo(G))).
808 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
809 && "Cannot handle constant offsets yet!");
810 Disp = N.getOperand(1).getOperand(0); // The global address.
811 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
812 Disp.getOpcode() == ISD::TargetConstantPool ||
813 Disp.getOpcode() == ISD::TargetJumpTable);
814 Base = N.getOperand(0);
815 return true; // [&g+r]
816 }
817 } else if (N.getOpcode() == ISD::OR) {
818 short imm = 0;
819 if (isIntS16Immediate(N.getOperand(1), imm)) {
820 // If this is an or of disjoint bitfields, we can codegen this as an add
821 // (for better address arithmetic) if the LHS and RHS of the OR are
822 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000823 APInt LHSKnownZero, LHSKnownOne;
824 DAG.ComputeMaskedBits(N.getOperand(0),
825 APInt::getAllOnesValue(32),
826 LHSKnownZero, LHSKnownOne);
827 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 // If all of the bits are known zero on the LHS or RHS, the add won't
829 // carry.
830 Base = N.getOperand(0);
831 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
832 return true;
833 }
834 }
835 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
836 // Loading from a constant address.
837
838 // If this address fits entirely in a 16-bit sext immediate field, codegen
839 // this as "d, 0"
840 short Imm;
841 if (isIntS16Immediate(CN, Imm)) {
842 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
843 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
844 return true;
845 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000846
847 // Handle 32-bit sext immediates with LIS + addr mode.
848 if (CN->getValueType(0) == MVT::i32 ||
849 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 int Addr = (int)CN->getValue();
851
852 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000853 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
854
855 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
856 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
857 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 return true;
859 }
860 }
861
862 Disp = DAG.getTargetConstant(0, getPointerTy());
863 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
864 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
865 else
866 Base = N;
867 return true; // [r+0]
868}
869
870/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
871/// represented as an indexed [r+r] operation.
872bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
873 SDOperand &Index,
874 SelectionDAG &DAG) {
875 // Check to see if we can easily represent this as an [r+r] address. This
876 // will fail if it thinks that the address is more profitably represented as
877 // reg+imm, e.g. where imm = 0.
878 if (SelectAddressRegReg(N, Base, Index, DAG))
879 return true;
880
881 // If the operand is an addition, always emit this as [r+r], since this is
882 // better (for code size, and execution, as the memop does the add for free)
883 // than emitting an explicit add.
884 if (N.getOpcode() == ISD::ADD) {
885 Base = N.getOperand(0);
886 Index = N.getOperand(1);
887 return true;
888 }
889
890 // Otherwise, do it the hard way, using R0 as the base register.
891 Base = DAG.getRegister(PPC::R0, N.getValueType());
892 Index = N;
893 return true;
894}
895
896/// SelectAddressRegImmShift - Returns true if the address N can be
897/// represented by a base register plus a signed 14-bit displacement
898/// [r+imm*4]. Suitable for use by STD and friends.
899bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
900 SDOperand &Base,
901 SelectionDAG &DAG) {
902 // If this can be more profitably realized as r+r, fail.
903 if (SelectAddressRegReg(N, Disp, Base, DAG))
904 return false;
905
906 if (N.getOpcode() == ISD::ADD) {
907 short imm = 0;
908 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
909 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
910 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
911 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
912 } else {
913 Base = N.getOperand(0);
914 }
915 return true; // [r+i]
916 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
917 // Match LOAD (ADD (X, Lo(G))).
918 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
919 && "Cannot handle constant offsets yet!");
920 Disp = N.getOperand(1).getOperand(0); // The global address.
921 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
922 Disp.getOpcode() == ISD::TargetConstantPool ||
923 Disp.getOpcode() == ISD::TargetJumpTable);
924 Base = N.getOperand(0);
925 return true; // [&g+r]
926 }
927 } else if (N.getOpcode() == ISD::OR) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
930 // If this is an or of disjoint bitfields, we can codegen this as an add
931 // (for better address arithmetic) if the LHS and RHS of the OR are
932 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000933 APInt LHSKnownZero, LHSKnownOne;
934 DAG.ComputeMaskedBits(N.getOperand(0),
935 APInt::getAllOnesValue(32),
936 LHSKnownZero, LHSKnownOne);
937 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If all of the bits are known zero on the LHS or RHS, the add won't
939 // carry.
940 Base = N.getOperand(0);
941 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
942 return true;
943 }
944 }
945 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000946 // Loading from a constant address. Verify low two bits are clear.
947 if ((CN->getValue() & 3) == 0) {
948 // If this address fits entirely in a 14-bit sext immediate field, codegen
949 // this as "d, 0"
950 short Imm;
951 if (isIntS16Immediate(CN, Imm)) {
952 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
953 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
954 return true;
955 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000957 // Fold the low-part of 32-bit absolute addresses into addr mode.
958 if (CN->getValueType(0) == MVT::i32 ||
959 (int64_t)CN->getValue() == (int)CN->getValue()) {
960 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000962 // Otherwise, break this down into an LIS + disp.
963 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
964
965 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
966 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
967 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
968 return true;
969 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 }
971 }
972
973 Disp = DAG.getTargetConstant(0, getPointerTy());
974 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
975 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
976 else
977 Base = N;
978 return true; // [r+0]
979}
980
981
982/// getPreIndexedAddressParts - returns true by value, base pointer and
983/// offset pointer and addressing mode by reference if the node's address
984/// can be legally represented as pre-indexed load / store address.
985bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
986 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000987 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000989 // Disabled by default for now.
990 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000993 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
995 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000996 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000999 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001000 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001001 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 } else
1003 return false;
1004
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001005 // PowerPC doesn't have preinc load/store instructions for vectors.
1006 if (MVT::isVector(VT))
1007 return false;
1008
Chris Lattner0851b4f2006-11-15 19:55:13 +00001009 // TODO: Check reg+reg first.
1010
1011 // LDU/STU use reg+imm*4, others use reg+imm.
1012 if (VT != MVT::i64) {
1013 // reg + imm
1014 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1015 return false;
1016 } else {
1017 // reg + imm * 4.
1018 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1019 return false;
1020 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001021
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001022 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001023 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1024 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001025 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001026 LD->getExtensionType() == ISD::SEXTLOAD &&
1027 isa<ConstantSDNode>(Offset))
1028 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001029 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030
Chris Lattner4eab7142006-11-10 02:08:47 +00001031 AM = ISD::PRE_INC;
1032 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033}
1034
1035//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001036// LowerOperation implementation
1037//===----------------------------------------------------------------------===//
1038
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001039SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1040 SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001041 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001042 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001043 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1045 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001046
1047 const TargetMachine &TM = DAG.getTarget();
1048
Chris Lattner059ca0f2006-06-16 21:01:35 +00001049 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1050 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1051
Chris Lattner1a635d62006-04-14 06:01:58 +00001052 // If this is a non-darwin platform, we don't support non-static relo models
1053 // yet.
1054 if (TM.getRelocationModel() == Reloc::Static ||
1055 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1056 // Generate non-pic code that has direct accesses to the constant pool.
1057 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001058 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001059 }
1060
Chris Lattner35d86fe2006-07-26 21:12:04 +00001061 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001062 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001063 Hi = DAG.getNode(ISD::ADD, PtrVT,
1064 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001065 }
1066
Chris Lattner059ca0f2006-06-16 21:01:35 +00001067 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001068 return Lo;
1069}
1070
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001071SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001072 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001073 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001074 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1075 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001076
1077 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001078
1079 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1080 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1081
Nate Begeman37efe672006-04-22 18:53:45 +00001082 // If this is a non-darwin platform, we don't support non-static relo models
1083 // yet.
1084 if (TM.getRelocationModel() == Reloc::Static ||
1085 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1086 // Generate non-pic code that has direct accesses to the constant pool.
1087 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001088 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001089 }
1090
Chris Lattner35d86fe2006-07-26 21:12:04 +00001091 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001092 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001093 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001094 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001095 }
1096
Chris Lattner059ca0f2006-06-16 21:01:35 +00001097 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001098 return Lo;
1099}
1100
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001101SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1102 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001103 assert(0 && "TLS not implemented for PPC.");
1104}
1105
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001106SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1107 SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001108 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001109 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1110 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001112 // If it's a debug information descriptor, don't mess with it.
1113 if (DAG.isVerifiedDebugInfoDesc(Op))
1114 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001115 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001116
1117 const TargetMachine &TM = DAG.getTarget();
1118
Chris Lattner059ca0f2006-06-16 21:01:35 +00001119 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1120 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1121
Chris Lattner1a635d62006-04-14 06:01:58 +00001122 // If this is a non-darwin platform, we don't support non-static relo models
1123 // yet.
1124 if (TM.getRelocationModel() == Reloc::Static ||
1125 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1126 // Generate non-pic code that has direct accesses to globals.
1127 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001128 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001129 }
1130
Chris Lattner35d86fe2006-07-26 21:12:04 +00001131 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001132 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001133 Hi = DAG.getNode(ISD::ADD, PtrVT,
1134 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001135 }
1136
Chris Lattner059ca0f2006-06-16 21:01:35 +00001137 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001138
Chris Lattner57fc62c2006-12-11 23:22:45 +00001139 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001140 return Lo;
1141
1142 // If the global is weak or external, we have to go through the lazy
1143 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001144 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001145}
1146
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001147SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1149
1150 // If we're comparing for equality to zero, expose the fact that this is
1151 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1152 // fold the new nodes.
1153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1154 if (C->isNullValue() && CC == ISD::SETEQ) {
1155 MVT::ValueType VT = Op.getOperand(0).getValueType();
1156 SDOperand Zext = Op.getOperand(0);
1157 if (VT < MVT::i32) {
1158 VT = MVT::i32;
1159 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1160 }
1161 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1162 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1163 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1164 DAG.getConstant(Log2b, MVT::i32));
1165 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1166 }
1167 // Leave comparisons against 0 and -1 alone for now, since they're usually
1168 // optimized. FIXME: revisit this when we can custom lower all setcc
1169 // optimizations.
1170 if (C->isAllOnesValue() || C->isNullValue())
1171 return SDOperand();
1172 }
1173
1174 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001175 // by xor'ing the rhs with the lhs, which is faster than setting a
1176 // condition register, reading it back out, and masking the correct bit. The
1177 // normal approach here uses sub to do this instead of xor. Using xor exposes
1178 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001179 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1180 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1181 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001182 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001183 Op.getOperand(1));
1184 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1185 }
1186 return SDOperand();
1187}
1188
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001189SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001190 int VarArgsFrameIndex,
1191 int VarArgsStackOffset,
1192 unsigned VarArgsNumGPR,
1193 unsigned VarArgsNumFPR,
1194 const PPCSubtarget &Subtarget) {
1195
1196 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1197}
1198
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001199SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001200 int VarArgsFrameIndex,
1201 int VarArgsStackOffset,
1202 unsigned VarArgsNumGPR,
1203 unsigned VarArgsNumFPR,
1204 const PPCSubtarget &Subtarget) {
1205
1206 if (Subtarget.isMachoABI()) {
1207 // vastart just stores the address of the VarArgsFrameIndex slot into the
1208 // memory location argument.
1209 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1210 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001211 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1212 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001213 }
1214
1215 // For ELF 32 ABI we follow the layout of the va_list struct.
1216 // We suppose the given va_list is already allocated.
1217 //
1218 // typedef struct {
1219 // char gpr; /* index into the array of 8 GPRs
1220 // * stored in the register save area
1221 // * gpr=0 corresponds to r3,
1222 // * gpr=1 to r4, etc.
1223 // */
1224 // char fpr; /* index into the array of 8 FPRs
1225 // * stored in the register save area
1226 // * fpr=0 corresponds to f1,
1227 // * fpr=1 to f2, etc.
1228 // */
1229 // char *overflow_arg_area;
1230 // /* location on stack that holds
1231 // * the next overflow argument
1232 // */
1233 // char *reg_save_area;
1234 // /* where r3:r10 and f1:f8 (if saved)
1235 // * are stored
1236 // */
1237 // } va_list[1];
1238
1239
1240 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1241 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1242
1243
Chris Lattner0d72a202006-07-28 16:45:47 +00001244 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001245
Dan Gohman69de1932008-02-06 22:27:42 +00001246 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001247 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001248
Dan Gohman69de1932008-02-06 22:27:42 +00001249 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1250 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1251
1252 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1253 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1254
1255 uint64_t FPROffset = 1;
1256 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001257
Dan Gohman69de1932008-02-06 22:27:42 +00001258 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001259
1260 // Store first byte : number of int regs
1261 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001262 Op.getOperand(1), SV, 0);
1263 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001264 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1265 ConstFPROffset);
1266
1267 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001268 SDOperand secondStore =
1269 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1270 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001271 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1272
1273 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001274 SDOperand thirdStore =
1275 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1276 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001277 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1278
1279 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001280 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001281
Chris Lattner1a635d62006-04-14 06:01:58 +00001282}
1283
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001284#include "PPCGenCallingConv.inc"
1285
Chris Lattner9f0bc652007-02-25 05:34:32 +00001286/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1287/// depending on which subtarget is selected.
1288static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1289 if (Subtarget.isMachoABI()) {
1290 static const unsigned FPR[] = {
1291 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1292 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1293 };
1294 return FPR;
1295 }
1296
1297
1298 static const unsigned FPR[] = {
1299 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001300 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001301 };
1302 return FPR;
1303}
1304
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001305SDOperand
1306PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1307 SelectionDAG &DAG,
1308 int &VarArgsFrameIndex,
1309 int &VarArgsStackOffset,
1310 unsigned &VarArgsNumGPR,
1311 unsigned &VarArgsNumFPR,
1312 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001313 // TODO: add description of PPC stack frame format, or at least some docs.
1314 //
1315 MachineFunction &MF = DAG.getMachineFunction();
1316 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001317 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001318 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001319 SDOperand Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001320 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001321
Jim Laskey2f616bf2006-11-16 22:43:37 +00001322 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1323 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001324 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001325 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001326 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001327
Chris Lattner9f0bc652007-02-25 05:34:32 +00001328 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001329
1330 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001331 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1332 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1333 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001334 static const unsigned GPR_64[] = { // 64-bit registers.
1335 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1336 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1337 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001338
1339 static const unsigned *FPR = GetFPR(Subtarget);
1340
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001341 static const unsigned VR[] = {
1342 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1343 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1344 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001345
Owen Anderson718cb662007-09-07 04:06:50 +00001346 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001347 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001348 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001349
1350 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1351
Chris Lattnerc91a4752006-06-26 22:48:35 +00001352 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001353
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001354 // In 32-bit non-varargs functions, the stack space for vectors is after the
1355 // stack space for non-vectors. We do not use this space unless we have
1356 // too many vectors to fit in registers, something that only occurs in
1357 // constructed examples:), but we have to walk the arglist to figure
1358 // that out...for the pathological case, compute VecArgOffset as the
1359 // start of the vector parameter area. Computing VecArgOffset is the
1360 // entire point of the following loop.
1361 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1362 // to handle Elf here.
1363 unsigned VecArgOffset = ArgOffset;
1364 if (!isVarArg && !isPPC64) {
1365 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1366 ++ArgNo) {
1367 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1368 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
1369 ISD::ParamFlags::ParamFlagsTy Flags =
1370 cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1371 unsigned isByVal = Flags & ISD::ParamFlags::ByVal;
1372
1373 if (isByVal) {
1374 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
1375 ObjSize = (Flags & ISD::ParamFlags::ByValSize) >>
1376 ISD::ParamFlags::ByValSizeOffs;
1377 unsigned ArgSize =
1378 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1379 VecArgOffset += ArgSize;
1380 continue;
1381 }
1382
1383 switch(ObjectVT) {
1384 default: assert(0 && "Unhandled argument type!");
1385 case MVT::i32:
1386 case MVT::f32:
1387 VecArgOffset += isPPC64 ? 8 : 4;
1388 break;
1389 case MVT::i64: // PPC64
1390 case MVT::f64:
1391 VecArgOffset += 8;
1392 break;
1393 case MVT::v4f32:
1394 case MVT::v4i32:
1395 case MVT::v8i16:
1396 case MVT::v16i8:
1397 // Nothing to do, we're only looking at Nonvector args here.
1398 break;
1399 }
1400 }
1401 }
1402 // We've found where the vector parameter area in memory is. Skip the
1403 // first 12 parameters; these don't use that memory.
1404 VecArgOffset = ((VecArgOffset+15)/16)*16;
1405 VecArgOffset += 12*16;
1406
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001407 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001408 // entry to a function on PPC, the arguments start after the linkage area,
1409 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001410 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001411 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001412 // represented with two words (long long or double) must be copied to an
1413 // even GPR_idx value or to an even ArgOffset value.
1414
Dale Johannesen8419dd62008-03-07 20:27:40 +00001415 SmallVector<SDOperand, 8> MemOps;
1416
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001417 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1418 SDOperand ArgVal;
1419 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001420 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1421 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001422 unsigned ArgSize = ObjSize;
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001423 ISD::ParamFlags::ParamFlagsTy Flags =
1424 cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1425 unsigned AlignFlag = ISD::ParamFlags::One
1426 << ISD::ParamFlags::OrigAlignmentOffs;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001427 unsigned isByVal = Flags & ISD::ParamFlags::ByVal;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001428 // See if next argument requires stack alignment in ELF
1429 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1430 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1431 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001432
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001433 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001434
1435 // FIXME alignment for ELF may not be right
1436 // FIXME the codegen can be much improved in some cases.
1437 // We do not have to keep everything in memory.
1438 if (isByVal) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001439 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
1440 ObjSize = (Flags & ISD::ParamFlags::ByValSize) >>
1441 ISD::ParamFlags::ByValSizeOffs;
1442 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001443 // Double word align in ELF
1444 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
1445 // Objects of size 1 and 2 are right justified, everything else is
1446 // left justified. This means the memory address is adjusted forwards.
1447 if (ObjSize==1 || ObjSize==2) {
1448 CurArgOffset = CurArgOffset + (4 - ObjSize);
1449 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001450 // The value of the object is its address.
1451 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1452 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1453 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001454 if (ObjSize==1 || ObjSize==2) {
1455 if (GPR_idx != Num_GPR_Regs) {
1456 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1457 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1458 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1459 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1460 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1461 MemOps.push_back(Store);
1462 ++GPR_idx;
1463 if (isMachoABI) ArgOffset += PtrByteSize;
1464 } else {
1465 ArgOffset += PtrByteSize;
1466 }
1467 continue;
1468 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001469 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1470 // Store whatever pieces of the object are in registers
1471 // to memory. ArgVal will be address of the beginning of
1472 // the object.
1473 if (GPR_idx != Num_GPR_Regs) {
1474 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1475 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1476 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1477 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1478 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1479 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1480 MemOps.push_back(Store);
1481 ++GPR_idx;
1482 if (isMachoABI) ArgOffset += PtrByteSize;
1483 } else {
1484 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1485 break;
1486 }
1487 }
1488 continue;
1489 }
1490
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001491 switch (ObjectVT) {
1492 default: assert(0 && "Unhandled argument type!");
1493 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001494 if (!isPPC64) {
1495 // Double word align in ELF
1496 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
1497
1498 if (GPR_idx != Num_GPR_Regs) {
1499 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1500 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1501 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1502 ++GPR_idx;
1503 } else {
1504 needsLoad = true;
1505 ArgSize = PtrByteSize;
1506 }
1507 // Stack align in ELF
1508 if (needsLoad && Expand && isELF32_ABI)
1509 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1510 // All int arguments reserve stack space in Macho ABI.
1511 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1512 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001513 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001514 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001515 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001516 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001517 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1518 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001519 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001520
1521 if (ObjectVT == MVT::i32) {
1522 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1523 // value to MVT::i64 and then truncate to the correct register size.
1524 if (Flags & ISD::ParamFlags::SExt)
1525 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1526 DAG.getValueType(ObjectVT));
1527 else if (Flags & ISD::ParamFlags::ZExt)
1528 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1529 DAG.getValueType(ObjectVT));
1530
1531 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1532 }
1533
Chris Lattnerc91a4752006-06-26 22:48:35 +00001534 ++GPR_idx;
1535 } else {
1536 needsLoad = true;
1537 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001538 // All int arguments reserve stack space in Macho ABI.
1539 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001540 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001541
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001542 case MVT::f32:
1543 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001544 // Every 4 bytes of argument space consumes one of the GPRs available for
1545 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001546 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001547 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001548 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001549 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001550 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001551 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001552 unsigned VReg;
1553 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001554 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001555 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001556 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1557 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001558 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001559 ++FPR_idx;
1560 } else {
1561 needsLoad = true;
1562 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001563
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001564 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001565 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001566 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001567 // All FP arguments reserve stack space in Macho ABI.
1568 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001569 break;
1570 case MVT::v4f32:
1571 case MVT::v4i32:
1572 case MVT::v8i16:
1573 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001574 // Note that vector arguments in registers don't reserve stack space,
1575 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001576 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001577 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1578 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001579 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001580 if (isVarArg) {
1581 while ((ArgOffset % 16) != 0) {
1582 ArgOffset += PtrByteSize;
1583 if (GPR_idx != Num_GPR_Regs)
1584 GPR_idx++;
1585 }
1586 ArgOffset += 16;
1587 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1588 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001589 ++VR_idx;
1590 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001591 if (!isVarArg && !isPPC64) {
1592 // Vectors go after all the nonvectors.
1593 CurArgOffset = VecArgOffset;
1594 VecArgOffset += 16;
1595 } else {
1596 // Vectors are aligned.
1597 ArgOffset = ((ArgOffset+15)/16)*16;
1598 CurArgOffset = ArgOffset;
1599 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001600 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001601 needsLoad = true;
1602 }
1603 break;
1604 }
1605
1606 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001607 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001608 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001609 int FI = MFI->CreateFixedObject(ObjSize,
1610 CurArgOffset + (ArgSize - ObjSize));
1611 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1612 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001613 }
1614
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001615 ArgValues.push_back(ArgVal);
1616 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001617
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001618 // If the function takes variable number of arguments, make a frame index for
1619 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001620 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001621
1622 int depth;
1623 if (isELF32_ABI) {
1624 VarArgsNumGPR = GPR_idx;
1625 VarArgsNumFPR = FPR_idx;
1626
1627 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1628 // pointer.
1629 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1630 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1631 MVT::getSizeInBits(PtrVT)/8);
1632
1633 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1634 ArgOffset);
1635
1636 }
1637 else
1638 depth = ArgOffset;
1639
Chris Lattnerc91a4752006-06-26 22:48:35 +00001640 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001641 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001642 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001643
Nicolas Geoffray01119992007-04-03 13:59:52 +00001644 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1645 // stored to the VarArgsFrameIndex on the stack.
1646 if (isELF32_ABI) {
1647 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1648 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1649 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1650 MemOps.push_back(Store);
1651 // Increment the address by four for the next argument to store
1652 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1653 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1654 }
1655 }
1656
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001657 // If this function is vararg, store any remaining integer argument regs
1658 // to their spots on the stack so that they may be loaded by deferencing the
1659 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001660 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001661 unsigned VReg;
1662 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001663 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001664 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001665 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001666
Chris Lattner84bc5422007-12-31 04:13:23 +00001667 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001668 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001669 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001670 MemOps.push_back(Store);
1671 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001672 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1673 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001674 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001675
1676 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1677 // on the stack.
1678 if (isELF32_ABI) {
1679 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1680 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1681 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1682 MemOps.push_back(Store);
1683 // Increment the address by eight for the next argument to store
1684 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1685 PtrVT);
1686 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1687 }
1688
1689 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1690 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001691 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001692
Chris Lattner84bc5422007-12-31 04:13:23 +00001693 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001694 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1695 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1696 MemOps.push_back(Store);
1697 // Increment the address by eight for the next argument to store
1698 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1699 PtrVT);
1700 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1701 }
1702 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001703 }
1704
Dale Johannesen8419dd62008-03-07 20:27:40 +00001705 if (!MemOps.empty())
1706 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1707
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001708 ArgValues.push_back(Root);
1709
1710 // Return the new list of results.
1711 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1712 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001713 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001714}
1715
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001716/// isCallCompatibleAddress - Return the immediate to use if the specified
1717/// 32-bit value is representable in the immediate field of a BxA instruction.
1718static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1719 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1720 if (!C) return 0;
1721
1722 int Addr = C->getValue();
1723 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1724 (Addr << 6 >> 6) != Addr)
1725 return 0; // Top 6 bits have to be sext of immediate.
1726
Evan Cheng33118762007-10-22 19:46:19 +00001727 return DAG.getConstant((int)C->getValue() >> 2,
1728 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001729}
1730
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001731/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1732/// by "Src" to address "Dst" of size "Size". Alignment information is
1733/// specified by the specific parameter attribute. The copy will be passed as
1734/// a byval function parameter.
1735/// Sometimes what we are copying is the end of a larger object, the part that
1736/// does not fit in registers.
1737static SDOperand
1738CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001739 ISD::ParamFlags::ParamFlagsTy Flags,
1740 SelectionDAG &DAG, unsigned Size) {
1741 unsigned Align = ISD::ParamFlags::One <<
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001742 ((Flags & ISD::ParamFlags::ByValAlign) >> ISD::ParamFlags::ByValAlignOffs);
1743 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1744 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen1f797a32008-03-05 23:31:27 +00001745 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i32);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001746 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, AlignNode, AlwaysInline);
1747}
Chris Lattner9f0bc652007-02-25 05:34:32 +00001748
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001749SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
1750 const PPCSubtarget &Subtarget) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001751 SDOperand Chain = Op.getOperand(0);
1752 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1753 SDOperand Callee = Op.getOperand(4);
1754 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1755
1756 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001757 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001758
Chris Lattnerc91a4752006-06-26 22:48:35 +00001759 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1760 bool isPPC64 = PtrVT == MVT::i64;
1761 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001762
Chris Lattnerabde4602006-05-16 22:56:08 +00001763 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1764 // SelectExpr to use to put the arguments in the appropriate registers.
1765 std::vector<SDOperand> args_to_use;
1766
1767 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001768 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001769 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001770 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dale Johannesen75092de2008-03-12 00:22:17 +00001771
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001772 // Add up all the space actually used.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001773 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1774 // they all go in registers, but we must reserve stack space for them for
1775 // possible use by the caller. In varargs or 64-bit calls, parameters are
1776 // assigned stack space in order, with padding so Altivec parameters are
1777 // 16-byte aligned.
1778 unsigned nAltivecParamsAtEnd = 0;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001779 for (unsigned i = 0; i != NumOps; ++i) {
Dale Johannesen75092de2008-03-12 00:22:17 +00001780 SDOperand Arg = Op.getOperand(5+2*i);
1781 MVT::ValueType ArgVT = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001782 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1783 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1784 if (!isVarArg && !isPPC64) {
1785 // Non-varargs Altivec parameters go after all the non-Altivec parameters;
1786 // do those last so we know how much padding we need.
1787 nAltivecParamsAtEnd++;
1788 continue;
1789 } else {
1790 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1791 NumBytes = ((NumBytes+15)/16)*16;
1792 }
1793 }
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001794 ISD::ParamFlags::ParamFlagsTy Flags =
1795 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001796 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001797 if (Flags & ISD::ParamFlags::ByVal)
1798 ArgSize = (Flags & ISD::ParamFlags::ByValSize) >>
1799 ISD::ParamFlags::ByValSizeOffs;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001800 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001801 NumBytes += ArgSize;
1802 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001803 // Allow for Altivec parameters at the end, if needed.
1804 if (nAltivecParamsAtEnd) {
1805 NumBytes = ((NumBytes+15)/16)*16;
1806 NumBytes += 16*nAltivecParamsAtEnd;
1807 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001808
Chris Lattner7b053502006-05-30 21:21:04 +00001809 // The prolog code of the callee may store up to 8 GPR argument registers to
1810 // the stack, allowing va_start to index over them in memory if its varargs.
1811 // Because we cannot tell if this is needed on the caller side, we have to
1812 // conservatively assume that it is needed. As such, make sure we have at
1813 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001814 NumBytes = std::max(NumBytes,
1815 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001816
1817 // Adjust the stack pointer for the new arguments...
1818 // These operations are automatically eliminated by the prolog/epilog pass
1819 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001820 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen1f797a32008-03-05 23:31:27 +00001821 SDOperand CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001822
1823 // Set up a copy of the stack pointer for use loading and storing any
1824 // arguments that may not fit in the registers available for argument
1825 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001826 SDOperand StackPtr;
1827 if (isPPC64)
1828 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1829 else
1830 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001831
1832 // Figure out which arguments are going to go in registers, and which in
1833 // memory. Also, if this is a vararg function, floating point operations
1834 // must be stored to our stack, and loaded into integer regs as well, if
1835 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001836 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001837 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001838
Chris Lattnerc91a4752006-06-26 22:48:35 +00001839 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001840 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1841 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1842 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001843 static const unsigned GPR_64[] = { // 64-bit registers.
1844 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1845 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1846 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001847 static const unsigned *FPR = GetFPR(Subtarget);
1848
Chris Lattner9a2a4972006-05-17 06:01:33 +00001849 static const unsigned VR[] = {
1850 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1851 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1852 };
Owen Anderson718cb662007-09-07 04:06:50 +00001853 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001854 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001855 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001856
Chris Lattnerc91a4752006-06-26 22:48:35 +00001857 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1858
Chris Lattner9a2a4972006-05-17 06:01:33 +00001859 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001860 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001861 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001862 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001863 SDOperand Arg = Op.getOperand(5+2*i);
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001864 ISD::ParamFlags::ParamFlagsTy Flags =
1865 cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1866 unsigned AlignFlag = ISD::ParamFlags::One <<
1867 ISD::ParamFlags::OrigAlignmentOffs;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001868 // See if next argument requires stack alignment in ELF
1869 unsigned next = 5+2*(i+1)+1;
1870 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1871 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1872 (!(Flags & AlignFlag)));
1873
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001874 // PtrOff will be used to store the current argument to the stack if a
1875 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001876 SDOperand PtrOff;
1877
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001878 // Stack align in ELF 32
1879 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001880 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1881 StackPtr.getValueType());
1882 else
1883 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1884
Chris Lattnerc91a4752006-06-26 22:48:35 +00001885 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1886
1887 // On PPC64, promote integers to 64-bit values.
1888 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001889 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001890 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1891 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001892
1893 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00001894 // FIXME memcpy is used way more than necessary. Correctness first.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001895 if (Flags & ISD::ParamFlags::ByVal) {
1896 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1897 ISD::ParamFlags::ByValSizeOffs;
1898 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001899 if (Size==1 || Size==2) {
1900 // Very small objects are passed right-justified.
1901 // Everything else is passed left-justified.
1902 MVT::ValueType VT = (Size==1) ? MVT::i8 : MVT::i16;
1903 if (GPR_idx != NumGPRs) {
1904 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
1905 NULL, 0, VT);
1906 MemOpChains.push_back(Load.getValue(1));
1907 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1908 if (isMachoABI)
1909 ArgOffset += PtrByteSize;
1910 } else {
1911 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
1912 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
1913 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
1914 CallSeqStart.Val->getOperand(0),
1915 Flags, DAG, Size);
1916 // This must go outside the CALLSEQ_START..END.
1917 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
1918 CallSeqStart.Val->getOperand(1));
1919 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
1920 Chain = CallSeqStart = NewCallSeqStart;
1921 ArgOffset += PtrByteSize;
1922 }
1923 continue;
1924 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001925 for (unsigned j=0; j<Size; j+=PtrByteSize) {
1926 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
1927 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
1928 if (GPR_idx != NumGPRs) {
1929 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00001930 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001931 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1932 if (isMachoABI)
1933 ArgOffset += PtrByteSize;
1934 } else {
1935 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
Dale Johannesen1f797a32008-03-05 23:31:27 +00001936 SDOperand MemcpyCall = CreateCopyOfByValArgument(AddArg, AddPtr,
1937 CallSeqStart.Val->getOperand(0),
1938 Flags, DAG, Size - j);
1939 // This must go outside the CALLSEQ_START..END.
1940 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
1941 CallSeqStart.Val->getOperand(1));
1942 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001943 Chain = CallSeqStart = NewCallSeqStart;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001944 ArgOffset += ((Size - j + 3)/4)*4;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001945 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001946 }
1947 }
1948 continue;
1949 }
1950
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001951 switch (Arg.getValueType()) {
1952 default: assert(0 && "Unexpected ValueType for argument!");
1953 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001954 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001955 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001956 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001957 if (GPR_idx != NumGPRs) {
1958 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001959 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001960 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001961 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001962 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001963 if (inMem || isMachoABI) {
1964 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001965 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001966 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1967
1968 ArgOffset += PtrByteSize;
1969 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001970 break;
1971 case MVT::f32:
1972 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001973 if (FPR_idx != NumFPRs) {
1974 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1975
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001976 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001977 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001978 MemOpChains.push_back(Store);
1979
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001980 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001981 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001982 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001983 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001984 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1985 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001986 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001987 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001988 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001989 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001990 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001991 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001992 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1993 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001994 }
1995 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001996 // If we have any FPRs remaining, we may also have GPRs remaining.
1997 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1998 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001999 if (isMachoABI) {
2000 if (GPR_idx != NumGPRs)
2001 ++GPR_idx;
2002 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2003 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2004 ++GPR_idx;
2005 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002006 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002007 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002008 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002009 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002010 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002011 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002012 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002013 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002014 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002015 if (isPPC64)
2016 ArgOffset += 8;
2017 else
2018 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2019 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002020 break;
2021 case MVT::v4f32:
2022 case MVT::v4i32:
2023 case MVT::v8i16:
2024 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002025 if (isVarArg) {
2026 // These go aligned on the stack, or in the corresponding R registers
2027 // when within range. The Darwin PPC ABI doc claims they also go in
2028 // V registers; in fact gcc does this only for arguments that are
2029 // prototyped, not for those that match the ... We do it for all
2030 // arguments, seems to work.
2031 while (ArgOffset % 16 !=0) {
2032 ArgOffset += PtrByteSize;
2033 if (GPR_idx != NumGPRs)
2034 GPR_idx++;
2035 }
2036 // We could elide this store in the case where the object fits
2037 // entirely in R registers. Maybe later.
2038 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2039 DAG.getConstant(ArgOffset, PtrVT));
2040 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2041 MemOpChains.push_back(Store);
2042 if (VR_idx != NumVRs) {
2043 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
2044 MemOpChains.push_back(Load.getValue(1));
2045 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2046 }
2047 ArgOffset += 16;
2048 for (unsigned i=0; i<16; i+=PtrByteSize) {
2049 if (GPR_idx == NumGPRs)
2050 break;
2051 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
2052 DAG.getConstant(i, PtrVT));
2053 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
2054 MemOpChains.push_back(Load.getValue(1));
2055 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2056 }
2057 break;
2058 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002059 // Non-varargs Altivec params generally go in registers, but have
2060 // stack space allocated at the end.
2061 if (VR_idx != NumVRs) {
2062 // Doesn't have GPR space allocated.
2063 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2064 } else if (nAltivecParamsAtEnd==0) {
2065 // We are emitting Altivec params in order.
Dale Johannesen75092de2008-03-12 00:22:17 +00002066 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2067 DAG.getConstant(ArgOffset, PtrVT));
2068 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2069 MemOpChains.push_back(Store);
2070 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002071 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002072 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002073 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002074 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002075 // If all Altivec parameters fit in registers, as they usually do,
2076 // they get stack space following the non-Altivec parameters. We
2077 // don't track this here because nobody below needs it.
2078 // If there are more Altivec parameters than fit in registers emit
2079 // the stores here.
2080 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2081 unsigned j = 0;
2082 // Offset is aligned; skip 1st 12 params which go in V registers.
2083 ArgOffset = ((ArgOffset+15)/16)*16;
2084 ArgOffset += 12*16;
2085 for (unsigned i = 0; i != NumOps; ++i) {
2086 SDOperand Arg = Op.getOperand(5+2*i);
2087 MVT::ValueType ArgType = Arg.getValueType();
2088 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2089 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2090 if (++j > NumVRs) {
2091 SDOperand PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2092 DAG.getConstant(ArgOffset, PtrVT));
2093 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2094 MemOpChains.push_back(Store);
2095 ArgOffset += 16;
2096 }
2097 }
2098 }
2099 }
2100
Chris Lattner9a2a4972006-05-17 06:01:33 +00002101 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002102 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2103 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002104
Chris Lattner9a2a4972006-05-17 06:01:33 +00002105 // Build a sequence of copy-to-reg nodes chained together with token chain
2106 // and flag operands which copy the outgoing args into the appropriate regs.
2107 SDOperand InFlag;
2108 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2109 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2110 InFlag);
2111 InFlag = Chain.getValue(1);
2112 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002113
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002114 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2115 if (isVarArg && isELF32_ABI) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002116 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2117 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002118 InFlag = Chain.getValue(1);
2119 }
2120
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002121 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002122 NodeTys.push_back(MVT::Other); // Returns a chain
2123 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2124
Chris Lattner79e490a2006-08-11 17:18:05 +00002125 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002126 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002127
2128 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2129 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2130 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002131 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2132 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2133 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002134 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2135 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2136 // If this is an absolute destination address, use the munged value.
2137 Callee = SDOperand(Dest, 0);
2138 else {
2139 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2140 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00002141 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2142 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002143 InFlag = Chain.getValue(1);
2144
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002145 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002146 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002147 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2148 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002149 InFlag = Chain.getValue(1);
2150 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002151
2152 NodeTys.clear();
2153 NodeTys.push_back(MVT::Other);
2154 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002155 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002156 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002157 Callee.Val = 0;
2158 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002159
Chris Lattner4a45abf2006-06-10 01:14:28 +00002160 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002161 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002162 Ops.push_back(Chain);
2163 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002164 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002165
Chris Lattner4a45abf2006-06-10 01:14:28 +00002166 // Add argument registers to the end of the list so that they are known live
2167 // into the call.
2168 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2169 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2170 RegsToPass[i].second.getValueType()));
2171
2172 if (InFlag.Val)
2173 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002174 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002175 InFlag = Chain.getValue(1);
2176
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002177 Chain = DAG.getCALLSEQ_END(Chain,
2178 DAG.getConstant(NumBytes, PtrVT),
2179 DAG.getConstant(0, PtrVT),
2180 InFlag);
2181 if (Op.Val->getValueType(0) != MVT::Other)
2182 InFlag = Chain.getValue(1);
2183
Chris Lattner79e490a2006-08-11 17:18:05 +00002184 SDOperand ResultVals[3];
2185 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002186 NodeTys.clear();
2187
2188 // If the call has results, copy the values out of the ret val registers.
2189 switch (Op.Val->getValueType(0)) {
2190 default: assert(0 && "Unexpected ret value!");
2191 case MVT::Other: break;
2192 case MVT::i32:
2193 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00002194 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00002195 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00002196 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00002197 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00002198 ResultVals[1] = Chain.getValue(0);
2199 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002200 NodeTys.push_back(MVT::i32);
2201 } else {
2202 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00002203 ResultVals[0] = Chain.getValue(0);
2204 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002205 }
2206 NodeTys.push_back(MVT::i32);
2207 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002208 case MVT::i64:
Dan Gohmana2fcff42008-03-08 00:19:12 +00002209 if (Op.Val->getValueType(1) == MVT::i64) {
2210 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
2211 ResultVals[0] = Chain.getValue(0);
2212 Chain = DAG.getCopyFromReg(Chain, PPC::X4, MVT::i64,
2213 Chain.getValue(2)).getValue(1);
2214 ResultVals[1] = Chain.getValue(0);
2215 NumResults = 2;
2216 NodeTys.push_back(MVT::i64);
2217 } else {
2218 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
2219 ResultVals[0] = Chain.getValue(0);
2220 NumResults = 1;
2221 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00002222 NodeTys.push_back(MVT::i64);
2223 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002224 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00002225 if (Op.Val->getValueType(1) == MVT::f64) {
2226 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
2227 ResultVals[0] = Chain.getValue(0);
2228 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
2229 Chain.getValue(2)).getValue(1);
2230 ResultVals[1] = Chain.getValue(0);
2231 NumResults = 2;
2232 NodeTys.push_back(MVT::f64);
2233 NodeTys.push_back(MVT::f64);
2234 break;
2235 }
2236 // else fall through
2237 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002238 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
2239 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00002240 ResultVals[0] = Chain.getValue(0);
2241 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002242 NodeTys.push_back(Op.Val->getValueType(0));
2243 break;
2244 case MVT::v4f32:
2245 case MVT::v4i32:
2246 case MVT::v8i16:
2247 case MVT::v16i8:
2248 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
2249 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00002250 ResultVals[0] = Chain.getValue(0);
2251 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002252 NodeTys.push_back(Op.Val->getValueType(0));
2253 break;
2254 }
2255
Chris Lattner9a2a4972006-05-17 06:01:33 +00002256 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00002257
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002258 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00002259 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002260 return Chain;
2261
2262 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002263 ResultVals[NumResults++] = Chain;
2264 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
2265 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00002266 return Res.getValue(Op.ResNo);
2267}
2268
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002269SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2270 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002271 SmallVector<CCValAssign, 16> RVLocs;
2272 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002273 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2274 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002275 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2276
2277 // If this is the first return lowered for this function, add the regs to the
2278 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002279 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002280 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002281 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002282 }
2283
Chris Lattnercaddd442007-02-26 19:44:02 +00002284 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002285 SDOperand Flag;
2286
2287 // Copy the result values into the output registers.
2288 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2289 CCValAssign &VA = RVLocs[i];
2290 assert(VA.isRegLoc() && "Can only return in registers!");
2291 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2292 Flag = Chain.getValue(1);
2293 }
2294
2295 if (Flag.Val)
2296 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2297 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002298 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002299}
2300
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002301SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002302 const PPCSubtarget &Subtarget) {
2303 // When we pop the dynamic allocation we need to restore the SP link.
2304
2305 // Get the corect type for pointers.
2306 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2307
2308 // Construct the stack pointer operand.
2309 bool IsPPC64 = Subtarget.isPPC64();
2310 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2311 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2312
2313 // Get the operands for the STACKRESTORE.
2314 SDOperand Chain = Op.getOperand(0);
2315 SDOperand SaveSP = Op.getOperand(1);
2316
2317 // Load the old link SP.
2318 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2319
2320 // Restore the stack pointer.
2321 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2322
2323 // Store the old link SP.
2324 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2325}
2326
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002327SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2328 SelectionDAG &DAG,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002329 const PPCSubtarget &Subtarget) {
2330 MachineFunction &MF = DAG.getMachineFunction();
2331 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002332 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002333
2334 // Get current frame pointer save index. The users of this index will be
2335 // primarily DYNALLOC instructions.
2336 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2337 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002338
Jim Laskey2f616bf2006-11-16 22:43:37 +00002339 // If the frame pointer save index hasn't been defined yet.
2340 if (!FPSI) {
2341 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002342 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2343
Jim Laskey2f616bf2006-11-16 22:43:37 +00002344 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002345 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002346 // Save the result.
2347 FI->setFramePointerSaveIndex(FPSI);
2348 }
2349
2350 // Get the inputs.
2351 SDOperand Chain = Op.getOperand(0);
2352 SDOperand Size = Op.getOperand(1);
2353
2354 // Get the corect type for pointers.
2355 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2356 // Negate the size.
2357 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2358 DAG.getConstant(0, PtrVT), Size);
2359 // Construct a node for the frame pointer save index.
2360 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
2361 // Build a DYNALLOC node.
2362 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2363 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2364 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2365}
2366
2367
Chris Lattner1a635d62006-04-14 06:01:58 +00002368/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2369/// possible.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002370SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002371 // Not FP? Not a fsel.
2372 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2373 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2374 return SDOperand();
2375
2376 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2377
2378 // Cannot handle SETEQ/SETNE.
2379 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2380
2381 MVT::ValueType ResVT = Op.getValueType();
2382 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2383 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2384 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2385
2386 // If the RHS of the comparison is a 0.0, we don't need to do the
2387 // subtraction at all.
2388 if (isFloatingPointZero(RHS))
2389 switch (CC) {
2390 default: break; // SETUO etc aren't handled by fsel.
2391 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002392 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002393 case ISD::SETLT:
2394 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2395 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002396 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002397 case ISD::SETGE:
2398 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2399 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2400 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2401 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002402 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002403 case ISD::SETGT:
2404 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2405 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002406 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002407 case ISD::SETLE:
2408 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2409 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2410 return DAG.getNode(PPCISD::FSEL, ResVT,
2411 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2412 }
2413
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002414 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002415 switch (CC) {
2416 default: break; // SETUO etc aren't handled by fsel.
2417 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002418 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002419 case ISD::SETLT:
2420 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2421 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2422 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2423 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2424 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002425 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002426 case ISD::SETGE:
2427 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2428 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2429 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2430 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2431 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002432 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002433 case ISD::SETGT:
2434 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2435 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2436 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2437 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2438 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002439 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002440 case ISD::SETLE:
2441 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2442 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2443 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2444 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2445 }
2446 return SDOperand();
2447}
2448
Chris Lattner1f873002007-11-28 18:44:47 +00002449// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002450SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002451 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2452 SDOperand Src = Op.getOperand(0);
2453 if (Src.getValueType() == MVT::f32)
2454 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2455
2456 SDOperand Tmp;
2457 switch (Op.getValueType()) {
2458 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2459 case MVT::i32:
2460 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2461 break;
2462 case MVT::i64:
2463 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2464 break;
2465 }
2466
2467 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002468 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2469
2470 // Emit a store to the stack slot.
2471 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2472
2473 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2474 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002475 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002476 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2477 DAG.getConstant(4, FIPtr.getValueType()));
2478 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002479}
2480
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002481SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2482 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002483 assert(Op.getValueType() == MVT::ppcf128);
2484 SDNode *Node = Op.Val;
2485 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002486 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002487 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2488 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2489
2490 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2491 // of the long double, and puts FPSCR back the way it was. We do not
2492 // actually model FPSCR.
2493 std::vector<MVT::ValueType> NodeTys;
2494 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2495
2496 NodeTys.push_back(MVT::f64); // Return register
2497 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2498 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2499 MFFSreg = Result.getValue(0);
2500 InFlag = Result.getValue(1);
2501
2502 NodeTys.clear();
2503 NodeTys.push_back(MVT::Flag); // Returns a flag
2504 Ops[0] = DAG.getConstant(31, MVT::i32);
2505 Ops[1] = InFlag;
2506 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2507 InFlag = Result.getValue(0);
2508
2509 NodeTys.clear();
2510 NodeTys.push_back(MVT::Flag); // Returns a flag
2511 Ops[0] = DAG.getConstant(30, MVT::i32);
2512 Ops[1] = InFlag;
2513 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2514 InFlag = Result.getValue(0);
2515
2516 NodeTys.clear();
2517 NodeTys.push_back(MVT::f64); // result of add
2518 NodeTys.push_back(MVT::Flag); // Returns a flag
2519 Ops[0] = Lo;
2520 Ops[1] = Hi;
2521 Ops[2] = InFlag;
2522 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2523 FPreg = Result.getValue(0);
2524 InFlag = Result.getValue(1);
2525
2526 NodeTys.clear();
2527 NodeTys.push_back(MVT::f64);
2528 Ops[0] = DAG.getConstant(1, MVT::i32);
2529 Ops[1] = MFFSreg;
2530 Ops[2] = FPreg;
2531 Ops[3] = InFlag;
2532 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2533 FPreg = Result.getValue(0);
2534
2535 // We know the low half is about to be thrown away, so just use something
2536 // convenient.
2537 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2538}
2539
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002540SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002541 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2542 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
2543 return SDOperand();
2544
Chris Lattner1a635d62006-04-14 06:01:58 +00002545 if (Op.getOperand(0).getValueType() == MVT::i64) {
2546 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2547 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2548 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002549 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002550 return FP;
2551 }
2552
2553 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2554 "Unhandled SINT_TO_FP type in custom expander!");
2555 // Since we only generate this in 64-bit mode, we can take advantage of
2556 // 64-bit registers. In particular, sign extend the input value into the
2557 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2558 // then lfd it and fcfid it.
2559 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2560 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002561 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2562 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002563
2564 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2565 Op.getOperand(0));
2566
2567 // STD the extended value into the stack slot.
Dan Gohman3069b872008-02-07 18:41:25 +00002568 MemOperand MO(PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00002569 MemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002570 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2571 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002572 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002573 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002574 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002575
2576 // FCFID it and return it.
2577 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2578 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002579 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002580 return FP;
2581}
2582
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002583SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002584 /*
2585 The rounding mode is in bits 30:31 of FPSR, and has the following
2586 settings:
2587 00 Round to nearest
2588 01 Round to 0
2589 10 Round to +inf
2590 11 Round to -inf
2591
2592 FLT_ROUNDS, on the other hand, expects the following:
2593 -1 Undefined
2594 0 Round to 0
2595 1 Round to nearest
2596 2 Round to +inf
2597 3 Round to -inf
2598
2599 To perform the conversion, we do:
2600 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2601 */
2602
2603 MachineFunction &MF = DAG.getMachineFunction();
2604 MVT::ValueType VT = Op.getValueType();
2605 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2606 std::vector<MVT::ValueType> NodeTys;
2607 SDOperand MFFSreg, InFlag;
2608
2609 // Save FP Control Word to register
2610 NodeTys.push_back(MVT::f64); // return register
2611 NodeTys.push_back(MVT::Flag); // unused in this context
2612 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2613
2614 // Save FP register to stack slot
2615 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2616 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2617 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2618 StackSlot, NULL, 0);
2619
2620 // Load FP Control Word from low 32 bits of stack slot.
2621 SDOperand Four = DAG.getConstant(4, PtrVT);
2622 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2623 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2624
2625 // Transform as necessary
2626 SDOperand CWD1 =
2627 DAG.getNode(ISD::AND, MVT::i32,
2628 CWD, DAG.getConstant(3, MVT::i32));
2629 SDOperand CWD2 =
2630 DAG.getNode(ISD::SRL, MVT::i32,
2631 DAG.getNode(ISD::AND, MVT::i32,
2632 DAG.getNode(ISD::XOR, MVT::i32,
2633 CWD, DAG.getConstant(3, MVT::i32)),
2634 DAG.getConstant(3, MVT::i32)),
2635 DAG.getConstant(1, MVT::i8));
2636
2637 SDOperand RetVal =
2638 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2639
2640 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2641 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2642}
2643
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002644SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00002645 MVT::ValueType VT = Op.getValueType();
2646 unsigned BitWidth = MVT::getSizeInBits(VT);
2647 assert(Op.getNumOperands() == 3 &&
2648 VT == Op.getOperand(1).getValueType() &&
2649 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002650
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002651 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002652 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002653 SDOperand Lo = Op.getOperand(0);
2654 SDOperand Hi = Op.getOperand(1);
2655 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00002656 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002657
Dan Gohman9ed06db2008-03-07 20:36:53 +00002658 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2659 DAG.getConstant(BitWidth, AmtVT), Amt);
2660 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2661 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
2662 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2663 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2664 DAG.getConstant(-BitWidth, AmtVT));
2665 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
2666 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
2667 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002668 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00002669 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002670 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002671}
2672
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002673SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00002674 MVT::ValueType VT = Op.getValueType();
2675 unsigned BitWidth = MVT::getSizeInBits(VT);
2676 assert(Op.getNumOperands() == 3 &&
2677 VT == Op.getOperand(1).getValueType() &&
2678 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002679
Dan Gohman9ed06db2008-03-07 20:36:53 +00002680 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002681 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002682 SDOperand Lo = Op.getOperand(0);
2683 SDOperand Hi = Op.getOperand(1);
2684 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00002685 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002686
Dan Gohman9ed06db2008-03-07 20:36:53 +00002687 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2688 DAG.getConstant(BitWidth, AmtVT), Amt);
2689 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
2690 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
2691 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2692 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2693 DAG.getConstant(-BitWidth, AmtVT));
2694 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
2695 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
2696 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002697 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00002698 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002699 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002700}
2701
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002702SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00002703 MVT::ValueType VT = Op.getValueType();
2704 unsigned BitWidth = MVT::getSizeInBits(VT);
2705 assert(Op.getNumOperands() == 3 &&
2706 VT == Op.getOperand(1).getValueType() &&
2707 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002708
Dan Gohman9ed06db2008-03-07 20:36:53 +00002709 // Expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002710 SDOperand Lo = Op.getOperand(0);
2711 SDOperand Hi = Op.getOperand(1);
2712 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00002713 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002714
Dan Gohman9ed06db2008-03-07 20:36:53 +00002715 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2716 DAG.getConstant(BitWidth, AmtVT), Amt);
2717 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
2718 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
2719 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2720 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2721 DAG.getConstant(-BitWidth, AmtVT));
2722 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
2723 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
2724 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00002725 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002726 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00002727 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002728 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002729}
2730
2731//===----------------------------------------------------------------------===//
2732// Vector related lowering.
2733//
2734
Chris Lattnerac225ca2006-04-12 19:07:14 +00002735// If this is a vector of constants or undefs, get the bits. A bit in
2736// UndefBits is set if the corresponding element of the vector is an
2737// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2738// zero. Return true if this is not an array of constants, false if it is.
2739//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002740static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2741 uint64_t UndefBits[2]) {
2742 // Start with zero'd results.
2743 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2744
2745 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2746 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2747 SDOperand OpVal = BV->getOperand(i);
2748
2749 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002750 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002751
2752 uint64_t EltBits = 0;
2753 if (OpVal.getOpcode() == ISD::UNDEF) {
2754 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2755 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2756 continue;
2757 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2758 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2759 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2760 assert(CN->getValueType(0) == MVT::f32 &&
2761 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002762 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002763 } else {
2764 // Nonconstant element.
2765 return true;
2766 }
2767
2768 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2769 }
2770
2771 //printf("%llx %llx %llx %llx\n",
2772 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2773 return false;
2774}
Chris Lattneref819f82006-03-20 06:33:01 +00002775
Chris Lattnerb17f1672006-04-16 01:01:29 +00002776// If this is a splat (repetition) of a value across the whole vector, return
2777// the smallest size that splats it. For example, "0x01010101010101..." is a
2778// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2779// SplatSize = 1 byte.
2780static bool isConstantSplat(const uint64_t Bits128[2],
2781 const uint64_t Undef128[2],
2782 unsigned &SplatBits, unsigned &SplatUndef,
2783 unsigned &SplatSize) {
2784
2785 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2786 // the same as the lower 64-bits, ignoring undefs.
2787 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2788 return false; // Can't be a splat if two pieces don't match.
2789
2790 uint64_t Bits64 = Bits128[0] | Bits128[1];
2791 uint64_t Undef64 = Undef128[0] & Undef128[1];
2792
2793 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2794 // undefs.
2795 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2796 return false; // Can't be a splat if two pieces don't match.
2797
2798 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2799 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2800
2801 // If the top 16-bits are different than the lower 16-bits, ignoring
2802 // undefs, we have an i32 splat.
2803 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2804 SplatBits = Bits32;
2805 SplatUndef = Undef32;
2806 SplatSize = 4;
2807 return true;
2808 }
2809
2810 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2811 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2812
2813 // If the top 8-bits are different than the lower 8-bits, ignoring
2814 // undefs, we have an i16 splat.
2815 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2816 SplatBits = Bits16;
2817 SplatUndef = Undef16;
2818 SplatSize = 2;
2819 return true;
2820 }
2821
2822 // Otherwise, we have an 8-bit splat.
2823 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2824 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2825 SplatSize = 1;
2826 return true;
2827}
2828
Chris Lattner4a998b92006-04-17 06:00:21 +00002829/// BuildSplatI - Build a canonical splati of Val with an element size of
2830/// SplatSize. Cast the result to VT.
2831static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2832 SelectionDAG &DAG) {
2833 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002834
Chris Lattner4a998b92006-04-17 06:00:21 +00002835 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2836 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2837 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002838
2839 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2840
2841 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2842 if (Val == -1)
2843 SplatSize = 1;
2844
Chris Lattner4a998b92006-04-17 06:00:21 +00002845 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2846
2847 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002848 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002849 SmallVector<SDOperand, 8> Ops;
2850 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2851 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2852 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002853 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002854}
2855
Chris Lattnere7c768e2006-04-18 03:24:30 +00002856/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002857/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002858static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2859 SelectionDAG &DAG,
2860 MVT::ValueType DestVT = MVT::Other) {
2861 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2862 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002863 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2864}
2865
Chris Lattnere7c768e2006-04-18 03:24:30 +00002866/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2867/// specified intrinsic ID.
2868static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2869 SDOperand Op2, SelectionDAG &DAG,
2870 MVT::ValueType DestVT = MVT::Other) {
2871 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2872 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2873 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2874}
2875
2876
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002877/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2878/// amount. The result has the specified value type.
2879static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2880 MVT::ValueType VT, SelectionDAG &DAG) {
2881 // Force LHS/RHS to be the right type.
2882 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2883 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2884
Chris Lattnere2199452006-08-11 17:38:39 +00002885 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002886 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002887 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002888 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002889 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002890 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2891}
2892
Chris Lattnerf1b47082006-04-14 05:19:18 +00002893// If this is a case we can't handle, return null and let the default
2894// expansion code take care of it. If we CAN select this case, and if it
2895// selects to a single instruction, return Op. Otherwise, if we can codegen
2896// this case more efficiently than a constant pool load, lower it to the
2897// sequence of ops that should be used.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002898SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
2899 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00002900 // If this is a vector of constants or undefs, get the bits. A bit in
2901 // UndefBits is set if the corresponding element of the vector is an
2902 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2903 // zero.
2904 uint64_t VectorBits[2];
2905 uint64_t UndefBits[2];
2906 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2907 return SDOperand(); // Not a constant vector.
2908
Chris Lattnerb17f1672006-04-16 01:01:29 +00002909 // If this is a splat (repetition) of a value across the whole vector, return
2910 // the smallest size that splats it. For example, "0x01010101010101..." is a
2911 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2912 // SplatSize = 1 byte.
2913 unsigned SplatBits, SplatUndef, SplatSize;
2914 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2915 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2916
2917 // First, handle single instruction cases.
2918
2919 // All zeros?
2920 if (SplatBits == 0) {
2921 // Canonicalize all zero vectors to be v4i32.
2922 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2923 SDOperand Z = DAG.getConstant(0, MVT::i32);
2924 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2925 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2926 }
2927 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002928 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002929
2930 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2931 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002932 if (SextVal >= -16 && SextVal <= 15)
2933 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002934
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002935
2936 // Two instruction sequences.
2937
Chris Lattner4a998b92006-04-17 06:00:21 +00002938 // If this value is in the range [-32,30] and is even, use:
2939 // tmp = VSPLTI[bhw], result = add tmp, tmp
2940 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2941 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2942 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2943 }
Chris Lattner6876e662006-04-17 06:58:41 +00002944
2945 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2946 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2947 // for fneg/fabs.
2948 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2949 // Make -1 and vspltisw -1:
2950 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2951
2952 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002953 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2954 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002955
2956 // xor by OnesV to invert it.
2957 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2958 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2959 }
2960
2961 // Check to see if this is a wide variety of vsplti*, binop self cases.
2962 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002963 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002964 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002965 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002966 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002967
Owen Anderson718cb662007-09-07 04:06:50 +00002968 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002969 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2970 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2971 int i = SplatCsts[idx];
2972
2973 // Figure out what shift amount will be used by altivec if shifted by i in
2974 // this splat size.
2975 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2976
2977 // vsplti + shl self.
2978 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002979 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002980 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2981 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2982 Intrinsic::ppc_altivec_vslw
2983 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002984 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2985 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002986 }
2987
2988 // vsplti + srl self.
2989 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002990 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002991 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2992 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2993 Intrinsic::ppc_altivec_vsrw
2994 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002995 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2996 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002997 }
2998
2999 // vsplti + sra self.
3000 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003001 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003002 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3003 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3004 Intrinsic::ppc_altivec_vsraw
3005 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003006 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3007 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003008 }
3009
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003010 // vsplti + rol self.
3011 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3012 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003013 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003014 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3015 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3016 Intrinsic::ppc_altivec_vrlw
3017 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003018 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3019 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003020 }
3021
3022 // t = vsplti c, result = vsldoi t, t, 1
3023 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3024 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3025 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3026 }
3027 // t = vsplti c, result = vsldoi t, t, 2
3028 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3029 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3030 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3031 }
3032 // t = vsplti c, result = vsldoi t, t, 3
3033 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3034 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3035 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3036 }
Chris Lattner6876e662006-04-17 06:58:41 +00003037 }
3038
Chris Lattner6876e662006-04-17 06:58:41 +00003039 // Three instruction sequences.
3040
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003041 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3042 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003043 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3044 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003045 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003046 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003047 }
3048 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3049 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003050 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3051 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003052 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003053 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003054 }
3055 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003056
Chris Lattnerf1b47082006-04-14 05:19:18 +00003057 return SDOperand();
3058}
3059
Chris Lattner59138102006-04-17 05:28:54 +00003060/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3061/// the specified operations to build the shuffle.
3062static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
3063 SDOperand RHS, SelectionDAG &DAG) {
3064 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3065 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3066 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3067
3068 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003069 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003070 OP_VMRGHW,
3071 OP_VMRGLW,
3072 OP_VSPLTISW0,
3073 OP_VSPLTISW1,
3074 OP_VSPLTISW2,
3075 OP_VSPLTISW3,
3076 OP_VSLDOI4,
3077 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003078 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003079 };
3080
3081 if (OpNum == OP_COPY) {
3082 if (LHSID == (1*9+2)*9+3) return LHS;
3083 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3084 return RHS;
3085 }
3086
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003087 SDOperand OpLHS, OpRHS;
3088 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3089 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3090
Chris Lattner59138102006-04-17 05:28:54 +00003091 unsigned ShufIdxs[16];
3092 switch (OpNum) {
3093 default: assert(0 && "Unknown i32 permute!");
3094 case OP_VMRGHW:
3095 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3096 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3097 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3098 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3099 break;
3100 case OP_VMRGLW:
3101 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3102 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3103 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3104 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3105 break;
3106 case OP_VSPLTISW0:
3107 for (unsigned i = 0; i != 16; ++i)
3108 ShufIdxs[i] = (i&3)+0;
3109 break;
3110 case OP_VSPLTISW1:
3111 for (unsigned i = 0; i != 16; ++i)
3112 ShufIdxs[i] = (i&3)+4;
3113 break;
3114 case OP_VSPLTISW2:
3115 for (unsigned i = 0; i != 16; ++i)
3116 ShufIdxs[i] = (i&3)+8;
3117 break;
3118 case OP_VSPLTISW3:
3119 for (unsigned i = 0; i != 16; ++i)
3120 ShufIdxs[i] = (i&3)+12;
3121 break;
3122 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003123 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003124 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003125 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003126 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003127 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003128 }
Chris Lattnere2199452006-08-11 17:38:39 +00003129 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003130 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003131 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00003132
3133 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003134 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003135}
3136
Chris Lattnerf1b47082006-04-14 05:19:18 +00003137/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3138/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3139/// return the code it can be lowered into. Worst case, it can always be
3140/// lowered into a vperm.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003141SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3142 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003143 SDOperand V1 = Op.getOperand(0);
3144 SDOperand V2 = Op.getOperand(1);
3145 SDOperand PermMask = Op.getOperand(2);
3146
3147 // Cases that are handled by instructions that take permute immediates
3148 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3149 // selected by the instruction selector.
3150 if (V2.getOpcode() == ISD::UNDEF) {
3151 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3152 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3153 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3154 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3155 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3156 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3157 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3158 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3159 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3160 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3161 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3162 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3163 return Op;
3164 }
3165 }
3166
3167 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3168 // and produce a fixed permutation. If any of these match, do not lower to
3169 // VPERM.
3170 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3171 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3172 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3173 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3174 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3175 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3176 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3177 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3178 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3179 return Op;
3180
Chris Lattner59138102006-04-17 05:28:54 +00003181 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3182 // perfect shuffle table to emit an optimal matching sequence.
3183 unsigned PFIndexes[4];
3184 bool isFourElementShuffle = true;
3185 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3186 unsigned EltNo = 8; // Start out undef.
3187 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3188 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3189 continue; // Undef, ignore it.
3190
3191 unsigned ByteSource =
3192 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3193 if ((ByteSource & 3) != j) {
3194 isFourElementShuffle = false;
3195 break;
3196 }
3197
3198 if (EltNo == 8) {
3199 EltNo = ByteSource/4;
3200 } else if (EltNo != ByteSource/4) {
3201 isFourElementShuffle = false;
3202 break;
3203 }
3204 }
3205 PFIndexes[i] = EltNo;
3206 }
3207
3208 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3209 // perfect shuffle vector to determine if it is cost effective to do this as
3210 // discrete instructions, or whether we should use a vperm.
3211 if (isFourElementShuffle) {
3212 // Compute the index in the perfect shuffle table.
3213 unsigned PFTableIndex =
3214 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3215
3216 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3217 unsigned Cost = (PFEntry >> 30);
3218
3219 // Determining when to avoid vperm is tricky. Many things affect the cost
3220 // of vperm, particularly how many times the perm mask needs to be computed.
3221 // For example, if the perm mask can be hoisted out of a loop or is already
3222 // used (perhaps because there are multiple permutes with the same shuffle
3223 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3224 // the loop requires an extra register.
3225 //
3226 // As a compromise, we only emit discrete instructions if the shuffle can be
3227 // generated in 3 or fewer operations. When we have loop information
3228 // available, if this block is within a loop, we should avoid using vperm
3229 // for 3-operation perms and use a constant pool load instead.
3230 if (Cost < 3)
3231 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3232 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003233
3234 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3235 // vector that will get spilled to the constant pool.
3236 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3237
3238 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3239 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00003240 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003241 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
3242
Chris Lattnere2199452006-08-11 17:38:39 +00003243 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003244 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003245 unsigned SrcElt;
3246 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3247 SrcElt = 0;
3248 else
3249 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003250
3251 for (unsigned j = 0; j != BytesPerElement; ++j)
3252 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3253 MVT::i8));
3254 }
3255
Chris Lattnere2199452006-08-11 17:38:39 +00003256 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3257 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003258 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3259}
3260
Chris Lattner90564f22006-04-18 17:59:36 +00003261/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3262/// altivec comparison. If it is, return true and fill in Opc/isDot with
3263/// information about the intrinsic.
3264static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3265 bool &isDot) {
3266 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3267 CompareOpc = -1;
3268 isDot = false;
3269 switch (IntrinsicID) {
3270 default: return false;
3271 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003272 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3273 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3274 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3275 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3276 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3277 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3278 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3279 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3280 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3281 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3282 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3283 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3284 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3285
3286 // Normal Comparisons.
3287 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3288 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3289 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3290 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3291 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3292 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3293 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3294 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3295 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3296 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3297 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3298 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3299 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3300 }
Chris Lattner90564f22006-04-18 17:59:36 +00003301 return true;
3302}
3303
3304/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3305/// lower, do it, otherwise return null.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003306SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3307 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003308 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3309 // opcode number of the comparison.
3310 int CompareOpc;
3311 bool isDot;
3312 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3313 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003314
Chris Lattner90564f22006-04-18 17:59:36 +00003315 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003316 if (!isDot) {
3317 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3318 Op.getOperand(1), Op.getOperand(2),
3319 DAG.getConstant(CompareOpc, MVT::i32));
3320 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3321 }
3322
3323 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00003324 SDOperand Ops[] = {
3325 Op.getOperand(2), // LHS
3326 Op.getOperand(3), // RHS
3327 DAG.getConstant(CompareOpc, MVT::i32)
3328 };
Chris Lattner1a635d62006-04-14 06:01:58 +00003329 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003330 VTs.push_back(Op.getOperand(2).getValueType());
3331 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003332 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003333
3334 // Now that we have the comparison, emit a copy from the CR to a GPR.
3335 // This is flagged to the above dot comparison.
3336 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3337 DAG.getRegister(PPC::CR6, MVT::i32),
3338 CompNode.getValue(1));
3339
3340 // Unpack the result based on how the target uses it.
3341 unsigned BitNo; // Bit # of CR6.
3342 bool InvertBit; // Invert result?
3343 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3344 default: // Can't happen, don't crash on invalid number though.
3345 case 0: // Return the value of the EQ bit of CR6.
3346 BitNo = 0; InvertBit = false;
3347 break;
3348 case 1: // Return the inverted value of the EQ bit of CR6.
3349 BitNo = 0; InvertBit = true;
3350 break;
3351 case 2: // Return the value of the LT bit of CR6.
3352 BitNo = 2; InvertBit = false;
3353 break;
3354 case 3: // Return the inverted value of the LT bit of CR6.
3355 BitNo = 2; InvertBit = true;
3356 break;
3357 }
3358
3359 // Shift the bit into the low position.
3360 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3361 DAG.getConstant(8-(3-BitNo), MVT::i32));
3362 // Isolate the bit.
3363 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3364 DAG.getConstant(1, MVT::i32));
3365
3366 // If we are supposed to, toggle the bit.
3367 if (InvertBit)
3368 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3369 DAG.getConstant(1, MVT::i32));
3370 return Flags;
3371}
3372
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003373SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3374 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003375 // Create a stack slot that is 16-byte aligned.
3376 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3377 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00003378 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3379 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003380
3381 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003382 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003383 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003384 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003385 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003386}
3387
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003388SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003389 if (Op.getValueType() == MVT::v4i32) {
3390 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3391
3392 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3393 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3394
3395 SDOperand RHSSwap = // = vrlw RHS, 16
3396 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3397
3398 // Shrinkify inputs to v8i16.
3399 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3400 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3401 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3402
3403 // Low parts multiplied together, generating 32-bit results (we ignore the
3404 // top parts).
3405 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3406 LHS, RHS, DAG, MVT::v4i32);
3407
3408 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3409 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3410 // Shift the high parts up 16 bits.
3411 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3412 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3413 } else if (Op.getValueType() == MVT::v8i16) {
3414 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3415
Chris Lattnercea2aa72006-04-18 04:28:57 +00003416 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003417
Chris Lattnercea2aa72006-04-18 04:28:57 +00003418 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3419 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003420 } else if (Op.getValueType() == MVT::v16i8) {
3421 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3422
3423 // Multiply the even 8-bit parts, producing 16-bit sums.
3424 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3425 LHS, RHS, DAG, MVT::v8i16);
3426 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3427
3428 // Multiply the odd 8-bit parts, producing 16-bit sums.
3429 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3430 LHS, RHS, DAG, MVT::v8i16);
3431 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3432
3433 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003434 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003435 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003436 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3437 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003438 }
Chris Lattner19a81522006-04-18 03:57:35 +00003439 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003440 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003441 } else {
3442 assert(0 && "Unknown mul to lower!");
3443 abort();
3444 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003445}
3446
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003447/// LowerOperation - Provide custom lowering hooks for some operations.
3448///
Nate Begeman21e463b2005-10-16 05:39:50 +00003449SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003450 switch (Op.getOpcode()) {
3451 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003452 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3453 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003454 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003455 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003456 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003457 case ISD::VASTART:
3458 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3459 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3460
3461 case ISD::VAARG:
3462 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3463 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3464
Chris Lattneref957102006-06-21 00:34:03 +00003465 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003466 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3467 VarArgsStackOffset, VarArgsNumGPR,
3468 VarArgsNumFPR, PPCSubTarget);
3469
Chris Lattner9f0bc652007-02-25 05:34:32 +00003470 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003471 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003472 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003473 case ISD::DYNAMIC_STACKALLOC:
3474 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003475
Chris Lattner1a635d62006-04-14 06:01:58 +00003476 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3477 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3478 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003479 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003480 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003481
Chris Lattner1a635d62006-04-14 06:01:58 +00003482 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003483 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3484 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3485 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003486
Chris Lattner1a635d62006-04-14 06:01:58 +00003487 // Vector-related lowering.
3488 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3489 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3490 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3491 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003492 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003493
Chris Lattner3fc027d2007-12-08 06:59:59 +00003494 // Frame & Return address.
3495 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003496 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003497 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003498 return SDOperand();
3499}
3500
Chris Lattner1f873002007-11-28 18:44:47 +00003501SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3502 switch (N->getOpcode()) {
3503 default: assert(0 && "Wasn't expecting to be able to lower this!");
3504 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3505 }
3506}
3507
3508
Chris Lattner1a635d62006-04-14 06:01:58 +00003509//===----------------------------------------------------------------------===//
3510// Other Lowering Code
3511//===----------------------------------------------------------------------===//
3512
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003513MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003514PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3515 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003516 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003517 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3518 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003519 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003520 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3521 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003522 "Unexpected instr type to insert");
3523
3524 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3525 // control-flow pattern. The incoming instruction knows the destination vreg
3526 // to set, the condition code register to branch on, the true/false values to
3527 // select between, and a branch opcode to use.
3528 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3529 ilist<MachineBasicBlock>::iterator It = BB;
3530 ++It;
3531
3532 // thisMBB:
3533 // ...
3534 // TrueVal = ...
3535 // cmpTY ccX, r1, r2
3536 // bCC copy1MBB
3537 // fallthrough --> copy0MBB
3538 MachineBasicBlock *thisMBB = BB;
3539 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3540 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003541 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003542 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003543 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003544 MachineFunction *F = BB->getParent();
3545 F->getBasicBlockList().insert(It, copy0MBB);
3546 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003547 // Update machine-CFG edges by first adding all successors of the current
3548 // block to the new block which will contain the Phi node for the select.
3549 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3550 e = BB->succ_end(); i != e; ++i)
3551 sinkMBB->addSuccessor(*i);
3552 // Next, remove all successors of the current block, and add the true
3553 // and fallthrough blocks as its successors.
3554 while(!BB->succ_empty())
3555 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003556 BB->addSuccessor(copy0MBB);
3557 BB->addSuccessor(sinkMBB);
3558
3559 // copy0MBB:
3560 // %FalseValue = ...
3561 // # fallthrough to sinkMBB
3562 BB = copy0MBB;
3563
3564 // Update machine-CFG edges
3565 BB->addSuccessor(sinkMBB);
3566
3567 // sinkMBB:
3568 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3569 // ...
3570 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003571 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003572 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3573 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3574
3575 delete MI; // The pseudo instruction is gone now.
3576 return BB;
3577}
3578
Chris Lattner1a635d62006-04-14 06:01:58 +00003579//===----------------------------------------------------------------------===//
3580// Target Optimization Hooks
3581//===----------------------------------------------------------------------===//
3582
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003583SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3584 DAGCombinerInfo &DCI) const {
3585 TargetMachine &TM = getTargetMachine();
3586 SelectionDAG &DAG = DCI.DAG;
3587 switch (N->getOpcode()) {
3588 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003589 case PPCISD::SHL:
3590 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3591 if (C->getValue() == 0) // 0 << V -> 0.
3592 return N->getOperand(0);
3593 }
3594 break;
3595 case PPCISD::SRL:
3596 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3597 if (C->getValue() == 0) // 0 >>u V -> 0.
3598 return N->getOperand(0);
3599 }
3600 break;
3601 case PPCISD::SRA:
3602 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3603 if (C->getValue() == 0 || // 0 >>s V -> 0.
3604 C->isAllOnesValue()) // -1 >>s V -> -1.
3605 return N->getOperand(0);
3606 }
3607 break;
3608
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003609 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003610 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003611 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3612 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3613 // We allow the src/dst to be either f32/f64, but the intermediate
3614 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003615 if (N->getOperand(0).getValueType() == MVT::i64 &&
3616 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003617 SDOperand Val = N->getOperand(0).getOperand(0);
3618 if (Val.getValueType() == MVT::f32) {
3619 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3620 DCI.AddToWorklist(Val.Val);
3621 }
3622
3623 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003624 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003625 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003626 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003627 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003628 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3629 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003630 DCI.AddToWorklist(Val.Val);
3631 }
3632 return Val;
3633 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3634 // If the intermediate type is i32, we can avoid the load/store here
3635 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003636 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003637 }
3638 }
3639 break;
Chris Lattner51269842006-03-01 05:50:56 +00003640 case ISD::STORE:
3641 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3642 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003643 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003644 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003645 N->getOperand(1).getValueType() == MVT::i32 &&
3646 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003647 SDOperand Val = N->getOperand(1).getOperand(0);
3648 if (Val.getValueType() == MVT::f32) {
3649 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3650 DCI.AddToWorklist(Val.Val);
3651 }
3652 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3653 DCI.AddToWorklist(Val.Val);
3654
3655 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3656 N->getOperand(2), N->getOperand(3));
3657 DCI.AddToWorklist(Val.Val);
3658 return Val;
3659 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003660
3661 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3662 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3663 N->getOperand(1).Val->hasOneUse() &&
3664 (N->getOperand(1).getValueType() == MVT::i32 ||
3665 N->getOperand(1).getValueType() == MVT::i16)) {
3666 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3667 // Do an any-extend to 32-bits if this is a half-word input.
3668 if (BSwapOp.getValueType() == MVT::i16)
3669 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3670
3671 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3672 N->getOperand(2), N->getOperand(3),
3673 DAG.getValueType(N->getOperand(1).getValueType()));
3674 }
3675 break;
3676 case ISD::BSWAP:
3677 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003678 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003679 N->getOperand(0).hasOneUse() &&
3680 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3681 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003682 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003683 // Create the byte-swapping load.
3684 std::vector<MVT::ValueType> VTs;
3685 VTs.push_back(MVT::i32);
3686 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00003687 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00003688 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003689 LD->getChain(), // Chain
3690 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00003691 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00003692 DAG.getValueType(N->getValueType(0)) // VT
3693 };
3694 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003695
3696 // If this is an i16 load, insert the truncate.
3697 SDOperand ResVal = BSLoad;
3698 if (N->getValueType(0) == MVT::i16)
3699 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3700
3701 // First, combine the bswap away. This makes the value produced by the
3702 // load dead.
3703 DCI.CombineTo(N, ResVal);
3704
3705 // Next, combine the load away, we give it a bogus result value but a real
3706 // chain result. The result value is dead because the bswap is dead.
3707 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3708
3709 // Return N so it doesn't get rechecked!
3710 return SDOperand(N, 0);
3711 }
3712
Chris Lattner51269842006-03-01 05:50:56 +00003713 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003714 case PPCISD::VCMP: {
3715 // If a VCMPo node already exists with exactly the same operands as this
3716 // node, use its result instead of this node (VCMPo computes both a CR6 and
3717 // a normal output).
3718 //
3719 if (!N->getOperand(0).hasOneUse() &&
3720 !N->getOperand(1).hasOneUse() &&
3721 !N->getOperand(2).hasOneUse()) {
3722
3723 // Scan all of the users of the LHS, looking for VCMPo's that match.
3724 SDNode *VCMPoNode = 0;
3725
3726 SDNode *LHSN = N->getOperand(0).Val;
3727 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3728 UI != E; ++UI)
3729 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3730 (*UI)->getOperand(1) == N->getOperand(1) &&
3731 (*UI)->getOperand(2) == N->getOperand(2) &&
3732 (*UI)->getOperand(0) == N->getOperand(0)) {
3733 VCMPoNode = *UI;
3734 break;
3735 }
3736
Chris Lattner00901202006-04-18 18:28:22 +00003737 // If there is no VCMPo node, or if the flag value has a single use, don't
3738 // transform this.
3739 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3740 break;
3741
3742 // Look at the (necessarily single) use of the flag value. If it has a
3743 // chain, this transformation is more complex. Note that multiple things
3744 // could use the value result, which we should ignore.
3745 SDNode *FlagUser = 0;
3746 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3747 FlagUser == 0; ++UI) {
3748 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3749 SDNode *User = *UI;
3750 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3751 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3752 FlagUser = User;
3753 break;
3754 }
3755 }
3756 }
3757
3758 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3759 // give up for right now.
3760 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003761 return SDOperand(VCMPoNode, 0);
3762 }
3763 break;
3764 }
Chris Lattner90564f22006-04-18 17:59:36 +00003765 case ISD::BR_CC: {
3766 // If this is a branch on an altivec predicate comparison, lower this so
3767 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3768 // lowering is done pre-legalize, because the legalizer lowers the predicate
3769 // compare down to code that is difficult to reassemble.
3770 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3771 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3772 int CompareOpc;
3773 bool isDot;
3774
3775 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3776 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3777 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3778 assert(isDot && "Can't compare against a vector result!");
3779
3780 // If this is a comparison against something other than 0/1, then we know
3781 // that the condition is never/always true.
3782 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3783 if (Val != 0 && Val != 1) {
3784 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3785 return N->getOperand(0);
3786 // Always !=, turn it into an unconditional branch.
3787 return DAG.getNode(ISD::BR, MVT::Other,
3788 N->getOperand(0), N->getOperand(4));
3789 }
3790
3791 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3792
3793 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003794 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003795 SDOperand Ops[] = {
3796 LHS.getOperand(2), // LHS of compare
3797 LHS.getOperand(3), // RHS of compare
3798 DAG.getConstant(CompareOpc, MVT::i32)
3799 };
Chris Lattner90564f22006-04-18 17:59:36 +00003800 VTs.push_back(LHS.getOperand(2).getValueType());
3801 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003802 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003803
3804 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003805 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003806 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3807 default: // Can't happen, don't crash on invalid number though.
3808 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003809 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003810 break;
3811 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003812 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003813 break;
3814 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003815 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003816 break;
3817 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003818 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003819 break;
3820 }
3821
3822 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003823 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003824 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003825 N->getOperand(4), CompNode.getValue(1));
3826 }
3827 break;
3828 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003829 }
3830
3831 return SDOperand();
3832}
3833
Chris Lattner1a635d62006-04-14 06:01:58 +00003834//===----------------------------------------------------------------------===//
3835// Inline Assembly Support
3836//===----------------------------------------------------------------------===//
3837
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003838void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003839 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003840 APInt &KnownZero,
3841 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003842 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003843 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003844 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003845 switch (Op.getOpcode()) {
3846 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003847 case PPCISD::LBRX: {
3848 // lhbrx is known to have the top bits cleared out.
3849 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3850 KnownZero = 0xFFFF0000;
3851 break;
3852 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003853 case ISD::INTRINSIC_WO_CHAIN: {
3854 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3855 default: break;
3856 case Intrinsic::ppc_altivec_vcmpbfp_p:
3857 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3858 case Intrinsic::ppc_altivec_vcmpequb_p:
3859 case Intrinsic::ppc_altivec_vcmpequh_p:
3860 case Intrinsic::ppc_altivec_vcmpequw_p:
3861 case Intrinsic::ppc_altivec_vcmpgefp_p:
3862 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3863 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3864 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3865 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3866 case Intrinsic::ppc_altivec_vcmpgtub_p:
3867 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3868 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3869 KnownZero = ~1U; // All bits but the low one are known to be zero.
3870 break;
3871 }
3872 }
3873 }
3874}
3875
3876
Chris Lattner4234f572007-03-25 02:14:49 +00003877/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003878/// constraint it is for this target.
3879PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003880PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3881 if (Constraint.size() == 1) {
3882 switch (Constraint[0]) {
3883 default: break;
3884 case 'b':
3885 case 'r':
3886 case 'f':
3887 case 'v':
3888 case 'y':
3889 return C_RegisterClass;
3890 }
3891 }
3892 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003893}
3894
Chris Lattner331d1bc2006-11-02 01:44:04 +00003895std::pair<unsigned, const TargetRegisterClass*>
3896PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3897 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003898 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003899 // GCC RS6000 Constraint Letters
3900 switch (Constraint[0]) {
3901 case 'b': // R1-R31
3902 case 'r': // R0-R31
3903 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3904 return std::make_pair(0U, PPC::G8RCRegisterClass);
3905 return std::make_pair(0U, PPC::GPRCRegisterClass);
3906 case 'f':
3907 if (VT == MVT::f32)
3908 return std::make_pair(0U, PPC::F4RCRegisterClass);
3909 else if (VT == MVT::f64)
3910 return std::make_pair(0U, PPC::F8RCRegisterClass);
3911 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003912 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003913 return std::make_pair(0U, PPC::VRRCRegisterClass);
3914 case 'y': // crrc
3915 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003916 }
3917 }
3918
Chris Lattner331d1bc2006-11-02 01:44:04 +00003919 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003920}
Chris Lattner763317d2006-02-07 00:47:13 +00003921
Chris Lattner331d1bc2006-11-02 01:44:04 +00003922
Chris Lattner48884cd2007-08-25 00:47:38 +00003923/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3924/// vector. If it is invalid, don't add anything to Ops.
3925void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3926 std::vector<SDOperand>&Ops,
3927 SelectionDAG &DAG) {
3928 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003929 switch (Letter) {
3930 default: break;
3931 case 'I':
3932 case 'J':
3933 case 'K':
3934 case 'L':
3935 case 'M':
3936 case 'N':
3937 case 'O':
3938 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003939 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003940 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003941 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003942 switch (Letter) {
3943 default: assert(0 && "Unknown constraint letter!");
3944 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003945 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003946 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003947 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003948 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3949 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003950 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003951 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003952 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003953 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003954 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003955 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003956 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003957 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003958 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003959 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003960 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003961 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003962 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003963 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003964 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003965 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003966 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003967 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003968 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003969 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003970 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003971 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003972 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003973 }
3974 break;
3975 }
3976 }
3977
Chris Lattner48884cd2007-08-25 00:47:38 +00003978 if (Result.Val) {
3979 Ops.push_back(Result);
3980 return;
3981 }
3982
Chris Lattner763317d2006-02-07 00:47:13 +00003983 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003984 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003985}
Evan Chengc4c62572006-03-13 23:20:37 +00003986
Chris Lattnerc9addb72007-03-30 23:15:24 +00003987// isLegalAddressingMode - Return true if the addressing mode represented
3988// by AM is legal for this target, for a load/store of the specified type.
3989bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3990 const Type *Ty) const {
3991 // FIXME: PPC does not allow r+i addressing modes for vectors!
3992
3993 // PPC allows a sign-extended 16-bit immediate field.
3994 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3995 return false;
3996
3997 // No global is ever allowed as a base.
3998 if (AM.BaseGV)
3999 return false;
4000
4001 // PPC only support r+r,
4002 switch (AM.Scale) {
4003 case 0: // "r+i" or just "i", depending on HasBaseReg.
4004 break;
4005 case 1:
4006 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4007 return false;
4008 // Otherwise we have r+r or r+i.
4009 break;
4010 case 2:
4011 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4012 return false;
4013 // Allow 2*r as r+r.
4014 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004015 default:
4016 // No other scales are supported.
4017 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004018 }
4019
4020 return true;
4021}
4022
Evan Chengc4c62572006-03-13 23:20:37 +00004023/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004024/// as the offset of the target addressing mode for load / store of the
4025/// given type.
4026bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004027 // PPC allows a sign-extended 16-bit immediate field.
4028 return (V > -(1 << 16) && V < (1 << 16)-1);
4029}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004030
4031bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004032 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004033}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004034
Chris Lattner3fc027d2007-12-08 06:59:59 +00004035SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4036 // Depths > 0 not supported yet!
4037 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4038 return SDOperand();
4039
4040 MachineFunction &MF = DAG.getMachineFunction();
4041 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
4042 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
4043 if (RAIdx == 0) {
4044 bool isPPC64 = PPCSubTarget.isPPC64();
4045 int Offset =
4046 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
4047
4048 // Set up a frame object for the return address.
4049 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
4050
4051 // Remember it for next time.
4052 FuncInfo->setReturnAddrSaveIndex(RAIdx);
4053
4054 // Make sure the function really does not optimize away the store of the RA
4055 // to the stack.
4056 FuncInfo->setLRStoreRequired();
4057 }
4058
4059 // Just load the return address off the stack.
4060 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
4061 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4062}
4063
4064SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004065 // Depths > 0 not supported yet!
4066 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4067 return SDOperand();
4068
4069 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4070 bool isPPC64 = PtrVT == MVT::i64;
4071
4072 MachineFunction &MF = DAG.getMachineFunction();
4073 MachineFrameInfo *MFI = MF.getFrameInfo();
4074 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4075 && MFI->getStackSize();
4076
4077 if (isPPC64)
4078 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004079 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004080 else
4081 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4082 MVT::i32);
4083}