blob: bbaa308ee8104e0a98ad0467ac9b04918f25bb41 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Eric Christopherab695882010-07-21 22:26:11 +000029#include "llvm/CodeGen/Analysis.h"
30#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/CodeGen/MachineConstantPool.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000036#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher038fea52010-08-17 00:46:57 +000050static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000051DisableARMFastISel("disable-arm-fast-isel",
52 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000053 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000054
Eric Christopherab695882010-07-21 22:26:11 +000055namespace {
56
57class ARMFastISel : public FastISel {
58
59 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
60 /// make the right decision when generating code for different targets.
61 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000062 const TargetMachine &TM;
63 const TargetInstrInfo &TII;
64 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000065 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000066
Eric Christopher8cf6c602010-09-29 22:24:45 +000067 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000068 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000069 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000070
Eric Christopherab695882010-07-21 22:26:11 +000071 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000072 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000073 : FastISel(funcInfo),
74 TM(funcInfo.MF->getTarget()),
75 TII(*TM.getInstrInfo()),
76 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000077 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000078 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +000079 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000080 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000081 }
82
Eric Christophercb592292010-08-20 00:20:31 +000083 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +000084 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
85 const TargetRegisterClass *RC);
86 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
87 const TargetRegisterClass *RC,
88 unsigned Op0, bool Op0IsKill);
89 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
90 const TargetRegisterClass *RC,
91 unsigned Op0, bool Op0IsKill,
92 unsigned Op1, bool Op1IsKill);
93 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
94 const TargetRegisterClass *RC,
95 unsigned Op0, bool Op0IsKill,
96 uint64_t Imm);
97 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
98 const TargetRegisterClass *RC,
99 unsigned Op0, bool Op0IsKill,
100 const ConstantFP *FPImm);
101 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
102 const TargetRegisterClass *RC,
103 uint64_t Imm);
104 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC,
106 unsigned Op0, bool Op0IsKill,
107 unsigned Op1, bool Op1IsKill,
108 uint64_t Imm);
109 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
110 unsigned Op0, bool Op0IsKill,
111 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000112
Eric Christophercb592292010-08-20 00:20:31 +0000113 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000114 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000115 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000116 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000117
118 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000119
Eric Christopher83007122010-08-23 21:44:12 +0000120 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000121 private:
Eric Christopher17787722010-10-21 21:47:51 +0000122 bool SelectLoad(const Instruction *I);
123 bool SelectStore(const Instruction *I);
124 bool SelectBranch(const Instruction *I);
125 bool SelectCmp(const Instruction *I);
126 bool SelectFPExt(const Instruction *I);
127 bool SelectFPTrunc(const Instruction *I);
128 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
129 bool SelectSIToFP(const Instruction *I);
130 bool SelectFPToSI(const Instruction *I);
131 bool SelectSDiv(const Instruction *I);
132 bool SelectSRem(const Instruction *I);
133 bool SelectCall(const Instruction *I);
134 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000135 bool SelectRet(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000136
Eric Christopher83007122010-08-23 21:44:12 +0000137 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000138 private:
Eric Christopherb1cc8482010-08-25 07:23:49 +0000139 bool isTypeLegal(const Type *Ty, EVT &VT);
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000140 bool isLoadTypeLegal(const Type *Ty, EVT &VT);
Eric Christopher404be0c2010-10-17 11:08:44 +0000141 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, unsigned Base, int Offset);
142 bool ARMEmitStore(EVT VT, unsigned SrcReg, unsigned Base, int Offset);
143 bool ARMComputeRegOffset(const Value *Obj, unsigned &Base, int &Offset);
144 void ARMSimplifyRegOffset(unsigned &Base, int &Offset, EVT VT);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000145 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000146 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000147 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000148 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000149 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000150
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000151 // Call handling routines.
152 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000153 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
154 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000155 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000156 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000157 SmallVectorImpl<unsigned> &ArgRegs,
158 SmallVectorImpl<EVT> &ArgVTs,
159 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
160 SmallVectorImpl<unsigned> &RegArgs,
161 CallingConv::ID CC,
162 unsigned &NumBytes);
163 bool FinishCall(EVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
164 const Instruction *I, CallingConv::ID CC,
165 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000166 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000167
168 // OptionalDef handling routines.
169 private:
Eric Christopher456144e2010-08-19 00:37:05 +0000170 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
171 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
172};
Eric Christopherab695882010-07-21 22:26:11 +0000173
174} // end anonymous namespace
175
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000176#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000177
Eric Christopher456144e2010-08-19 00:37:05 +0000178// DefinesOptionalPredicate - This is different from DefinesPredicate in that
179// we don't care about implicit defs here, just places we'll need to add a
180// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
181bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
182 const TargetInstrDesc &TID = MI->getDesc();
183 if (!TID.hasOptionalDef())
184 return false;
185
186 // Look to see if our OptionalDef is defining CPSR or CCR.
187 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
188 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000189 if (!MO.isReg() || !MO.isDef()) continue;
190 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000191 *CPSR = true;
192 }
193 return true;
194}
195
196// If the machine is predicable go ahead and add the predicate operands, if
197// it needs default CC operands add those.
198const MachineInstrBuilder &
199ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
200 MachineInstr *MI = &*MIB;
201
202 // Do we use a predicate?
203 if (TII.isPredicable(MI))
204 AddDefaultPred(MIB);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000205
Eric Christopher456144e2010-08-19 00:37:05 +0000206 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
207 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000208 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000209 if (DefinesOptionalPredicate(MI, &CPSR)) {
210 if (CPSR)
211 AddDefaultT1CC(MIB);
212 else
213 AddDefaultCC(MIB);
214 }
215 return MIB;
216}
217
Eric Christopher0fe7d542010-08-17 01:25:29 +0000218unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
219 const TargetRegisterClass* RC) {
220 unsigned ResultReg = createResultReg(RC);
221 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
222
Eric Christopher456144e2010-08-19 00:37:05 +0000223 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000224 return ResultReg;
225}
226
227unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
228 const TargetRegisterClass *RC,
229 unsigned Op0, bool Op0IsKill) {
230 unsigned ResultReg = createResultReg(RC);
231 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
232
233 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000234 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000235 .addReg(Op0, Op0IsKill * RegState::Kill));
236 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000237 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000238 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000239 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000240 TII.get(TargetOpcode::COPY), ResultReg)
241 .addReg(II.ImplicitDefs[0]));
242 }
243 return ResultReg;
244}
245
246unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
247 const TargetRegisterClass *RC,
248 unsigned Op0, bool Op0IsKill,
249 unsigned Op1, bool Op1IsKill) {
250 unsigned ResultReg = createResultReg(RC);
251 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
252
253 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000254 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000255 .addReg(Op0, Op0IsKill * RegState::Kill)
256 .addReg(Op1, Op1IsKill * RegState::Kill));
257 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000258 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000259 .addReg(Op0, Op0IsKill * RegState::Kill)
260 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000261 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000262 TII.get(TargetOpcode::COPY), ResultReg)
263 .addReg(II.ImplicitDefs[0]));
264 }
265 return ResultReg;
266}
267
268unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
269 const TargetRegisterClass *RC,
270 unsigned Op0, bool Op0IsKill,
271 uint64_t Imm) {
272 unsigned ResultReg = createResultReg(RC);
273 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
274
275 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000276 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000277 .addReg(Op0, Op0IsKill * RegState::Kill)
278 .addImm(Imm));
279 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000280 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000281 .addReg(Op0, Op0IsKill * RegState::Kill)
282 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000283 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000284 TII.get(TargetOpcode::COPY), ResultReg)
285 .addReg(II.ImplicitDefs[0]));
286 }
287 return ResultReg;
288}
289
290unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
291 const TargetRegisterClass *RC,
292 unsigned Op0, bool Op0IsKill,
293 const ConstantFP *FPImm) {
294 unsigned ResultReg = createResultReg(RC);
295 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
296
297 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299 .addReg(Op0, Op0IsKill * RegState::Kill)
300 .addFPImm(FPImm));
301 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303 .addReg(Op0, Op0IsKill * RegState::Kill)
304 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000305 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306 TII.get(TargetOpcode::COPY), ResultReg)
307 .addReg(II.ImplicitDefs[0]));
308 }
309 return ResultReg;
310}
311
312unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
313 const TargetRegisterClass *RC,
314 unsigned Op0, bool Op0IsKill,
315 unsigned Op1, bool Op1IsKill,
316 uint64_t Imm) {
317 unsigned ResultReg = createResultReg(RC);
318 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
319
320 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000321 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000322 .addReg(Op0, Op0IsKill * RegState::Kill)
323 .addReg(Op1, Op1IsKill * RegState::Kill)
324 .addImm(Imm));
325 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 .addReg(Op0, Op0IsKill * RegState::Kill)
328 .addReg(Op1, Op1IsKill * RegState::Kill)
329 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 TII.get(TargetOpcode::COPY), ResultReg)
332 .addReg(II.ImplicitDefs[0]));
333 }
334 return ResultReg;
335}
336
337unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
338 const TargetRegisterClass *RC,
339 uint64_t Imm) {
340 unsigned ResultReg = createResultReg(RC);
341 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000342
Eric Christopher0fe7d542010-08-17 01:25:29 +0000343 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000344 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000345 .addImm(Imm));
346 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000348 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000349 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000350 TII.get(TargetOpcode::COPY), ResultReg)
351 .addReg(II.ImplicitDefs[0]));
352 }
353 return ResultReg;
354}
355
356unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
357 unsigned Op0, bool Op0IsKill,
358 uint32_t Idx) {
359 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
360 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
361 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000362 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363 DL, TII.get(TargetOpcode::COPY), ResultReg)
364 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
365 return ResultReg;
366}
367
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000368// TODO: Don't worry about 64-bit now, but when this is fixed remove the
369// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000370unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000371 if (VT.getSimpleVT().SimpleTy == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000372
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000373 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
375 TII.get(ARM::VMOVRS), MoveReg)
376 .addReg(SrcReg));
377 return MoveReg;
378}
379
380unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000381 if (VT.getSimpleVT().SimpleTy == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000382
Eric Christopheraa3ace12010-09-09 20:49:25 +0000383 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
384 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000385 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000386 .addReg(SrcReg));
387 return MoveReg;
388}
389
Eric Christopher9ed58df2010-09-09 00:19:41 +0000390// For double width floating point we need to materialize two constants
391// (the high and the low) into integer registers then use a move to get
392// the combined constant into an FP reg.
393unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
394 const APFloat Val = CFP->getValueAPF();
395 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000396
Eric Christopher9ed58df2010-09-09 00:19:41 +0000397 // This checks to see if we can use VFP3 instructions to materialize
398 // a constant, otherwise we have to go through the constant pool.
399 if (TLI.isFPImmLegal(Val, VT)) {
400 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
401 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
402 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
403 DestReg)
404 .addFPImm(CFP));
405 return DestReg;
406 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000407
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000408 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000409 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000410
Eric Christopher238bb162010-09-09 23:50:00 +0000411 // MachineConstantPool wants an explicit alignment.
412 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
413 if (Align == 0) {
414 // TODO: Figure out if this is correct.
415 Align = TD.getTypeAllocSize(CFP->getType());
416 }
417 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
418 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
419 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000420
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000421 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000422 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
423 DestReg)
424 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000425 .addReg(0));
426 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000427}
428
Eric Christopher744c7c82010-09-28 22:47:54 +0000429unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000430
Eric Christopher744c7c82010-09-28 22:47:54 +0000431 // For now 32-bit only.
432 if (VT.getSimpleVT().SimpleTy != MVT::i32) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000433
Eric Christopher56d2b722010-09-02 23:43:26 +0000434 // MachineConstantPool wants an explicit alignment.
435 unsigned Align = TD.getPrefTypeAlignment(C->getType());
436 if (Align == 0) {
437 // TODO: Figure out if this is correct.
438 Align = TD.getTypeAllocSize(C->getType());
439 }
440 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopher744c7c82010-09-28 22:47:54 +0000441 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherdccd2c32010-10-11 08:38:55 +0000442
Eric Christopher56d2b722010-09-02 23:43:26 +0000443 if (isThumb)
444 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000445 TII.get(ARM::t2LDRpci), DestReg)
446 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000447 else
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000448 // The extra reg and immediate are for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000449 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000450 TII.get(ARM::LDRcp), DestReg)
451 .addConstantPoolIndex(Idx)
Eric Christopher56d2b722010-09-02 23:43:26 +0000452 .addReg(0).addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000453
Eric Christopher56d2b722010-09-02 23:43:26 +0000454 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000455}
456
Eric Christopherc9932f62010-10-01 23:24:42 +0000457unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000458 // For now 32-bit only.
459 if (VT.getSimpleVT().SimpleTy != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000460
Eric Christopher890dbbe2010-10-02 00:32:44 +0000461 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000462
Eric Christopher890dbbe2010-10-02 00:32:44 +0000463 // TODO: No external globals for now.
464 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000465
Eric Christopher890dbbe2010-10-02 00:32:44 +0000466 // TODO: Need more magic for ARM PIC.
467 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000468
Eric Christopher890dbbe2010-10-02 00:32:44 +0000469 // MachineConstantPool wants an explicit alignment.
470 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
471 if (Align == 0) {
472 // TODO: Figure out if this is correct.
473 Align = TD.getTypeAllocSize(GV->getType());
474 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000475
Eric Christopher890dbbe2010-10-02 00:32:44 +0000476 // Grab index.
477 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
478 unsigned Id = AFI->createConstPoolEntryUId();
479 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
480 ARMCP::CPValue, PCAdj);
481 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000482
Eric Christopher890dbbe2010-10-02 00:32:44 +0000483 // Load value.
484 MachineInstrBuilder MIB;
485 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
486 if (isThumb) {
487 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
488 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
489 .addConstantPoolIndex(Idx);
490 if (RelocM == Reloc::PIC_)
491 MIB.addImm(Id);
492 } else {
493 // The extra reg and immediate are for addrmode2.
494 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
495 DestReg)
496 .addConstantPoolIndex(Idx)
497 .addReg(0).addImm(0);
498 }
499 AddOptionalDefs(MIB);
500 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000501}
502
Eric Christopher9ed58df2010-09-09 00:19:41 +0000503unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
504 EVT VT = TLI.getValueType(C->getType(), true);
505
506 // Only handle simple types.
507 if (!VT.isSimple()) return 0;
508
509 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
510 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000511 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
512 return ARMMaterializeGV(GV, VT);
513 else if (isa<ConstantInt>(C))
514 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000515
Eric Christopherc9932f62010-10-01 23:24:42 +0000516 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000517}
518
Eric Christopherf9764fa2010-09-30 20:49:44 +0000519unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
520 // Don't handle dynamic allocas.
521 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000522
Eric Christopherf9764fa2010-09-30 20:49:44 +0000523 EVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000524 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000525
Eric Christopherf9764fa2010-09-30 20:49:44 +0000526 DenseMap<const AllocaInst*, int>::iterator SI =
527 FuncInfo.StaticAllocaMap.find(AI);
528
529 // This will get lowered later into the correct offsets and registers
530 // via rewriteXFrameIndex.
531 if (SI != FuncInfo.StaticAllocaMap.end()) {
532 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
533 unsigned ResultReg = createResultReg(RC);
534 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
535 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
536 TII.get(Opc), ResultReg)
537 .addFrameIndex(SI->second)
538 .addImm(0));
539 return ResultReg;
540 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000541
Eric Christopherf9764fa2010-09-30 20:49:44 +0000542 return 0;
543}
544
Eric Christopherb1cc8482010-08-25 07:23:49 +0000545bool ARMFastISel::isTypeLegal(const Type *Ty, EVT &VT) {
546 VT = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000547
Eric Christopherb1cc8482010-08-25 07:23:49 +0000548 // Only handle simple types.
549 if (VT == MVT::Other || !VT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000550
Eric Christopherdc908042010-08-31 01:28:42 +0000551 // Handle all legal types, i.e. a register that will directly hold this
552 // value.
553 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000554}
555
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000556bool ARMFastISel::isLoadTypeLegal(const Type *Ty, EVT &VT) {
557 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000558
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000559 // If this is a type than can be sign or zero-extended to a basic operation
560 // go ahead and accept it now.
561 if (VT == MVT::i8 || VT == MVT::i16)
562 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000563
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000564 return false;
565}
566
Eric Christophercb0b04b2010-08-24 00:07:24 +0000567// Computes the Reg+Offset to get to an object.
Eric Christopher404be0c2010-10-17 11:08:44 +0000568bool ARMFastISel::ARMComputeRegOffset(const Value *Obj, unsigned &Base,
Eric Christopher83007122010-08-23 21:44:12 +0000569 int &Offset) {
570 // Some boilerplate from the X86 FastISel.
571 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000572 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000573 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000574 // Don't walk into other basic blocks; it's possible we haven't
575 // visited them yet, so the instructions may not yet be assigned
576 // virtual registers.
577 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
578 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000579 Opcode = I->getOpcode();
580 U = I;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000581 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000582 Opcode = C->getOpcode();
583 U = C;
584 }
585
Eric Christophercb0b04b2010-08-24 00:07:24 +0000586 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000587 if (Ty->getAddressSpace() > 255)
588 // Fast instruction selection doesn't support the special
589 // address spaces.
590 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000591
Eric Christopher83007122010-08-23 21:44:12 +0000592 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000593 default:
Eric Christopher83007122010-08-23 21:44:12 +0000594 break;
Eric Christopher55324332010-10-12 00:43:21 +0000595 case Instruction::BitCast: {
596 // Look through bitcasts.
Eric Christophera3224252010-10-15 21:32:12 +0000597 return ARMComputeRegOffset(U->getOperand(0), Base, Offset);
Eric Christopher55324332010-10-12 00:43:21 +0000598 }
599 case Instruction::IntToPtr: {
600 // Look past no-op inttoptrs.
601 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christophera3224252010-10-15 21:32:12 +0000602 return ARMComputeRegOffset(U->getOperand(0), Base, Offset);
Eric Christopher55324332010-10-12 00:43:21 +0000603 break;
604 }
605 case Instruction::PtrToInt: {
606 // Look past no-op ptrtoints.
607 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christophera3224252010-10-15 21:32:12 +0000608 return ARMComputeRegOffset(U->getOperand(0), Base, Offset);
Eric Christopher55324332010-10-12 00:43:21 +0000609 break;
610 }
Eric Christophereae84392010-10-14 09:29:41 +0000611 case Instruction::GetElementPtr: {
612 int SavedOffset = Offset;
Eric Christopher404be0c2010-10-17 11:08:44 +0000613 unsigned SavedBase = Base;
Eric Christophereae84392010-10-14 09:29:41 +0000614 int TmpOffset = Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000615
Eric Christophereae84392010-10-14 09:29:41 +0000616 // Iterate through the GEP folding the constants into offsets where
617 // we can.
618 gep_type_iterator GTI = gep_type_begin(U);
619 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
620 i != e; ++i, ++GTI) {
621 const Value *Op = *i;
622 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
623 const StructLayout *SL = TD.getStructLayout(STy);
624 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
625 TmpOffset += SL->getElementOffset(Idx);
626 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000627 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
628 SmallVector<const Value *, 4> Worklist;
629 Worklist.push_back(Op);
630 do {
631 Op = Worklist.pop_back_val();
632 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
633 // Constant-offset addressing.
634 TmpOffset += CI->getSExtValue() * S;
Eric Christopherdc0b0ef2010-10-17 01:41:46 +0000635 } else if (isa<AddOperator>(Op) &&
Eric Christopher2896df82010-10-15 18:02:07 +0000636 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
637 // An add with a constant operand. Fold the constant.
638 ConstantInt *CI =
639 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
640 TmpOffset += CI->getSExtValue() * S;
641 // Add the other operand back to the work list.
642 Worklist.push_back(cast<AddOperator>(Op)->getOperand(0));
643 } else
644 goto unsupported_gep;
645 } while (!Worklist.empty());
Eric Christophereae84392010-10-14 09:29:41 +0000646 }
647 }
Eric Christopher2896df82010-10-15 18:02:07 +0000648
649 // Try to grab the base operand now.
Eric Christophereae84392010-10-14 09:29:41 +0000650 Offset = TmpOffset;
Eric Christophera3224252010-10-15 21:32:12 +0000651 if (ARMComputeRegOffset(U->getOperand(0), Base, Offset)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000652
653 // We failed, restore everything and try the other options.
Eric Christophereae84392010-10-14 09:29:41 +0000654 Offset = SavedOffset;
Eric Christophera3224252010-10-15 21:32:12 +0000655 Base = SavedBase;
Eric Christopher2896df82010-10-15 18:02:07 +0000656
Eric Christophereae84392010-10-14 09:29:41 +0000657 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000658 break;
659 }
Eric Christopher83007122010-08-23 21:44:12 +0000660 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000661 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopherd56d61a2010-10-17 01:51:42 +0000662 unsigned Reg = TargetMaterializeAlloca(AI);
663
664 if (Reg == 0) return false;
665
Eric Christopher404be0c2010-10-17 11:08:44 +0000666 Base = Reg;
Eric Christopherd56d61a2010-10-17 01:51:42 +0000667 return true;
Eric Christopher83007122010-08-23 21:44:12 +0000668 }
669 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000670
Eric Christophera9c57512010-10-13 21:41:51 +0000671 // Materialize the global variable's address into a reg which can
672 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000673 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000674 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
675 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000676
Eric Christopher404be0c2010-10-17 11:08:44 +0000677 Base = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000678 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000679 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000680
Eric Christophercb0b04b2010-08-24 00:07:24 +0000681 // Try to get this in a register if nothing else has worked.
Eric Christopher404be0c2010-10-17 11:08:44 +0000682 if (Base == 0) Base = getRegForValue(Obj);
683 return Base != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000684}
685
Eric Christopher404be0c2010-10-17 11:08:44 +0000686void ARMFastISel::ARMSimplifyRegOffset(unsigned &Base, int &Offset, EVT VT) {
Eric Christopher404be0c2010-10-17 11:08:44 +0000687
Eric Christopher212ae932010-10-21 19:40:30 +0000688 assert(VT.isSimple() && "Non-simple types are invalid here!");
689
690 bool needsLowering = false;
691 switch (VT.getSimpleVT().SimpleTy) {
692 default:
693 assert(false && "Unhandled load/store type!");
694 case MVT::i1:
695 case MVT::i8:
696 case MVT::i16:
697 case MVT::i32:
698 // Integer loads/stores handle 12-bit offsets.
699 needsLowering = ((Offset & 0xfff) != Offset);
700 break;
701 case MVT::f32:
702 case MVT::f64:
703 // Floating point operands handle 8-bit offsets.
704 needsLowering = ((Offset & 0xff) != Offset);
705 break;
706 }
707
708 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000709 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000710 if (needsLowering) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000711 ARMCC::CondCodes Pred = ARMCC::AL;
712 unsigned PredReg = 0;
713
Eric Christopher2896df82010-10-15 18:02:07 +0000714 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
715 ARM::GPRRegisterClass;
716 unsigned BaseReg = createResultReg(RC);
717
Eric Christophereaa204b2010-09-02 01:39:14 +0000718 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000719 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher404be0c2010-10-17 11:08:44 +0000720 BaseReg, Base, Offset, Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000721 static_cast<const ARMBaseInstrInfo&>(TII));
722 else {
723 assert(AFI->isThumb2Function());
724 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher404be0c2010-10-17 11:08:44 +0000725 BaseReg, Base, Offset, Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000726 static_cast<const ARMBaseInstrInfo&>(TII));
727 }
Eric Christophereae84392010-10-14 09:29:41 +0000728 Offset = 0;
Eric Christopher404be0c2010-10-17 11:08:44 +0000729 Base = BaseReg;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000730 }
Eric Christopher83007122010-08-23 21:44:12 +0000731}
732
Eric Christopherb1cc8482010-08-25 07:23:49 +0000733bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg,
Eric Christopher404be0c2010-10-17 11:08:44 +0000734 unsigned Base, int Offset) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000735
Eric Christopherb1cc8482010-08-25 07:23:49 +0000736 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000737 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000738 TargetRegisterClass *RC;
Eric Christopher6dab1372010-09-18 01:59:37 +0000739 bool isFloat = false;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000740 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000741 default:
Eric Christopher98de5b42010-09-29 00:49:09 +0000742 // This is mostly going to be Neon/vector support.
Eric Christopher548d1bb2010-08-30 23:48:26 +0000743 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000744 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000745 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000746 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000747 break;
748 case MVT::i8:
Eric Christopher45c60712010-10-17 01:40:27 +0000749 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRB;
Eric Christopher7a56f332010-10-08 01:13:17 +0000750 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000751 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000752 case MVT::i32:
Eric Christopher45c60712010-10-17 01:40:27 +0000753 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDR;
Eric Christopher7a56f332010-10-08 01:13:17 +0000754 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000755 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000756 case MVT::f32:
757 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000758 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000759 isFloat = true;
760 break;
761 case MVT::f64:
762 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000763 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000764 isFloat = true;
765 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000766 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000767
Eric Christopheree56ea62010-10-07 05:50:44 +0000768 ResultReg = createResultReg(RC);
Eric Christopher404be0c2010-10-17 11:08:44 +0000769
Eric Christopher212ae932010-10-21 19:40:30 +0000770 ARMSimplifyRegOffset(Base, Offset, VT);
771
772 // addrmode5 output depends on the selection dag addressing dividing the
773 // offset by 4 that it then later multiplies. Do this here as well.
774 if (isFloat)
775 Offset /= 4;
776
Eric Christopher7a56f332010-10-08 01:13:17 +0000777 // The thumb and floating point instructions both take 2 operands, ARM takes
778 // another register.
Eric Christopher404be0c2010-10-17 11:08:44 +0000779 if (isFloat || isThumb)
Eric Christopher6dab1372010-09-18 01:59:37 +0000780 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
781 TII.get(Opc), ResultReg)
Eric Christopher404be0c2010-10-17 11:08:44 +0000782 .addReg(Base).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000783 else
784 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
785 TII.get(Opc), ResultReg)
Eric Christopher404be0c2010-10-17 11:08:44 +0000786 .addReg(Base).addReg(0).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000787 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000788}
789
Eric Christopher43b62be2010-09-27 06:02:23 +0000790bool ARMFastISel::SelectLoad(const Instruction *I) {
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000791 // Verify we have a legal type before going any further.
792 EVT VT;
793 if (!isLoadTypeLegal(I->getType(), VT))
794 return false;
795
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000796 // Our register and offset with innocuous defaults.
Eric Christopher404be0c2010-10-17 11:08:44 +0000797 unsigned Base = 0;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000798 int Offset = 0;
799
800 // See if we can handle this as Reg + Offset
Eric Christophera3224252010-10-15 21:32:12 +0000801 if (!ARMComputeRegOffset(I->getOperand(0), Base, Offset))
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000802 return false;
803
804 unsigned ResultReg;
Eric Christophera3224252010-10-15 21:32:12 +0000805 if (!ARMEmitLoad(VT, ResultReg, Base, Offset)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000806
807 UpdateValueMap(I, ResultReg);
808 return true;
809}
810
Eric Christopher318b6ee2010-09-02 00:53:56 +0000811bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg,
Eric Christopher404be0c2010-10-17 11:08:44 +0000812 unsigned Base, int Offset) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000813 unsigned StrOpc;
Eric Christopherb74558a2010-09-18 01:23:38 +0000814 bool isFloat = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000815 switch (VT.getSimpleVT().SimpleTy) {
816 default: return false;
817 case MVT::i1:
Eric Christopher2896df82010-10-15 18:02:07 +0000818 case MVT::i8:
Eric Christopher45c60712010-10-17 01:40:27 +0000819 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRB;
Eric Christopher15418772010-10-12 05:39:06 +0000820 break;
821 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000822 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +0000823 break;
Eric Christopher47650ec2010-10-16 01:10:35 +0000824 case MVT::i32:
Eric Christopher45c60712010-10-17 01:40:27 +0000825 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STR;
Eric Christopher47650ec2010-10-16 01:10:35 +0000826 break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000827 case MVT::f32:
828 if (!Subtarget->hasVFP2()) return false;
829 StrOpc = ARM::VSTRS;
Eric Christopherb74558a2010-09-18 01:23:38 +0000830 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000831 break;
832 case MVT::f64:
833 if (!Subtarget->hasVFP2()) return false;
834 StrOpc = ARM::VSTRD;
Eric Christopherb74558a2010-09-18 01:23:38 +0000835 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000836 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000837 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000838
Eric Christopher212ae932010-10-21 19:40:30 +0000839 ARMSimplifyRegOffset(Base, Offset, VT);
840
841 // addrmode5 output depends on the selection dag addressing dividing the
842 // offset by 4 that it then later multiplies. Do this here as well.
843 if (isFloat)
844 Offset /= 4;
845
Eric Christopherb74558a2010-09-18 01:23:38 +0000846 // The thumb addressing mode has operands swapped from the arm addressing
847 // mode, the floating point one only has two operands.
Eric Christopher404be0c2010-10-17 11:08:44 +0000848 if (isFloat || isThumb)
Eric Christopherb74558a2010-09-18 01:23:38 +0000849 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000850 TII.get(StrOpc))
Eric Christopher404be0c2010-10-17 11:08:44 +0000851 .addReg(SrcReg).addReg(Base).addImm(Offset));
Eric Christopher318b6ee2010-09-02 00:53:56 +0000852 else
853 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000854 TII.get(StrOpc))
Eric Christopher404be0c2010-10-17 11:08:44 +0000855 .addReg(SrcReg).addReg(Base).addReg(0).addImm(Offset));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000856
Eric Christopher318b6ee2010-09-02 00:53:56 +0000857 return true;
858}
859
Eric Christopher43b62be2010-09-27 06:02:23 +0000860bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000861 Value *Op0 = I->getOperand(0);
862 unsigned SrcReg = 0;
863
Eric Christopher543cf052010-09-01 22:16:27 +0000864 // Yay type legalization
865 EVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000866 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000867 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000868
Eric Christopher1b61ef42010-09-02 01:48:11 +0000869 // Get the value to be stored into a register.
870 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000871 if (SrcReg == 0)
872 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000873
Eric Christopher318b6ee2010-09-02 00:53:56 +0000874 // Our register and offset with innocuous defaults.
Eric Christopher404be0c2010-10-17 11:08:44 +0000875 unsigned Base = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000876 int Offset = 0;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000877
Eric Christopher318b6ee2010-09-02 00:53:56 +0000878 // See if we can handle this as Reg + Offset
Eric Christophera3224252010-10-15 21:32:12 +0000879 if (!ARMComputeRegOffset(I->getOperand(1), Base, Offset))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000880 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000881
Eric Christophera3224252010-10-15 21:32:12 +0000882 if (!ARMEmitStore(VT, SrcReg, Base, Offset)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000883
Eric Christophera5b1e682010-09-17 22:28:18 +0000884 return true;
885}
886
887static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
888 switch (Pred) {
889 // Needs two compares...
890 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +0000891 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +0000892 default:
893 assert(false && "Unhandled CmpInst::Predicate!");
894 return ARMCC::AL;
895 case CmpInst::ICMP_EQ:
896 case CmpInst::FCMP_OEQ:
897 return ARMCC::EQ;
898 case CmpInst::ICMP_SGT:
899 case CmpInst::FCMP_OGT:
900 return ARMCC::GT;
901 case CmpInst::ICMP_SGE:
902 case CmpInst::FCMP_OGE:
903 return ARMCC::GE;
904 case CmpInst::ICMP_UGT:
905 case CmpInst::FCMP_UGT:
906 return ARMCC::HI;
907 case CmpInst::FCMP_OLT:
908 return ARMCC::MI;
909 case CmpInst::ICMP_ULE:
910 case CmpInst::FCMP_OLE:
911 return ARMCC::LS;
912 case CmpInst::FCMP_ORD:
913 return ARMCC::VC;
914 case CmpInst::FCMP_UNO:
915 return ARMCC::VS;
916 case CmpInst::FCMP_UGE:
917 return ARMCC::PL;
918 case CmpInst::ICMP_SLT:
919 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +0000920 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +0000921 case CmpInst::ICMP_SLE:
922 case CmpInst::FCMP_ULE:
923 return ARMCC::LE;
924 case CmpInst::FCMP_UNE:
925 case CmpInst::ICMP_NE:
926 return ARMCC::NE;
927 case CmpInst::ICMP_UGE:
928 return ARMCC::HS;
929 case CmpInst::ICMP_ULT:
930 return ARMCC::LO;
931 }
Eric Christopher543cf052010-09-01 22:16:27 +0000932}
933
Eric Christopher43b62be2010-09-27 06:02:23 +0000934bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +0000935 const BranchInst *BI = cast<BranchInst>(I);
936 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
937 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +0000938
Eric Christophere5734102010-09-03 00:35:47 +0000939 // Simple branch support.
Eric Christopher229207a2010-09-29 01:14:47 +0000940 // TODO: Try to avoid the re-computation in some places.
941 unsigned CondReg = getRegForValue(BI->getCondition());
Eric Christophere5734102010-09-03 00:35:47 +0000942 if (CondReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000943
Eric Christopher229207a2010-09-29 01:14:47 +0000944 // Re-set the flags just in case.
945 unsigned CmpOpc = isThumb ? ARM::t2CMPri : ARM::CMPri;
946 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
947 .addReg(CondReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +0000948
Eric Christophere5734102010-09-03 00:35:47 +0000949 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +0000950 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher229207a2010-09-29 01:14:47 +0000951 .addMBB(TBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +0000952 FastEmitBranch(FBB, DL);
953 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000954 return true;
Eric Christophere5734102010-09-03 00:35:47 +0000955}
956
Eric Christopher43b62be2010-09-27 06:02:23 +0000957bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +0000958 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000959
Eric Christopherd43393a2010-09-08 23:13:45 +0000960 EVT VT;
961 const Type *Ty = CI->getOperand(0)->getType();
962 if (!isTypeLegal(Ty, VT))
963 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000964
Eric Christopherd43393a2010-09-08 23:13:45 +0000965 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
966 if (isFloat && !Subtarget->hasVFP2())
967 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000968
Eric Christopherd43393a2010-09-08 23:13:45 +0000969 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +0000970 unsigned CondReg;
Eric Christopherd43393a2010-09-08 23:13:45 +0000971 switch (VT.getSimpleVT().SimpleTy) {
972 default: return false;
973 // TODO: Verify compares.
974 case MVT::f32:
975 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +0000976 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000977 break;
978 case MVT::f64:
979 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +0000980 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000981 break;
982 case MVT::i32:
983 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +0000984 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000985 break;
986 }
987
Eric Christopher229207a2010-09-29 01:14:47 +0000988 // Get the compare predicate.
989 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +0000990
Eric Christopher229207a2010-09-29 01:14:47 +0000991 // We may not handle every CC for now.
992 if (ARMPred == ARMCC::AL) return false;
993
Eric Christopherd43393a2010-09-08 23:13:45 +0000994 unsigned Arg1 = getRegForValue(CI->getOperand(0));
995 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000996
Eric Christopherd43393a2010-09-08 23:13:45 +0000997 unsigned Arg2 = getRegForValue(CI->getOperand(1));
998 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000999
Eric Christopherd43393a2010-09-08 23:13:45 +00001000 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1001 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +00001002
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001003 // For floating point we need to move the result to a comparison register
1004 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +00001005 if (isFloat)
1006 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1007 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +00001008
Eric Christopher229207a2010-09-29 01:14:47 +00001009 // Now set a register based on the comparison. Explicitly set the predicates
1010 // here.
Eric Christopher338c2532010-10-07 05:31:49 +00001011 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001012 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001013 : ARM::GPRRegisterClass;
1014 unsigned DestReg = createResultReg(RC);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001015 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +00001016 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001017 unsigned ZeroReg = TargetMaterializeConstant(Zero);
1018 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1019 .addReg(ZeroReg).addImm(1)
1020 .addImm(ARMPred).addReg(CondReg);
1021
Eric Christophera5b1e682010-09-17 22:28:18 +00001022 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001023 return true;
1024}
1025
Eric Christopher43b62be2010-09-27 06:02:23 +00001026bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001027 // Make sure we have VFP and that we're extending float to double.
1028 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001029
Eric Christopher46203602010-09-09 00:26:48 +00001030 Value *V = I->getOperand(0);
1031 if (!I->getType()->isDoubleTy() ||
1032 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001033
Eric Christopher46203602010-09-09 00:26:48 +00001034 unsigned Op = getRegForValue(V);
1035 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001036
Eric Christopher46203602010-09-09 00:26:48 +00001037 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001038 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001039 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001040 .addReg(Op));
1041 UpdateValueMap(I, Result);
1042 return true;
1043}
1044
Eric Christopher43b62be2010-09-27 06:02:23 +00001045bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001046 // Make sure we have VFP and that we're truncating double to float.
1047 if (!Subtarget->hasVFP2()) return false;
1048
1049 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001050 if (!(I->getType()->isFloatTy() &&
1051 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001052
1053 unsigned Op = getRegForValue(V);
1054 if (Op == 0) return false;
1055
1056 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001057 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001058 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001059 .addReg(Op));
1060 UpdateValueMap(I, Result);
1061 return true;
1062}
1063
Eric Christopher43b62be2010-09-27 06:02:23 +00001064bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001065 // Make sure we have VFP.
1066 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001067
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001068 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001069 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001070 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001071 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001072
Eric Christopher9a040492010-09-09 18:54:59 +00001073 unsigned Op = getRegForValue(I->getOperand(0));
1074 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001075
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001076 // The conversion routine works on fp-reg to fp-reg and the operand above
1077 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001078 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001079 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001080
Eric Christopher9a040492010-09-09 18:54:59 +00001081 unsigned Opc;
1082 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1083 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
1084 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001085
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001086 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001087 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1088 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001089 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001090 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001091 return true;
1092}
1093
Eric Christopher43b62be2010-09-27 06:02:23 +00001094bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001095 // Make sure we have VFP.
1096 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001097
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001098 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001099 const Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001100 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001101 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001102
Eric Christopher9a040492010-09-09 18:54:59 +00001103 unsigned Op = getRegForValue(I->getOperand(0));
1104 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001105
Eric Christopher9a040492010-09-09 18:54:59 +00001106 unsigned Opc;
1107 const Type *OpTy = I->getOperand(0)->getType();
1108 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1109 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
1110 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001111
Eric Christopher022b7fb2010-10-05 23:13:24 +00001112 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1113 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001114 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1115 ResultReg)
1116 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001117
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001118 // This result needs to be in an integer register, but the conversion only
1119 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001120 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001121 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001122
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001123 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001124 return true;
1125}
1126
Eric Christopher3bbd3962010-10-11 08:27:59 +00001127bool ARMFastISel::SelectSelect(const Instruction *I) {
1128 EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
1129 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
1130 return false;
1131
1132 // Things need to be register sized for register moves.
1133 if (VT.getSimpleVT().SimpleTy != MVT::i32) return false;
1134 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1135
1136 unsigned CondReg = getRegForValue(I->getOperand(0));
1137 if (CondReg == 0) return false;
1138 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1139 if (Op1Reg == 0) return false;
1140 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1141 if (Op2Reg == 0) return false;
1142
1143 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1144 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1145 .addReg(CondReg).addImm(1));
1146 unsigned ResultReg = createResultReg(RC);
1147 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1148 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1149 .addReg(Op1Reg).addReg(Op2Reg)
1150 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1151 UpdateValueMap(I, ResultReg);
1152 return true;
1153}
1154
Eric Christopher08637852010-09-30 22:34:19 +00001155bool ARMFastISel::SelectSDiv(const Instruction *I) {
1156 EVT VT;
1157 const Type *Ty = I->getType();
1158 if (!isTypeLegal(Ty, VT))
1159 return false;
1160
1161 // If we have integer div support we should have selected this automagically.
1162 // In case we have a real miss go ahead and return false and we'll pick
1163 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001164 if (Subtarget->hasDivide()) return false;
1165
Eric Christopher08637852010-09-30 22:34:19 +00001166 // Otherwise emit a libcall.
1167 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001168 if (VT == MVT::i8)
1169 LC = RTLIB::SDIV_I8;
1170 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001171 LC = RTLIB::SDIV_I16;
1172 else if (VT == MVT::i32)
1173 LC = RTLIB::SDIV_I32;
1174 else if (VT == MVT::i64)
1175 LC = RTLIB::SDIV_I64;
1176 else if (VT == MVT::i128)
1177 LC = RTLIB::SDIV_I128;
1178 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001179
Eric Christopher08637852010-09-30 22:34:19 +00001180 return ARMEmitLibcall(I, LC);
1181}
1182
Eric Christopher6a880d62010-10-11 08:37:26 +00001183bool ARMFastISel::SelectSRem(const Instruction *I) {
1184 EVT VT;
1185 const Type *Ty = I->getType();
1186 if (!isTypeLegal(Ty, VT))
1187 return false;
1188
1189 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1190 if (VT == MVT::i8)
1191 LC = RTLIB::SREM_I8;
1192 else if (VT == MVT::i16)
1193 LC = RTLIB::SREM_I16;
1194 else if (VT == MVT::i32)
1195 LC = RTLIB::SREM_I32;
1196 else if (VT == MVT::i64)
1197 LC = RTLIB::SREM_I64;
1198 else if (VT == MVT::i128)
1199 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001200 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001201
Eric Christopher6a880d62010-10-11 08:37:26 +00001202 return ARMEmitLibcall(I, LC);
1203}
1204
Eric Christopher43b62be2010-09-27 06:02:23 +00001205bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001206 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001207
Eric Christopherbc39b822010-09-09 00:53:57 +00001208 // We can get here in the case when we want to use NEON for our fp
1209 // operations, but can't figure out how to. Just use the vfp instructions
1210 // if we have them.
1211 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +00001212 const Type *Ty = I->getType();
1213 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1214 if (isFloat && !Subtarget->hasVFP2())
1215 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001216
Eric Christopherbc39b822010-09-09 00:53:57 +00001217 unsigned Op1 = getRegForValue(I->getOperand(0));
1218 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001219
Eric Christopherbc39b822010-09-09 00:53:57 +00001220 unsigned Op2 = getRegForValue(I->getOperand(1));
1221 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001222
Eric Christopherbc39b822010-09-09 00:53:57 +00001223 unsigned Opc;
Eric Christopherbd6bf082010-09-09 01:02:03 +00001224 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64 ||
1225 VT.getSimpleVT().SimpleTy == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001226 switch (ISDOpcode) {
1227 default: return false;
1228 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001229 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001230 break;
1231 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001232 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001233 break;
1234 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001235 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001236 break;
1237 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001238 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001239 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1240 TII.get(Opc), ResultReg)
1241 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001242 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001243 return true;
1244}
1245
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001246// Call Handling Code
1247
Eric Christopherfa87d662010-10-18 02:17:53 +00001248bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1249 EVT SrcVT, unsigned &ResultReg) {
1250 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1251 Src, /*TODO: Kill=*/false);
1252
1253 if (RR != 0) {
1254 ResultReg = RR;
1255 return true;
1256 } else
1257 return false;
1258}
1259
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001260// This is largely taken directly from CCAssignFnForNode - we don't support
1261// varargs in FastISel so that part has been removed.
1262// TODO: We may not support all of this.
1263CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1264 switch (CC) {
1265 default:
1266 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001267 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001268 // Ignore fastcc. Silence compiler warnings.
1269 (void)RetFastCC_ARM_APCS;
1270 (void)FastCC_ARM_APCS;
1271 // Fallthrough
1272 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001273 // Use target triple & subtarget features to do actual dispatch.
1274 if (Subtarget->isAAPCS_ABI()) {
1275 if (Subtarget->hasVFP2() &&
1276 FloatABIType == FloatABI::Hard)
1277 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1278 else
1279 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1280 } else
1281 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1282 case CallingConv::ARM_AAPCS_VFP:
1283 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1284 case CallingConv::ARM_AAPCS:
1285 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1286 case CallingConv::ARM_APCS:
1287 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1288 }
1289}
1290
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001291bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1292 SmallVectorImpl<unsigned> &ArgRegs,
1293 SmallVectorImpl<EVT> &ArgVTs,
1294 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1295 SmallVectorImpl<unsigned> &RegArgs,
1296 CallingConv::ID CC,
1297 unsigned &NumBytes) {
1298 SmallVector<CCValAssign, 16> ArgLocs;
1299 CCState CCInfo(CC, false, TM, ArgLocs, *Context);
1300 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1301
1302 // Get a count of how many bytes are to be pushed on the stack.
1303 NumBytes = CCInfo.getNextStackOffset();
1304
1305 // Issue CALLSEQ_START
1306 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1308 TII.get(AdjStackDown))
1309 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001310
1311 // Process the args.
1312 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1313 CCValAssign &VA = ArgLocs[i];
1314 unsigned Arg = ArgRegs[VA.getValNo()];
1315 EVT ArgVT = ArgVTs[VA.getValNo()];
1316
Eric Christophera4633f52010-10-23 09:37:17 +00001317 // We don't handle NEON parameters yet.
1318 if (VA.getLocVT().isVector() && VA.getLocVT().getSizeInBits() > 64)
1319 return false;
1320
Eric Christopherf9764fa2010-09-30 20:49:44 +00001321 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001322 switch (VA.getLocInfo()) {
1323 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001324 case CCValAssign::SExt: {
1325 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1326 Arg, ArgVT, Arg);
1327 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
1328 Emitted = true;
1329 ArgVT = VA.getLocVT();
1330 break;
1331 }
1332 case CCValAssign::ZExt: {
1333 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1334 Arg, ArgVT, Arg);
1335 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
1336 Emitted = true;
1337 ArgVT = VA.getLocVT();
1338 break;
1339 }
1340 case CCValAssign::AExt: {
Eric Christopherfa87d662010-10-18 02:17:53 +00001341 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1342 Arg, ArgVT, Arg);
1343 if (!Emitted)
1344 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1345 Arg, ArgVT, Arg);
1346 if (!Emitted)
1347 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1348 Arg, ArgVT, Arg);
1349
1350 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
1351 ArgVT = VA.getLocVT();
1352 break;
1353 }
1354 case CCValAssign::BCvt: {
1355 unsigned BC = FastEmit_r(ArgVT.getSimpleVT(),
1356 VA.getLocVT().getSimpleVT(),
1357 ISD::BIT_CONVERT, Arg, /*TODO: Kill=*/false);
1358 assert(BC != 0 && "Failed to emit a bitcast!");
1359 Arg = BC;
1360 ArgVT = VA.getLocVT();
1361 break;
1362 }
1363 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001364 }
1365
1366 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001367 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001368 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001369 VA.getLocReg())
1370 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001371 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001372 } else if (VA.needsCustom()) {
1373 // TODO: We need custom lowering for vector (v2f64) args.
1374 if (VA.getLocVT() != MVT::f64) return false;
1375
1376 CCValAssign &NextVA = ArgLocs[++i];
1377
1378 // TODO: Only handle register args for now.
1379 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1380
1381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1382 TII.get(ARM::VMOVRRD), VA.getLocReg())
1383 .addReg(NextVA.getLocReg(), RegState::Define)
1384 .addReg(Arg));
1385 RegArgs.push_back(VA.getLocReg());
1386 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001387 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001388 assert(VA.isMemLoc());
1389 // Need to store on the stack.
1390 unsigned Base = ARM::SP;
1391 int Offset = VA.getLocMemOffset();
1392
1393 if (!ARMEmitStore(ArgVT, Arg, Base, Offset)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001394 }
1395 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001396 return true;
1397}
1398
1399bool ARMFastISel::FinishCall(EVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
1400 const Instruction *I, CallingConv::ID CC,
1401 unsigned &NumBytes) {
1402 // Issue CALLSEQ_END
1403 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001404 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1405 TII.get(AdjStackUp))
1406 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001407
1408 // Now the return value.
1409 if (RetVT.getSimpleVT().SimpleTy != MVT::isVoid) {
1410 SmallVector<CCValAssign, 16> RVLocs;
1411 CCState CCInfo(CC, false, TM, RVLocs, *Context);
1412 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1413
1414 // Copy all of the result registers out of their specified physreg.
Eric Christopher14df8822010-10-01 00:00:11 +00001415 if (RVLocs.size() == 2 && RetVT.getSimpleVT().SimpleTy == MVT::f64) {
1416 // For this move we copy into two registers and then move into the
1417 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001418 EVT DestVT = RVLocs[0].getValVT();
1419 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1420 unsigned ResultReg = createResultReg(DstRC);
1421 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1422 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001423 .addReg(RVLocs[0].getLocReg())
1424 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001425
Eric Christopher3659ac22010-10-20 08:02:24 +00001426 UsedRegs.push_back(RVLocs[0].getLocReg());
1427 UsedRegs.push_back(RVLocs[1].getLocReg());
1428
Eric Christopherdccd2c32010-10-11 08:38:55 +00001429 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001430 UpdateValueMap(I, ResultReg);
1431 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001432 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001433 EVT CopyVT = RVLocs[0].getValVT();
1434 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001435
Eric Christopher14df8822010-10-01 00:00:11 +00001436 unsigned ResultReg = createResultReg(DstRC);
1437 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1438 ResultReg).addReg(RVLocs[0].getLocReg());
1439 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001440
Eric Christopherdccd2c32010-10-11 08:38:55 +00001441 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001442 UpdateValueMap(I, ResultReg);
1443 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001444 }
1445
Eric Christopherdccd2c32010-10-11 08:38:55 +00001446 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001447}
1448
Eric Christopher4f512ef2010-10-22 01:28:00 +00001449bool ARMFastISel::SelectRet(const Instruction *I) {
1450 const ReturnInst *Ret = cast<ReturnInst>(I);
1451 const Function &F = *I->getParent()->getParent();
1452
1453 if (!FuncInfo.CanLowerReturn)
1454 return false;
1455
1456 if (F.isVarArg())
1457 return false;
1458
1459 CallingConv::ID CC = F.getCallingConv();
1460 if (Ret->getNumOperands() > 0) {
1461 SmallVector<ISD::OutputArg, 4> Outs;
1462 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1463 Outs, TLI);
1464
1465 // Analyze operands of the call, assigning locations to each operand.
1466 SmallVector<CCValAssign, 16> ValLocs;
1467 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
1468 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1469
1470 const Value *RV = Ret->getOperand(0);
1471 unsigned Reg = getRegForValue(RV);
1472 if (Reg == 0)
1473 return false;
1474
1475 // Only handle a single return value for now.
1476 if (ValLocs.size() != 1)
1477 return false;
1478
1479 CCValAssign &VA = ValLocs[0];
1480
1481 // Don't bother handling odd stuff for now.
1482 if (VA.getLocInfo() != CCValAssign::Full)
1483 return false;
1484 // Only handle register returns for now.
1485 if (!VA.isRegLoc())
1486 return false;
1487 // TODO: For now, don't try to handle cases where getLocInfo()
1488 // says Full but the types don't match.
1489 if (VA.getValVT() != TLI.getValueType(RV->getType()))
1490 return false;
1491
1492 // Make the copy.
1493 unsigned SrcReg = Reg + VA.getValNo();
1494 unsigned DstReg = VA.getLocReg();
1495 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1496 // Avoid a cross-class copy. This is very unlikely.
1497 if (!SrcRC->contains(DstReg))
1498 return false;
1499 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1500 DstReg).addReg(SrcReg);
1501
1502 // Mark the register as live out of the function.
1503 MRI.addLiveOut(VA.getLocReg());
1504 }
1505
1506 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1507 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1508 TII.get(RetOpc)));
1509 return true;
1510}
1511
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001512// A quick function that will emit a call for a named libcall in F with the
1513// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001514// can emit a call for any libcall we can produce. This is an abridged version
1515// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001516// like computed function pointers or strange arguments at call sites.
1517// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1518// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001519bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1520 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001521
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001522 // Handle *simple* calls for now.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001523 const Type *RetTy = I->getType();
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001524 EVT RetVT;
1525 if (RetTy->isVoidTy())
1526 RetVT = MVT::isVoid;
1527 else if (!isTypeLegal(RetTy, RetVT))
1528 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001529
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001530 // For now we're using BLX etc on the assumption that we have v5t ops.
1531 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001532
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001533 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001534 SmallVector<Value*, 8> Args;
1535 SmallVector<unsigned, 8> ArgRegs;
1536 SmallVector<EVT, 8> ArgVTs;
1537 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1538 Args.reserve(I->getNumOperands());
1539 ArgRegs.reserve(I->getNumOperands());
1540 ArgVTs.reserve(I->getNumOperands());
1541 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001542 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001543 Value *Op = I->getOperand(i);
1544 unsigned Arg = getRegForValue(Op);
1545 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001546
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001547 const Type *ArgTy = Op->getType();
1548 EVT ArgVT;
1549 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001550
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001551 ISD::ArgFlagsTy Flags;
1552 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1553 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001554
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001555 Args.push_back(Op);
1556 ArgRegs.push_back(Arg);
1557 ArgVTs.push_back(ArgVT);
1558 ArgFlags.push_back(Flags);
1559 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001560
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001561 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001562 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001563 unsigned NumBytes;
1564 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1565 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001566
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001567 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001568 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001569 MachineInstrBuilder MIB;
Eric Christopherc1095562010-09-18 02:32:38 +00001570 unsigned CallOpc;
1571 if(isThumb)
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001572 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
Eric Christopherc1095562010-09-18 02:32:38 +00001573 else
1574 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001575 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001576 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001577
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001578 // Add implicit physical register uses to the call.
1579 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1580 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001581
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001582 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001583 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001584 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001585
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001586 // Set all unused physreg defs as dead.
1587 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001588
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001589 return true;
1590}
1591
Eric Christopherf9764fa2010-09-30 20:49:44 +00001592bool ARMFastISel::SelectCall(const Instruction *I) {
1593 const CallInst *CI = cast<CallInst>(I);
1594 const Value *Callee = CI->getCalledValue();
1595
1596 // Can't handle inline asm or worry about intrinsics yet.
1597 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1598
Eric Christophere6ca6772010-10-01 21:33:12 +00001599 // Only handle global variable Callees that are direct calls.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001600 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christophere6ca6772010-10-01 21:33:12 +00001601 if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()))
1602 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001603
Eric Christopherf9764fa2010-09-30 20:49:44 +00001604 // Check the calling convention.
1605 ImmutableCallSite CS(CI);
1606 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001607
Eric Christopherf9764fa2010-09-30 20:49:44 +00001608 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001609
Eric Christopherf9764fa2010-09-30 20:49:44 +00001610 // Let SDISel handle vararg functions.
1611 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1612 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1613 if (FTy->isVarArg())
1614 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001615
Eric Christopherf9764fa2010-09-30 20:49:44 +00001616 // Handle *simple* calls for now.
1617 const Type *RetTy = I->getType();
1618 EVT RetVT;
1619 if (RetTy->isVoidTy())
1620 RetVT = MVT::isVoid;
1621 else if (!isTypeLegal(RetTy, RetVT))
1622 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001623
Eric Christopherf9764fa2010-09-30 20:49:44 +00001624 // For now we're using BLX etc on the assumption that we have v5t ops.
1625 // TODO: Maybe?
1626 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001627
Eric Christopherf9764fa2010-09-30 20:49:44 +00001628 // Set up the argument vectors.
1629 SmallVector<Value*, 8> Args;
1630 SmallVector<unsigned, 8> ArgRegs;
1631 SmallVector<EVT, 8> ArgVTs;
1632 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1633 Args.reserve(CS.arg_size());
1634 ArgRegs.reserve(CS.arg_size());
1635 ArgVTs.reserve(CS.arg_size());
1636 ArgFlags.reserve(CS.arg_size());
1637 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1638 i != e; ++i) {
1639 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001640
Eric Christopherf9764fa2010-09-30 20:49:44 +00001641 if (Arg == 0)
1642 return false;
1643 ISD::ArgFlagsTy Flags;
1644 unsigned AttrInd = i - CS.arg_begin() + 1;
1645 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1646 Flags.setSExt();
1647 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1648 Flags.setZExt();
1649
1650 // FIXME: Only handle *easy* calls for now.
1651 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1652 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1653 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1654 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1655 return false;
1656
1657 const Type *ArgTy = (*i)->getType();
1658 EVT ArgVT;
1659 if (!isTypeLegal(ArgTy, ArgVT))
1660 return false;
1661 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1662 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001663
Eric Christopherf9764fa2010-09-30 20:49:44 +00001664 Args.push_back(*i);
1665 ArgRegs.push_back(Arg);
1666 ArgVTs.push_back(ArgVT);
1667 ArgFlags.push_back(Flags);
1668 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001669
Eric Christopherf9764fa2010-09-30 20:49:44 +00001670 // Handle the arguments now that we've gotten them.
1671 SmallVector<unsigned, 4> RegArgs;
1672 unsigned NumBytes;
1673 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1674 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001675
Eric Christopherf9764fa2010-09-30 20:49:44 +00001676 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001677 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001678 MachineInstrBuilder MIB;
1679 unsigned CallOpc;
1680 if(isThumb)
1681 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
1682 else
1683 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
1684 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1685 .addGlobalAddress(GV, 0, 0);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001686
Eric Christopherf9764fa2010-09-30 20:49:44 +00001687 // Add implicit physical register uses to the call.
1688 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1689 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001690
Eric Christopherf9764fa2010-09-30 20:49:44 +00001691 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001692 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001693 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001694
Eric Christopherf9764fa2010-09-30 20:49:44 +00001695 // Set all unused physreg defs as dead.
1696 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001697
Eric Christopherf9764fa2010-09-30 20:49:44 +00001698 return true;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001699
Eric Christopherf9764fa2010-09-30 20:49:44 +00001700}
1701
Eric Christopher56d2b722010-09-02 23:43:26 +00001702// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00001703bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopher7fe55b72010-08-23 22:32:45 +00001704 // No Thumb-1 for now.
Eric Christophereaa204b2010-09-02 01:39:14 +00001705 if (isThumb && !AFI->isThumb2Function()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001706
Eric Christopherab695882010-07-21 22:26:11 +00001707 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00001708 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00001709 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00001710 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00001711 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00001712 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00001713 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00001714 case Instruction::ICmp:
1715 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00001716 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00001717 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00001718 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00001719 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00001720 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001721 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00001722 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001723 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00001724 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00001725 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00001726 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00001727 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00001728 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00001729 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00001730 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001731 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00001732 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00001733 case Instruction::SRem:
1734 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00001735 case Instruction::Call:
1736 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001737 case Instruction::Select:
1738 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00001739 case Instruction::Ret:
1740 return SelectRet(I);
Eric Christopherab695882010-07-21 22:26:11 +00001741 default: break;
1742 }
1743 return false;
1744}
1745
1746namespace llvm {
1747 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00001748 // Completely untested on non-darwin.
1749 const TargetMachine &TM = funcInfo.MF->getTarget();
1750 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher6e5367d2010-10-18 22:53:53 +00001751 if (Subtarget->isTargetDarwin() && !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00001752 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00001753 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00001754 }
1755}