blob: ac6331f931fc94d6579876b10e8677ba72e3ff46 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Chris Lattner413ae252009-10-20 00:42:49 +000015#include "ARM.h" // FIXME: FACTOR ENUMS BETTER.
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
25// Include the auto-generated portion of the assembly writer.
26#define MachineInstr MCInst
27#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
29#undef MachineInstr
30#undef ARMAsmPrinter
31
Johnny Chen9e088762010-03-17 17:52:21 +000032static unsigned NextReg(unsigned Reg) {
33 switch (Reg) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +000034 default:
35 assert(0 && "Unexpected register enum");
36
Johnny Chen9e088762010-03-17 17:52:21 +000037 case ARM::D0:
38 return ARM::D1;
39 case ARM::D1:
40 return ARM::D2;
41 case ARM::D2:
42 return ARM::D3;
43 case ARM::D3:
44 return ARM::D4;
45 case ARM::D4:
46 return ARM::D5;
47 case ARM::D5:
48 return ARM::D6;
49 case ARM::D6:
50 return ARM::D7;
51 case ARM::D7:
52 return ARM::D8;
53 case ARM::D8:
54 return ARM::D9;
55 case ARM::D9:
56 return ARM::D10;
57 case ARM::D10:
58 return ARM::D11;
59 case ARM::D11:
60 return ARM::D12;
61 case ARM::D12:
62 return ARM::D13;
63 case ARM::D13:
64 return ARM::D14;
65 case ARM::D14:
66 return ARM::D15;
67 case ARM::D15:
68 return ARM::D16;
69 case ARM::D16:
70 return ARM::D17;
71 case ARM::D17:
72 return ARM::D18;
73 case ARM::D18:
74 return ARM::D19;
75 case ARM::D19:
76 return ARM::D20;
77 case ARM::D20:
78 return ARM::D21;
79 case ARM::D21:
80 return ARM::D22;
81 case ARM::D22:
82 return ARM::D23;
83 case ARM::D23:
84 return ARM::D24;
85 case ARM::D24:
86 return ARM::D25;
87 case ARM::D25:
88 return ARM::D26;
89 case ARM::D26:
90 return ARM::D27;
91 case ARM::D27:
92 return ARM::D28;
93 case ARM::D28:
94 return ARM::D29;
95 case ARM::D29:
96 return ARM::D30;
97 case ARM::D30:
98 return ARM::D31;
Johnny Chen9e088762010-03-17 17:52:21 +000099 }
100}
101
Chris Lattnerd3740872010-04-04 05:04:31 +0000102void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000103 // Check for MOVs and print canonical forms, instead.
104 if (MI->getOpcode() == ARM::MOVs) {
105 const MCOperand &Dst = MI->getOperand(0);
106 const MCOperand &MO1 = MI->getOperand(1);
107 const MCOperand &MO2 = MI->getOperand(2);
108 const MCOperand &MO3 = MI->getOperand(3);
109
110 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +0000111 printSBitModifierOperand(MI, 6, O);
112 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000113
114 O << '\t' << getRegisterName(Dst.getReg())
115 << ", " << getRegisterName(MO1.getReg());
116
117 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
118 return;
119
120 O << ", ";
121
122 if (MO2.getReg()) {
123 O << getRegisterName(MO2.getReg());
124 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
125 } else {
126 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
127 }
128 return;
129 }
130
131 // A8.6.123 PUSH
132 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
133 MI->getOperand(0).getReg() == ARM::SP) {
134 const MCOperand &MO1 = MI->getOperand(2);
135 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
136 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000137 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000138 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000139 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000140 return;
141 }
142 }
143
144 // A8.6.122 POP
145 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
146 MI->getOperand(0).getReg() == ARM::SP) {
147 const MCOperand &MO1 = MI->getOperand(2);
148 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
149 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000150 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000151 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000152 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000153 return;
154 }
155 }
156
157 // A8.6.355 VPUSH
158 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
159 MI->getOperand(0).getReg() == ARM::SP) {
160 const MCOperand &MO1 = MI->getOperand(2);
161 if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::db) {
162 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000163 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000164 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000165 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000166 return;
167 }
168 }
169
170 // A8.6.354 VPOP
171 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
172 MI->getOperand(0).getReg() == ARM::SP) {
173 const MCOperand &MO1 = MI->getOperand(2);
174 if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::ia) {
175 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000176 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000177 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000179 return;
180 }
181 }
182
Chris Lattner35c33bd2010-04-04 04:47:45 +0000183 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000184 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000185
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000186void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000187 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000188 const MCOperand &Op = MI->getOperand(OpNo);
189 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000190 unsigned Reg = Op.getReg();
191 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Johnny Chen9e088762010-03-17 17:52:21 +0000192 O << '{' << getRegisterName(Reg) << ", "
193 << getRegisterName(NextReg(Reg)) << '}';
194#if 0
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000195 // FIXME: Breaks e.g. ARM/vmul.ll.
196 assert(0);
197 /*
198 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
199 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
200 O << '{'
201 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
202 << '}';*/
Johnny Chen9e088762010-03-17 17:52:21 +0000203#endif
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000204 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
205 assert(0);
206 /*
207 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
208 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
209 &ARM::DPR_VFP2RegClass);
210 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
211 */
212 } else {
213 O << getRegisterName(Reg);
214 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000215 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000216 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000217 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000218 O << '#' << Op.getImm();
219 } else {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000220 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000221 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000222 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000223 }
224}
Chris Lattner61d35c22009-10-19 21:21:39 +0000225
226static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
227 const MCAsmInfo *MAI) {
228 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000229 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000230 assert(V != -1 && "Not a valid so_imm value!");
231
232 unsigned Imm = ARM_AM::getSOImmValImm(V);
233 unsigned Rot = ARM_AM::getSOImmValRot(V);
234
235 // Print low-level immediate formation info, per
236 // A5.1.3: "Data-processing operands - Immediate".
237 if (Rot) {
238 O << "#" << Imm << ", " << Rot;
239 // Pretty printed version.
240 if (VerboseAsm)
241 O << ' ' << MAI->getCommentString()
242 << ' ' << (int)ARM_AM::rotr32(Imm, Rot);
243 } else {
244 O << "#" << Imm;
245 }
246}
247
248
249/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
250/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000251void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
252 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000253 const MCOperand &MO = MI->getOperand(OpNum);
254 assert(MO.isImm() && "Not a valid so_imm value!");
255 printSOImm(O, MO.getImm(), VerboseAsm, &MAI);
256}
Chris Lattner084f87d2009-10-19 21:57:05 +0000257
Chris Lattner017d9472009-10-20 00:40:56 +0000258/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
259/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000260void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
261 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000262 // FIXME: REMOVE this method.
263 abort();
264}
265
266// so_reg is a 4-operand unit corresponding to register forms of the A5.1
267// "Addressing Mode 1 - Data-processing operands" forms. This includes:
268// REG 0 0 - e.g. R5
269// REG REG 0,SH_OPC - e.g. R5, ROR R3
270// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000271void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
272 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000273 const MCOperand &MO1 = MI->getOperand(OpNum);
274 const MCOperand &MO2 = MI->getOperand(OpNum+1);
275 const MCOperand &MO3 = MI->getOperand(OpNum+2);
276
277 O << getRegisterName(MO1.getReg());
278
279 // Print the shift opc.
280 O << ", "
281 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
282 << ' ';
283
284 if (MO2.getReg()) {
285 O << getRegisterName(MO2.getReg());
286 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
287 } else {
288 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
289 }
290}
Chris Lattner084f87d2009-10-19 21:57:05 +0000291
292
Chris Lattner35c33bd2010-04-04 04:47:45 +0000293void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
294 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000295 const MCOperand &MO1 = MI->getOperand(Op);
296 const MCOperand &MO2 = MI->getOperand(Op+1);
297 const MCOperand &MO3 = MI->getOperand(Op+2);
298
299 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000300 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000301 return;
302 }
303
304 O << "[" << getRegisterName(MO1.getReg());
305
306 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000307 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000308 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000309 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
310 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000311 O << "]";
312 return;
313 }
314
315 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000316 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
317 << getRegisterName(MO2.getReg());
Chris Lattner084f87d2009-10-19 21:57:05 +0000318
319 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
320 O << ", "
321 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
322 << " #" << ShImm;
323 O << "]";
324}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000325
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000326void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000327 unsigned OpNum,
328 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000329 const MCOperand &MO1 = MI->getOperand(OpNum);
330 const MCOperand &MO2 = MI->getOperand(OpNum+1);
331
332 if (!MO1.getReg()) {
333 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000334 O << '#'
335 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
336 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000337 return;
338 }
339
Johnny Chen9e088762010-03-17 17:52:21 +0000340 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
341 << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000342
343 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
344 O << ", "
345 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
346 << " #" << ShImm;
347}
348
Chris Lattner35c33bd2010-04-04 04:47:45 +0000349void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
350 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000351 const MCOperand &MO1 = MI->getOperand(OpNum);
352 const MCOperand &MO2 = MI->getOperand(OpNum+1);
353 const MCOperand &MO3 = MI->getOperand(OpNum+2);
354
355 O << '[' << getRegisterName(MO1.getReg());
356
357 if (MO2.getReg()) {
358 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
359 << getRegisterName(MO2.getReg()) << ']';
360 return;
361 }
362
363 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
364 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000365 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
366 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000367 O << ']';
368}
369
370void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000371 unsigned OpNum,
372 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000373 const MCOperand &MO1 = MI->getOperand(OpNum);
374 const MCOperand &MO2 = MI->getOperand(OpNum+1);
375
376 if (MO1.getReg()) {
377 O << (char)ARM_AM::getAM3Op(MO2.getImm())
378 << getRegisterName(MO1.getReg());
379 return;
380 }
381
382 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000383 O << '#'
384 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
385 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000386}
387
Chris Lattnere306d8d2009-10-19 22:09:23 +0000388
389void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000390 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000391 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000392 const MCOperand &MO2 = MI->getOperand(OpNum+1);
393 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000394 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000395 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000396 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000397 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
398 if (Mode == ARM_AM::ia)
399 O << ".w";
400 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000401 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000402 }
403}
404
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000405void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000406 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000407 const char *Modifier) {
408 const MCOperand &MO1 = MI->getOperand(OpNum);
409 const MCOperand &MO2 = MI->getOperand(OpNum+1);
410
411 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000412 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000413 return;
414 }
415
416 if (Modifier && strcmp(Modifier, "submode") == 0) {
417 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000418 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000419 return;
420 } else if (Modifier && strcmp(Modifier, "base") == 0) {
421 // Used for FSTM{D|S} and LSTM{D|S} operations.
422 O << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000423 return;
424 }
425
426 O << "[" << getRegisterName(MO1.getReg());
427
428 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
429 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000430 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000431 << ImmOffs*4;
432 }
433 O << "]";
434}
435
Chris Lattner35c33bd2010-04-04 04:47:45 +0000436void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
437 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000438 const MCOperand &MO1 = MI->getOperand(OpNum);
439 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Chris Lattner235e2f62009-10-20 06:22:33 +0000440
Bob Wilson226036e2010-03-20 22:13:40 +0000441 O << "[" << getRegisterName(MO1.getReg());
442 if (MO2.getImm()) {
443 // FIXME: Both darwin as and GNU as violate ARM docs here.
444 O << ", :" << MO2.getImm();
Chris Lattner235e2f62009-10-20 06:22:33 +0000445 }
Bob Wilson226036e2010-03-20 22:13:40 +0000446 O << "]";
447}
448
449void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000450 unsigned OpNum,
451 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000452 const MCOperand &MO = MI->getOperand(OpNum);
453 if (MO.getReg() == 0)
454 O << "!";
455 else
456 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000457}
458
459void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000460 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000461 const char *Modifier) {
462 assert(0 && "FIXME: Implement printAddrModePCOperand");
463}
464
465void ARMInstPrinter::printBitfieldInvMaskImmOperand (const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000466 unsigned OpNum,
467 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000468 const MCOperand &MO = MI->getOperand(OpNum);
469 uint32_t v = ~MO.getImm();
470 int32_t lsb = CountTrailingZeros_32(v);
471 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
472 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
473 O << '#' << lsb << ", #" << width;
474}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000475
Chris Lattner35c33bd2010-04-04 04:47:45 +0000476void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
477 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000478 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000479 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
480 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000481 O << getRegisterName(MI->getOperand(i).getReg());
482 }
483 O << "}";
484}
Chris Lattner4d152222009-10-19 22:23:04 +0000485
Chris Lattner35c33bd2010-04-04 04:47:45 +0000486void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
487 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000488 const MCOperand &Op = MI->getOperand(OpNum);
489 unsigned option = Op.getImm();
490 unsigned mode = option & 31;
491 bool changemode = option >> 5 & 1;
492 unsigned AIF = option >> 6 & 7;
493 unsigned imod = option >> 9 & 3;
494 if (imod == 2)
495 O << "ie";
496 else if (imod == 3)
497 O << "id";
498 O << '\t';
499 if (imod > 1) {
500 if (AIF & 4) O << 'a';
501 if (AIF & 2) O << 'i';
502 if (AIF & 1) O << 'f';
503 if (AIF > 0 && changemode) O << ", ";
504 }
505 if (changemode)
506 O << '#' << mode;
507}
508
Chris Lattner35c33bd2010-04-04 04:47:45 +0000509void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
510 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000511 const MCOperand &Op = MI->getOperand(OpNum);
512 unsigned Mask = Op.getImm();
513 if (Mask) {
514 O << '_';
515 if (Mask & 8) O << 'f';
516 if (Mask & 4) O << 's';
517 if (Mask & 2) O << 'x';
518 if (Mask & 1) O << 'c';
519 }
520}
521
Chris Lattner35c33bd2010-04-04 04:47:45 +0000522void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
523 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000524 const MCOperand &Op = MI->getOperand(OpNum);
525 O << '#';
526 if (Op.getImm() < 0)
527 O << '-' << (-Op.getImm() - 1);
528 else
529 O << Op.getImm();
530}
531
Chris Lattner35c33bd2010-04-04 04:47:45 +0000532void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
533 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000534 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
535 if (CC != ARMCC::AL)
536 O << ARMCondCodeToString(CC);
537}
538
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000539void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000540 unsigned OpNum,
541 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000542 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
543 O << ARMCondCodeToString(CC);
544}
545
Chris Lattner35c33bd2010-04-04 04:47:45 +0000546void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
547 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000548 if (MI->getOperand(OpNum).getReg()) {
549 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
550 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000551 O << 's';
552 }
553}
554
555
Chris Lattner4d152222009-10-19 22:23:04 +0000556
Chris Lattnera70e6442009-10-19 22:33:05 +0000557void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000558 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000559 const char *Modifier) {
560 // FIXME: remove this.
561 abort();
562}
Chris Lattner4d152222009-10-19 22:23:04 +0000563
Chris Lattner35c33bd2010-04-04 04:47:45 +0000564void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
565 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000566 O << MI->getOperand(OpNum).getImm();
567}
568
569
Chris Lattner35c33bd2010-04-04 04:47:45 +0000570void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
571 raw_ostream &O) {
Chris Lattner4d152222009-10-19 22:23:04 +0000572 // FIXME: remove this.
573 abort();
574}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000575
Chris Lattner35c33bd2010-04-04 04:47:45 +0000576void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
577 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000578 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000579}
Johnny Chen9e088762010-03-17 17:52:21 +0000580
Chris Lattner35c33bd2010-04-04 04:47:45 +0000581void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
582 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000583 // (3 - the number of trailing zeros) is the number of then / else.
584 unsigned Mask = MI->getOperand(OpNum).getImm();
585 unsigned CondBit0 = Mask >> 4 & 1;
586 unsigned NumTZ = CountTrailingZeros_32(Mask);
587 assert(NumTZ <= 3 && "Invalid IT mask!");
588 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
589 bool T = ((Mask >> Pos) & 1) == CondBit0;
590 if (T)
591 O << 't';
592 else
593 O << 'e';
594 }
595}
596
Chris Lattner35c33bd2010-04-04 04:47:45 +0000597void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
598 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000599 const MCOperand &MO1 = MI->getOperand(Op);
600 const MCOperand &MO2 = MI->getOperand(Op+1);
601 O << "[" << getRegisterName(MO1.getReg());
602 O << ", " << getRegisterName(MO2.getReg()) << "]";
603}
604
605void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000606 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000607 unsigned Scale) {
608 const MCOperand &MO1 = MI->getOperand(Op);
609 const MCOperand &MO2 = MI->getOperand(Op+1);
610 const MCOperand &MO3 = MI->getOperand(Op+2);
611
612 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000613 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000614 return;
615 }
616
617 O << "[" << getRegisterName(MO1.getReg());
618 if (MO3.getReg())
619 O << ", " << getRegisterName(MO3.getReg());
620 else if (unsigned ImmOffs = MO2.getImm())
621 O << ", #" << ImmOffs * Scale;
622 O << "]";
623}
624
Chris Lattner35c33bd2010-04-04 04:47:45 +0000625void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
626 raw_ostream &O) {
627 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000628}
629
Chris Lattner35c33bd2010-04-04 04:47:45 +0000630void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
631 raw_ostream &O) {
632 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000633}
634
Chris Lattner35c33bd2010-04-04 04:47:45 +0000635void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
636 raw_ostream &O) {
637 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000638}
639
Chris Lattner35c33bd2010-04-04 04:47:45 +0000640void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
641 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000642 const MCOperand &MO1 = MI->getOperand(Op);
643 const MCOperand &MO2 = MI->getOperand(Op+1);
644 O << "[" << getRegisterName(MO1.getReg());
645 if (unsigned ImmOffs = MO2.getImm())
646 O << ", #" << ImmOffs*4;
647 O << "]";
648}
649
Chris Lattner35c33bd2010-04-04 04:47:45 +0000650void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
651 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000652 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
653 if (MI->getOpcode() == ARM::t2TBH)
654 O << ", lsl #1";
655 O << ']';
656}
657
658// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
659// register with shift forms.
660// REG 0 0 - e.g. R5
661// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000662void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
663 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000664 const MCOperand &MO1 = MI->getOperand(OpNum);
665 const MCOperand &MO2 = MI->getOperand(OpNum+1);
666
667 unsigned Reg = MO1.getReg();
668 O << getRegisterName(Reg);
669
670 // Print the shift opc.
671 O << ", "
672 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
673 << " ";
674
675 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
676 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
677}
678
679void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000680 unsigned OpNum,
681 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000682 const MCOperand &MO1 = MI->getOperand(OpNum);
683 const MCOperand &MO2 = MI->getOperand(OpNum+1);
684
685 O << "[" << getRegisterName(MO1.getReg());
686
687 unsigned OffImm = MO2.getImm();
688 if (OffImm) // Don't print +0.
689 O << ", #" << OffImm;
690 O << "]";
691}
692
693void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000694 unsigned OpNum,
695 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000696 const MCOperand &MO1 = MI->getOperand(OpNum);
697 const MCOperand &MO2 = MI->getOperand(OpNum+1);
698
699 O << "[" << getRegisterName(MO1.getReg());
700
701 int32_t OffImm = (int32_t)MO2.getImm();
702 // Don't print +0.
703 if (OffImm < 0)
704 O << ", #-" << -OffImm;
705 else if (OffImm > 0)
706 O << ", #" << OffImm;
707 O << "]";
708}
709
710void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000711 unsigned OpNum,
712 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000713 const MCOperand &MO1 = MI->getOperand(OpNum);
714 const MCOperand &MO2 = MI->getOperand(OpNum+1);
715
716 O << "[" << getRegisterName(MO1.getReg());
717
718 int32_t OffImm = (int32_t)MO2.getImm() / 4;
719 // Don't print +0.
720 if (OffImm < 0)
721 O << ", #-" << -OffImm * 4;
722 else if (OffImm > 0)
723 O << ", #" << OffImm * 4;
724 O << "]";
725}
726
727void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000728 unsigned OpNum,
729 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000730 const MCOperand &MO1 = MI->getOperand(OpNum);
731 int32_t OffImm = (int32_t)MO1.getImm();
732 // Don't print +0.
733 if (OffImm < 0)
734 O << "#-" << -OffImm;
735 else if (OffImm > 0)
736 O << "#" << OffImm;
737}
738
739void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000740 unsigned OpNum,
741 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000742 const MCOperand &MO1 = MI->getOperand(OpNum);
743 int32_t OffImm = (int32_t)MO1.getImm() / 4;
744 // Don't print +0.
745 if (OffImm < 0)
746 O << "#-" << -OffImm * 4;
747 else if (OffImm > 0)
748 O << "#" << OffImm * 4;
749}
750
751void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000752 unsigned OpNum,
753 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000754 const MCOperand &MO1 = MI->getOperand(OpNum);
755 const MCOperand &MO2 = MI->getOperand(OpNum+1);
756 const MCOperand &MO3 = MI->getOperand(OpNum+2);
757
758 O << "[" << getRegisterName(MO1.getReg());
759
760 assert(MO2.getReg() && "Invalid so_reg load / store address!");
761 O << ", " << getRegisterName(MO2.getReg());
762
763 unsigned ShAmt = MO3.getImm();
764 if (ShAmt) {
765 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
766 O << ", lsl #" << ShAmt;
767 }
768 O << "]";
769}
770
Chris Lattner35c33bd2010-04-04 04:47:45 +0000771void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
772 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000773 O << '#' << MI->getOperand(OpNum).getImm();
774}
775
Chris Lattner35c33bd2010-04-04 04:47:45 +0000776void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
777 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000778 O << '#' << MI->getOperand(OpNum).getImm();
779}
780
Johnny Chenc7b65912010-04-16 22:40:20 +0000781void ARMInstPrinter::printHex8ImmOperand(const MCInst *MI, unsigned OpNum,
782 raw_ostream &O) {
783 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
784}
785
786void ARMInstPrinter::printHex16ImmOperand(const MCInst *MI, unsigned OpNum,
787 raw_ostream &O) {
788 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
789}
790
791void ARMInstPrinter::printHex32ImmOperand(const MCInst *MI, unsigned OpNum,
792 raw_ostream &O) {
793 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
794}
795
796void ARMInstPrinter::printHex64ImmOperand(const MCInst *MI, unsigned OpNum,
797 raw_ostream &O) {
798 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
799}