blob: 8026e7718ca980ad51a134aeb4004510e17c367d [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Chris Lattner413ae252009-10-20 00:42:49 +000015#include "ARM.h" // FIXME: FACTOR ENUMS BETTER.
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
25// Include the auto-generated portion of the assembly writer.
26#define MachineInstr MCInst
27#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
29#undef MachineInstr
30#undef ARMAsmPrinter
31
Johnny Chen9e088762010-03-17 17:52:21 +000032static unsigned NextReg(unsigned Reg) {
33 switch (Reg) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +000034 default:
35 assert(0 && "Unexpected register enum");
36
Johnny Chen9e088762010-03-17 17:52:21 +000037 case ARM::D0:
38 return ARM::D1;
39 case ARM::D1:
40 return ARM::D2;
41 case ARM::D2:
42 return ARM::D3;
43 case ARM::D3:
44 return ARM::D4;
45 case ARM::D4:
46 return ARM::D5;
47 case ARM::D5:
48 return ARM::D6;
49 case ARM::D6:
50 return ARM::D7;
51 case ARM::D7:
52 return ARM::D8;
53 case ARM::D8:
54 return ARM::D9;
55 case ARM::D9:
56 return ARM::D10;
57 case ARM::D10:
58 return ARM::D11;
59 case ARM::D11:
60 return ARM::D12;
61 case ARM::D12:
62 return ARM::D13;
63 case ARM::D13:
64 return ARM::D14;
65 case ARM::D14:
66 return ARM::D15;
67 case ARM::D15:
68 return ARM::D16;
69 case ARM::D16:
70 return ARM::D17;
71 case ARM::D17:
72 return ARM::D18;
73 case ARM::D18:
74 return ARM::D19;
75 case ARM::D19:
76 return ARM::D20;
77 case ARM::D20:
78 return ARM::D21;
79 case ARM::D21:
80 return ARM::D22;
81 case ARM::D22:
82 return ARM::D23;
83 case ARM::D23:
84 return ARM::D24;
85 case ARM::D24:
86 return ARM::D25;
87 case ARM::D25:
88 return ARM::D26;
89 case ARM::D26:
90 return ARM::D27;
91 case ARM::D27:
92 return ARM::D28;
93 case ARM::D28:
94 return ARM::D29;
95 case ARM::D29:
96 return ARM::D30;
97 case ARM::D30:
98 return ARM::D31;
Johnny Chen9e088762010-03-17 17:52:21 +000099 }
100}
101
Chris Lattnerd3740872010-04-04 05:04:31 +0000102void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000103 // Check for MOVs and print canonical forms, instead.
104 if (MI->getOpcode() == ARM::MOVs) {
105 const MCOperand &Dst = MI->getOperand(0);
106 const MCOperand &MO1 = MI->getOperand(1);
107 const MCOperand &MO2 = MI->getOperand(2);
108 const MCOperand &MO3 = MI->getOperand(3);
109
110 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +0000111 printSBitModifierOperand(MI, 6, O);
112 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000113
114 O << '\t' << getRegisterName(Dst.getReg())
115 << ", " << getRegisterName(MO1.getReg());
116
117 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
118 return;
119
120 O << ", ";
121
122 if (MO2.getReg()) {
123 O << getRegisterName(MO2.getReg());
124 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
125 } else {
126 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
127 }
128 return;
129 }
130
131 // A8.6.123 PUSH
132 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
133 MI->getOperand(0).getReg() == ARM::SP) {
134 const MCOperand &MO1 = MI->getOperand(2);
135 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
136 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000137 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000138 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000139 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000140 return;
141 }
142 }
143
144 // A8.6.122 POP
145 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
146 MI->getOperand(0).getReg() == ARM::SP) {
147 const MCOperand &MO1 = MI->getOperand(2);
148 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
149 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000150 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000151 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000152 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000153 return;
154 }
155 }
156
157 // A8.6.355 VPUSH
158 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
159 MI->getOperand(0).getReg() == ARM::SP) {
160 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000161 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +0000162 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000163 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000164 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000165 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000166 return;
167 }
168 }
169
170 // A8.6.354 VPOP
171 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
172 MI->getOperand(0).getReg() == ARM::SP) {
173 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000174 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000175 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000176 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000177 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000179 return;
180 }
181 }
182
Chris Lattner35c33bd2010-04-04 04:47:45 +0000183 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000184 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000185
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000186void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000187 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000188 const MCOperand &Op = MI->getOperand(OpNo);
189 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000190 unsigned Reg = Op.getReg();
191 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Johnny Chen9e088762010-03-17 17:52:21 +0000192 O << '{' << getRegisterName(Reg) << ", "
193 << getRegisterName(NextReg(Reg)) << '}';
194#if 0
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000195 // FIXME: Breaks e.g. ARM/vmul.ll.
196 assert(0);
197 /*
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000198 unsigned DRegLo = TRI->getSubReg(Reg, ARM::dsub_0);
199 unsigned DRegHi = TRI->getSubReg(Reg, ARM::dsub_1);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000200 O << '{'
201 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
202 << '}';*/
Johnny Chen9e088762010-03-17 17:52:21 +0000203#endif
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000204 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
205 assert(0);
206 /*
207 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
208 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
209 &ARM::DPR_VFP2RegClass);
210 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
211 */
212 } else {
213 O << getRegisterName(Reg);
214 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000215 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000216 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000217 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000218 O << '#' << Op.getImm();
219 } else {
Rafael Espindola18c10212010-05-12 05:16:34 +0000220 if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0)
221 llvm_unreachable("Unsupported modifier");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000222 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000223 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000224 }
225}
Chris Lattner61d35c22009-10-19 21:21:39 +0000226
227static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
228 const MCAsmInfo *MAI) {
229 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000230 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000231 assert(V != -1 && "Not a valid so_imm value!");
232
233 unsigned Imm = ARM_AM::getSOImmValImm(V);
234 unsigned Rot = ARM_AM::getSOImmValRot(V);
235
236 // Print low-level immediate formation info, per
237 // A5.1.3: "Data-processing operands - Immediate".
238 if (Rot) {
239 O << "#" << Imm << ", " << Rot;
240 // Pretty printed version.
241 if (VerboseAsm)
242 O << ' ' << MAI->getCommentString()
243 << ' ' << (int)ARM_AM::rotr32(Imm, Rot);
244 } else {
245 O << "#" << Imm;
246 }
247}
248
249
250/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
251/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000252void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
253 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000254 const MCOperand &MO = MI->getOperand(OpNum);
255 assert(MO.isImm() && "Not a valid so_imm value!");
256 printSOImm(O, MO.getImm(), VerboseAsm, &MAI);
257}
Chris Lattner084f87d2009-10-19 21:57:05 +0000258
Chris Lattner017d9472009-10-20 00:40:56 +0000259/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
260/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000261void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
262 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000263 // FIXME: REMOVE this method.
264 abort();
265}
266
267// so_reg is a 4-operand unit corresponding to register forms of the A5.1
268// "Addressing Mode 1 - Data-processing operands" forms. This includes:
269// REG 0 0 - e.g. R5
270// REG REG 0,SH_OPC - e.g. R5, ROR R3
271// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000272void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
273 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000274 const MCOperand &MO1 = MI->getOperand(OpNum);
275 const MCOperand &MO2 = MI->getOperand(OpNum+1);
276 const MCOperand &MO3 = MI->getOperand(OpNum+2);
277
278 O << getRegisterName(MO1.getReg());
279
280 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000281 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
282 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000283 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000284 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000285 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000286 } else if (ShOpc != ARM_AM::rrx) {
287 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000288 }
289}
Chris Lattner084f87d2009-10-19 21:57:05 +0000290
291
Chris Lattner35c33bd2010-04-04 04:47:45 +0000292void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
293 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000294 const MCOperand &MO1 = MI->getOperand(Op);
295 const MCOperand &MO2 = MI->getOperand(Op+1);
296 const MCOperand &MO3 = MI->getOperand(Op+2);
297
298 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000299 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000300 return;
301 }
302
303 O << "[" << getRegisterName(MO1.getReg());
304
305 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000306 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000307 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000308 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
309 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000310 O << "]";
311 return;
312 }
313
314 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000315 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
316 << getRegisterName(MO2.getReg());
Chris Lattner084f87d2009-10-19 21:57:05 +0000317
318 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
319 O << ", "
320 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
321 << " #" << ShImm;
322 O << "]";
323}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000324
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000325void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000326 unsigned OpNum,
327 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000328 const MCOperand &MO1 = MI->getOperand(OpNum);
329 const MCOperand &MO2 = MI->getOperand(OpNum+1);
330
331 if (!MO1.getReg()) {
332 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000333 O << '#'
334 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
335 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000336 return;
337 }
338
Johnny Chen9e088762010-03-17 17:52:21 +0000339 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
340 << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000341
342 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
343 O << ", "
344 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
345 << " #" << ShImm;
346}
347
Chris Lattner35c33bd2010-04-04 04:47:45 +0000348void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
349 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000350 const MCOperand &MO1 = MI->getOperand(OpNum);
351 const MCOperand &MO2 = MI->getOperand(OpNum+1);
352 const MCOperand &MO3 = MI->getOperand(OpNum+2);
353
354 O << '[' << getRegisterName(MO1.getReg());
355
356 if (MO2.getReg()) {
357 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
358 << getRegisterName(MO2.getReg()) << ']';
359 return;
360 }
361
362 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
363 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000364 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
365 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000366 O << ']';
367}
368
369void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000370 unsigned OpNum,
371 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000372 const MCOperand &MO1 = MI->getOperand(OpNum);
373 const MCOperand &MO2 = MI->getOperand(OpNum+1);
374
375 if (MO1.getReg()) {
376 O << (char)ARM_AM::getAM3Op(MO2.getImm())
377 << getRegisterName(MO1.getReg());
378 return;
379 }
380
381 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000382 O << '#'
383 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
384 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000385}
386
Chris Lattnere306d8d2009-10-19 22:09:23 +0000387
388void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000389 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000390 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000391 const MCOperand &MO2 = MI->getOperand(OpNum+1);
392 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000393 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000394 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000395 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000396 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
397 if (Mode == ARM_AM::ia)
398 O << ".w";
399 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000400 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000401 }
402}
403
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000404void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000405 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000406 const char *Modifier) {
407 const MCOperand &MO1 = MI->getOperand(OpNum);
408 const MCOperand &MO2 = MI->getOperand(OpNum+1);
409
410 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000411 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000412 return;
413 }
414
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000415 O << "[" << getRegisterName(MO1.getReg());
416
417 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
418 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000419 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000420 << ImmOffs*4;
421 }
422 O << "]";
423}
424
Chris Lattner35c33bd2010-04-04 04:47:45 +0000425void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
426 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000427 const MCOperand &MO1 = MI->getOperand(OpNum);
428 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Chris Lattner235e2f62009-10-20 06:22:33 +0000429
Bob Wilson226036e2010-03-20 22:13:40 +0000430 O << "[" << getRegisterName(MO1.getReg());
431 if (MO2.getImm()) {
432 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000433 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000434 }
Bob Wilson226036e2010-03-20 22:13:40 +0000435 O << "]";
436}
437
438void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000439 unsigned OpNum,
440 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000441 const MCOperand &MO = MI->getOperand(OpNum);
442 if (MO.getReg() == 0)
443 O << "!";
444 else
445 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000446}
447
448void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000449 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000450 const char *Modifier) {
451 assert(0 && "FIXME: Implement printAddrModePCOperand");
452}
453
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000454void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
455 unsigned OpNum,
456 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000457 const MCOperand &MO = MI->getOperand(OpNum);
458 uint32_t v = ~MO.getImm();
459 int32_t lsb = CountTrailingZeros_32(v);
460 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
461 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
462 O << '#' << lsb << ", #" << width;
463}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000464
Johnny Chen1adc40c2010-08-12 20:46:17 +0000465void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
466 raw_ostream &O) {
467 unsigned val = MI->getOperand(OpNum).getImm();
468 O << ARM_MB::MemBOptToString(val);
469}
470
Bob Wilson22f5dc72010-08-16 18:27:34 +0000471void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000472 raw_ostream &O) {
473 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
474 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
475 switch (Opc) {
476 case ARM_AM::no_shift:
477 return;
478 case ARM_AM::lsl:
479 O << ", lsl #";
480 break;
481 case ARM_AM::asr:
482 O << ", asr #";
483 break;
484 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000485 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000486 }
487 O << ARM_AM::getSORegOffset(ShiftOp);
488}
489
Chris Lattner35c33bd2010-04-04 04:47:45 +0000490void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
491 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000492 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000493 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
494 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000495 O << getRegisterName(MI->getOperand(i).getReg());
496 }
497 O << "}";
498}
Chris Lattner4d152222009-10-19 22:23:04 +0000499
Chris Lattner35c33bd2010-04-04 04:47:45 +0000500void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
501 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000502 const MCOperand &Op = MI->getOperand(OpNum);
503 unsigned option = Op.getImm();
504 unsigned mode = option & 31;
505 bool changemode = option >> 5 & 1;
506 unsigned AIF = option >> 6 & 7;
507 unsigned imod = option >> 9 & 3;
508 if (imod == 2)
509 O << "ie";
510 else if (imod == 3)
511 O << "id";
512 O << '\t';
513 if (imod > 1) {
514 if (AIF & 4) O << 'a';
515 if (AIF & 2) O << 'i';
516 if (AIF & 1) O << 'f';
517 if (AIF > 0 && changemode) O << ", ";
518 }
519 if (changemode)
520 O << '#' << mode;
521}
522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
524 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000525 const MCOperand &Op = MI->getOperand(OpNum);
526 unsigned Mask = Op.getImm();
527 if (Mask) {
528 O << '_';
529 if (Mask & 8) O << 'f';
530 if (Mask & 4) O << 's';
531 if (Mask & 2) O << 'x';
532 if (Mask & 1) O << 'c';
533 }
534}
535
Chris Lattner35c33bd2010-04-04 04:47:45 +0000536void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
537 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000538 const MCOperand &Op = MI->getOperand(OpNum);
539 O << '#';
540 if (Op.getImm() < 0)
541 O << '-' << (-Op.getImm() - 1);
542 else
543 O << Op.getImm();
544}
545
Chris Lattner35c33bd2010-04-04 04:47:45 +0000546void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
547 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000548 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
549 if (CC != ARMCC::AL)
550 O << ARMCondCodeToString(CC);
551}
552
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000553void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000554 unsigned OpNum,
555 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000556 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
557 O << ARMCondCodeToString(CC);
558}
559
Chris Lattner35c33bd2010-04-04 04:47:45 +0000560void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
561 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000562 if (MI->getOperand(OpNum).getReg()) {
563 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
564 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000565 O << 's';
566 }
567}
568
569
Chris Lattner4d152222009-10-19 22:23:04 +0000570
Chris Lattnera70e6442009-10-19 22:33:05 +0000571void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000572 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000573 const char *Modifier) {
574 // FIXME: remove this.
575 abort();
576}
Chris Lattner4d152222009-10-19 22:23:04 +0000577
Chris Lattner35c33bd2010-04-04 04:47:45 +0000578void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
579 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000580 O << MI->getOperand(OpNum).getImm();
581}
582
583
Chris Lattner35c33bd2010-04-04 04:47:45 +0000584void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
585 raw_ostream &O) {
Chris Lattner4d152222009-10-19 22:23:04 +0000586 // FIXME: remove this.
587 abort();
588}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000589
Chris Lattner35c33bd2010-04-04 04:47:45 +0000590void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
591 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000592 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000593}
Johnny Chen9e088762010-03-17 17:52:21 +0000594
Chris Lattner35c33bd2010-04-04 04:47:45 +0000595void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
596 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000597 // (3 - the number of trailing zeros) is the number of then / else.
598 unsigned Mask = MI->getOperand(OpNum).getImm();
599 unsigned CondBit0 = Mask >> 4 & 1;
600 unsigned NumTZ = CountTrailingZeros_32(Mask);
601 assert(NumTZ <= 3 && "Invalid IT mask!");
602 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
603 bool T = ((Mask >> Pos) & 1) == CondBit0;
604 if (T)
605 O << 't';
606 else
607 O << 'e';
608 }
609}
610
Chris Lattner35c33bd2010-04-04 04:47:45 +0000611void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
612 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000613 const MCOperand &MO1 = MI->getOperand(Op);
614 const MCOperand &MO2 = MI->getOperand(Op+1);
615 O << "[" << getRegisterName(MO1.getReg());
616 O << ", " << getRegisterName(MO2.getReg()) << "]";
617}
618
619void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000620 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000621 unsigned Scale) {
622 const MCOperand &MO1 = MI->getOperand(Op);
623 const MCOperand &MO2 = MI->getOperand(Op+1);
624 const MCOperand &MO3 = MI->getOperand(Op+2);
625
626 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000627 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000628 return;
629 }
630
631 O << "[" << getRegisterName(MO1.getReg());
632 if (MO3.getReg())
633 O << ", " << getRegisterName(MO3.getReg());
634 else if (unsigned ImmOffs = MO2.getImm())
635 O << ", #" << ImmOffs * Scale;
636 O << "]";
637}
638
Chris Lattner35c33bd2010-04-04 04:47:45 +0000639void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
640 raw_ostream &O) {
641 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000642}
643
Chris Lattner35c33bd2010-04-04 04:47:45 +0000644void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
645 raw_ostream &O) {
646 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000647}
648
Chris Lattner35c33bd2010-04-04 04:47:45 +0000649void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
650 raw_ostream &O) {
651 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000652}
653
Chris Lattner35c33bd2010-04-04 04:47:45 +0000654void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
655 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000656 const MCOperand &MO1 = MI->getOperand(Op);
657 const MCOperand &MO2 = MI->getOperand(Op+1);
658 O << "[" << getRegisterName(MO1.getReg());
659 if (unsigned ImmOffs = MO2.getImm())
660 O << ", #" << ImmOffs*4;
661 O << "]";
662}
663
Chris Lattner35c33bd2010-04-04 04:47:45 +0000664void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
665 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000666 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
667 if (MI->getOpcode() == ARM::t2TBH)
668 O << ", lsl #1";
669 O << ']';
670}
671
672// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
673// register with shift forms.
674// REG 0 0 - e.g. R5
675// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000676void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
677 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000678 const MCOperand &MO1 = MI->getOperand(OpNum);
679 const MCOperand &MO2 = MI->getOperand(OpNum+1);
680
681 unsigned Reg = MO1.getReg();
682 O << getRegisterName(Reg);
683
684 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000685 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000686 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
687 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
688 if (ShOpc != ARM_AM::rrx)
689 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000690}
691
692void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000693 unsigned OpNum,
694 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000695 const MCOperand &MO1 = MI->getOperand(OpNum);
696 const MCOperand &MO2 = MI->getOperand(OpNum+1);
697
698 O << "[" << getRegisterName(MO1.getReg());
699
700 unsigned OffImm = MO2.getImm();
701 if (OffImm) // Don't print +0.
702 O << ", #" << OffImm;
703 O << "]";
704}
705
706void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000707 unsigned OpNum,
708 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000709 const MCOperand &MO1 = MI->getOperand(OpNum);
710 const MCOperand &MO2 = MI->getOperand(OpNum+1);
711
712 O << "[" << getRegisterName(MO1.getReg());
713
714 int32_t OffImm = (int32_t)MO2.getImm();
715 // Don't print +0.
716 if (OffImm < 0)
717 O << ", #-" << -OffImm;
718 else if (OffImm > 0)
719 O << ", #" << OffImm;
720 O << "]";
721}
722
723void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000724 unsigned OpNum,
725 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000726 const MCOperand &MO1 = MI->getOperand(OpNum);
727 const MCOperand &MO2 = MI->getOperand(OpNum+1);
728
729 O << "[" << getRegisterName(MO1.getReg());
730
731 int32_t OffImm = (int32_t)MO2.getImm() / 4;
732 // Don't print +0.
733 if (OffImm < 0)
734 O << ", #-" << -OffImm * 4;
735 else if (OffImm > 0)
736 O << ", #" << OffImm * 4;
737 O << "]";
738}
739
740void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000741 unsigned OpNum,
742 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000743 const MCOperand &MO1 = MI->getOperand(OpNum);
744 int32_t OffImm = (int32_t)MO1.getImm();
745 // Don't print +0.
746 if (OffImm < 0)
747 O << "#-" << -OffImm;
748 else if (OffImm > 0)
749 O << "#" << OffImm;
750}
751
752void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000753 unsigned OpNum,
754 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000755 const MCOperand &MO1 = MI->getOperand(OpNum);
756 int32_t OffImm = (int32_t)MO1.getImm() / 4;
757 // Don't print +0.
758 if (OffImm < 0)
759 O << "#-" << -OffImm * 4;
760 else if (OffImm > 0)
761 O << "#" << OffImm * 4;
762}
763
764void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000765 unsigned OpNum,
766 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000767 const MCOperand &MO1 = MI->getOperand(OpNum);
768 const MCOperand &MO2 = MI->getOperand(OpNum+1);
769 const MCOperand &MO3 = MI->getOperand(OpNum+2);
770
771 O << "[" << getRegisterName(MO1.getReg());
772
773 assert(MO2.getReg() && "Invalid so_reg load / store address!");
774 O << ", " << getRegisterName(MO2.getReg());
775
776 unsigned ShAmt = MO3.getImm();
777 if (ShAmt) {
778 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
779 O << ", lsl #" << ShAmt;
780 }
781 O << "]";
782}
783
Chris Lattner35c33bd2010-04-04 04:47:45 +0000784void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
785 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000786 O << '#' << MI->getOperand(OpNum).getImm();
787}
788
Chris Lattner35c33bd2010-04-04 04:47:45 +0000789void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
790 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000791 O << '#' << MI->getOperand(OpNum).getImm();
792}
793
Bob Wilson1a913ed2010-06-11 21:34:50 +0000794void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
795 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000796 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
797 unsigned EltBits;
798 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000799 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000800}