blob: 5dc1225d38595c936ba0a19b04020dae9959ef6e [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- TargetSelectionDAG.td - Common code for DAG isels ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the target-independent interfaces used by SelectionDAG
11// instruction selection generators.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// Selection DAG Type Constraint definitions.
17//
18// Note that the semantics of these constraints are hard coded into tblgen. To
19// modify or add constraints, you have to hack tblgen.
20//
21
22class SDTypeConstraint<int opnum> {
23 int OperandNum = opnum;
24}
25
26// SDTCisVT - The specified operand has exactly this VT.
27class SDTCisVT<int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
28 ValueType VT = vt;
29}
30
31class SDTCisPtrTy<int OpNum> : SDTypeConstraint<OpNum>;
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP<int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50class SDTCisOpSmallerThanOp<int SmallOp, int BigOp> : SDTypeConstraint<SmallOp>{
51 int BigOperandNum = BigOp;
52}
53
54/// SDTCisIntVectorOfSameSize - This indicates that ThisOp and OtherOp are
55/// vector types, and that ThisOp is the result of
Duncan Sands92c43912008-06-06 12:08:01 +000056/// MVT::getIntVectorWithNumElements with the number of elements
57/// that ThisOp has.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058class SDTCisIntVectorOfSameSize<int ThisOp, int OtherOp>
59 : SDTypeConstraint<ThisOp> {
60 int OtherOpNum = OtherOp;
61}
62
Nate Begemanea391a22008-02-09 01:37:05 +000063/// SDTCisEltOfVec - This indicates that ThisOp is a scalar type of the same
64/// type as the element type of OtherOp, which is a vector type.
Dan Gohman2c4be2a2008-05-31 02:11:25 +000065class SDTCisEltOfVec<int ThisOp, int OtherOp>
Nate Begemanea391a22008-02-09 01:37:05 +000066 : SDTypeConstraint<ThisOp> {
67 int OtherOpNum = OtherOp;
68}
69
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070//===----------------------------------------------------------------------===//
71// Selection DAG Type Profile definitions.
72//
73// These use the constraints defined above to describe the type requirements of
74// the various nodes. These are not hard coded into tblgen, allowing targets to
75// add their own if needed.
76//
77
78// SDTypeProfile - This profile describes the type requirements of a Selection
79// DAG node.
80class SDTypeProfile<int numresults, int numoperands,
81 list<SDTypeConstraint> constraints> {
82 int NumResults = numresults;
83 int NumOperands = numoperands;
84 list<SDTypeConstraint> Constraints = constraints;
85}
86
87// Builtin profiles.
88def SDTIntLeaf: SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
89def SDTFPLeaf : SDTypeProfile<1, 0, [SDTCisFP<0>]>; // for 'fpimm'.
90def SDTPtrLeaf: SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; // for '&g'.
91def SDTOther : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'.
92def SDTUNDEF : SDTypeProfile<1, 0, []>; // for 'undef'.
93def SDTUnaryOp : SDTypeProfile<1, 1, []>; // bitconvert
94
95def SDTIntBinOp : SDTypeProfile<1, 2, [ // add, and, or, xor, udiv, etc.
96 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
97]>;
98def SDTIntShiftOp : SDTypeProfile<1, 2, [ // shl, sra, srl
99 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<2>
100]>;
101def SDTFPBinOp : SDTypeProfile<1, 2, [ // fadd, fmul, etc.
102 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>
103]>;
104def SDTFPSignOp : SDTypeProfile<1, 2, [ // fcopysign.
105 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisFP<2>
106]>;
107def SDTFPTernaryOp : SDTypeProfile<1, 3, [ // fmadd, fnmsub, etc.
108 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisFP<0>
109]>;
110def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
111 SDTCisSameAs<0, 1>, SDTCisInt<0>
112]>;
113def SDTIntExtendOp : SDTypeProfile<1, 1, [ // sext, zext, anyext
114 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>
115]>;
116def SDTIntTruncOp : SDTypeProfile<1, 1, [ // trunc
117 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<0, 1>
118]>;
119def SDTFPUnaryOp : SDTypeProfile<1, 1, [ // fneg, fsqrt, etc
120 SDTCisSameAs<0, 1>, SDTCisFP<0>
121]>;
122def SDTFPRoundOp : SDTypeProfile<1, 1, [ // fround
123 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<0, 1>
124]>;
125def SDTFPExtendOp : SDTypeProfile<1, 1, [ // fextend
126 SDTCisFP<0>, SDTCisFP<1>, SDTCisOpSmallerThanOp<1, 0>
127]>;
128def SDTIntToFPOp : SDTypeProfile<1, 1, [ // [su]int_to_fp
129 SDTCisFP<0>, SDTCisInt<1>
130]>;
131def SDTFPToIntOp : SDTypeProfile<1, 1, [ // fp_to_[su]int
132 SDTCisInt<0>, SDTCisFP<1>
133]>;
134def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
135 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
136 SDTCisVTSmallerThanOp<2, 1>
137]>;
138
139def SDTSetCC : SDTypeProfile<1, 3, [ // setcc
140 SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
141]>;
142
143def SDTSelect : SDTypeProfile<1, 3, [ // select
144 SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<2, 3>
145]>;
146
147def SDTSelectCC : SDTypeProfile<1, 5, [ // select_cc
148 SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, SDTCisSameAs<0, 3>,
149 SDTCisVT<5, OtherVT>
150]>;
151
152def SDTBr : SDTypeProfile<0, 1, [ // br
153 SDTCisVT<0, OtherVT>
154]>;
155
156def SDTBrcond : SDTypeProfile<0, 2, [ // brcond
157 SDTCisInt<0>, SDTCisVT<1, OtherVT>
158]>;
159
160def SDTBrind : SDTypeProfile<0, 1, [ // brind
161 SDTCisPtrTy<0>
162]>;
163
Chris Lattner3d254552008-01-15 22:02:54 +0000164def SDTNone : SDTypeProfile<0, 0, []>; // ret, trap
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
166def SDTLoad : SDTypeProfile<1, 1, [ // load
167 SDTCisPtrTy<1>
168]>;
169
170def SDTStore : SDTypeProfile<0, 2, [ // store
171 SDTCisPtrTy<1>
172]>;
173
174def SDTIStore : SDTypeProfile<1, 3, [ // indexed store
175 SDTCisSameAs<0, 2>, SDTCisPtrTy<0>, SDTCisPtrTy<3>
176]>;
177
178def SDTVecShuffle : SDTypeProfile<1, 3, [
179 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisIntVectorOfSameSize<3, 0>
180]>;
Nate Begemanea391a22008-02-09 01:37:05 +0000181def SDTVecExtract : SDTypeProfile<1, 2, [ // vector extract
182 SDTCisEltOfVec<0, 1>, SDTCisPtrTy<2>
183]>;
Nate Begemand77e59e2008-02-11 04:19:36 +0000184def SDTVecInsert : SDTypeProfile<1, 3, [ // vector insert
185 SDTCisEltOfVec<2, 1>, SDTCisSameAs<0, 1>, SDTCisPtrTy<3>
Nate Begemanea391a22008-02-09 01:37:05 +0000186]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187
Evan Chengd1d68072008-03-08 00:58:38 +0000188def STDPrefetch : SDTypeProfile<0, 3, [ // prefetch
189 SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>
190]>;
191
192def STDMemBarrier : SDTypeProfile<0, 5, [ // memory barier
Andrew Lenharth785610d2008-02-16 01:24:58 +0000193 SDTCisSameAs<0,1>, SDTCisSameAs<0,2>, SDTCisSameAs<0,3>, SDTCisSameAs<0,4>,
194 SDTCisInt<0>
195]>;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000196def STDAtomic3 : SDTypeProfile<1, 3, [
197 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>, SDTCisInt<0>, SDTCisPtrTy<1>
198]>;
199def STDAtomic2 : SDTypeProfile<1, 2, [
200 SDTCisSameAs<0,2>, SDTCisInt<0>, SDTCisPtrTy<1>
201]>;
Andrew Lenharth785610d2008-02-16 01:24:58 +0000202
Bill Wendling7173da52007-11-13 09:19:02 +0000203class SDCallSeqStart<list<SDTypeConstraint> constraints> :
204 SDTypeProfile<0, 1, constraints>;
205class SDCallSeqEnd<list<SDTypeConstraint> constraints> :
206 SDTypeProfile<0, 2, constraints>;
207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208//===----------------------------------------------------------------------===//
209// Selection DAG Node Properties.
210//
211// Note: These are hard coded into tblgen.
212//
213class SDNodeProperty;
214def SDNPCommutative : SDNodeProperty; // X op Y == Y op X
215def SDNPAssociative : SDNodeProperty; // (X op Y) op Z == X op (Y op Z)
216def SDNPHasChain : SDNodeProperty; // R/W chain operand and result
217def SDNPOutFlag : SDNodeProperty; // Write a flag result
218def SDNPInFlag : SDNodeProperty; // Read a flag operand
219def SDNPOptInFlag : SDNodeProperty; // Optionally read a flag operand
Chris Lattner6887b142008-01-06 08:36:04 +0000220def SDNPMayStore : SDNodeProperty; // May write to memory, sets 'mayStore'.
Chris Lattnerdfde8132008-01-10 04:44:32 +0000221def SDNPMayLoad : SDNodeProperty; // May read memory, sets 'mayLoad'.
Chris Lattner2e40ad12008-01-10 05:48:23 +0000222def SDNPSideEffect : SDNodeProperty; // Sets 'HasUnmodelledSideEffects'.
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000223def SDNPMemOperand : SDNodeProperty; // Touches memory, has assoc MemOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224
225//===----------------------------------------------------------------------===//
226// Selection DAG Node definitions.
227//
228class SDNode<string opcode, SDTypeProfile typeprof,
229 list<SDNodeProperty> props = [], string sdclass = "SDNode"> {
230 string Opcode = opcode;
231 string SDClass = sdclass;
232 list<SDNodeProperty> Properties = props;
233 SDTypeProfile TypeProfile = typeprof;
234}
235
236def set;
Evan Chengf031fcb2007-09-25 01:48:59 +0000237def implicit;
Evan Cheng775baac2007-09-12 23:30:14 +0000238def parallel;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239def node;
240def srcvalue;
241
242def imm : SDNode<"ISD::Constant" , SDTIntLeaf , [], "ConstantSDNode">;
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000243def timm : SDNode<"ISD::TargetConstant", SDTIntLeaf , [], "ConstantSDNode">;
Nate Begemane2ba64f2008-02-14 08:57:00 +0000244def fpimm : SDNode<"ISD::ConstantFP", SDTFPLeaf , [], "ConstantFPSDNode">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245def vt : SDNode<"ISD::VALUETYPE" , SDTOther , [], "VTSDNode">;
246def bb : SDNode<"ISD::BasicBlock", SDTOther , [], "BasicBlockSDNode">;
247def cond : SDNode<"ISD::CONDCODE" , SDTOther , [], "CondCodeSDNode">;
248def undef : SDNode<"ISD::UNDEF" , SDTUNDEF , []>;
249def globaladdr : SDNode<"ISD::GlobalAddress", SDTPtrLeaf, [],
250 "GlobalAddressSDNode">;
251def tglobaladdr : SDNode<"ISD::TargetGlobalAddress", SDTPtrLeaf, [],
252 "GlobalAddressSDNode">;
253def globaltlsaddr : SDNode<"ISD::GlobalTLSAddress", SDTPtrLeaf, [],
254 "GlobalAddressSDNode">;
255def tglobaltlsaddr : SDNode<"ISD::TargetGlobalTLSAddress", SDTPtrLeaf, [],
256 "GlobalAddressSDNode">;
257def constpool : SDNode<"ISD::ConstantPool", SDTPtrLeaf, [],
258 "ConstantPoolSDNode">;
259def tconstpool : SDNode<"ISD::TargetConstantPool", SDTPtrLeaf, [],
260 "ConstantPoolSDNode">;
261def jumptable : SDNode<"ISD::JumpTable", SDTPtrLeaf, [],
262 "JumpTableSDNode">;
263def tjumptable : SDNode<"ISD::TargetJumpTable", SDTPtrLeaf, [],
264 "JumpTableSDNode">;
265def frameindex : SDNode<"ISD::FrameIndex", SDTPtrLeaf, [],
266 "FrameIndexSDNode">;
267def tframeindex : SDNode<"ISD::TargetFrameIndex", SDTPtrLeaf, [],
268 "FrameIndexSDNode">;
Bill Wendlingfef06052008-09-16 21:48:12 +0000269def externalsym : SDNode<"ISD::ExternalSymbol", SDTPtrLeaf, [],
270 "ExternalSymbolSDNode">;
271def texternalsym: SDNode<"ISD::TargetExternalSymbol", SDTPtrLeaf, [],
272 "ExternalSymbolSDNode">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
274def add : SDNode<"ISD::ADD" , SDTIntBinOp ,
275 [SDNPCommutative, SDNPAssociative]>;
276def sub : SDNode<"ISD::SUB" , SDTIntBinOp>;
277def mul : SDNode<"ISD::MUL" , SDTIntBinOp,
278 [SDNPCommutative, SDNPAssociative]>;
279def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp, [SDNPCommutative]>;
280def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
281def sdiv : SDNode<"ISD::SDIV" , SDTIntBinOp>;
282def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
283def srem : SDNode<"ISD::SREM" , SDTIntBinOp>;
284def urem : SDNode<"ISD::UREM" , SDTIntBinOp>;
285def srl : SDNode<"ISD::SRL" , SDTIntShiftOp>;
286def sra : SDNode<"ISD::SRA" , SDTIntShiftOp>;
287def shl : SDNode<"ISD::SHL" , SDTIntShiftOp>;
288def rotl : SDNode<"ISD::ROTL" , SDTIntShiftOp>;
289def rotr : SDNode<"ISD::ROTR" , SDTIntShiftOp>;
290def and : SDNode<"ISD::AND" , SDTIntBinOp,
291 [SDNPCommutative, SDNPAssociative]>;
292def or : SDNode<"ISD::OR" , SDTIntBinOp,
293 [SDNPCommutative, SDNPAssociative]>;
294def xor : SDNode<"ISD::XOR" , SDTIntBinOp,
295 [SDNPCommutative, SDNPAssociative]>;
296def addc : SDNode<"ISD::ADDC" , SDTIntBinOp,
297 [SDNPCommutative, SDNPOutFlag]>;
298def adde : SDNode<"ISD::ADDE" , SDTIntBinOp,
299 [SDNPCommutative, SDNPOutFlag, SDNPInFlag]>;
300def subc : SDNode<"ISD::SUBC" , SDTIntBinOp,
301 [SDNPOutFlag]>;
302def sube : SDNode<"ISD::SUBE" , SDTIntBinOp,
303 [SDNPOutFlag, SDNPInFlag]>;
304
305def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
306def bswap : SDNode<"ISD::BSWAP" , SDTIntUnaryOp>;
307def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
308def cttz : SDNode<"ISD::CTTZ" , SDTIntUnaryOp>;
309def ctpop : SDNode<"ISD::CTPOP" , SDTIntUnaryOp>;
310def sext : SDNode<"ISD::SIGN_EXTEND", SDTIntExtendOp>;
311def zext : SDNode<"ISD::ZERO_EXTEND", SDTIntExtendOp>;
312def anyext : SDNode<"ISD::ANY_EXTEND" , SDTIntExtendOp>;
313def trunc : SDNode<"ISD::TRUNCATE" , SDTIntTruncOp>;
314def bitconvert : SDNode<"ISD::BIT_CONVERT", SDTUnaryOp>;
Nate Begemanea391a22008-02-09 01:37:05 +0000315def extractelt : SDNode<"ISD::EXTRACT_VECTOR_ELT", SDTVecExtract>;
316def insertelt : SDNode<"ISD::INSERT_VECTOR_ELT", SDTVecInsert>;
317
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318
319def fadd : SDNode<"ISD::FADD" , SDTFPBinOp, [SDNPCommutative]>;
320def fsub : SDNode<"ISD::FSUB" , SDTFPBinOp>;
321def fmul : SDNode<"ISD::FMUL" , SDTFPBinOp, [SDNPCommutative]>;
322def fdiv : SDNode<"ISD::FDIV" , SDTFPBinOp>;
323def frem : SDNode<"ISD::FREM" , SDTFPBinOp>;
324def fabs : SDNode<"ISD::FABS" , SDTFPUnaryOp>;
325def fneg : SDNode<"ISD::FNEG" , SDTFPUnaryOp>;
326def fsqrt : SDNode<"ISD::FSQRT" , SDTFPUnaryOp>;
327def fsin : SDNode<"ISD::FSIN" , SDTFPUnaryOp>;
328def fcos : SDNode<"ISD::FCOS" , SDTFPUnaryOp>;
Dan Gohmanc8b20e22008-08-21 17:55:02 +0000329def frint : SDNode<"ISD::FRINT" , SDTFPUnaryOp>;
330def ftrunc : SDNode<"ISD::FTRUNC" , SDTFPUnaryOp>;
331def fceil : SDNode<"ISD::FCEIL" , SDTFPUnaryOp>;
332def ffloor : SDNode<"ISD::FFLOOR" , SDTFPUnaryOp>;
333def fnearbyint : SDNode<"ISD::FNEARBYINT" , SDTFPUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
335def fround : SDNode<"ISD::FP_ROUND" , SDTFPRoundOp>;
336def fextend : SDNode<"ISD::FP_EXTEND" , SDTFPExtendOp>;
337def fcopysign : SDNode<"ISD::FCOPYSIGN" , SDTFPSignOp>;
338
339def sint_to_fp : SDNode<"ISD::SINT_TO_FP" , SDTIntToFPOp>;
340def uint_to_fp : SDNode<"ISD::UINT_TO_FP" , SDTIntToFPOp>;
341def fp_to_sint : SDNode<"ISD::FP_TO_SINT" , SDTFPToIntOp>;
342def fp_to_uint : SDNode<"ISD::FP_TO_UINT" , SDTFPToIntOp>;
343
344def setcc : SDNode<"ISD::SETCC" , SDTSetCC>;
345def select : SDNode<"ISD::SELECT" , SDTSelect>;
346def selectcc : SDNode<"ISD::SELECT_CC" , SDTSelectCC>;
Nate Begeman9a1ce152008-05-12 19:40:03 +0000347def vsetcc : SDNode<"ISD::VSETCC" , SDTSetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348
349def brcond : SDNode<"ISD::BRCOND" , SDTBrcond, [SDNPHasChain]>;
350def brind : SDNode<"ISD::BRIND" , SDTBrind, [SDNPHasChain]>;
351def br : SDNode<"ISD::BR" , SDTBr, [SDNPHasChain]>;
Chris Lattner3d254552008-01-15 22:02:54 +0000352def ret : SDNode<"ISD::RET" , SDTNone, [SDNPHasChain]>;
353def trap : SDNode<"ISD::TRAP" , SDTNone,
354 [SDNPHasChain, SDNPSideEffect]>;
Evan Chengd1d68072008-03-08 00:58:38 +0000355
356def prefetch : SDNode<"ISD::PREFETCH" , STDPrefetch,
357 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
358
359def membarrier : SDNode<"ISD::MEMBARRIER" , STDMemBarrier,
Andrew Lenharth785610d2008-02-16 01:24:58 +0000360 [SDNPHasChain, SDNPSideEffect]>;
Evan Chengd1d68072008-03-08 00:58:38 +0000361
Dale Johannesenbc187662008-08-28 02:44:49 +0000362def atomic_cmp_swap_8 : SDNode<"ISD::ATOMIC_CMP_SWAP_8" , STDAtomic3,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000363 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000364def atomic_load_add_8 : SDNode<"ISD::ATOMIC_LOAD_ADD_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000365 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000366def atomic_swap_8 : SDNode<"ISD::ATOMIC_SWAP_8", STDAtomic2,
Bill Wendling6f189e22008-08-19 23:09:18 +0000367 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000368def atomic_load_sub_8 : SDNode<"ISD::ATOMIC_LOAD_SUB_8" , STDAtomic2,
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000369 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000370def atomic_load_and_8 : SDNode<"ISD::ATOMIC_LOAD_AND_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000371 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000372def atomic_load_or_8 : SDNode<"ISD::ATOMIC_LOAD_OR_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000373 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000374def atomic_load_xor_8 : SDNode<"ISD::ATOMIC_LOAD_XOR_8" , STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000375 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000376def atomic_load_nand_8: SDNode<"ISD::ATOMIC_LOAD_NAND_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000377 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000378def atomic_load_min_8 : SDNode<"ISD::ATOMIC_LOAD_MIN_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000379 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000380def atomic_load_max_8 : SDNode<"ISD::ATOMIC_LOAD_MAX_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000381 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000382def atomic_load_umin_8 : SDNode<"ISD::ATOMIC_LOAD_UMIN_8", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000383 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesenbc187662008-08-28 02:44:49 +0000384def atomic_load_umax_8 : SDNode<"ISD::ATOMIC_LOAD_UMAX_8", STDAtomic2,
385 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
386def atomic_cmp_swap_16 : SDNode<"ISD::ATOMIC_CMP_SWAP_16" , STDAtomic3,
387 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
388def atomic_load_add_16 : SDNode<"ISD::ATOMIC_LOAD_ADD_16" , STDAtomic2,
389 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
390def atomic_swap_16 : SDNode<"ISD::ATOMIC_SWAP_16", STDAtomic2,
391 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
392def atomic_load_sub_16 : SDNode<"ISD::ATOMIC_LOAD_SUB_16" , STDAtomic2,
393 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
394def atomic_load_and_16 : SDNode<"ISD::ATOMIC_LOAD_AND_16" , STDAtomic2,
395 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
396def atomic_load_or_16 : SDNode<"ISD::ATOMIC_LOAD_OR_16" , STDAtomic2,
397 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
398def atomic_load_xor_16 : SDNode<"ISD::ATOMIC_LOAD_XOR_16" , STDAtomic2,
399 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
400def atomic_load_nand_16: SDNode<"ISD::ATOMIC_LOAD_NAND_16", STDAtomic2,
401 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
402def atomic_load_min_16 : SDNode<"ISD::ATOMIC_LOAD_MIN_16", STDAtomic2,
403 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
404def atomic_load_max_16 : SDNode<"ISD::ATOMIC_LOAD_MAX_16", STDAtomic2,
405 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
406def atomic_load_umin_16 : SDNode<"ISD::ATOMIC_LOAD_UMIN_16", STDAtomic2,
407 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
408def atomic_load_umax_16 : SDNode<"ISD::ATOMIC_LOAD_UMAX_16", STDAtomic2,
409 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
410def atomic_cmp_swap_32 : SDNode<"ISD::ATOMIC_CMP_SWAP_32" , STDAtomic3,
411 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
412def atomic_load_add_32 : SDNode<"ISD::ATOMIC_LOAD_ADD_32" , STDAtomic2,
413 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
414def atomic_swap_32 : SDNode<"ISD::ATOMIC_SWAP_32", STDAtomic2,
415 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
416def atomic_load_sub_32 : SDNode<"ISD::ATOMIC_LOAD_SUB_32" , STDAtomic2,
417 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
418def atomic_load_and_32 : SDNode<"ISD::ATOMIC_LOAD_AND_32" , STDAtomic2,
419 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
420def atomic_load_or_32 : SDNode<"ISD::ATOMIC_LOAD_OR_32" , STDAtomic2,
421 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
422def atomic_load_xor_32 : SDNode<"ISD::ATOMIC_LOAD_XOR_32" , STDAtomic2,
423 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
424def atomic_load_nand_32: SDNode<"ISD::ATOMIC_LOAD_NAND_32", STDAtomic2,
425 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
426def atomic_load_min_32 : SDNode<"ISD::ATOMIC_LOAD_MIN_32", STDAtomic2,
427 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
428def atomic_load_max_32 : SDNode<"ISD::ATOMIC_LOAD_MAX_32", STDAtomic2,
429 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
430def atomic_load_umin_32 : SDNode<"ISD::ATOMIC_LOAD_UMIN_32", STDAtomic2,
431 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
432def atomic_load_umax_32 : SDNode<"ISD::ATOMIC_LOAD_UMAX_32", STDAtomic2,
433 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
434def atomic_cmp_swap_64 : SDNode<"ISD::ATOMIC_CMP_SWAP_64" , STDAtomic3,
435 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
436def atomic_load_add_64 : SDNode<"ISD::ATOMIC_LOAD_ADD_64" , STDAtomic2,
437 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
438def atomic_swap_64 : SDNode<"ISD::ATOMIC_SWAP_64", STDAtomic2,
439 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
440def atomic_load_sub_64 : SDNode<"ISD::ATOMIC_LOAD_SUB_64" , STDAtomic2,
441 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
442def atomic_load_and_64 : SDNode<"ISD::ATOMIC_LOAD_AND_64" , STDAtomic2,
443 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
444def atomic_load_or_64 : SDNode<"ISD::ATOMIC_LOAD_OR_64" , STDAtomic2,
445 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
446def atomic_load_xor_64 : SDNode<"ISD::ATOMIC_LOAD_XOR_64" , STDAtomic2,
447 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
448def atomic_load_nand_64: SDNode<"ISD::ATOMIC_LOAD_NAND_64", STDAtomic2,
449 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
450def atomic_load_min_64 : SDNode<"ISD::ATOMIC_LOAD_MIN_64", STDAtomic2,
451 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
452def atomic_load_max_64 : SDNode<"ISD::ATOMIC_LOAD_MAX_64", STDAtomic2,
453 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
454def atomic_load_umin_64 : SDNode<"ISD::ATOMIC_LOAD_UMIN_64", STDAtomic2,
455 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
456def atomic_load_umax_64 : SDNode<"ISD::ATOMIC_LOAD_UMAX_64", STDAtomic2,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000457 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458
459// Do not use ld, st directly. Use load, extload, sextload, zextload, store,
460// and truncst (see below).
Chris Lattnerdfde8132008-01-10 04:44:32 +0000461def ld : SDNode<"ISD::LOAD" , SDTLoad,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000462 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000463def st : SDNode<"ISD::STORE" , SDTStore,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000464 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000465def ist : SDNode<"ISD::STORE" , SDTIStore,
Mon P Wang6bde9ec2008-06-25 08:15:39 +0000466 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467
468def vector_shuffle : SDNode<"ISD::VECTOR_SHUFFLE", SDTVecShuffle, []>;
Duncan Sandse10a0cb2008-07-28 19:17:21 +0000469def build_vector : SDNode<"ISD::BUILD_VECTOR", SDTypeProfile<1, -1, []>, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470def scalar_to_vector : SDNode<"ISD::SCALAR_TO_VECTOR", SDTypeProfile<1, 1, []>,
471 []>;
472def vector_extract : SDNode<"ISD::EXTRACT_VECTOR_ELT",
473 SDTypeProfile<1, 2, [SDTCisPtrTy<2>]>, []>;
474def vector_insert : SDNode<"ISD::INSERT_VECTOR_ELT",
475 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Christopher Lambb768c2e2007-07-26 07:34:40 +0000476
477def extract_subreg : SDNode<"ISD::EXTRACT_SUBREG",
478 SDTypeProfile<1, 2, []>>;
479def insert_subreg : SDNode<"ISD::INSERT_SUBREG",
480 SDTypeProfile<1, 3, []>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481
482// Nodes for intrinsics, you should use the intrinsic itself and let tblgen use
483// these internally. Don't reference these directly.
484def intrinsic_void : SDNode<"ISD::INTRINSIC_VOID",
485 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
486 [SDNPHasChain]>;
487def intrinsic_w_chain : SDNode<"ISD::INTRINSIC_W_CHAIN",
488 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>,
489 [SDNPHasChain]>;
490def intrinsic_wo_chain : SDNode<"ISD::INTRINSIC_WO_CHAIN",
491 SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>, []>;
492
493
494//===----------------------------------------------------------------------===//
495// Selection DAG Condition Codes
496
497class CondCode; // ISD::CondCode enums
498def SETOEQ : CondCode; def SETOGT : CondCode;
499def SETOGE : CondCode; def SETOLT : CondCode; def SETOLE : CondCode;
500def SETONE : CondCode; def SETO : CondCode; def SETUO : CondCode;
501def SETUEQ : CondCode; def SETUGT : CondCode; def SETUGE : CondCode;
502def SETULT : CondCode; def SETULE : CondCode; def SETUNE : CondCode;
503
504def SETEQ : CondCode; def SETGT : CondCode; def SETGE : CondCode;
505def SETLT : CondCode; def SETLE : CondCode; def SETNE : CondCode;
506
507
508//===----------------------------------------------------------------------===//
509// Selection DAG Node Transformation Functions.
510//
511// This mechanism allows targets to manipulate nodes in the output DAG once a
512// match has been formed. This is typically used to manipulate immediate
513// values.
514//
515class SDNodeXForm<SDNode opc, code xformFunction> {
516 SDNode Opcode = opc;
517 code XFormFunction = xformFunction;
518}
519
520def NOOP_SDNodeXForm : SDNodeXForm<imm, [{}]>;
521
522
523//===----------------------------------------------------------------------===//
524// Selection DAG Pattern Fragments.
525//
526// Pattern fragments are reusable chunks of dags that match specific things.
527// They can take arguments and have C++ predicates that control whether they
528// match. They are intended to make the patterns for common instructions more
529// compact and readable.
530//
531
532/// PatFrag - Represents a pattern fragment. This can match something on the
533/// DAG, frame a single node to multiply nested other fragments.
534///
535class PatFrag<dag ops, dag frag, code pred = [{}],
536 SDNodeXForm xform = NOOP_SDNodeXForm> {
537 dag Operands = ops;
538 dag Fragment = frag;
539 code Predicate = pred;
540 SDNodeXForm OperandTransform = xform;
541}
542
543// PatLeaf's are pattern fragments that have no operands. This is just a helper
544// to define immediates and other common things concisely.
545class PatLeaf<dag frag, code pred = [{}], SDNodeXForm xform = NOOP_SDNodeXForm>
546 : PatFrag<(ops), frag, pred, xform>;
547
548// Leaf fragments.
549
Duncan Sands92c43912008-06-06 12:08:01 +0000550def vtInt : PatLeaf<(vt), [{ return N->getVT().isInteger(); }]>;
551def vtFP : PatLeaf<(vt), [{ return N->getVT().isFloatingPoint(); }]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552
553def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
554def immAllOnesV: PatLeaf<(build_vector), [{
555 return ISD::isBuildVectorAllOnes(N);
556}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557def immAllOnesV_bc: PatLeaf<(bitconvert), [{
558 return ISD::isBuildVectorAllOnes(N);
559}]>;
Chris Lattner8f259c02007-11-24 19:02:07 +0000560def immAllZerosV: PatLeaf<(build_vector), [{
561 return ISD::isBuildVectorAllZeros(N);
562}]>;
563def immAllZerosV_bc: PatLeaf<(bitconvert), [{
564 return ISD::isBuildVectorAllZeros(N);
565}]>;
566
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567
568
569// Other helper fragments.
570def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
571def vnot : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV)>;
572def vnot_conv : PatFrag<(ops node:$in), (xor node:$in, immAllOnesV_bc)>;
573def ineg : PatFrag<(ops node:$in), (sub 0, node:$in)>;
574
575// load fragments.
576def load : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000577 LoadSDNode *LD = cast<LoadSDNode>(N);
578 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
579 LD->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580}]>;
581
582// extending load fragments.
583def extloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000584 LoadSDNode *LD = cast<LoadSDNode>(N);
585 return LD->getExtensionType() == ISD::EXTLOAD &&
586 LD->getAddressingMode() == ISD::UNINDEXED &&
587 LD->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588}]>;
589def extloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000590 LoadSDNode *LD = cast<LoadSDNode>(N);
591 return LD->getExtensionType() == ISD::EXTLOAD &&
592 LD->getAddressingMode() == ISD::UNINDEXED &&
593 LD->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594}]>;
595def extloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000596 LoadSDNode *LD = cast<LoadSDNode>(N);
597 return LD->getExtensionType() == ISD::EXTLOAD &&
598 LD->getAddressingMode() == ISD::UNINDEXED &&
599 LD->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600}]>;
601def extloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000602 LoadSDNode *LD = cast<LoadSDNode>(N);
603 return LD->getExtensionType() == ISD::EXTLOAD &&
604 LD->getAddressingMode() == ISD::UNINDEXED &&
605 LD->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606}]>;
607def extloadf32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000608 LoadSDNode *LD = cast<LoadSDNode>(N);
609 return LD->getExtensionType() == ISD::EXTLOAD &&
610 LD->getAddressingMode() == ISD::UNINDEXED &&
611 LD->getMemoryVT() == MVT::f32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000613def extloadf64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000614 LoadSDNode *LD = cast<LoadSDNode>(N);
615 return LD->getExtensionType() == ISD::EXTLOAD &&
616 LD->getAddressingMode() == ISD::UNINDEXED &&
617 LD->getMemoryVT() == MVT::f64;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000618}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619
620def sextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000621 LoadSDNode *LD = cast<LoadSDNode>(N);
622 return LD->getExtensionType() == ISD::SEXTLOAD &&
623 LD->getAddressingMode() == ISD::UNINDEXED &&
624 LD->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625}]>;
626def sextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000627 LoadSDNode *LD = cast<LoadSDNode>(N);
628 return LD->getExtensionType() == ISD::SEXTLOAD &&
629 LD->getAddressingMode() == ISD::UNINDEXED &&
630 LD->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631}]>;
632def sextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000633 LoadSDNode *LD = cast<LoadSDNode>(N);
634 return LD->getExtensionType() == ISD::SEXTLOAD &&
635 LD->getAddressingMode() == ISD::UNINDEXED &&
636 LD->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637}]>;
638def sextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000639 LoadSDNode *LD = cast<LoadSDNode>(N);
640 return LD->getExtensionType() == ISD::SEXTLOAD &&
641 LD->getAddressingMode() == ISD::UNINDEXED &&
642 LD->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643}]>;
644
645def zextloadi1 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000646 LoadSDNode *LD = cast<LoadSDNode>(N);
647 return LD->getExtensionType() == ISD::ZEXTLOAD &&
648 LD->getAddressingMode() == ISD::UNINDEXED &&
649 LD->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650}]>;
651def zextloadi8 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000652 LoadSDNode *LD = cast<LoadSDNode>(N);
653 return LD->getExtensionType() == ISD::ZEXTLOAD &&
654 LD->getAddressingMode() == ISD::UNINDEXED &&
655 LD->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656}]>;
657def zextloadi16 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000658 LoadSDNode *LD = cast<LoadSDNode>(N);
659 return LD->getExtensionType() == ISD::ZEXTLOAD &&
660 LD->getAddressingMode() == ISD::UNINDEXED &&
661 LD->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662}]>;
663def zextloadi32 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000664 LoadSDNode *LD = cast<LoadSDNode>(N);
665 return LD->getExtensionType() == ISD::ZEXTLOAD &&
666 LD->getAddressingMode() == ISD::UNINDEXED &&
667 LD->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668}]>;
669
670// store fragments.
671def store : PatFrag<(ops node:$val, node:$ptr),
672 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000673 StoreSDNode *ST = cast<StoreSDNode>(N);
674 return !ST->isTruncatingStore() &&
675 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676}]>;
677
678// truncstore fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679def truncstorei8 : PatFrag<(ops node:$val, node:$ptr),
680 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000681 StoreSDNode *ST = cast<StoreSDNode>(N);
682 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i8 &&
683 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684}]>;
685def truncstorei16 : PatFrag<(ops node:$val, node:$ptr),
686 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000687 StoreSDNode *ST = cast<StoreSDNode>(N);
688 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i16 &&
689 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690}]>;
691def truncstorei32 : PatFrag<(ops node:$val, node:$ptr),
692 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000693 StoreSDNode *ST = cast<StoreSDNode>(N);
Dan Gohman41a458d2008-08-20 15:54:46 +0000694 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i32 &&
695 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696}]>;
697def truncstoref32 : PatFrag<(ops node:$val, node:$ptr),
698 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000699 StoreSDNode *ST = cast<StoreSDNode>(N);
700 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f32 &&
701 ST->getAddressingMode() == ISD::UNINDEXED;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702}]>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000703def truncstoref64 : PatFrag<(ops node:$val, node:$ptr),
704 (st node:$val, node:$ptr), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000705 StoreSDNode *ST = cast<StoreSDNode>(N);
706 return ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f64 &&
707 ST->getAddressingMode() == ISD::UNINDEXED;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000708}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709
710// indexed store fragments.
711def pre_store : PatFrag<(ops node:$val, node:$base, node:$offset),
712 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000713 StoreSDNode *ST = cast<StoreSDNode>(N);
714 ISD::MemIndexedMode AM = ST->getAddressingMode();
715 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
716 !ST->isTruncatingStore();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717}]>;
718
719def pre_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
720 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000721 StoreSDNode *ST = cast<StoreSDNode>(N);
722 ISD::MemIndexedMode AM = ST->getAddressingMode();
723 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
724 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725}]>;
726def pre_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
727 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000728 StoreSDNode *ST = cast<StoreSDNode>(N);
729 ISD::MemIndexedMode AM = ST->getAddressingMode();
730 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
731 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732}]>;
733def pre_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
734 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000735 StoreSDNode *ST = cast<StoreSDNode>(N);
736 ISD::MemIndexedMode AM = ST->getAddressingMode();
737 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
738 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739}]>;
740def pre_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
741 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000742 StoreSDNode *ST = cast<StoreSDNode>(N);
743 ISD::MemIndexedMode AM = ST->getAddressingMode();
744 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
745 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746}]>;
747def pre_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
748 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000749 StoreSDNode *ST = cast<StoreSDNode>(N);
750 ISD::MemIndexedMode AM = ST->getAddressingMode();
751 return (AM == ISD::PRE_INC || AM == ISD::PRE_DEC) &&
752 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753}]>;
754
755def post_store : PatFrag<(ops node:$val, node:$ptr, node:$offset),
756 (ist node:$val, node:$ptr, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000757 StoreSDNode *ST = cast<StoreSDNode>(N);
758 ISD::MemIndexedMode AM = ST->getAddressingMode();
759 return !ST->isTruncatingStore() &&
760 (AM == ISD::POST_INC || AM == ISD::POST_DEC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761}]>;
762
763def post_truncsti1 : PatFrag<(ops node:$val, node:$base, node:$offset),
764 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000765 StoreSDNode *ST = cast<StoreSDNode>(N);
766 ISD::MemIndexedMode AM = ST->getAddressingMode();
767 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
768 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000769}]>;
770def post_truncsti8 : PatFrag<(ops node:$val, node:$base, node:$offset),
771 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000772 StoreSDNode *ST = cast<StoreSDNode>(N);
773 ISD::MemIndexedMode AM = ST->getAddressingMode();
774 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
775 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776}]>;
777def post_truncsti16 : PatFrag<(ops node:$val, node:$base, node:$offset),
778 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000779 StoreSDNode *ST = cast<StoreSDNode>(N);
780 ISD::MemIndexedMode AM = ST->getAddressingMode();
781 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
782 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783}]>;
784def post_truncsti32 : PatFrag<(ops node:$val, node:$base, node:$offset),
785 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000786 StoreSDNode *ST = cast<StoreSDNode>(N);
787 ISD::MemIndexedMode AM = ST->getAddressingMode();
788 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
789 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790}]>;
791def post_truncstf32 : PatFrag<(ops node:$val, node:$base, node:$offset),
792 (ist node:$val, node:$base, node:$offset), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000793 StoreSDNode *ST = cast<StoreSDNode>(N);
794 ISD::MemIndexedMode AM = ST->getAddressingMode();
795 return (AM == ISD::POST_INC || AM == ISD::POST_DEC) &&
796 ST->isTruncatingStore() && ST->getMemoryVT() == MVT::f32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797}]>;
798
799// setcc convenience fragments.
800def setoeq : PatFrag<(ops node:$lhs, node:$rhs),
801 (setcc node:$lhs, node:$rhs, SETOEQ)>;
802def setogt : PatFrag<(ops node:$lhs, node:$rhs),
803 (setcc node:$lhs, node:$rhs, SETOGT)>;
804def setoge : PatFrag<(ops node:$lhs, node:$rhs),
805 (setcc node:$lhs, node:$rhs, SETOGE)>;
806def setolt : PatFrag<(ops node:$lhs, node:$rhs),
807 (setcc node:$lhs, node:$rhs, SETOLT)>;
808def setole : PatFrag<(ops node:$lhs, node:$rhs),
809 (setcc node:$lhs, node:$rhs, SETOLE)>;
810def setone : PatFrag<(ops node:$lhs, node:$rhs),
811 (setcc node:$lhs, node:$rhs, SETONE)>;
812def seto : PatFrag<(ops node:$lhs, node:$rhs),
813 (setcc node:$lhs, node:$rhs, SETO)>;
814def setuo : PatFrag<(ops node:$lhs, node:$rhs),
815 (setcc node:$lhs, node:$rhs, SETUO)>;
816def setueq : PatFrag<(ops node:$lhs, node:$rhs),
817 (setcc node:$lhs, node:$rhs, SETUEQ)>;
818def setugt : PatFrag<(ops node:$lhs, node:$rhs),
819 (setcc node:$lhs, node:$rhs, SETUGT)>;
820def setuge : PatFrag<(ops node:$lhs, node:$rhs),
821 (setcc node:$lhs, node:$rhs, SETUGE)>;
822def setult : PatFrag<(ops node:$lhs, node:$rhs),
823 (setcc node:$lhs, node:$rhs, SETULT)>;
824def setule : PatFrag<(ops node:$lhs, node:$rhs),
825 (setcc node:$lhs, node:$rhs, SETULE)>;
826def setune : PatFrag<(ops node:$lhs, node:$rhs),
827 (setcc node:$lhs, node:$rhs, SETUNE)>;
828def seteq : PatFrag<(ops node:$lhs, node:$rhs),
829 (setcc node:$lhs, node:$rhs, SETEQ)>;
830def setgt : PatFrag<(ops node:$lhs, node:$rhs),
831 (setcc node:$lhs, node:$rhs, SETGT)>;
832def setge : PatFrag<(ops node:$lhs, node:$rhs),
833 (setcc node:$lhs, node:$rhs, SETGE)>;
834def setlt : PatFrag<(ops node:$lhs, node:$rhs),
835 (setcc node:$lhs, node:$rhs, SETLT)>;
836def setle : PatFrag<(ops node:$lhs, node:$rhs),
837 (setcc node:$lhs, node:$rhs, SETLE)>;
838def setne : PatFrag<(ops node:$lhs, node:$rhs),
839 (setcc node:$lhs, node:$rhs, SETNE)>;
840
841//===----------------------------------------------------------------------===//
842// Selection DAG Pattern Support.
843//
844// Patterns are what are actually matched against the target-flavored
845// instruction selection DAG. Instructions defined by the target implicitly
846// define patterns in most cases, but patterns can also be explicitly added when
847// an operation is defined by a sequence of instructions (e.g. loading a large
848// immediate value on RISC targets that do not support immediates as large as
849// their GPRs).
850//
851
852class Pattern<dag patternToMatch, list<dag> resultInstrs> {
853 dag PatternToMatch = patternToMatch;
854 list<dag> ResultInstrs = resultInstrs;
855 list<Predicate> Predicates = []; // See class Instruction in Target.td.
856 int AddedComplexity = 0; // See class Instruction in Target.td.
857}
858
859// Pat - A simple (but common) form of a pattern, which produces a simple result
860// not needing a full list.
861class Pat<dag pattern, dag result> : Pattern<pattern, [result]>;
862
863//===----------------------------------------------------------------------===//
864// Complex pattern definitions.
865//
Christopher Lamb059c7c92008-01-31 07:27:46 +0000866
867class CPAttribute;
868// Pass the parent Operand as root to CP function rather
869// than the root of the sub-DAG
870def CPAttrParentAsRoot : CPAttribute;
871
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872// Complex patterns, e.g. X86 addressing mode, requires pattern matching code
873// in C++. NumOperands is the number of operands returned by the select function;
874// SelectFunc is the name of the function used to pattern match the max. pattern;
875// RootNodes are the list of possible root nodes of the sub-dags to match.
876// e.g. X86 addressing mode - def addr : ComplexPattern<4, "SelectAddr", [add]>;
877//
878class ComplexPattern<ValueType ty, int numops, string fn,
Christopher Lamb059c7c92008-01-31 07:27:46 +0000879 list<SDNode> roots = [], list<SDNodeProperty> props = [],
880 list<CPAttribute> attrs = []> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 ValueType Ty = ty;
882 int NumOperands = numops;
883 string SelectFunc = fn;
884 list<SDNode> RootNodes = roots;
885 list<SDNodeProperty> Properties = props;
Christopher Lamb059c7c92008-01-31 07:27:46 +0000886 list<CPAttribute> Attributes = attrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887}
888
889//===----------------------------------------------------------------------===//
890// Dwarf support.
891//
892def SDT_dwarf_loc : SDTypeProfile<0, 3,
893 [SDTCisInt<0>, SDTCisInt<1>, SDTCisInt<2>]>;
894def dwarf_loc : SDNode<"ISD::DEBUG_LOC", SDT_dwarf_loc,[SDNPHasChain]>;