blob: 6eb07d55eb309cb8f0dbbf09c81374e1607e2ebb [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86INSTRUCTIONINFO_H
15#define X86INSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
Nicolas Geoffraycb162a02008-04-16 20:10:13 +000018#include "X86.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86RegisterInfo.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000020#include "llvm/ADT/DenseMap.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000021#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022
23namespace llvm {
24 class X86RegisterInfo;
25 class X86TargetMachine;
26
27namespace X86 {
28 // X86 specific condition code. These correspond to X86_*_COND in
29 // X86InstrInfo.td. They must be kept in synch.
30 enum CondCode {
31 COND_A = 0,
32 COND_AE = 1,
33 COND_B = 2,
34 COND_BE = 3,
35 COND_E = 4,
36 COND_G = 5,
37 COND_GE = 6,
38 COND_L = 7,
39 COND_LE = 8,
40 COND_NE = 9,
41 COND_NO = 10,
42 COND_NP = 11,
43 COND_NS = 12,
Dan Gohman0fc9ed62009-01-07 00:15:08 +000044 COND_O = 13,
45 COND_P = 14,
46 COND_S = 15,
Dan Gohman6a00fcb2008-10-21 03:29:32 +000047
48 // Artificial condition codes. These are used by AnalyzeBranch
49 // to indicate a block terminated with two conditional branches to
50 // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE,
51 // which can't be represented on x86 with a single condition. These
52 // are never used in MachineInstrs.
53 COND_NE_OR_P,
54 COND_NP_OR_E,
55
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 COND_INVALID
57 };
Christopher Lambb371e032008-03-13 05:47:01 +000058
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059 // Turn condition code into conditional branch opcode.
60 unsigned GetCondBranchFromCond(CondCode CC);
61
62 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
63 /// e.g. turning COND_E to COND_NE.
64 CondCode GetOppositeBranchCondition(X86::CondCode CC);
65
66}
67
68/// X86II - This namespace holds all of the target specific flags that
69/// instruction info tracks.
70///
71namespace X86II {
Chris Lattner6d62ab92009-07-10 06:29:59 +000072 /// Target Operand Flag enum.
73 enum TOF {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074 //===------------------------------------------------------------------===//
Chris Lattner13d6c2d2009-06-25 17:38:33 +000075 // X86 Specific MachineOperand flags.
76
Dan Gohman6421f812009-10-05 15:52:08 +000077 MO_NO_FLAG,
Chris Lattner13d6c2d2009-06-25 17:38:33 +000078
79 /// MO_GOT_ABSOLUTE_ADDRESS - On a symbol operand, this represents a
80 /// relocation of:
Chris Lattner7ae15ea2009-06-26 00:43:52 +000081 /// SYMBOL_LABEL + [. - PICBASELABEL]
Dan Gohman6421f812009-10-05 15:52:08 +000082 MO_GOT_ABSOLUTE_ADDRESS,
Chris Lattner13d6c2d2009-06-25 17:38:33 +000083
Chris Lattner7ae15ea2009-06-26 00:43:52 +000084 /// MO_PIC_BASE_OFFSET - On a symbol operand this indicates that the
85 /// immediate should get the value of the symbol minus the PIC base label:
86 /// SYMBOL_LABEL - PICBASELABEL
Dan Gohman6421f812009-10-05 15:52:08 +000087 MO_PIC_BASE_OFFSET,
Chris Lattner7ae15ea2009-06-26 00:43:52 +000088
Chris Lattnerec7cfd42009-06-26 21:20:29 +000089 /// MO_GOT - On a symbol operand this indicates that the immediate is the
90 /// offset to the GOT entry for the symbol name from the base of the GOT.
91 ///
92 /// See the X86-64 ELF ABI supplement for more details.
93 /// SYMBOL_LABEL @GOT
Dan Gohman6421f812009-10-05 15:52:08 +000094 MO_GOT,
Chris Lattner7ae15ea2009-06-26 00:43:52 +000095
Chris Lattnerec7cfd42009-06-26 21:20:29 +000096 /// MO_GOTOFF - On a symbol operand this indicates that the immediate is
97 /// the offset to the location of the symbol name from the base of the GOT.
98 ///
99 /// See the X86-64 ELF ABI supplement for more details.
100 /// SYMBOL_LABEL @GOTOFF
Dan Gohman6421f812009-10-05 15:52:08 +0000101 MO_GOTOFF,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000102
103 /// MO_GOTPCREL - On a symbol operand this indicates that the immediate is
104 /// offset to the GOT entry for the symbol name from the current code
105 /// location.
106 ///
107 /// See the X86-64 ELF ABI supplement for more details.
108 /// SYMBOL_LABEL @GOTPCREL
Dan Gohman6421f812009-10-05 15:52:08 +0000109 MO_GOTPCREL,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000110
111 /// MO_PLT - On a symbol operand this indicates that the immediate is
112 /// offset to the PLT entry of symbol name from the current code location.
113 ///
114 /// See the X86-64 ELF ABI supplement for more details.
115 /// SYMBOL_LABEL @PLT
Dan Gohman6421f812009-10-05 15:52:08 +0000116 MO_PLT,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000117
118 /// MO_TLSGD - On a symbol operand this indicates that the immediate is
119 /// some TLS offset.
120 ///
121 /// See 'ELF Handling for Thread-Local Storage' for more details.
122 /// SYMBOL_LABEL @TLSGD
Dan Gohman6421f812009-10-05 15:52:08 +0000123 MO_TLSGD,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000124
125 /// MO_GOTTPOFF - On a symbol operand this indicates that the immediate is
126 /// some TLS offset.
127 ///
128 /// See 'ELF Handling for Thread-Local Storage' for more details.
129 /// SYMBOL_LABEL @GOTTPOFF
Dan Gohman6421f812009-10-05 15:52:08 +0000130 MO_GOTTPOFF,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000131
132 /// MO_INDNTPOFF - On a symbol operand this indicates that the immediate is
133 /// some TLS offset.
134 ///
135 /// See 'ELF Handling for Thread-Local Storage' for more details.
136 /// SYMBOL_LABEL @INDNTPOFF
Dan Gohman6421f812009-10-05 15:52:08 +0000137 MO_INDNTPOFF,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000138
139 /// MO_TPOFF - On a symbol operand this indicates that the immediate is
140 /// some TLS offset.
141 ///
142 /// See 'ELF Handling for Thread-Local Storage' for more details.
143 /// SYMBOL_LABEL @TPOFF
Dan Gohman6421f812009-10-05 15:52:08 +0000144 MO_TPOFF,
Chris Lattnerec7cfd42009-06-26 21:20:29 +0000145
146 /// MO_NTPOFF - On a symbol operand this indicates that the immediate is
147 /// some TLS offset.
148 ///
149 /// See 'ELF Handling for Thread-Local Storage' for more details.
150 /// SYMBOL_LABEL @NTPOFF
Dan Gohman6421f812009-10-05 15:52:08 +0000151 MO_NTPOFF,
Chris Lattner13d6c2d2009-06-25 17:38:33 +0000152
Chris Lattner9ab4e662009-07-09 00:58:53 +0000153 /// MO_DLLIMPORT - On a symbol operand "FOO", this indicates that the
154 /// reference is actually to the "__imp_FOO" symbol. This is used for
155 /// dllimport linkage on windows.
Dan Gohman6421f812009-10-05 15:52:08 +0000156 MO_DLLIMPORT,
Chris Lattner9ab4e662009-07-09 00:58:53 +0000157
Chris Lattner48837612009-07-09 05:27:35 +0000158 /// MO_DARWIN_STUB - On a symbol operand "FOO", this indicates that the
159 /// reference is actually to the "FOO$stub" symbol. This is used for calls
160 /// and jumps to external functions on Tiger and before.
Dan Gohman6421f812009-10-05 15:52:08 +0000161 MO_DARWIN_STUB,
Chris Lattner48837612009-07-09 05:27:35 +0000162
Chris Lattnera3bde622009-07-09 06:59:17 +0000163 /// MO_DARWIN_NONLAZY - On a symbol operand "FOO", this indicates that the
164 /// reference is actually to the "FOO$non_lazy_ptr" symbol, which is a
165 /// non-PIC-base-relative reference to a non-hidden dyld lazy pointer stub.
Dan Gohman6421f812009-10-05 15:52:08 +0000166 MO_DARWIN_NONLAZY,
Chris Lattnera3bde622009-07-09 06:59:17 +0000167
168 /// MO_DARWIN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this indicates
169 /// that the reference is actually to "FOO$non_lazy_ptr - PICBASE", which is
170 /// a PIC-base-relative reference to a non-hidden dyld lazy pointer stub.
Dan Gohman6421f812009-10-05 15:52:08 +0000171 MO_DARWIN_NONLAZY_PIC_BASE,
Chris Lattnera3bde622009-07-09 06:59:17 +0000172
Chris Lattnera3bde622009-07-09 06:59:17 +0000173 /// MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this
174 /// indicates that the reference is actually to "FOO$non_lazy_ptr -PICBASE",
175 /// which is a PIC-base-relative reference to a hidden dyld lazy pointer
176 /// stub.
Dan Gohman6421f812009-10-05 15:52:08 +0000177 MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE
Chris Lattner578c2c82009-07-10 06:06:17 +0000178 };
179}
180
Chris Lattner6d62ab92009-07-10 06:29:59 +0000181/// isGlobalStubReference - Return true if the specified TargetFlag operand is
Chris Lattner578c2c82009-07-10 06:06:17 +0000182/// a reference to a stub for a global, not the global itself.
Chris Lattner6d62ab92009-07-10 06:29:59 +0000183inline static bool isGlobalStubReference(unsigned char TargetFlag) {
184 switch (TargetFlag) {
Chris Lattner578c2c82009-07-10 06:06:17 +0000185 case X86II::MO_DLLIMPORT: // dllimport stub.
186 case X86II::MO_GOTPCREL: // rip-relative GOT reference.
187 case X86II::MO_GOT: // normal GOT reference.
188 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref.
189 case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref.
190 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref.
Chris Lattner578c2c82009-07-10 06:06:17 +0000191 return true;
192 default:
193 return false;
194 }
195}
Chris Lattner11939602009-07-10 07:33:30 +0000196
197/// isGlobalRelativeToPICBase - Return true if the specified global value
198/// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this
199/// is true, the addressing mode has the PIC base register added in (e.g. EBX).
200inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) {
201 switch (TargetFlag) {
202 case X86II::MO_GOTOFF: // isPICStyleGOT: local global.
203 case X86II::MO_GOT: // isPICStyleGOT: other global.
204 case X86II::MO_PIC_BASE_OFFSET: // Darwin local global.
205 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global.
206 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global.
207 return true;
208 default:
209 return false;
210 }
211}
Chris Lattner578c2c82009-07-10 06:06:17 +0000212
213/// X86II - This namespace holds all of the target specific flags that
214/// instruction info tracks.
215///
216namespace X86II {
217 enum {
Chris Lattner13d6c2d2009-06-25 17:38:33 +0000218 //===------------------------------------------------------------------===//
219 // Instruction encodings. These are the standard/most common forms for X86
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 // instructions.
221 //
222
223 // PseudoFrm - This represents an instruction that is a pseudo instruction
224 // or one that has not been implemented yet. It is illegal to code generate
225 // it, but tolerated for intermediate implementation stages.
226 Pseudo = 0,
227
228 /// Raw - This form is for instructions that don't have any operands, so
229 /// they are just a fixed opcode value, like 'leave'.
230 RawFrm = 1,
231
232 /// AddRegFrm - This form is used for instructions like 'push r32' that have
233 /// their one register operand added to their opcode.
234 AddRegFrm = 2,
235
236 /// MRMDestReg - This form is used for instructions that use the Mod/RM byte
237 /// to specify a destination, which in this case is a register.
238 ///
239 MRMDestReg = 3,
240
241 /// MRMDestMem - This form is used for instructions that use the Mod/RM byte
242 /// to specify a destination, which in this case is memory.
243 ///
244 MRMDestMem = 4,
245
246 /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte
247 /// to specify a source, which in this case is a register.
248 ///
249 MRMSrcReg = 5,
250
251 /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte
252 /// to specify a source, which in this case is memory.
253 ///
254 MRMSrcMem = 6,
255
256 /// MRM[0-7][rm] - These forms are used to represent instructions that use
257 /// a Mod/RM byte, and use the middle field to hold extended opcode
258 /// information. In the intel manual these are represented as /0, /1, ...
259 ///
260
261 // First, instructions that operate on a register r/m operand...
262 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3
263 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7
264
265 // Next, instructions that operate on a memory r/m operand...
266 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3
267 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7
268
269 // MRMInitReg - This form is used for instructions whose source and
270 // destinations are the same register.
271 MRMInitReg = 32,
272
273 FormMask = 63,
274
275 //===------------------------------------------------------------------===//
276 // Actual flags...
277
278 // OpSize - Set if this instruction requires an operand size prefix (0x66),
279 // which most often indicates that the instruction operates on 16 bit data
280 // instead of 32 bit data.
281 OpSize = 1 << 6,
282
283 // AsSize - Set if this instruction requires an operand size prefix (0x67),
284 // which most often indicates that the instruction address 16 bit address
285 // instead of 32 bit address (or 32 bit address in 64 bit mode).
286 AdSize = 1 << 7,
287
288 //===------------------------------------------------------------------===//
289 // Op0Mask - There are several prefix bytes that are used to form two byte
290 // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is
291 // used to obtain the setting of this field. If no bits in this field is
292 // set, there is no prefix byte for obtaining a multibyte opcode.
293 //
294 Op0Shift = 8,
295 Op0Mask = 0xF << Op0Shift,
296
297 // TB - TwoByte - Set if this instruction has a two byte opcode, which
298 // starts with a 0x0F byte before the real opcode.
299 TB = 1 << Op0Shift,
300
301 // REP - The 0xF3 prefix byte indicating repetition of the following
302 // instruction.
303 REP = 2 << Op0Shift,
304
305 // D8-DF - These escape opcodes are used by the floating point unit. These
306 // values must remain sequential.
307 D8 = 3 << Op0Shift, D9 = 4 << Op0Shift,
308 DA = 5 << Op0Shift, DB = 6 << Op0Shift,
309 DC = 7 << Op0Shift, DD = 8 << Op0Shift,
310 DE = 9 << Op0Shift, DF = 10 << Op0Shift,
311
312 // XS, XD - These prefix codes are for single and double precision scalar
313 // floating point operations performed in the SSE registers.
314 XD = 11 << Op0Shift, XS = 12 << Op0Shift,
315
316 // T8, TA - Prefix after the 0x0F prefix.
317 T8 = 13 << Op0Shift, TA = 14 << Op0Shift,
Eric Christopherb5f948c2009-08-08 21:55:08 +0000318
319 // TF - Prefix before and after 0x0F
320 TF = 15 << Op0Shift,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321
322 //===------------------------------------------------------------------===//
323 // REX_W - REX prefixes are instruction prefixes used in 64-bit mode.
324 // They are used to specify GPRs and SSE registers, 64-bit operand size,
325 // etc. We only cares about REX.W and REX.R bits and only the former is
326 // statically determined.
327 //
328 REXShift = 12,
329 REX_W = 1 << REXShift,
330
331 //===------------------------------------------------------------------===//
332 // This three-bit field describes the size of an immediate operand. Zero is
333 // unused so that we can tell if we forgot to set a value.
334 ImmShift = 13,
335 ImmMask = 7 << ImmShift,
336 Imm8 = 1 << ImmShift,
337 Imm16 = 2 << ImmShift,
338 Imm32 = 3 << ImmShift,
339 Imm64 = 4 << ImmShift,
340
341 //===------------------------------------------------------------------===//
342 // FP Instruction Classification... Zero is non-fp instruction.
343
344 // FPTypeMask - Mask for all of the FP types...
345 FPTypeShift = 16,
346 FPTypeMask = 7 << FPTypeShift,
347
348 // NotFP - The default, set for instructions that do not use FP registers.
349 NotFP = 0 << FPTypeShift,
350
351 // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0
352 ZeroArgFP = 1 << FPTypeShift,
353
354 // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst
355 OneArgFP = 2 << FPTypeShift,
356
357 // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a
358 // result back to ST(0). For example, fcos, fsqrt, etc.
359 //
360 OneArgFPRW = 3 << FPTypeShift,
361
362 // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an
363 // explicit argument, storing the result to either ST(0) or the implicit
364 // argument. For example: fadd, fsub, fmul, etc...
365 TwoArgFP = 4 << FPTypeShift,
366
367 // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an
368 // explicit argument, but have no destination. Example: fucom, fucomi, ...
369 CompareFP = 5 << FPTypeShift,
370
371 // CondMovFP - "2 operand" floating point conditional move instructions.
372 CondMovFP = 6 << FPTypeShift,
373
374 // SpecialFP - Special instruction forms. Dispatch by opcode explicitly.
375 SpecialFP = 7 << FPTypeShift,
376
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000377 // Lock prefix
378 LOCKShift = 19,
379 LOCK = 1 << LOCKShift,
380
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000381 // Segment override prefixes. Currently we just need ability to address
382 // stuff in gs and fs segments.
383 SegOvrShift = 20,
384 SegOvrMask = 3 << SegOvrShift,
385 FS = 1 << SegOvrShift,
386 GS = 2 << SegOvrShift,
387
388 // Bits 22 -> 23 are unused
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 OpcodeShift = 24,
390 OpcodeMask = 0xFF << OpcodeShift
391 };
392}
393
Rafael Espindolabca99f72009-04-08 21:14:34 +0000394const int X86AddrNumOperands = 5;
Rafael Espindola3ef73652009-03-28 18:55:31 +0000395
Anton Korobeynikov2e7832f2008-06-28 11:07:54 +0000396inline static bool isScale(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000397 return MO.isImm() &&
Anton Korobeynikov2e7832f2008-06-28 11:07:54 +0000398 (MO.getImm() == 1 || MO.getImm() == 2 ||
399 MO.getImm() == 4 || MO.getImm() == 8);
400}
401
Rafael Espindolabca99f72009-04-08 21:14:34 +0000402inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000403 if (MI->getOperand(Op).isFI()) return true;
Anton Korobeynikov2e7832f2008-06-28 11:07:54 +0000404 return Op+4 <= MI->getNumOperands() &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000405 MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) &&
406 MI->getOperand(Op+2).isReg() &&
407 (MI->getOperand(Op+3).isImm() ||
408 MI->getOperand(Op+3).isGlobal() ||
409 MI->getOperand(Op+3).isCPI() ||
410 MI->getOperand(Op+3).isJTI());
Anton Korobeynikov2e7832f2008-06-28 11:07:54 +0000411}
412
Rafael Espindolabca99f72009-04-08 21:14:34 +0000413inline static bool isMem(const MachineInstr *MI, unsigned Op) {
414 if (MI->getOperand(Op).isFI()) return true;
415 return Op+5 <= MI->getNumOperands() &&
416 MI->getOperand(Op+4).isReg() &&
417 isLeaMem(MI, Op);
418}
419
Chris Lattnerd2fd6db2008-01-01 01:03:04 +0000420class X86InstrInfo : public TargetInstrInfoImpl {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 X86TargetMachine &TM;
422 const X86RegisterInfo RI;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000423
424 /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
425 /// RegOp2MemOpTable2 - Load / store folding opcode maps.
426 ///
Evan Chenga5853792009-07-15 06:10:07 +0000427 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2Addr;
428 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable0;
429 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable1;
430 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000431
432 /// MemOp2RegOpTable - Load / store unfolding opcode map.
433 ///
434 DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable;
435
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436public:
Dan Gohman40bd38e2008-03-25 22:06:05 +0000437 explicit X86InstrInfo(X86TargetMachine &tm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438
439 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
440 /// such, whenever a client has an instance of instruction info, it should
441 /// always be able to get register info as well (through this method).
442 ///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000443 virtual const X86RegisterInfo &getRegisterInfo() const { return RI; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444
Evan Chengf97496a2009-01-20 19:12:24 +0000445 /// Return true if the instruction is a register to register move and return
446 /// the source and dest operands and their sub-register indices by reference.
447 virtual bool isMoveInstr(const MachineInstr &MI,
448 unsigned &SrcReg, unsigned &DstReg,
449 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
450
Dan Gohman90feee22008-11-18 19:49:32 +0000451 unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const;
452 unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000453
Dan Gohman1ef18852009-10-10 00:34:18 +0000454 bool isReallyTriviallyReMaterializable(const MachineInstr *MI,
455 AliasAnalysis *AA) const;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000456 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Evan Cheng463a3e42009-07-16 09:20:10 +0000457 unsigned DestReg, unsigned SubIdx,
458 const MachineInstr *Orig) const;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000459
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 /// convertToThreeAddress - This method must be implemented by targets that
461 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
462 /// may be able to convert a two-address instruction into a true
463 /// three-address instruction on demand. This allows the X86 target (for
464 /// example) to convert ADD and SHL instructions into LEA instructions if they
465 /// would require register copies due to two-addressness.
466 ///
467 /// This method returns a null pointer if the transformation cannot be
468 /// performed, otherwise it returns the new instruction.
469 ///
470 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
471 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +0000472 LiveVariables *LV) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474 /// commuteInstruction - We have a few instructions that must be hacked on to
475 /// commute them.
476 ///
Evan Cheng5de1aaf2008-06-16 07:33:11 +0000477 virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478
479 // Branch analysis.
480 virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const;
481 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
482 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +0000483 SmallVectorImpl<MachineOperand> &Cond,
484 bool AllowModify) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
486 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
487 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000488 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson9fa72d92008-08-26 18:03:31 +0000489 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000490 MachineBasicBlock::iterator MI,
491 unsigned DestReg, unsigned SrcReg,
492 const TargetRegisterClass *DestRC,
493 const TargetRegisterClass *SrcRC) const;
Owen Anderson81875432008-01-01 21:11:32 +0000494 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
495 MachineBasicBlock::iterator MI,
496 unsigned SrcReg, bool isKill, int FrameIndex,
497 const TargetRegisterClass *RC) const;
498
499 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
500 SmallVectorImpl<MachineOperand> &Addr,
501 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +0000502 MachineInstr::mmo_iterator MMOBegin,
503 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +0000504 SmallVectorImpl<MachineInstr*> &NewMIs) const;
505
506 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
507 MachineBasicBlock::iterator MI,
508 unsigned DestReg, int FrameIndex,
509 const TargetRegisterClass *RC) const;
510
511 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
512 SmallVectorImpl<MachineOperand> &Addr,
513 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +0000514 MachineInstr::mmo_iterator MMOBegin,
515 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +0000516 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Anderson6690c7f2008-01-04 23:57:37 +0000517
518 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
519 MachineBasicBlock::iterator MI,
520 const std::vector<CalleeSavedInfo> &CSI) const;
521
522 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
523 MachineBasicBlock::iterator MI,
524 const std::vector<CalleeSavedInfo> &CSI) const;
525
Owen Anderson9a184ef2008-01-07 01:35:02 +0000526 /// foldMemoryOperand - If this target supports it, fold a load or store of
527 /// the specified stack slot into the specified machine instruction for the
528 /// specified operand(s). If this is possible, the target should perform the
529 /// folding and return true, otherwise it should return false. If it folds
530 /// the instruction, it is likely that the MachineInstruction the iterator
531 /// references has been changed.
Dan Gohmanedc83d62008-12-03 18:43:12 +0000532 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
533 MachineInstr* MI,
534 const SmallVectorImpl<unsigned> &Ops,
535 int FrameIndex) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000536
537 /// foldMemoryOperand - Same as the previous version except it allows folding
538 /// of any load and store from / to any address, not just from a specific
539 /// stack slot.
Dan Gohmanedc83d62008-12-03 18:43:12 +0000540 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
541 MachineInstr* MI,
542 const SmallVectorImpl<unsigned> &Ops,
543 MachineInstr* LoadMI) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000544
545 /// canFoldMemoryOperand - Returns true if the specified load / store is
546 /// folding is possible.
Dan Gohman46b948e2008-10-16 01:49:15 +0000547 virtual bool canFoldMemoryOperand(const MachineInstr*,
548 const SmallVectorImpl<unsigned> &) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000549
550 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
551 /// a store or a load and a store into two or more instruction. If this is
552 /// possible, returns true as well as the new instructions by reference.
553 virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
554 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
555 SmallVectorImpl<MachineInstr*> &NewMIs) const;
556
557 virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
558 SmallVectorImpl<SDNode*> &NewNodes) const;
559
560 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
561 /// instruction after load / store are unfolded from an instruction of the
562 /// specified opcode. It returns zero if the specified unfolding is not
Dan Gohmanf0116582009-10-30 22:18:41 +0000563 /// possible. If LoadRegIndex is non-null, it is filled in with the operand
564 /// index of the operand which will hold the register holding the loaded
565 /// value.
Owen Anderson9a184ef2008-01-07 01:35:02 +0000566 virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohmanf0116582009-10-30 22:18:41 +0000567 bool UnfoldLoad, bool UnfoldStore,
568 unsigned *LoadRegIndex = 0) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000569
Dan Gohman46b948e2008-10-16 01:49:15 +0000570 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Andersond131b5b2008-08-14 22:49:33 +0000571 virtual
572 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573
Evan Chengf5a8a362009-02-06 17:17:30 +0000574 /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine
575 /// instruction that defines the specified register class.
576 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const;
Evan Cheng0e4a5a92008-10-27 07:14:50 +0000577
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 // getBaseOpcodeFor - This function returns the "base" X86 opcode for the
Duncan Sands466eadd2007-08-29 19:01:20 +0000579 // specified machine instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 //
Chris Lattner5b930372008-01-07 07:27:27 +0000581 unsigned char getBaseOpcodeFor(const TargetInstrDesc *TID) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 return TID->TSFlags >> X86II::OpcodeShift;
583 }
Chris Lattner99aa3372008-01-07 02:48:55 +0000584 unsigned char getBaseOpcodeFor(unsigned Opcode) const {
Duncan Sands466eadd2007-08-29 19:01:20 +0000585 return getBaseOpcodeFor(&get(Opcode));
586 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000587
588 static bool isX86_64NonExtLowByteReg(unsigned reg) {
589 return (reg == X86::SPL || reg == X86::BPL ||
590 reg == X86::SIL || reg == X86::DIL);
591 }
592
593 static unsigned sizeOfImm(const TargetInstrDesc *Desc);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000594 static bool isX86_64ExtendedReg(const MachineOperand &MO);
595 static unsigned determineREX(const MachineInstr &MI);
596
597 /// GetInstSize - Returns the size of the specified MachineInstr.
598 ///
599 virtual unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000600
Dan Gohman882ab732008-09-30 00:58:23 +0000601 /// getGlobalBaseReg - Return a virtual register initialized with the
602 /// the global base register value. Output instructions required to
603 /// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +0000604 ///
Dan Gohman882ab732008-09-30 00:58:23 +0000605 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Dan Gohmanb60482f2008-09-23 18:22:58 +0000606
Owen Anderson9a184ef2008-01-07 01:35:02 +0000607private:
Dan Gohmanedc83d62008-12-03 18:43:12 +0000608 MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
Evan Chenga5853792009-07-15 06:10:07 +0000609 MachineInstr* MI,
610 unsigned OpNum,
611 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng8f0797f2009-09-11 00:39:26 +0000612 unsigned Size, unsigned Alignment) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613};
614
615} // End llvm namespace
616
617#endif