blob: 6740bacbfff87809ef940838b2e778a576377f6e [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohman46510a72010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925#include "llvm/Instruction.def"
926 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000927
928 // Assign the ordering to the freshly created DAG nodes.
929 if (NodeMap.count(&I)) {
930 ++SDNodeOrder;
931 AssignOrderingToNode(getValue(&I).getNode());
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
936// generate the debug data structures now that we've seen its definition.
937void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
938 SDValue Val) {
939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000940 if (DDI.getDI()) {
941 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000942 DebugLoc dl = DDI.getdl();
943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 MDNode *Variable = DI->getVariable();
945 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 SDDbgValue *SDV;
947 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949 SDV = DAG.getDbgValue(Variable, Val.getNode(),
950 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Anderson95771af2011-02-25 21:41:48 +0000953 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000954 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Dan Gohman28a17352010-07-01 01:59:43 +0000959// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000960SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000961 // If we already have an SDValue for this value, use it. It's important
962 // to do this first, so that we don't create a CopyFromReg if we already
963 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 SDValue &N = NodeMap[V];
965 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman28a17352010-07-01 01:59:43 +0000967 // If there's a virtual register allocated and initialized for this
968 // value, use it.
969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
970 if (It != FuncInfo.ValueMap.end()) {
971 unsigned InReg = It->second;
972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
973 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
975 resolveDanglingDebugInfo(V, N);
976 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000977 }
978
979 // Otherwise create a new SDValue and remember it.
980 SDValue Val = getValueImpl(V);
981 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000983 return Val;
984}
985
986/// getNonRegisterValue - Return an SDValue for the given Value, but
987/// don't look in FuncInfo.ValueMap for a virtual register.
988SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
989 // If we already have an SDValue for this value, use it.
990 SDValue &N = NodeMap[V];
991 if (N.getNode()) return N;
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001001/// Create an SDValue for the given value.
1002SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001003 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005
Dan Gohman383b5f62010-04-17 15:32:28 +00001006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001007 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001013 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001016 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Nate Begeman9008ca62009-04-27 18:41:29 +00001018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 visit(CE->getOpcode(), *CE);
1023 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001024 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 return N1;
1026 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1029 SmallVector<SDValue, 4> Constants;
1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1031 OI != OE; ++OI) {
1032 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001033 // If the operand is an empty aggregate, there are no values.
1034 if (!Val) continue;
1035 // Add each leaf value from the operand to the Constants list
1036 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1038 Constants.push_back(SDValue(Val, i));
1039 }
Bill Wendling87710f02009-12-21 23:47:40 +00001040
Bill Wendling4533cac2010-01-28 21:51:40 +00001041 return DAG.getMergeValues(&Constants[0], Constants.size(),
1042 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 }
1044
Duncan Sands1df98592010-02-16 11:11:14 +00001045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1047 "Unknown struct or array constant!");
1048
Owen Andersone50ed302009-08-10 22:56:29 +00001049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1051 unsigned NumElts = ValueVTs.size();
1052 if (NumElts == 0)
1053 return SDValue(); // empty struct
1054 SmallVector<SDValue, 4> Constants(NumElts);
1055 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001058 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 else if (EltVT.isFloatingPoint())
1060 Constants[i] = DAG.getConstantFP(0, EltVT);
1061 else
1062 Constants[i] = DAG.getConstant(0, EltVT);
1063 }
Bill Wendling87710f02009-12-21 23:47:40 +00001064
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return DAG.getMergeValues(&Constants[0], NumElts,
1066 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
1068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001070 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001071
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001072 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 // Now that we know the number and type of the elements, get that number of
1076 // elements into the Ops array based on what kind of constant it is.
1077 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 for (unsigned i = 0; i != NumElements; ++i)
1080 Ops.push_back(getValue(CP->getOperand(i)));
1081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084
1085 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 Op = DAG.getConstantFP(0, EltVT);
1088 else
1089 Op = DAG.getConstant(0, EltVT);
1090 Ops.assign(NumElements, Op);
1091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1095 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // If this is a static alloca, generate it as the frameindex instead of
1099 // computation.
1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1101 DenseMap<const AllocaInst*, int>::iterator SI =
1102 FuncInfo.StaticAllocaMap.find(AI);
1103 if (SI != FuncInfo.StaticAllocaMap.end())
1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohman28a17352010-07-01 01:59:43 +00001107 // If this is an instruction which fast-isel has deferred, select it now.
1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1111 SDValue Chain = DAG.getEntryNode();
1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 llvm_unreachable("Can't get register for value!");
1116 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117}
1118
Dan Gohman46510a72010-04-15 01:51:59 +00001119void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue Chain = getControlRoot();
1121 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001123
Dan Gohman7451d3e2010-05-29 17:03:36 +00001124 if (!FuncInfo.CanLowerReturn) {
1125 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127
1128 // Emit a store of the return value through the virtual register.
1129 // Leave Outs empty so that LowerReturn won't try to load return
1130 // registers the usual way.
1131 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 PtrValueVTs);
1134
1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1136 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SmallVector<uint64_t, 4> Offsets;
1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001141 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001142
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001144 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1146 RetPtr.getValueType(), RetPtr,
1147 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001148 Chains[i] =
1149 DAG.getStore(Chain, getCurDebugLoc(),
1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001151 // FIXME: better loc info would be nice.
1152 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001153 }
1154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1156 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001157 } else if (I.getNumOperands() != 0) {
1158 SmallVector<EVT, 4> ValueVTs;
1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1160 unsigned NumValues = ValueVTs.size();
1161 if (NumValues) {
1162 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1164 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 const Function *F = I.getParent()->getParent();
1169 if (F->paramHasAttr(0, Attribute::SExt))
1170 ExtendKind = ISD::SIGN_EXTEND;
1171 else if (F->paramHasAttr(0, Attribute::ZExt))
1172 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176
1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1179 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001180 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1182 &Parts[0], NumParts, PartVT, ExtendKind);
1183
1184 // 'inreg' on function refers to return value
1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1186 if (F->paramHasAttr(0, Attribute::InReg))
1187 Flags.setInReg();
1188
1189 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001190 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001192 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Flags.setZExt();
1194
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 for (unsigned i = 0; i < NumParts; ++i) {
1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1197 /*isfixed=*/true));
1198 OutVals.push_back(Parts[i]);
1199 }
Evan Cheng3927f432009-03-25 20:20:11 +00001200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 }
1202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203
1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv =
1206 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001209
1210 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001212 "LowerReturn didn't return a valid chain!");
1213
1214 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216}
1217
Dan Gohmanad62f532009-04-23 23:13:24 +00001218/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1219/// created for it, emit nodes to copy the value into the virtual
1220/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001221void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001222 // Skip empty types
1223 if (V->getType()->isEmptyTy())
1224 return;
1225
Dan Gohman33b7a292010-04-16 17:15:02 +00001226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1227 if (VMI != FuncInfo.ValueMap.end()) {
1228 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1229 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001230 }
1231}
1232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1234/// the current basic block, add it to ValueMap now so that we'll get a
1235/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // No need to export constants.
1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Already exported?
1241 if (FuncInfo.isExportedInst(V)) return;
1242
1243 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1244 CopyValueToVirtualRegister(V, Reg);
1245}
1246
Dan Gohman46510a72010-04-15 01:51:59 +00001247bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // The operands of the setcc have to be in this block. We don't know
1250 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Can export from current BB.
1253 if (VI->getParent() == FromBB)
1254 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Is already exported, noop.
1257 return FuncInfo.isExportedInst(V);
1258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // If this is an argument, we can export it if the BB is the entry block or
1261 // if it is already exported.
1262 if (isa<Argument>(V)) {
1263 if (FromBB == &FromBB->getParent()->getEntryBlock())
1264 return true;
1265
1266 // Otherwise, can only export this if it is already exported.
1267 return FuncInfo.isExportedInst(V);
1268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Otherwise, constants can always be exported.
1271 return true;
1272}
1273
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001274/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1275uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1276 MachineBasicBlock *Dst) {
1277 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1278 if (!BPI)
1279 return 0;
1280 BasicBlock *SrcBB = const_cast<BasicBlock*>(Src->getBasicBlock());
1281 BasicBlock *DstBB = const_cast<BasicBlock*>(Dst->getBasicBlock());
1282 return BPI->getEdgeWeight(SrcBB, DstBB);
1283}
1284
1285void SelectionDAGBuilder::addSuccessorWithWeight(MachineBasicBlock *Src,
1286 MachineBasicBlock *Dst) {
1287 uint32_t weight = getEdgeWeight(Src, Dst);
1288 Src->addSuccessor(Dst, weight);
1289}
1290
1291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292static bool InBlock(const Value *V, const BasicBlock *BB) {
1293 if (const Instruction *I = dyn_cast<Instruction>(V))
1294 return I->getParent() == BB;
1295 return true;
1296}
1297
Dan Gohmanc2277342008-10-17 21:16:08 +00001298/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1299/// This function emits a branch and is used at the leaves of an OR or an
1300/// AND operator tree.
1301///
1302void
Dan Gohman46510a72010-04-15 01:51:59 +00001303SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001304 MachineBasicBlock *TBB,
1305 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001306 MachineBasicBlock *CurBB,
1307 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001308 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309
Dan Gohmanc2277342008-10-17 21:16:08 +00001310 // If the leaf of the tree is a comparison, merge the condition into
1311 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001312 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001313 // The operands of the cmp have to be in this block. We don't know
1314 // how to export them from some other block. If this is the first block
1315 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001316 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001317 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1318 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001320 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001321 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001322 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001323 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001326 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001328
1329 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1331 SwitchCases.push_back(CB);
1332 return;
1333 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001334 }
1335
1336 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001337 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001338 NULL, TBB, FBB, CurBB);
1339 SwitchCases.push_back(CB);
1340}
1341
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001342/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001343void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001344 MachineBasicBlock *TBB,
1345 MachineBasicBlock *FBB,
1346 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001347 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001348 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001350 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001351 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1353 BOp->getParent() != CurBB->getBasicBlock() ||
1354 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1355 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 return;
1358 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001360 // Create TmpBB after CurBB.
1361 MachineFunction::iterator BBI = CurBB;
1362 MachineFunction &MF = DAG.getMachineFunction();
1363 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1364 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366 if (Opc == Instruction::Or) {
1367 // Codegen X | Y as:
1368 // jmp_if_X TBB
1369 // jmp TmpBB
1370 // TmpBB:
1371 // jmp_if_Y TBB
1372 // jmp FBB
1373 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001378 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 } else {
1381 assert(Opc == Instruction::And && "Unknown merge op!");
1382 // Codegen X & Y as:
1383 // jmp_if_X TmpBB
1384 // jmp FBB
1385 // TmpBB:
1386 // jmp_if_Y TBB
1387 // jmp FBB
1388 //
1389 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001392 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001395 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 }
1397}
1398
1399/// If the set of cases should be emitted as a series of branches, return true.
1400/// If we should emit this as a bunch of and/or'd together conditions, return
1401/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001402bool
Dan Gohman2048b852009-11-23 18:04:58 +00001403SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // If this is two comparisons of the same values or'd or and'd together, they
1407 // will get folded into a single comparison, so don't emit two blocks.
1408 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1409 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1410 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1411 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1412 return false;
1413 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414
Chris Lattner133ce872010-01-02 00:00:03 +00001415 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1416 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1417 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1418 Cases[0].CC == Cases[1].CC &&
1419 isa<Constant>(Cases[0].CmpRHS) &&
1420 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1421 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1422 return false;
1423 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1424 return false;
1425 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 return true;
1428}
1429
Dan Gohman46510a72010-04-15 01:51:59 +00001430void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001431 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 // Update machine-CFG edges.
1434 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1435
1436 // Figure out which block is immediately after the current one.
1437 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001438 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001439 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 NextBlock = BBI;
1441
1442 if (I.isUnconditional()) {
1443 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001444 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001447 if (Succ0MBB != NextBlock)
1448 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001450 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 return;
1453 }
1454
1455 // If this condition is one of the special cases we handle, do special stuff
1456 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001457 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1459
1460 // If this is a series of conditions that are or'd or and'd together, emit
1461 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001462 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 // For example, instead of something like:
1464 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001465 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // or C, F
1469 // jnz foo
1470 // Emit:
1471 // cmp A, B
1472 // je foo
1473 // cmp D, E
1474 // jle foo
1475 //
Dan Gohman46510a72010-04-15 01:51:59 +00001476 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001477 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001478 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 (BOp->getOpcode() == Instruction::And ||
1480 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001481 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1482 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // If the compares in later blocks need to use values not currently
1484 // exported from this block, export them now. This block should always
1485 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001486 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 // Allow some cases to be rejected.
1489 if (ShouldEmitAsBranches(SwitchCases)) {
1490 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1491 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1492 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1493 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001496 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 SwitchCases.erase(SwitchCases.begin());
1498 return;
1499 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 // Okay, we decided not to do this, remove any inserted MBB's and clear
1502 // SwitchCases.
1503 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001504 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 SwitchCases.clear();
1507 }
1508 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001511 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001512 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // Use visitSwitchCase to actually insert the fast branch sequence for this
1515 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001516 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517}
1518
1519/// visitSwitchCase - Emits the necessary code to represent a single node in
1520/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001521void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1522 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 SDValue Cond;
1524 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001525 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001526
1527 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 if (CB.CmpMHS == NULL) {
1529 // Fold "(X == true)" to X and "(X == false)" to !X to
1530 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001531 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001532 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001534 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001535 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001537 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 } else {
1541 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1542
Anton Korobeynikov23218582008-12-23 22:25:27 +00001543 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1544 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545
1546 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001547 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548
1549 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001551 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001554 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 DAG.getConstant(High-Low, VT), ISD::SETULE);
1557 }
1558 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560 // Update successor info
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001561 addSuccessorWithWeight(SwitchBB, CB.TrueBB);
1562 addSuccessorWithWeight(SwitchBB, CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 // Set NextBlock to be the MBB immediately after the current one, if any.
1565 // This is used to avoid emitting unnecessary branches to the next block.
1566 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001567 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001568 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001570
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 // If the lhs block is the next block, invert the condition so that we can
1572 // fall through to the lhs instead of the rhs block.
1573 if (CB.TrueBB == NextBlock) {
1574 std::swap(CB.TrueBB, CB.FalseBB);
1575 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001576 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001578
Dale Johannesenf5d97892009-02-04 01:48:28 +00001579 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001581 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001582
Evan Cheng266a99d2010-09-23 06:51:55 +00001583 // Insert the false branch. Do this even if it's a fall through branch,
1584 // this makes it easier to do DAG optimizations which require inverting
1585 // the branch condition.
1586 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1587 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001588
1589 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590}
1591
1592/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001593void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 // Emit the code for the jump table
1595 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001597 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1598 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001600 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1601 MVT::Other, Index.getValue(1),
1602 Table, Index);
1603 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604}
1605
1606/// visitJumpTableHeader - This function emits necessary code to produce index
1607/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001608void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001609 JumpTableHeader &JTH,
1610 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001611 // Subtract the lowest switch case value from the value being switched on and
1612 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // difference between smallest and largest cases.
1614 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001616 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001617 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001618
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001620 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 // can be used as an index into the jump table in a subsequent basic block.
1622 // This value may be smaller or larger than the target's pointer type, and
1623 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001624 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001625
Dan Gohman89496d02010-07-02 00:10:16 +00001626 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001627 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1628 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629 JT.Reg = JumpTableReg;
1630
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001631 // Emit the range check for the jump table, and branch to the default block
1632 // for the switch statement if the value being switched on exceeds the largest
1633 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001634 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001635 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 DAG.getConstant(JTH.Last-JTH.First,VT),
1637 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638
1639 // Set NextBlock to be the MBB immediately after the current one, if any.
1640 // This is used to avoid emitting unnecessary branches to the next block.
1641 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001642 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001643
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001644 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 NextBlock = BBI;
1646
Dale Johannesen66978ee2009-01-31 02:22:37 +00001647 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001649 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001650
Bill Wendling4533cac2010-01-28 21:51:40 +00001651 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001652 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1653 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654
Bill Wendling87710f02009-12-21 23:47:40 +00001655 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001656}
1657
1658/// visitBitTestHeader - This function emits necessary code to produce value
1659/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001660void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1661 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662 // Subtract the minimum value
1663 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001665 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001666 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667
1668 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001669 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001670 TLI.getSetCCResultType(Sub.getValueType()),
1671 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001672 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673
Evan Chengd08e5b42011-01-06 01:02:44 +00001674 // Determine the type of the test operands.
1675 bool UsePtrType = false;
1676 if (!TLI.isTypeLegal(VT))
1677 UsePtrType = true;
1678 else {
1679 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1680 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1681 // Switch table case range are encoded into series of masks.
1682 // Just use pointer type, it's guaranteed to fit.
1683 UsePtrType = true;
1684 break;
1685 }
1686 }
1687 if (UsePtrType) {
1688 VT = TLI.getPointerTy();
1689 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1690 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691
Evan Chengd08e5b42011-01-06 01:02:44 +00001692 B.RegVT = VT;
1693 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001694 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001695 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696
1697 // Set NextBlock to be the MBB immediately after the current one, if any.
1698 // This is used to avoid emitting unnecessary branches to the next block.
1699 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001701 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 NextBlock = BBI;
1703
1704 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1705
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001706 addSuccessorWithWeight(SwitchBB, B.Default);
1707 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708
Dale Johannesen66978ee2009-01-31 02:22:37 +00001709 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001711 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001712
Evan Cheng8c1f4322010-09-23 18:32:19 +00001713 if (MBB != NextBlock)
1714 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1715 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001716
Bill Wendling87710f02009-12-21 23:47:40 +00001717 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718}
1719
1720/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001721void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1722 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001723 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001724 BitTestCase &B,
1725 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001726 EVT VT = BB.RegVT;
1727 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1728 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001729 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001730 unsigned PopCount = CountPopulation_64(B.Mask);
1731 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001732 // Testing for a single bit; just compare the shift count with what it
1733 // would need to be to shift a 1 bit in that position.
1734 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001735 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001736 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001738 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001739 } else if (PopCount == BB.Range) {
1740 // There is only one zero bit in the range, test for it directly.
1741 Cmp = DAG.getSetCC(getCurDebugLoc(),
1742 TLI.getSetCCResultType(VT),
1743 ShiftOp,
1744 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1745 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001746 } else {
1747 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001748 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1749 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 // Emit bit tests and jumps
1752 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001753 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001754 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 TLI.getSetCCResultType(VT),
1756 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001757 ISD::SETNE);
1758 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001760 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1761 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762
Dale Johannesen66978ee2009-01-31 02:22:37 +00001763 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766
1767 // Set NextBlock to be the MBB immediately after the current one, if any.
1768 // This is used to avoid emitting unnecessary branches to the next block.
1769 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001770 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001771 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 NextBlock = BBI;
1773
Evan Cheng8c1f4322010-09-23 18:32:19 +00001774 if (NextMBB != NextBlock)
1775 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1776 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001777
Bill Wendling87710f02009-12-21 23:47:40 +00001778 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779}
1780
Dan Gohman46510a72010-04-15 01:51:59 +00001781void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001782 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784 // Retrieve successors.
1785 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1786 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1787
Gabor Greifb67e6b32009-01-15 11:10:44 +00001788 const Value *Callee(I.getCalledValue());
1789 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 visitInlineAsm(&I);
1791 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001792 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793
1794 // If the value of the invoke is used outside of its defining block, make it
1795 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001796 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001797
1798 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001799 InvokeMBB->addSuccessor(Return);
1800 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801
1802 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001803 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1804 MVT::Other, getControlRoot(),
1805 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806}
1807
Dan Gohman46510a72010-04-15 01:51:59 +00001808void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809}
1810
Bill Wendling772fe172011-07-27 20:18:04 +00001811void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
Bill Wendling7379b662011-07-28 21:14:13 +00001812 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1813}
1814
1815void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &) {
Bill Wendling772fe172011-07-27 20:18:04 +00001816 // FIXME: Handle this
Bill Wendling7379b662011-07-28 21:14:13 +00001817 assert(FuncInfo.MBB->isLandingPad() &&
1818 "Call to landingpad not in landing pad!");
Bill Wendling772fe172011-07-27 20:18:04 +00001819}
1820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1822/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001823bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1824 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001825 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001826 MachineBasicBlock *Default,
1827 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001831 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001833 return false;
1834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001835 // Get the MachineFunction which holds the current MBB. This is used when
1836 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001837 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
1839 // Figure out which block is immediately after the current one.
1840 MachineBasicBlock *NextBlock = 0;
1841 MachineFunction::iterator BBI = CR.CaseBB;
1842
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001843 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 NextBlock = BBI;
1845
Benjamin Kramerce750f02010-11-22 09:45:38 +00001846 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 // is the same as the other, but has one bit unset that the other has set,
1848 // use bit manipulation to do two compares at once. For example:
1849 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001850 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1851 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1852 if (Size == 2 && CR.CaseBB == SwitchBB) {
1853 Case &Small = *CR.Range.first;
1854 Case &Big = *(CR.Range.second-1);
1855
1856 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1857 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1858 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1859
1860 // Check that there is only one bit different.
1861 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1862 (SmallValue | BigValue) == BigValue) {
1863 // Isolate the common bit.
1864 APInt CommonBit = BigValue & ~SmallValue;
1865 assert((SmallValue | CommonBit) == BigValue &&
1866 CommonBit.countPopulation() == 1 && "Not a common bit?");
1867
1868 SDValue CondLHS = getValue(SV);
1869 EVT VT = CondLHS.getValueType();
1870 DebugLoc DL = getCurDebugLoc();
1871
1872 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1873 DAG.getConstant(CommonBit, VT));
1874 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1875 Or, DAG.getConstant(BigValue, VT),
1876 ISD::SETEQ);
1877
1878 // Update successor info.
1879 SwitchBB->addSuccessor(Small.BB);
1880 SwitchBB->addSuccessor(Default);
1881
1882 // Insert the true branch.
1883 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1884 getControlRoot(), Cond,
1885 DAG.getBasicBlock(Small.BB));
1886
1887 // Insert the false branch.
1888 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1889 DAG.getBasicBlock(Default));
1890
1891 DAG.setRoot(BrCond);
1892 return true;
1893 }
1894 }
1895 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897 // Rearrange the case blocks so that the last one falls through if possible.
1898 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1899 // The last case block won't fall through into 'NextBlock' if we emit the
1900 // branches in this order. See if rearranging a case value would help.
1901 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1902 if (I->BB == NextBlock) {
1903 std::swap(*I, BackCase);
1904 break;
1905 }
1906 }
1907 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001908
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909 // Create a CaseBlock record representing a conditional branch to
1910 // the Case's target mbb if the value being switched on SV is equal
1911 // to C.
1912 MachineBasicBlock *CurBlock = CR.CaseBB;
1913 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1914 MachineBasicBlock *FallThrough;
1915 if (I != E-1) {
1916 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1917 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001918
1919 // Put SV in a virtual register to make it available from the new blocks.
1920 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 } else {
1922 // If the last case doesn't match, go to the default block.
1923 FallThrough = Default;
1924 }
1925
Dan Gohman46510a72010-04-15 01:51:59 +00001926 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 ISD::CondCode CC;
1928 if (I->High == I->Low) {
1929 // This is just small small case range :) containing exactly 1 case
1930 CC = ISD::SETEQ;
1931 LHS = SV; RHS = I->High; MHS = NULL;
1932 } else {
1933 CC = ISD::SETLE;
1934 LHS = I->Low; MHS = SV; RHS = I->High;
1935 }
1936 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001938 // If emitting the first comparison, just call visitSwitchCase to emit the
1939 // code into the current block. Otherwise, push the CaseBlock onto the
1940 // vector to be later processed by SDISel, and insert the node's MBB
1941 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001942 if (CurBlock == SwitchBB)
1943 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 else
1945 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 CurBlock = FallThrough;
1948 }
1949
1950 return true;
1951}
1952
1953static inline bool areJTsAllowed(const TargetLowering &TLI) {
1954 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1956 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001959static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001960 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001961 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001962 return (LastExt - FirstExt + 1ULL);
1963}
1964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001966bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1967 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001968 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001969 MachineBasicBlock* Default,
1970 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 Case& FrontCase = *CR.Range.first;
1972 Case& BackCase = *(CR.Range.second-1);
1973
Chris Lattnere880efe2009-11-07 07:50:34 +00001974 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1975 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976
Chris Lattnere880efe2009-11-07 07:50:34 +00001977 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1979 I!=E; ++I)
1980 TSize += I->size();
1981
Dan Gohmane0567812010-04-08 23:03:40 +00001982 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001984
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001985 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001986 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001987 if (Density < 0.4)
1988 return false;
1989
David Greene4b69d992010-01-05 01:24:57 +00001990 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001991 << "First entry: " << First << ". Last entry: " << Last << '\n'
1992 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001993 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994
1995 // Get the MachineFunction which holds the current MBB. This is used when
1996 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001997 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998
1999 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002001 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002
2003 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2004
2005 // Create a new basic block to hold the code for loading the address
2006 // of the jump table, and jumping to it. Update successor information;
2007 // we will either branch to the default case for the switch, or the jump
2008 // table.
2009 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2010 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002011
2012 addSuccessorWithWeight(CR.CaseBB, Default);
2013 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 // Build a vector of destination BBs, corresponding to each target
2016 // of the jump table. If the value of the jump table slot corresponds to
2017 // a case statement, push the case's BB onto the vector, otherwise, push
2018 // the default BB.
2019 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002022 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2023 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002024
2025 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026 DestBBs.push_back(I->BB);
2027 if (TEI==High)
2028 ++I;
2029 } else {
2030 DestBBs.push_back(Default);
2031 }
2032 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002035 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2036 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 E = DestBBs.end(); I != E; ++I) {
2038 if (!SuccsHandled[(*I)->getNumber()]) {
2039 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002040 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 }
2042 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002044 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002045 unsigned JTEncoding = TLI.getJumpTableEncoding();
2046 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002047 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 // Set the jump table information so that we can codegen it as a second
2050 // MachineBasicBlock
2051 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002052 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2053 if (CR.CaseBB == SwitchBB)
2054 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 JTCases.push_back(JumpTableBlock(JTH, JT));
2057
2058 return true;
2059}
2060
2061/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2062/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002063bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2064 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002065 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002066 MachineBasicBlock *Default,
2067 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // Get the MachineFunction which holds the current MBB. This is used when
2069 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002070 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071
2072 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002074 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075
2076 Case& FrontCase = *CR.Range.first;
2077 Case& BackCase = *(CR.Range.second-1);
2078 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2079
2080 // Size is the number of Cases represented by this range.
2081 unsigned Size = CR.Range.second - CR.Range.first;
2082
Chris Lattnere880efe2009-11-07 07:50:34 +00002083 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2084 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 double FMetric = 0;
2086 CaseItr Pivot = CR.Range.first + Size/2;
2087
2088 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2089 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002090 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2092 I!=E; ++I)
2093 TSize += I->size();
2094
Chris Lattnere880efe2009-11-07 07:50:34 +00002095 APInt LSize = FrontCase.size();
2096 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002097 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002098 << "First: " << First << ", Last: " << Last <<'\n'
2099 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2101 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002102 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2103 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002104 APInt Range = ComputeRange(LEnd, RBegin);
2105 assert((Range - 2ULL).isNonNegative() &&
2106 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002107 // Use volatile double here to avoid excess precision issues on some hosts,
2108 // e.g. that use 80-bit X87 registers.
2109 volatile double LDensity =
2110 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002111 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002112 volatile double RDensity =
2113 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002114 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002115 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002117 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002118 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2119 << "LDensity: " << LDensity
2120 << ", RDensity: " << RDensity << '\n'
2121 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 if (FMetric < Metric) {
2123 Pivot = J;
2124 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002125 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126 }
2127
2128 LSize += J->size();
2129 RSize -= J->size();
2130 }
2131 if (areJTsAllowed(TLI)) {
2132 // If our case is dense we *really* should handle it earlier!
2133 assert((FMetric > 0) && "Should handle dense range earlier!");
2134 } else {
2135 Pivot = CR.Range.first + Size/2;
2136 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 CaseRange LHSR(CR.Range.first, Pivot);
2139 CaseRange RHSR(Pivot, CR.Range.second);
2140 Constant *C = Pivot->Low;
2141 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002144 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002146 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002147 // Pivot's Value, then we can branch directly to the LHS's Target,
2148 // rather than creating a leaf node for it.
2149 if ((LHSR.second - LHSR.first) == 1 &&
2150 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151 cast<ConstantInt>(C)->getValue() ==
2152 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 TrueBB = LHSR.first->BB;
2154 } else {
2155 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2156 CurMF->insert(BBI, TrueBB);
2157 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002158
2159 // Put SV in a virtual register to make it available from the new blocks.
2160 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 // Similar to the optimization above, if the Value being switched on is
2164 // known to be less than the Constant CR.LT, and the current Case Value
2165 // is CR.LT - 1, then we can branch directly to the target block for
2166 // the current Case Value, rather than emitting a RHS leaf node for it.
2167 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2169 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 FalseBB = RHSR.first->BB;
2171 } else {
2172 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2173 CurMF->insert(BBI, FalseBB);
2174 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002175
2176 // Put SV in a virtual register to make it available from the new blocks.
2177 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 }
2179
2180 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002181 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 // Otherwise, branch to LHS.
2183 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2184
Dan Gohman99be8ae2010-04-19 22:41:47 +00002185 if (CR.CaseBB == SwitchBB)
2186 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 else
2188 SwitchCases.push_back(CB);
2189
2190 return true;
2191}
2192
2193/// handleBitTestsSwitchCase - if current case range has few destination and
2194/// range span less, than machine word bitwidth, encode case range into series
2195/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002196bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2197 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002198 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002199 MachineBasicBlock* Default,
2200 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002201 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002202 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203
2204 Case& FrontCase = *CR.Range.first;
2205 Case& BackCase = *(CR.Range.second-1);
2206
2207 // Get the MachineFunction which holds the current MBB. This is used when
2208 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002209 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002211 // If target does not have legal shift left, do not emit bit tests at all.
2212 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2213 return false;
2214
Anton Korobeynikov23218582008-12-23 22:25:27 +00002215 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2217 I!=E; ++I) {
2218 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002219 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 // Count unique destinations
2223 SmallSet<MachineBasicBlock*, 4> Dests;
2224 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2225 Dests.insert(I->BB);
2226 if (Dests.size() > 3)
2227 // Don't bother the code below, if there are too much unique destinations
2228 return false;
2229 }
David Greene4b69d992010-01-05 01:24:57 +00002230 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002231 << Dests.size() << '\n'
2232 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002235 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2236 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002237 APInt cmpRange = maxValue - minValue;
2238
David Greene4b69d992010-01-05 01:24:57 +00002239 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002240 << "Low bound: " << minValue << '\n'
2241 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002242
Dan Gohmane0567812010-04-08 23:03:40 +00002243 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 (!(Dests.size() == 1 && numCmps >= 3) &&
2245 !(Dests.size() == 2 && numCmps >= 5) &&
2246 !(Dests.size() >= 3 && numCmps >= 6)))
2247 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248
David Greene4b69d992010-01-05 01:24:57 +00002249 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 // Optimize the case where all the case values fit in a
2253 // word without having to subtract minValue. In this case,
2254 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002255 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002258 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 CaseBitsVector CasesBits;
2262 unsigned i, count = 0;
2263
2264 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2265 MachineBasicBlock* Dest = I->BB;
2266 for (i = 0; i < count; ++i)
2267 if (Dest == CasesBits[i].BB)
2268 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 if (i == count) {
2271 assert((count < 3) && "Too much destinations to test!");
2272 CasesBits.push_back(CaseBits(0, Dest, 0));
2273 count++;
2274 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002275
2276 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2277 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2278
2279 uint64_t lo = (lowValue - lowBound).getZExtValue();
2280 uint64_t hi = (highValue - lowBound).getZExtValue();
2281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 for (uint64_t j = lo; j <= hi; j++) {
2283 CasesBits[i].Mask |= 1ULL << j;
2284 CasesBits[i].Bits++;
2285 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 }
2288 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290 BitTestInfo BTC;
2291
2292 // Figure out which block is immediately after the current one.
2293 MachineFunction::iterator BBI = CR.CaseBB;
2294 ++BBI;
2295
2296 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2297
David Greene4b69d992010-01-05 01:24:57 +00002298 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002300 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002301 << ", Bits: " << CasesBits[i].Bits
2302 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303
2304 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2305 CurMF->insert(BBI, CaseBB);
2306 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2307 CaseBB,
2308 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002309
2310 // Put SV in a virtual register to make it available from the new blocks.
2311 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313
2314 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002315 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 CR.CaseBB, Default, BTC);
2317
Dan Gohman99be8ae2010-04-19 22:41:47 +00002318 if (CR.CaseBB == SwitchBB)
2319 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 BitTestCases.push_back(BTB);
2322
2323 return true;
2324}
2325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002327size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2328 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330
2331 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002332 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2334 Cases.push_back(Case(SI.getSuccessorValue(i),
2335 SI.getSuccessorValue(i),
2336 SMBB));
2337 }
2338 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2339
2340 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 // Must recompute end() each iteration because it may be
2343 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002344 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2345 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002346 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2347 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002348 MachineBasicBlock* nextBB = J->BB;
2349 MachineBasicBlock* currentBB = I->BB;
2350
2351 // If the two neighboring cases go to the same destination, merge them
2352 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002353 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 I->High = J->High;
2355 J = Cases.erase(J);
2356 } else {
2357 I = J++;
2358 }
2359 }
2360
2361 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2362 if (I->Low != I->High)
2363 // A range counts double, since it requires two compares.
2364 ++numCmps;
2365 }
2366
2367 return numCmps;
2368}
2369
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002370void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2371 MachineBasicBlock *Last) {
2372 // Update JTCases.
2373 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2374 if (JTCases[i].first.HeaderBB == First)
2375 JTCases[i].first.HeaderBB = Last;
2376
2377 // Update BitTestCases.
2378 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2379 if (BitTestCases[i].Parent == First)
2380 BitTestCases[i].Parent = Last;
2381}
2382
Dan Gohman46510a72010-04-15 01:51:59 +00002383void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002384 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386 // Figure out which block is immediately after the current one.
2387 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2389
2390 // If there is only the default destination, branch to it if it is not the
2391 // next basic block. Otherwise, just fall through.
2392 if (SI.getNumOperands() == 2) {
2393 // Update machine-CFG edges.
2394
2395 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002396 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002397 if (Default != NextBlock)
2398 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2399 MVT::Other, getControlRoot(),
2400 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 return;
2403 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 // If there are any non-default case statements, create a vector of Cases
2406 // representing each one, and sort the vector so that we can efficiently
2407 // create a binary search tree from them.
2408 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002409 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002410 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002411 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002412 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413
2414 // Get the Value to be switched on and default basic blocks, which will be
2415 // inserted into CaseBlock records, representing basic blocks in the binary
2416 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002417 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418
2419 // Push the initial CaseRec onto the worklist
2420 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002421 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2422 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423
2424 while (!WorkList.empty()) {
2425 // Grab a record representing a case range to process off the worklist
2426 CaseRec CR = WorkList.back();
2427 WorkList.pop_back();
2428
Dan Gohman99be8ae2010-04-19 22:41:47 +00002429 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432 // If the range has few cases (two or less) emit a series of specific
2433 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002434 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002436
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002437 // If the switch has more than 5 blocks, and at least 40% dense, and the
2438 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002440 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2444 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002445 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 }
2447}
2448
Dan Gohman46510a72010-04-15 01:51:59 +00002449void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002450 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002451
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002452 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002453 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002454 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002455 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002456 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002457 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002458 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002459 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2460 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2461 addSuccessorWithWeight(IndirectBrMBB, Succ);
2462 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002463
Bill Wendling4533cac2010-01-28 21:51:40 +00002464 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2465 MVT::Other, getControlRoot(),
2466 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002467}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468
Dan Gohman46510a72010-04-15 01:51:59 +00002469void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002471 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002472 if (isa<Constant>(I.getOperand(0)) &&
2473 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2474 SDValue Op2 = getValue(I.getOperand(1));
2475 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2476 Op2.getValueType(), Op2));
2477 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002479
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002480 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481}
2482
Dan Gohman46510a72010-04-15 01:51:59 +00002483void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 SDValue Op1 = getValue(I.getOperand(0));
2485 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2487 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488}
2489
Dan Gohman46510a72010-04-15 01:51:59 +00002490void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 SDValue Op1 = getValue(I.getOperand(0));
2492 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002493
2494 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2495
Chris Lattnerd3027732011-02-13 09:02:52 +00002496 // Coerce the shift amount to the right type if we can.
2497 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002498 unsigned ShiftSize = ShiftTy.getSizeInBits();
2499 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002500 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002501
Dan Gohman57fc82d2009-04-09 03:51:29 +00002502 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002503 if (ShiftSize > Op2Size)
2504 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002505
Dan Gohman57fc82d2009-04-09 03:51:29 +00002506 // If the operand is larger than the shift count type but the shift
2507 // count type has enough bits to represent any shift value, truncate
2508 // it now. This is a common case and it exposes the truncate to
2509 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002510 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2511 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2512 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002513 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002514 else
Chris Lattnere0751182011-02-13 19:09:16 +00002515 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002517
Bill Wendling4533cac2010-01-28 21:51:40 +00002518 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2519 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520}
2521
Benjamin Kramer9c640302011-07-08 10:31:30 +00002522void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002523 SDValue Op1 = getValue(I.getOperand(0));
2524 SDValue Op2 = getValue(I.getOperand(1));
2525
2526 // Turn exact SDivs into multiplications.
2527 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2528 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002529 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2530 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002531 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2532 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2533 else
2534 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2535 Op1, Op2));
2536}
2537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002540 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002542 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543 predicate = ICmpInst::Predicate(IC->getPredicate());
2544 SDValue Op1 = getValue(I.getOperand(0));
2545 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002546 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002547
Owen Andersone50ed302009-08-10 22:56:29 +00002548 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002549 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002554 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002556 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557 predicate = FCmpInst::Predicate(FC->getPredicate());
2558 SDValue Op1 = getValue(I.getOperand(0));
2559 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002560 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002562 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563}
2564
Dan Gohman46510a72010-04-15 01:51:59 +00002565void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002566 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002567 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2568 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002569 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002570
Bill Wendling49fcff82009-12-21 22:30:11 +00002571 SmallVector<SDValue, 4> Values(NumValues);
2572 SDValue Cond = getValue(I.getOperand(0));
2573 SDValue TrueVal = getValue(I.getOperand(1));
2574 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002575
Bill Wendling4533cac2010-01-28 21:51:40 +00002576 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002577 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002578 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2579 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002580 SDValue(TrueVal.getNode(),
2581 TrueVal.getResNo() + i),
2582 SDValue(FalseVal.getNode(),
2583 FalseVal.getResNo() + i));
2584
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2586 DAG.getVTList(&ValueVTs[0], NumValues),
2587 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002588}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589
Dan Gohman46510a72010-04-15 01:51:59 +00002590void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2592 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002593 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002594 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595}
2596
Dan Gohman46510a72010-04-15 01:51:59 +00002597void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2599 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2600 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002601 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002602 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603}
2604
Dan Gohman46510a72010-04-15 01:51:59 +00002605void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2607 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2608 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002609 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002610 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611}
2612
Dan Gohman46510a72010-04-15 01:51:59 +00002613void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614 // FPTrunc is never a no-op cast, no need to check
2615 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002616 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002617 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2618 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619}
2620
Dan Gohman46510a72010-04-15 01:51:59 +00002621void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 // FPTrunc is never a no-op cast, no need to check
2623 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002624 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002625 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626}
2627
Dan Gohman46510a72010-04-15 01:51:59 +00002628void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629 // FPToUI is never a no-op cast, no need to check
2630 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002631 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002632 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633}
2634
Dan Gohman46510a72010-04-15 01:51:59 +00002635void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636 // FPToSI is never a no-op cast, no need to check
2637 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002638 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002639 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640}
2641
Dan Gohman46510a72010-04-15 01:51:59 +00002642void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643 // UIToFP is never a no-op cast, no need to check
2644 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002645 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002646 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647}
2648
Dan Gohman46510a72010-04-15 01:51:59 +00002649void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002650 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002652 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002653 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654}
2655
Dan Gohman46510a72010-04-15 01:51:59 +00002656void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657 // What to do depends on the size of the integer and the size of the pointer.
2658 // We can either truncate, zero extend, or no-op, accordingly.
2659 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002660 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002661 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662}
2663
Dan Gohman46510a72010-04-15 01:51:59 +00002664void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 // What to do depends on the size of the integer and the size of the pointer.
2666 // We can either truncate, zero extend, or no-op, accordingly.
2667 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002668 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002669 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002670}
2671
Dan Gohman46510a72010-04-15 01:51:59 +00002672void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002674 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002675
Bill Wendling49fcff82009-12-21 22:30:11 +00002676 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002677 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002678 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002679 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002680 DestVT, N)); // convert types.
2681 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002682 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683}
2684
Dan Gohman46510a72010-04-15 01:51:59 +00002685void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 SDValue InVec = getValue(I.getOperand(0));
2687 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002688 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002689 TLI.getPointerTy(),
2690 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002691 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2692 TLI.getValueType(I.getType()),
2693 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694}
2695
Dan Gohman46510a72010-04-15 01:51:59 +00002696void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002698 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002699 TLI.getPointerTy(),
2700 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2702 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703}
2704
Mon P Wangaeb06d22008-11-10 04:46:22 +00002705// Utility for visitShuffleVector - Returns true if the mask is mask starting
2706// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002707static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2708 unsigned MaskNumElts = Mask.size();
2709 for (unsigned i = 0; i != MaskNumElts; ++i)
2710 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002712 return true;
2713}
2714
Dan Gohman46510a72010-04-15 01:51:59 +00002715void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002717 SDValue Src1 = getValue(I.getOperand(0));
2718 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 // Convert the ConstantVector mask operand into an array of ints, with -1
2721 // representing undef values.
2722 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002723 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002724 unsigned MaskNumElts = MaskElts.size();
2725 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 if (isa<UndefValue>(MaskElts[i]))
2727 Mask.push_back(-1);
2728 else
2729 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2730 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002731
Owen Andersone50ed302009-08-10 22:56:29 +00002732 EVT VT = TLI.getValueType(I.getType());
2733 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002734 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002735
Mon P Wangc7849c22008-11-16 05:06:27 +00002736 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002737 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2738 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002739 return;
2740 }
2741
2742 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002743 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2744 // Mask is longer than the source vectors and is a multiple of the source
2745 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002746 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002747 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2748 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002749 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2750 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002751 return;
2752 }
2753
Mon P Wangc7849c22008-11-16 05:06:27 +00002754 // Pad both vectors with undefs to make them the same length as the mask.
2755 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2757 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002758 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002759
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2761 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002762 MOps1[0] = Src1;
2763 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002764
2765 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2766 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 &MOps1[0], NumConcat);
2768 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002769 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002771
Mon P Wangaeb06d22008-11-10 04:46:22 +00002772 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002774 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002776 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 MappedOps.push_back(Idx);
2778 else
2779 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002780 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002781
Bill Wendling4533cac2010-01-28 21:51:40 +00002782 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2783 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002784 return;
2785 }
2786
Mon P Wangc7849c22008-11-16 05:06:27 +00002787 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002788 // Analyze the access pattern of the vector to see if we can extract
2789 // two subvectors and do the shuffle. The analysis is done by calculating
2790 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002791 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2792 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002793 int MaxRange[2] = {-1, -1};
2794
Nate Begeman5a5ca152009-04-29 05:20:52 +00002795 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 int Idx = Mask[i];
2797 int Input = 0;
2798 if (Idx < 0)
2799 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002800
Nate Begeman5a5ca152009-04-29 05:20:52 +00002801 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 Input = 1;
2803 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002804 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 if (Idx > MaxRange[Input])
2806 MaxRange[Input] = Idx;
2807 if (Idx < MinRange[Input])
2808 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002809 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002810
Mon P Wangc7849c22008-11-16 05:06:27 +00002811 // Check if the access is smaller than the vector size and can we find
2812 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002813 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2814 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002815 int StartIdx[2]; // StartIdx to extract from
2816 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002817 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002818 RangeUse[Input] = 0; // Unused
2819 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002820 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002821 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002822 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002823 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002824 RangeUse[Input] = 1; // Extract from beginning of the vector
2825 StartIdx[Input] = 0;
2826 } else {
2827 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002828 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002829 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002830 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002831 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002832 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002833 }
2834
Bill Wendling636e2582009-08-21 18:16:06 +00002835 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002836 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002837 return;
2838 }
2839 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2840 // Extract appropriate subvector and generate a vector shuffle
2841 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002842 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002843 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002844 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002845 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002846 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002847 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002848 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002849
Mon P Wangc7849c22008-11-16 05:06:27 +00002850 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002852 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 int Idx = Mask[i];
2854 if (Idx < 0)
2855 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002856 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 MappedOps.push_back(Idx - StartIdx[0]);
2858 else
2859 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002860 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002861
Bill Wendling4533cac2010-01-28 21:51:40 +00002862 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2863 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002864 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002865 }
2866 }
2867
Mon P Wangc7849c22008-11-16 05:06:27 +00002868 // We can't use either concat vectors or extract subvectors so fall back to
2869 // replacing the shuffle with extract and build vector.
2870 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002871 EVT EltVT = VT.getVectorElementType();
2872 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002873 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002874 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002876 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002879 SDValue Res;
2880
Nate Begeman5a5ca152009-04-29 05:20:52 +00002881 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002882 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2883 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002884 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002885 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2886 EltVT, Src2,
2887 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2888
2889 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002890 }
2891 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002892
Bill Wendling4533cac2010-01-28 21:51:40 +00002893 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2894 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895}
2896
Dan Gohman46510a72010-04-15 01:51:59 +00002897void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898 const Value *Op0 = I.getOperand(0);
2899 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002900 Type *AggTy = I.getType();
2901 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902 bool IntoUndef = isa<UndefValue>(Op0);
2903 bool FromUndef = isa<UndefValue>(Op1);
2904
Jay Foadfc6d3a42011-07-13 10:26:04 +00002905 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906
Owen Andersone50ed302009-08-10 22:56:29 +00002907 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002909 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2911
2912 unsigned NumAggValues = AggValueVTs.size();
2913 unsigned NumValValues = ValValueVTs.size();
2914 SmallVector<SDValue, 4> Values(NumAggValues);
2915
2916 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917 unsigned i = 0;
2918 // Copy the beginning value(s) from the original aggregate.
2919 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002920 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 SDValue(Agg.getNode(), Agg.getResNo() + i);
2922 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002923 if (NumValValues) {
2924 SDValue Val = getValue(Op1);
2925 for (; i != LinearIndex + NumValValues; ++i)
2926 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2927 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2928 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 // Copy remaining value(s) from the original aggregate.
2930 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002931 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932 SDValue(Agg.getNode(), Agg.getResNo() + i);
2933
Bill Wendling4533cac2010-01-28 21:51:40 +00002934 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2935 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2936 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937}
2938
Dan Gohman46510a72010-04-15 01:51:59 +00002939void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002941 Type *AggTy = Op0->getType();
2942 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002943 bool OutOfUndef = isa<UndefValue>(Op0);
2944
Jay Foadfc6d3a42011-07-13 10:26:04 +00002945 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946
Owen Andersone50ed302009-08-10 22:56:29 +00002947 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2949
2950 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002951
2952 // Ignore a extractvalue that produces an empty object
2953 if (!NumValValues) {
2954 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2955 return;
2956 }
2957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002958 SmallVector<SDValue, 4> Values(NumValValues);
2959
2960 SDValue Agg = getValue(Op0);
2961 // Copy out the selected value(s).
2962 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2963 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002964 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002965 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002966 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967
Bill Wendling4533cac2010-01-28 21:51:40 +00002968 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2969 DAG.getVTList(&ValValueVTs[0], NumValValues),
2970 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971}
2972
Dan Gohman46510a72010-04-15 01:51:59 +00002973void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002975 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976
Dan Gohman46510a72010-04-15 01:51:59 +00002977 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002979 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002980 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2982 if (Field) {
2983 // N = N + Offset
2984 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002985 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 DAG.getIntPtrConstant(Offset));
2987 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 Ty = StTy->getElementType(Field);
2990 } else {
2991 Ty = cast<SequentialType>(Ty)->getElementType();
2992
2993 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002994 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002995 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002996 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002997 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002998 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002999 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003000 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003001 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003002 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3003 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003005 else
Evan Chengb1032a82009-02-09 20:54:38 +00003006 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003007
Dale Johannesen66978ee2009-01-31 02:22:37 +00003008 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003009 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 continue;
3011 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003014 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3015 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 SDValue IdxN = getValue(Idx);
3017
3018 // If the index is smaller or larger than intptr_t, truncate or extend
3019 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003020 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021
3022 // If this is a multiply by a power of two, turn it into a shl
3023 // immediately. This is a very common case.
3024 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003025 if (ElementSize.isPowerOf2()) {
3026 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003027 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003028 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003029 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003031 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003032 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003033 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034 }
3035 }
3036
Scott Michelfdc40a02009-02-17 22:15:04 +00003037 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003038 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003039 }
3040 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 setValue(&I, N);
3043}
3044
Dan Gohman46510a72010-04-15 01:51:59 +00003045void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046 // If this is a fixed sized alloca in the entry block of the function,
3047 // allocate it statically on the stack.
3048 if (FuncInfo.StaticAllocaMap.count(&I))
3049 return; // getValue will auto-populate this.
3050
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003051 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003052 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 unsigned Align =
3054 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3055 I.getAlignment());
3056
3057 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003058
Owen Andersone50ed302009-08-10 22:56:29 +00003059 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003060 if (AllocSize.getValueType() != IntPtr)
3061 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3062
3063 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3064 AllocSize,
3065 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 // Handle alignment. If the requested alignment is less than or equal to
3068 // the stack alignment, ignore it. If the size is greater than or equal to
3069 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003070 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 if (Align <= StackAlign)
3072 Align = 0;
3073
3074 // Round the size of the allocation up to the stack alignment size
3075 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003076 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003077 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003081 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003082 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3084
3085 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003087 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003088 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 setValue(&I, DSA);
3090 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 // Inform the Frame Information that we have just allocated a variable-sized
3093 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003094 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095}
3096
Dan Gohman46510a72010-04-15 01:51:59 +00003097void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003098 const Value *SV = I.getOperand(0);
3099 SDValue Ptr = getValue(SV);
3100
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003101 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003104 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003106 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107
Owen Andersone50ed302009-08-10 22:56:29 +00003108 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 SmallVector<uint64_t, 4> Offsets;
3110 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3111 unsigned NumValues = ValueVTs.size();
3112 if (NumValues == 0)
3113 return;
3114
3115 SDValue Root;
3116 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003117 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118 // Serialize volatile loads with other side effects.
3119 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003120 else if (AA->pointsToConstantMemory(
3121 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 // Do not serialize (non-volatile) loads of constant memory with anything.
3123 Root = DAG.getEntryNode();
3124 ConstantMemory = true;
3125 } else {
3126 // Do not serialize non-volatile loads against each other.
3127 Root = DAG.getRoot();
3128 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003131 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3132 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003133 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003134 unsigned ChainI = 0;
3135 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3136 // Serializing loads here may result in excessive register pressure, and
3137 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3138 // could recover a bit by hoisting nodes upward in the chain by recognizing
3139 // they are side-effect free or do not alias. The optimizer should really
3140 // avoid this case by converting large object/array copies to llvm.memcpy
3141 // (MaxParallelChains should always remain as failsafe).
3142 if (ChainI == MaxParallelChains) {
3143 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3144 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3145 MVT::Other, &Chains[0], ChainI);
3146 Root = Chain;
3147 ChainI = 0;
3148 }
Bill Wendling856ff412009-12-22 00:12:37 +00003149 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3150 PtrVT, Ptr,
3151 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003152 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003153 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003154 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003157 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003161 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003162 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003163 if (isVolatile)
3164 DAG.setRoot(Chain);
3165 else
3166 PendingLoads.push_back(Chain);
3167 }
3168
Bill Wendling4533cac2010-01-28 21:51:40 +00003169 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3170 DAG.getVTList(&ValueVTs[0], NumValues),
3171 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003172}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003173
Dan Gohman46510a72010-04-15 01:51:59 +00003174void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3175 const Value *SrcV = I.getOperand(0);
3176 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177
Owen Andersone50ed302009-08-10 22:56:29 +00003178 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 SmallVector<uint64_t, 4> Offsets;
3180 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3181 unsigned NumValues = ValueVTs.size();
3182 if (NumValues == 0)
3183 return;
3184
3185 // Get the lowered operands. Note that we do this after
3186 // checking if NumResults is zero, because with zero results
3187 // the operands won't have values in the map.
3188 SDValue Src = getValue(SrcV);
3189 SDValue Ptr = getValue(PtrV);
3190
3191 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003192 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3193 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003194 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003196 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003198 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003199
Andrew Trickde91f3c2010-11-12 17:50:46 +00003200 unsigned ChainI = 0;
3201 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3202 // See visitLoad comments.
3203 if (ChainI == MaxParallelChains) {
3204 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3205 MVT::Other, &Chains[0], ChainI);
3206 Root = Chain;
3207 ChainI = 0;
3208 }
Bill Wendling856ff412009-12-22 00:12:37 +00003209 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3210 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003211 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3212 SDValue(Src.getNode(), Src.getResNo() + i),
3213 Add, MachinePointerInfo(PtrV, Offsets[i]),
3214 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3215 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003216 }
3217
Devang Patel7e13efa2010-10-26 22:14:52 +00003218 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003219 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003220 ++SDNodeOrder;
3221 AssignOrderingToNode(StoreNode.getNode());
3222 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003223}
3224
Eli Friedmanff030482011-07-28 21:48:00 +00003225void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
3226}
3227
3228void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
3229}
3230
Eli Friedman47f35132011-07-25 23:16:38 +00003231void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003232 DebugLoc dl = getCurDebugLoc();
3233 SDValue Ops[3];
3234 Ops[0] = getRoot();
3235 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3236 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3237 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003238}
3239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003240/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3241/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003242void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003243 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003244 bool HasChain = !I.doesNotAccessMemory();
3245 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3246
3247 // Build the operand list.
3248 SmallVector<SDValue, 8> Ops;
3249 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3250 if (OnlyLoad) {
3251 // We don't need to serialize loads against other loads.
3252 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003253 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003254 Ops.push_back(getRoot());
3255 }
3256 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003257
3258 // Info is set by getTgtMemInstrinsic
3259 TargetLowering::IntrinsicInfo Info;
3260 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3261
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003262 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003263 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3264 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003265 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003266
3267 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003268 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3269 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270 assert(TLI.isTypeLegal(Op.getValueType()) &&
3271 "Intrinsic uses a non-legal type?");
3272 Ops.push_back(Op);
3273 }
3274
Owen Andersone50ed302009-08-10 22:56:29 +00003275 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003276 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3277#ifndef NDEBUG
3278 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3279 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3280 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003281 }
Bob Wilson8d919552009-07-31 22:41:21 +00003282#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003284 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003286
Bob Wilson8d919552009-07-31 22:41:21 +00003287 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003288
3289 // Create the node.
3290 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003291 if (IsTgtIntrinsic) {
3292 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003293 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003294 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003295 Info.memVT,
3296 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003297 Info.align, Info.vol,
3298 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003299 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003300 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003301 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003302 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003303 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003304 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003305 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003306 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003307 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003308 }
3309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003310 if (HasChain) {
3311 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3312 if (OnlyLoad)
3313 PendingLoads.push_back(Chain);
3314 else
3315 DAG.setRoot(Chain);
3316 }
Bill Wendling856ff412009-12-22 00:12:37 +00003317
Benjamin Kramerf0127052010-01-05 13:12:22 +00003318 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003319 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003320 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003321 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003322 }
Bill Wendling856ff412009-12-22 00:12:37 +00003323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003324 setValue(&I, Result);
3325 }
3326}
3327
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003328/// GetSignificand - Get the significand and build it into a floating-point
3329/// number with exponent of 1:
3330///
3331/// Op = (Op & 0x007fffff) | 0x3f800000;
3332///
3333/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003334static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003335GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3337 DAG.getConstant(0x007fffff, MVT::i32));
3338 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3339 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003340 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003341}
3342
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343/// GetExponent - Get the exponent:
3344///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003345/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346///
3347/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003348static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003349GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003350 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3352 DAG.getConstant(0x7f800000, MVT::i32));
3353 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003354 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3356 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003357 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003358}
3359
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360/// getF32Constant - Get 32-bit floating point constant.
3361static SDValue
3362getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364}
3365
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003366/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003367/// visitIntrinsicCall: I is a call instruction
3368/// Op is the associated NodeType for I
3369const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003370SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3371 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003372 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003373 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003374 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003375 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003376 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003377 getValue(I.getArgOperand(0)),
3378 getValue(I.getArgOperand(1)),
3379 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003380 setValue(&I, L);
3381 DAG.setRoot(L.getValue(1));
3382 return 0;
3383}
3384
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003385// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003386const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003387SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003388 SDValue Op1 = getValue(I.getArgOperand(0));
3389 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003390
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003392 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003393 return 0;
3394}
Bill Wendling74c37652008-12-09 22:08:41 +00003395
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003396/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3397/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003398void
Dan Gohman46510a72010-04-15 01:51:59 +00003399SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003400 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003401 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003402
Gabor Greif0635f352010-06-25 09:38:13 +00003403 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003404 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003405 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003406
3407 // Put the exponent in the right bit position for later addition to the
3408 // final result:
3409 //
3410 // #define LOG2OFe 1.4426950f
3411 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003413 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003415
3416 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3418 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003419
3420 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003422 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003423
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003424 if (LimitFloatPrecision <= 6) {
3425 // For floating-point precision of 6:
3426 //
3427 // TwoToFractionalPartOfX =
3428 // 0.997535578f +
3429 // (0.735607626f + 0.252464424f * x) * x;
3430 //
3431 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3437 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003438 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003439 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003440
3441 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003443 TwoToFracPartOfX, IntegerPartOfX);
3444
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003445 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003446 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3447 // For floating-point precision of 12:
3448 //
3449 // TwoToFractionalPartOfX =
3450 // 0.999892986f +
3451 // (0.696457318f +
3452 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3453 //
3454 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003458 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3460 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003461 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3463 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003465 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003466
3467 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003469 TwoToFracPartOfX, IntegerPartOfX);
3470
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003471 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003472 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3473 // For floating-point precision of 18:
3474 //
3475 // TwoToFractionalPartOfX =
3476 // 0.999999982f +
3477 // (0.693148872f +
3478 // (0.240227044f +
3479 // (0.554906021e-1f +
3480 // (0.961591928e-2f +
3481 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3482 //
3483 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3489 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3492 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3495 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3498 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3501 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003503 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003505
3506 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003508 TwoToFracPartOfX, IntegerPartOfX);
3509
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003511 }
3512 } else {
3513 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003514 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003515 getValue(I.getArgOperand(0)).getValueType(),
3516 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003517 }
3518
Dale Johannesen59e577f2008-09-05 18:38:42 +00003519 setValue(&I, result);
3520}
3521
Bill Wendling39150252008-09-09 20:39:27 +00003522/// visitLog - Lower a log intrinsic. Handles the special sequences for
3523/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003524void
Dan Gohman46510a72010-04-15 01:51:59 +00003525SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003526 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003527 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003528
Gabor Greif0635f352010-06-25 09:38:13 +00003529 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003530 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003531 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003532 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003533
3534 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003535 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003537 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003538
3539 // Get the significand and build it into a floating-point number with
3540 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003541 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003542
3543 if (LimitFloatPrecision <= 6) {
3544 // For floating-point precision of 6:
3545 //
3546 // LogofMantissa =
3547 // -1.1609546f +
3548 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003549 //
Bill Wendling39150252008-09-09 20:39:27 +00003550 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003552 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3556 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003558
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003561 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3562 // For floating-point precision of 12:
3563 //
3564 // LogOfMantissa =
3565 // -1.7417939f +
3566 // (2.8212026f +
3567 // (-1.4699568f +
3568 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3569 //
3570 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3576 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3579 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3582 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003584
Scott Michelfdc40a02009-02-17 22:15:04 +00003585 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003587 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3588 // For floating-point precision of 18:
3589 //
3590 // LogOfMantissa =
3591 // -2.1072184f +
3592 // (4.2372794f +
3593 // (-3.7029485f +
3594 // (2.2781945f +
3595 // (-0.87823314f +
3596 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3597 //
3598 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3604 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3607 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3610 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3613 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3616 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003618
Scott Michelfdc40a02009-02-17 22:15:04 +00003619 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003621 }
3622 } else {
3623 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003624 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003625 getValue(I.getArgOperand(0)).getValueType(),
3626 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003627 }
3628
Dale Johannesen59e577f2008-09-05 18:38:42 +00003629 setValue(&I, result);
3630}
3631
Bill Wendling3eb59402008-09-09 00:28:24 +00003632/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3633/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003634void
Dan Gohman46510a72010-04-15 01:51:59 +00003635SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003636 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003637 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003638
Gabor Greif0635f352010-06-25 09:38:13 +00003639 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003640 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003641 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003642 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003643
Bill Wendling39150252008-09-09 20:39:27 +00003644 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003645 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003646
Bill Wendling3eb59402008-09-09 00:28:24 +00003647 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003648 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003649 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003650
Bill Wendling3eb59402008-09-09 00:28:24 +00003651 // Different possible minimax approximations of significand in
3652 // floating-point for various degrees of accuracy over [1,2].
3653 if (LimitFloatPrecision <= 6) {
3654 // For floating-point precision of 6:
3655 //
3656 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3657 //
3658 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3664 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003666
Scott Michelfdc40a02009-02-17 22:15:04 +00003667 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003669 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3670 // For floating-point precision of 12:
3671 //
3672 // Log2ofMantissa =
3673 // -2.51285454f +
3674 // (4.07009056f +
3675 // (-2.12067489f +
3676 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003677 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003678 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3684 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3687 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3690 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003692
Scott Michelfdc40a02009-02-17 22:15:04 +00003693 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003695 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3696 // For floating-point precision of 18:
3697 //
3698 // Log2ofMantissa =
3699 // -3.0400495f +
3700 // (6.1129976f +
3701 // (-5.3420409f +
3702 // (3.2865683f +
3703 // (-1.2669343f +
3704 // (0.27515199f -
3705 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3706 //
3707 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3713 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3716 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3719 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3722 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003723 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3725 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003727
Scott Michelfdc40a02009-02-17 22:15:04 +00003728 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003730 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003731 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003732 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003733 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003734 getValue(I.getArgOperand(0)).getValueType(),
3735 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003736 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003737
Dale Johannesen59e577f2008-09-05 18:38:42 +00003738 setValue(&I, result);
3739}
3740
Bill Wendling3eb59402008-09-09 00:28:24 +00003741/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3742/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003743void
Dan Gohman46510a72010-04-15 01:51:59 +00003744SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003745 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003746 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003747
Gabor Greif0635f352010-06-25 09:38:13 +00003748 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003749 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003750 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003751 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003752
Bill Wendling39150252008-09-09 20:39:27 +00003753 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003754 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003757
3758 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003759 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003760 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003761
3762 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003763 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003764 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003765 // Log10ofMantissa =
3766 // -0.50419619f +
3767 // (0.60948995f - 0.10380950f * x) * x;
3768 //
3769 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3775 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003777
Scott Michelfdc40a02009-02-17 22:15:04 +00003778 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003780 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3781 // For floating-point precision of 12:
3782 //
3783 // Log10ofMantissa =
3784 // -0.64831180f +
3785 // (0.91751397f +
3786 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3787 //
3788 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003790 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3794 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3797 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003799
Scott Michelfdc40a02009-02-17 22:15:04 +00003800 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003802 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003803 // For floating-point precision of 18:
3804 //
3805 // Log10ofMantissa =
3806 // -0.84299375f +
3807 // (1.5327582f +
3808 // (-1.0688956f +
3809 // (0.49102474f +
3810 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3811 //
3812 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3818 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3821 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3824 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3827 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003829
Scott Michelfdc40a02009-02-17 22:15:04 +00003830 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003832 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003833 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003834 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003835 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003836 getValue(I.getArgOperand(0)).getValueType(),
3837 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003838 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003839
Dale Johannesen59e577f2008-09-05 18:38:42 +00003840 setValue(&I, result);
3841}
3842
Bill Wendlinge10c8142008-09-09 22:39:21 +00003843/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3844/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003845void
Dan Gohman46510a72010-04-15 01:51:59 +00003846SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003847 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003848 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003849
Gabor Greif0635f352010-06-25 09:38:13 +00003850 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003851 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003852 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003853
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003855
3856 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3858 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003859
3860 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003862 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003863
3864 if (LimitFloatPrecision <= 6) {
3865 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003866 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003867 // TwoToFractionalPartOfX =
3868 // 0.997535578f +
3869 // (0.735607626f + 0.252464424f * x) * x;
3870 //
3871 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003873 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3877 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003878 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003879 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003880 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003882
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003883 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003885 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3886 // For floating-point precision of 12:
3887 //
3888 // TwoToFractionalPartOfX =
3889 // 0.999892986f +
3890 // (0.696457318f +
3891 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3892 //
3893 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003895 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3899 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3902 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003904 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003905 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003907
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003908 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003910 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3911 // For floating-point precision of 18:
3912 //
3913 // TwoToFractionalPartOfX =
3914 // 0.999999982f +
3915 // (0.693148872f +
3916 // (0.240227044f +
3917 // (0.554906021e-1f +
3918 // (0.961591928e-2f +
3919 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3920 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3926 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3929 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3932 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3935 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3938 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003940 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003941 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003943
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003944 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003946 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003947 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003948 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003949 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003950 getValue(I.getArgOperand(0)).getValueType(),
3951 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003952 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003953
Dale Johannesen601d3c02008-09-05 01:48:15 +00003954 setValue(&I, result);
3955}
3956
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003957/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3958/// limited-precision mode with x == 10.0f.
3959void
Dan Gohman46510a72010-04-15 01:51:59 +00003960SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003961 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003962 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003963 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003964 bool IsExp10 = false;
3965
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003967 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003968 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3969 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3970 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3971 APFloat Ten(10.0f);
3972 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3973 }
3974 }
3975 }
3976
3977 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003978 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003979
3980 // Put the exponent in the right bit position for later addition to the
3981 // final result:
3982 //
3983 // #define LOG2OF10 3.3219281f
3984 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003986 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003988
3989 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3991 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003992
3993 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003995 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003996
3997 if (LimitFloatPrecision <= 6) {
3998 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003999 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004000 // twoToFractionalPartOfX =
4001 // 0.997535578f +
4002 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004003 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004004 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004006 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4010 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004011 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004012 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004013 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004015
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004016 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004018 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4019 // For floating-point precision of 12:
4020 //
4021 // TwoToFractionalPartOfX =
4022 // 0.999892986f +
4023 // (0.696457318f +
4024 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4025 //
4026 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004030 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4032 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4035 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004036 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004037 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004038 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004040
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004041 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004043 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4044 // For floating-point precision of 18:
4045 //
4046 // TwoToFractionalPartOfX =
4047 // 0.999999982f +
4048 // (0.693148872f +
4049 // (0.240227044f +
4050 // (0.554906021e-1f +
4051 // (0.961591928e-2f +
4052 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4053 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4059 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4062 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004063 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4065 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4068 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004069 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4071 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004072 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004073 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004074 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004076
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004077 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004079 }
4080 } else {
4081 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004082 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004083 getValue(I.getArgOperand(0)).getValueType(),
4084 getValue(I.getArgOperand(0)),
4085 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004086 }
4087
4088 setValue(&I, result);
4089}
4090
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004091
4092/// ExpandPowI - Expand a llvm.powi intrinsic.
4093static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4094 SelectionDAG &DAG) {
4095 // If RHS is a constant, we can expand this out to a multiplication tree,
4096 // otherwise we end up lowering to a call to __powidf2 (for example). When
4097 // optimizing for size, we only want to do this if the expansion would produce
4098 // a small number of multiplies, otherwise we do the full expansion.
4099 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4100 // Get the exponent as a positive value.
4101 unsigned Val = RHSC->getSExtValue();
4102 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004103
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004104 // powi(x, 0) -> 1.0
4105 if (Val == 0)
4106 return DAG.getConstantFP(1.0, LHS.getValueType());
4107
Dan Gohmanae541aa2010-04-15 04:33:49 +00004108 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004109 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4110 // If optimizing for size, don't insert too many multiplies. This
4111 // inserts up to 5 multiplies.
4112 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4113 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004114 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004115 // powi(x,15) generates one more multiply than it should), but this has
4116 // the benefit of being both really simple and much better than a libcall.
4117 SDValue Res; // Logically starts equal to 1.0
4118 SDValue CurSquare = LHS;
4119 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004120 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004121 if (Res.getNode())
4122 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4123 else
4124 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004125 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004126
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004127 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4128 CurSquare, CurSquare);
4129 Val >>= 1;
4130 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004131
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004132 // If the original was negative, invert the result, producing 1/(x*x*x).
4133 if (RHSC->getSExtValue() < 0)
4134 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4135 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4136 return Res;
4137 }
4138 }
4139
4140 // Otherwise, expand to a libcall.
4141 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4142}
4143
Devang Patel227dfdb2011-05-16 21:24:05 +00004144// getTruncatedArgReg - Find underlying register used for an truncated
4145// argument.
4146static unsigned getTruncatedArgReg(const SDValue &N) {
4147 if (N.getOpcode() != ISD::TRUNCATE)
4148 return 0;
4149
4150 const SDValue &Ext = N.getOperand(0);
4151 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4152 const SDValue &CFR = Ext.getOperand(0);
4153 if (CFR.getOpcode() == ISD::CopyFromReg)
4154 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4155 else
4156 if (CFR.getOpcode() == ISD::TRUNCATE)
4157 return getTruncatedArgReg(CFR);
4158 }
4159 return 0;
4160}
4161
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004162/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4163/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4164/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004165bool
Devang Patel78a06e52010-08-25 20:39:26 +00004166SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004167 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004168 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004169 const Argument *Arg = dyn_cast<Argument>(V);
4170 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004171 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004172
Devang Patel719f6a92010-04-29 20:40:36 +00004173 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004174 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4175 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4176
Devang Patela83ce982010-04-29 18:50:36 +00004177 // Ignore inlined function arguments here.
4178 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004179 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004180 return false;
4181
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004182 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004183 if (Arg->hasByValAttr()) {
4184 // Byval arguments' frame index is recorded during argument lowering.
4185 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004186 Reg = TRI->getFrameRegister(MF);
4187 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004188 // If byval argument ofset is not recorded then ignore this.
4189 if (!Offset)
4190 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004191 }
4192
Devang Patel227dfdb2011-05-16 21:24:05 +00004193 if (N.getNode()) {
4194 if (N.getOpcode() == ISD::CopyFromReg)
4195 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4196 else
4197 Reg = getTruncatedArgReg(N);
4198 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004199 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4200 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4201 if (PR)
4202 Reg = PR;
4203 }
4204 }
4205
Evan Chenga36acad2010-04-29 06:33:38 +00004206 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004207 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004208 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004209 if (VMI != FuncInfo.ValueMap.end())
4210 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004211 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004212
Devang Patel8bc9ef72010-11-02 17:19:03 +00004213 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004214 // Check if frame index is available.
4215 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004216 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004217 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4218 Reg = TRI->getFrameRegister(MF);
4219 Offset = FINode->getIndex();
4220 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004221 }
4222
4223 if (!Reg)
4224 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004225
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004226 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4227 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004228 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004229 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004230 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004231}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004232
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004233// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004234#if defined(_MSC_VER) && defined(setjmp) && \
4235 !defined(setjmp_undefined_for_msvc)
4236# pragma push_macro("setjmp")
4237# undef setjmp
4238# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004239#endif
4240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004241/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4242/// we want to emit this as a call to a named external function, return the name
4243/// otherwise lower it and return null.
4244const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004245SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004246 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004247 SDValue Res;
4248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004249 switch (Intrinsic) {
4250 default:
4251 // By default, turn this into a target intrinsic node.
4252 visitTargetIntrinsic(I, Intrinsic);
4253 return 0;
4254 case Intrinsic::vastart: visitVAStart(I); return 0;
4255 case Intrinsic::vaend: visitVAEnd(I); return 0;
4256 case Intrinsic::vacopy: visitVACopy(I); return 0;
4257 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004258 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004259 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004260 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004261 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004262 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004263 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004264 return 0;
4265 case Intrinsic::setjmp:
4266 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004267 case Intrinsic::longjmp:
4268 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004269 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004270 // Assert for address < 256 since we support only user defined address
4271 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004272 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004273 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004274 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004275 < 256 &&
4276 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004277 SDValue Op1 = getValue(I.getArgOperand(0));
4278 SDValue Op2 = getValue(I.getArgOperand(1));
4279 SDValue Op3 = getValue(I.getArgOperand(2));
4280 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4281 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004282 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004283 MachinePointerInfo(I.getArgOperand(0)),
4284 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004285 return 0;
4286 }
Chris Lattner824b9582008-11-21 16:42:48 +00004287 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004288 // Assert for address < 256 since we support only user defined address
4289 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004290 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004291 < 256 &&
4292 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004293 SDValue Op1 = getValue(I.getArgOperand(0));
4294 SDValue Op2 = getValue(I.getArgOperand(1));
4295 SDValue Op3 = getValue(I.getArgOperand(2));
4296 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4297 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004298 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004299 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004300 return 0;
4301 }
Chris Lattner824b9582008-11-21 16:42:48 +00004302 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004303 // Assert for address < 256 since we support only user defined address
4304 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004305 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004306 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004307 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004308 < 256 &&
4309 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004310 SDValue Op1 = getValue(I.getArgOperand(0));
4311 SDValue Op2 = getValue(I.getArgOperand(1));
4312 SDValue Op3 = getValue(I.getArgOperand(2));
4313 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4314 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004315 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004316 MachinePointerInfo(I.getArgOperand(0)),
4317 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004318 return 0;
4319 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004320 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004321 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004322 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004323 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004324 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004325 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004326
4327 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4328 // but do not always have a corresponding SDNode built. The SDNodeOrder
4329 // absolute, but not relative, values are different depending on whether
4330 // debug info exists.
4331 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004332
4333 // Check if address has undef value.
4334 if (isa<UndefValue>(Address) ||
4335 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004336 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004337 return 0;
4338 }
4339
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004340 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004341 if (!N.getNode() && isa<Argument>(Address))
4342 // Check unused arguments map.
4343 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004344 SDDbgValue *SDV;
4345 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004346 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004347 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004348 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4349 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4350 Address = BCI->getOperand(0);
4351 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4352
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004353 if (isParameter && !AI) {
4354 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4355 if (FINode)
4356 // Byval parameter. We have a frame index at this point.
4357 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4358 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004359 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004360 // Address is an argument, so try to emit its dbg value using
4361 // virtual register info from the FuncInfo.ValueMap.
4362 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004363 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004364 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004365 } else if (AI)
4366 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4367 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004368 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004369 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004370 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004371 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004372 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004373 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4374 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004375 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004376 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004377 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004378 // If variable is pinned by a alloca in dominating bb then
4379 // use StaticAllocaMap.
4380 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004381 if (AI->getParent() != DI.getParent()) {
4382 DenseMap<const AllocaInst*, int>::iterator SI =
4383 FuncInfo.StaticAllocaMap.find(AI);
4384 if (SI != FuncInfo.StaticAllocaMap.end()) {
4385 SDV = DAG.getDbgValue(Variable, SI->second,
4386 0, dl, SDNodeOrder);
4387 DAG.AddDbgValue(SDV, 0, false);
4388 return 0;
4389 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004390 }
4391 }
Devang Patelafeaae72010-12-06 22:39:26 +00004392 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004393 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004394 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004396 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004397 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004398 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004399 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004400 return 0;
4401
4402 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004403 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004404 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004405 if (!V)
4406 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004407
4408 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4409 // but do not always have a corresponding SDNode built. The SDNodeOrder
4410 // absolute, but not relative, values are different depending on whether
4411 // debug info exists.
4412 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004413 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004414 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004415 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4416 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004417 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004418 // Do not use getValue() in here; we don't want to generate code at
4419 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004420 SDValue N = NodeMap[V];
4421 if (!N.getNode() && isa<Argument>(V))
4422 // Check unused arguments map.
4423 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004424 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004425 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004426 SDV = DAG.getDbgValue(Variable, N.getNode(),
4427 N.getResNo(), Offset, dl, SDNodeOrder);
4428 DAG.AddDbgValue(SDV, N.getNode(), false);
4429 }
Devang Patela778f5c2011-02-18 22:43:42 +00004430 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004431 // Do not call getValue(V) yet, as we don't want to generate code.
4432 // Remember it for later.
4433 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4434 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004435 } else {
Devang Patel00190342010-03-15 19:15:44 +00004436 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004437 // data available is an unreferenced parameter.
4438 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004439 }
Devang Patel00190342010-03-15 19:15:44 +00004440 }
4441
4442 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004443 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004444 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004445 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004446 // Don't handle byval struct arguments or VLAs, for example.
4447 if (!AI)
4448 return 0;
4449 DenseMap<const AllocaInst*, int>::iterator SI =
4450 FuncInfo.StaticAllocaMap.find(AI);
4451 if (SI == FuncInfo.StaticAllocaMap.end())
4452 return 0; // VLAs.
4453 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004454
Chris Lattner512063d2010-04-05 06:19:28 +00004455 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4456 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4457 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004458 return 0;
4459 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004461 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004462 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004463 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004465 SDValue Ops[1];
4466 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004467 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 setValue(&I, Op);
4469 DAG.setRoot(Op.getValue(1));
4470 return 0;
4471 }
4472
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004473 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004474 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004475 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004476 if (CallMBB->isLandingPad())
4477 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004478 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004480 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004482 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4483 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004484 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004486
Chris Lattner3a5815f2009-09-17 23:54:54 +00004487 // Insert the EHSELECTION instruction.
4488 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4489 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004490 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004491 Ops[1] = getRoot();
4492 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004493 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004494 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495 return 0;
4496 }
4497
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004498 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004499 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004500 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004501 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4502 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004503 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004504 return 0;
4505 }
4506
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004507 case Intrinsic::eh_return_i32:
4508 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004509 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4510 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4511 MVT::Other,
4512 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004513 getValue(I.getArgOperand(0)),
4514 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004516 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004517 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004518 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004519 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004520 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004521 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004522 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004523 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004524 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004525 TLI.getPointerTy()),
4526 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004527 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004528 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004529 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004530 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4531 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004532 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004534 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004535 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004536 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004537 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004538 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004539
Chris Lattner512063d2010-04-05 06:19:28 +00004540 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004541 return 0;
4542 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004543 case Intrinsic::eh_sjlj_setjmp: {
4544 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004545 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004546 return 0;
4547 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004548 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004549 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004550 getRoot(), getValue(I.getArgOperand(0))));
4551 return 0;
4552 }
4553 case Intrinsic::eh_sjlj_dispatch_setup: {
4554 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004555 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004556 return 0;
4557 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004558
Dale Johannesen0488fb62010-09-30 23:57:10 +00004559 case Intrinsic::x86_mmx_pslli_w:
4560 case Intrinsic::x86_mmx_pslli_d:
4561 case Intrinsic::x86_mmx_pslli_q:
4562 case Intrinsic::x86_mmx_psrli_w:
4563 case Intrinsic::x86_mmx_psrli_d:
4564 case Intrinsic::x86_mmx_psrli_q:
4565 case Intrinsic::x86_mmx_psrai_w:
4566 case Intrinsic::x86_mmx_psrai_d: {
4567 SDValue ShAmt = getValue(I.getArgOperand(1));
4568 if (isa<ConstantSDNode>(ShAmt)) {
4569 visitTargetIntrinsic(I, Intrinsic);
4570 return 0;
4571 }
4572 unsigned NewIntrinsic = 0;
4573 EVT ShAmtVT = MVT::v2i32;
4574 switch (Intrinsic) {
4575 case Intrinsic::x86_mmx_pslli_w:
4576 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4577 break;
4578 case Intrinsic::x86_mmx_pslli_d:
4579 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4580 break;
4581 case Intrinsic::x86_mmx_pslli_q:
4582 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4583 break;
4584 case Intrinsic::x86_mmx_psrli_w:
4585 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4586 break;
4587 case Intrinsic::x86_mmx_psrli_d:
4588 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4589 break;
4590 case Intrinsic::x86_mmx_psrli_q:
4591 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4592 break;
4593 case Intrinsic::x86_mmx_psrai_w:
4594 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4595 break;
4596 case Intrinsic::x86_mmx_psrai_d:
4597 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4598 break;
4599 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4600 }
4601
4602 // The vector shift intrinsics with scalars uses 32b shift amounts but
4603 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4604 // to be zero.
4605 // We must do this early because v2i32 is not a legal type.
4606 DebugLoc dl = getCurDebugLoc();
4607 SDValue ShOps[2];
4608 ShOps[0] = ShAmt;
4609 ShOps[1] = DAG.getConstant(0, MVT::i32);
4610 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4611 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004612 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004613 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4614 DAG.getConstant(NewIntrinsic, MVT::i32),
4615 getValue(I.getArgOperand(0)), ShAmt);
4616 setValue(&I, Res);
4617 return 0;
4618 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004619 case Intrinsic::convertff:
4620 case Intrinsic::convertfsi:
4621 case Intrinsic::convertfui:
4622 case Intrinsic::convertsif:
4623 case Intrinsic::convertuif:
4624 case Intrinsic::convertss:
4625 case Intrinsic::convertsu:
4626 case Intrinsic::convertus:
4627 case Intrinsic::convertuu: {
4628 ISD::CvtCode Code = ISD::CVT_INVALID;
4629 switch (Intrinsic) {
4630 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4631 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4632 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4633 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4634 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4635 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4636 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4637 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4638 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4639 }
Owen Andersone50ed302009-08-10 22:56:29 +00004640 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004641 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004642 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4643 DAG.getValueType(DestVT),
4644 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004645 getValue(I.getArgOperand(1)),
4646 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004647 Code);
4648 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004649 return 0;
4650 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004652 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004653 getValue(I.getArgOperand(0)).getValueType(),
4654 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655 return 0;
4656 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004657 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4658 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659 return 0;
4660 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004661 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004662 getValue(I.getArgOperand(0)).getValueType(),
4663 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 return 0;
4665 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004666 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004667 getValue(I.getArgOperand(0)).getValueType(),
4668 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004670 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004671 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004672 return 0;
4673 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004674 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004675 return 0;
4676 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004677 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004678 return 0;
4679 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004680 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004681 return 0;
4682 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004683 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004684 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004686 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004688 case Intrinsic::fma:
4689 setValue(&I, DAG.getNode(ISD::FMA, dl,
4690 getValue(I.getArgOperand(0)).getValueType(),
4691 getValue(I.getArgOperand(0)),
4692 getValue(I.getArgOperand(1)),
4693 getValue(I.getArgOperand(2))));
4694 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004695 case Intrinsic::convert_to_fp16:
4696 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004697 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004698 return 0;
4699 case Intrinsic::convert_from_fp16:
4700 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004701 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004702 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004704 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004705 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 return 0;
4707 }
4708 case Intrinsic::readcyclecounter: {
4709 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004710 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4711 DAG.getVTList(MVT::i64, MVT::Other),
4712 &Op, 1);
4713 setValue(&I, Res);
4714 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715 return 0;
4716 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004718 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004719 getValue(I.getArgOperand(0)).getValueType(),
4720 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 return 0;
4722 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004723 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004724 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004725 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004726 return 0;
4727 }
4728 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004729 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004730 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004731 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 return 0;
4733 }
4734 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004735 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004736 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004737 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 return 0;
4739 }
4740 case Intrinsic::stacksave: {
4741 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004742 Res = DAG.getNode(ISD::STACKSAVE, dl,
4743 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4744 setValue(&I, Res);
4745 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 return 0;
4747 }
4748 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004749 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004750 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 return 0;
4752 }
Bill Wendling57344502008-11-18 11:01:33 +00004753 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004754 // Emit code into the DAG to store the stack guard onto the stack.
4755 MachineFunction &MF = DAG.getMachineFunction();
4756 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004757 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004758
Gabor Greif0635f352010-06-25 09:38:13 +00004759 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4760 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004761
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004762 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004763 MFI->setStackProtectorIndex(FI);
4764
4765 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4766
4767 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004768 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004769 MachinePointerInfo::getFixedStack(FI),
4770 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004771 setValue(&I, Res);
4772 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004773 return 0;
4774 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004775 case Intrinsic::objectsize: {
4776 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004777 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004778
4779 assert(CI && "Non-constant type in __builtin_object_size?");
4780
Gabor Greif0635f352010-06-25 09:38:13 +00004781 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004782 EVT Ty = Arg.getValueType();
4783
Dan Gohmane368b462010-06-18 14:22:04 +00004784 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004785 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004786 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004787 Res = DAG.getConstant(0, Ty);
4788
4789 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004790 return 0;
4791 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004792 case Intrinsic::var_annotation:
4793 // Discard annotate attributes
4794 return 0;
4795
4796 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004797 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004798
4799 SDValue Ops[6];
4800 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004801 Ops[1] = getValue(I.getArgOperand(0));
4802 Ops[2] = getValue(I.getArgOperand(1));
4803 Ops[3] = getValue(I.getArgOperand(2));
4804 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004805 Ops[5] = DAG.getSrcValue(F);
4806
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004807 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4808 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4809 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004810
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004811 setValue(&I, Res);
4812 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004813 return 0;
4814 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004815 case Intrinsic::gcroot:
4816 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004817 const Value *Alloca = I.getArgOperand(0);
4818 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004820 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4821 GFI->addStackRoot(FI->getIndex(), TypeMap);
4822 }
4823 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004824 case Intrinsic::gcread:
4825 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004826 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004827 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004828 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004829 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004830 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00004831
4832 case Intrinsic::expect: {
4833 // Just replace __builtin_expect(exp, c) with EXP.
4834 setValue(&I, getValue(I.getArgOperand(0)));
4835 return 0;
4836 }
4837
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004838 case Intrinsic::trap: {
4839 StringRef TrapFuncName = getTrapFunctionName();
4840 if (TrapFuncName.empty()) {
4841 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4842 return 0;
4843 }
4844 TargetLowering::ArgListTy Args;
4845 std::pair<SDValue, SDValue> Result =
4846 TLI.LowerCallTo(getRoot(), I.getType(),
4847 false, false, false, false, 0, CallingConv::C,
4848 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4849 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4850 Args, DAG, getCurDebugLoc());
4851 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004852 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004853 }
Bill Wendlingef375462008-11-21 02:38:44 +00004854 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004855 return implVisitAluOverflow(I, ISD::UADDO);
4856 case Intrinsic::sadd_with_overflow:
4857 return implVisitAluOverflow(I, ISD::SADDO);
4858 case Intrinsic::usub_with_overflow:
4859 return implVisitAluOverflow(I, ISD::USUBO);
4860 case Intrinsic::ssub_with_overflow:
4861 return implVisitAluOverflow(I, ISD::SSUBO);
4862 case Intrinsic::umul_with_overflow:
4863 return implVisitAluOverflow(I, ISD::UMULO);
4864 case Intrinsic::smul_with_overflow:
4865 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004868 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004869 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004870 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004871 Ops[1] = getValue(I.getArgOperand(0));
4872 Ops[2] = getValue(I.getArgOperand(1));
4873 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004874 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004875 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4876 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004877 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004878 EVT::getIntegerVT(*Context, 8),
4879 MachinePointerInfo(I.getArgOperand(0)),
4880 0, /* align */
4881 false, /* volatile */
4882 rw==0, /* read */
4883 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884 return 0;
4885 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004886 case Intrinsic::memory_barrier: {
4887 SDValue Ops[6];
4888 Ops[0] = getRoot();
4889 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004890 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891
Bill Wendling4533cac2010-01-28 21:51:40 +00004892 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 return 0;
4894 }
4895 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004896 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004897 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004898 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004899 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004900 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004901 getValue(I.getArgOperand(0)),
4902 getValue(I.getArgOperand(1)),
4903 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004904 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905 setValue(&I, L);
4906 DAG.setRoot(L.getValue(1));
4907 return 0;
4908 }
4909 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004910 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004912 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004914 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004916 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004918 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004919 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004920 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004922 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004923 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004924 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004926 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004928 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004929 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004930 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004931
4932 case Intrinsic::invariant_start:
4933 case Intrinsic::lifetime_start:
4934 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004935 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004936 return 0;
4937 case Intrinsic::invariant_end:
4938 case Intrinsic::lifetime_end:
4939 // Discard region information.
4940 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004941 }
4942}
4943
Dan Gohman46510a72010-04-15 01:51:59 +00004944void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004945 bool isTailCall,
4946 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00004947 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4948 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4949 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004950 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004951 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952
4953 TargetLowering::ArgListTy Args;
4954 TargetLowering::ArgListEntry Entry;
4955 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004956
4957 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004958 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004959 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004960 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4961 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004962
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004963 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00004964 DAG.getMachineFunction(),
4965 FTy->isVarArg(), Outs,
4966 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004967
4968 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004969 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004970
4971 if (!CanLowerReturn) {
4972 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4973 FTy->getReturnType());
4974 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4975 FTy->getReturnType());
4976 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004977 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00004978 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004979
Chris Lattnerecf42c42010-09-21 16:36:31 +00004980 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004981 Entry.Node = DemoteStackSlot;
4982 Entry.Ty = StackSlotPtrType;
4983 Entry.isSExt = false;
4984 Entry.isZExt = false;
4985 Entry.isInReg = false;
4986 Entry.isSRet = true;
4987 Entry.isNest = false;
4988 Entry.isByVal = false;
4989 Entry.Alignment = Align;
4990 Args.push_back(Entry);
4991 RetTy = Type::getVoidTy(FTy->getContext());
4992 }
4993
Dan Gohman46510a72010-04-15 01:51:59 +00004994 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004995 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00004996 const Value *V = *i;
4997
4998 // Skip empty types
4999 if (V->getType()->isEmptyTy())
5000 continue;
5001
5002 SDValue ArgNode = getValue(V);
5003 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004
5005 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005006 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5007 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5008 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5009 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5010 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5011 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005012 Entry.Alignment = CS.getParamAlignment(attrInd);
5013 Args.push_back(Entry);
5014 }
5015
Chris Lattner512063d2010-04-05 06:19:28 +00005016 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 // Insert a label before the invoke call to mark the try range. This can be
5018 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005019 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005020
Jim Grosbachca752c92010-01-28 01:45:32 +00005021 // For SjLj, keep track of which landing pads go with which invokes
5022 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005023 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005024 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005025 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005026 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005027 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005028 }
5029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 // Both PendingLoads and PendingExports must be flushed here;
5031 // this call might not return.
5032 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005033 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005034 }
5035
Dan Gohman98ca4f22009-08-05 01:29:28 +00005036 // Check if target-independent constraints permit a tail call here.
5037 // Target-dependent constraints are checked within TLI.LowerCallTo.
5038 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005039 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005040 isTailCall = false;
5041
Dan Gohmanbadcda42010-08-28 00:51:03 +00005042 // If there's a possibility that fast-isel has already selected some amount
5043 // of the current basic block, don't emit a tail call.
5044 if (isTailCall && EnableFastISel)
5045 isTailCall = false;
5046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005047 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005048 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005049 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005050 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005051 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005052 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005053 isTailCall,
5054 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005055 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005056 assert((isTailCall || Result.second.getNode()) &&
5057 "Non-null chain expected with non-tail call!");
5058 assert((Result.second.getNode() || !Result.first.getNode()) &&
5059 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005060 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005061 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005062 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005063 // The instruction result is the result of loading from the
5064 // hidden sret parameter.
5065 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005066 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005067
5068 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5069 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5070 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005071 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005072 SmallVector<SDValue, 4> Values(NumValues);
5073 SmallVector<SDValue, 4> Chains(NumValues);
5074
5075 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005076 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5077 DemoteStackSlot,
5078 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005079 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005080 Add,
5081 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5082 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005083 Values[i] = L;
5084 Chains[i] = L.getValue(1);
5085 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005086
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005087 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5088 MVT::Other, &Chains[0], NumValues);
5089 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005090
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005091 // Collect the legal value parts into potentially illegal values
5092 // that correspond to the original function's return values.
5093 SmallVector<EVT, 4> RetTys;
5094 RetTy = FTy->getReturnType();
5095 ComputeValueVTs(TLI, RetTy, RetTys);
5096 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5097 SmallVector<SDValue, 4> ReturnValues;
5098 unsigned CurReg = 0;
5099 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5100 EVT VT = RetTys[I];
5101 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5102 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005103
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005104 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005105 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005106 RegisterVT, VT, AssertOp);
5107 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005108 CurReg += NumRegs;
5109 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005110
Bill Wendling4533cac2010-01-28 21:51:40 +00005111 setValue(CS.getInstruction(),
5112 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5113 DAG.getVTList(&RetTys[0], RetTys.size()),
5114 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005115 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005116
Evan Chengc249e482011-04-01 19:57:01 +00005117 // Assign order to nodes here. If the call does not produce a result, it won't
5118 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005119 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005120 // As a special case, a null chain means that a tail call has been emitted and
5121 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005122 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005123 ++SDNodeOrder;
5124 AssignOrderingToNode(DAG.getRoot().getNode());
5125 } else {
5126 DAG.setRoot(Result.second);
5127 ++SDNodeOrder;
5128 AssignOrderingToNode(Result.second.getNode());
5129 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130
Chris Lattner512063d2010-04-05 06:19:28 +00005131 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 // Insert a label at the end of the invoke call to mark the try range. This
5133 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005134 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005135 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136
5137 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005138 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 }
5140}
5141
Chris Lattner8047d9a2009-12-24 00:37:38 +00005142/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5143/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005144static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5145 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005146 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005147 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005148 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005149 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005150 if (C->isNullValue())
5151 continue;
5152 // Unknown instruction.
5153 return false;
5154 }
5155 return true;
5156}
5157
Dan Gohman46510a72010-04-15 01:51:59 +00005158static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005159 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005160 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005161
Chris Lattner8047d9a2009-12-24 00:37:38 +00005162 // Check to see if this load can be trivially constant folded, e.g. if the
5163 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005164 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005165 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005166 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005167 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005168
Dan Gohman46510a72010-04-15 01:51:59 +00005169 if (const Constant *LoadCst =
5170 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5171 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005172 return Builder.getValue(LoadCst);
5173 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005174
Chris Lattner8047d9a2009-12-24 00:37:38 +00005175 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5176 // still constant memory, the input chain can be the entry node.
5177 SDValue Root;
5178 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005179
Chris Lattner8047d9a2009-12-24 00:37:38 +00005180 // Do not serialize (non-volatile) loads of constant memory with anything.
5181 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5182 Root = Builder.DAG.getEntryNode();
5183 ConstantMemory = true;
5184 } else {
5185 // Do not serialize non-volatile loads against each other.
5186 Root = Builder.DAG.getRoot();
5187 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005188
Chris Lattner8047d9a2009-12-24 00:37:38 +00005189 SDValue Ptr = Builder.getValue(PtrVal);
5190 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005191 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005192 false /*volatile*/,
5193 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005194
Chris Lattner8047d9a2009-12-24 00:37:38 +00005195 if (!ConstantMemory)
5196 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5197 return LoadVal;
5198}
5199
5200
5201/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5202/// If so, return true and lower it, otherwise return false and it will be
5203/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005204bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005205 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005206 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005207 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005208
Gabor Greif0635f352010-06-25 09:38:13 +00005209 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005210 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005211 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005212 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005213 return false;
5214
Gabor Greif0635f352010-06-25 09:38:13 +00005215 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005216
Chris Lattner8047d9a2009-12-24 00:37:38 +00005217 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5218 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005219 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5220 bool ActuallyDoIt = true;
5221 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005222 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005223 switch (Size->getZExtValue()) {
5224 default:
5225 LoadVT = MVT::Other;
5226 LoadTy = 0;
5227 ActuallyDoIt = false;
5228 break;
5229 case 2:
5230 LoadVT = MVT::i16;
5231 LoadTy = Type::getInt16Ty(Size->getContext());
5232 break;
5233 case 4:
5234 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005235 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005236 break;
5237 case 8:
5238 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005239 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005240 break;
5241 /*
5242 case 16:
5243 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005244 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005245 LoadTy = VectorType::get(LoadTy, 4);
5246 break;
5247 */
5248 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005249
Chris Lattner04b091a2009-12-24 01:07:17 +00005250 // This turns into unaligned loads. We only do this if the target natively
5251 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5252 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005253
Chris Lattner04b091a2009-12-24 01:07:17 +00005254 // Require that we can find a legal MVT, and only do this if the target
5255 // supports unaligned loads of that type. Expanding into byte loads would
5256 // bloat the code.
5257 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5258 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5259 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5260 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5261 ActuallyDoIt = false;
5262 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005263
Chris Lattner04b091a2009-12-24 01:07:17 +00005264 if (ActuallyDoIt) {
5265 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5266 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005267
Chris Lattner04b091a2009-12-24 01:07:17 +00005268 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5269 ISD::SETNE);
5270 EVT CallVT = TLI.getValueType(I.getType(), true);
5271 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5272 return true;
5273 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005274 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005275
5276
Chris Lattner8047d9a2009-12-24 00:37:38 +00005277 return false;
5278}
5279
5280
Dan Gohman46510a72010-04-15 01:51:59 +00005281void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005282 // Handle inline assembly differently.
5283 if (isa<InlineAsm>(I.getCalledValue())) {
5284 visitInlineAsm(&I);
5285 return;
5286 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005287
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005288 // See if any floating point values are being passed to this function. This is
5289 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005290 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005291 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5292 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5293 if (FT->isVarArg() &&
5294 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5295 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005296 Type* T = I.getArgOperand(i)->getType();
5297 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005298 i != e; ++i) {
5299 if (!i->isFloatingPointTy()) continue;
5300 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5301 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005302 }
5303 }
5304 }
5305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306 const char *RenameFn = 0;
5307 if (Function *F = I.getCalledFunction()) {
5308 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005309 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005310 if (unsigned IID = II->getIntrinsicID(F)) {
5311 RenameFn = visitIntrinsicCall(I, IID);
5312 if (!RenameFn)
5313 return;
5314 }
5315 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005316 if (unsigned IID = F->getIntrinsicID()) {
5317 RenameFn = visitIntrinsicCall(I, IID);
5318 if (!RenameFn)
5319 return;
5320 }
5321 }
5322
5323 // Check for well-known libc/libm calls. If the function is internal, it
5324 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005325 if (!F->hasLocalLinkage() && F->hasName()) {
5326 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005327 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005328 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005329 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5330 I.getType() == I.getArgOperand(0)->getType() &&
5331 I.getType() == I.getArgOperand(1)->getType()) {
5332 SDValue LHS = getValue(I.getArgOperand(0));
5333 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005334 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5335 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005336 return;
5337 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005338 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005339 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005340 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5341 I.getType() == I.getArgOperand(0)->getType()) {
5342 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005343 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5344 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345 return;
5346 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005347 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005348 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005349 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5350 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005351 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005352 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005353 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5354 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 return;
5356 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005357 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005358 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005359 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5360 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005361 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005362 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005363 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5364 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 return;
5366 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005367 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005368 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005369 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5370 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005371 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005372 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005373 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5374 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005375 return;
5376 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005377 } else if (Name == "memcmp") {
5378 if (visitMemCmpCall(I))
5379 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 }
5381 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 SDValue Callee;
5385 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005386 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 else
Bill Wendling056292f2008-09-16 21:48:12 +00005388 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389
Bill Wendling0d580132009-12-23 01:28:19 +00005390 // Check if we can potentially perform a tail call. More detailed checking is
5391 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005392 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005393}
5394
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005395namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397/// AsmOperandInfo - This contains information for each constraint that we are
5398/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005399class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005400public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 /// CallOperand - If this is the result output operand or a clobber
5402 /// this is null, otherwise it is the incoming operand to the CallInst.
5403 /// This gets modified as the asm is processed.
5404 SDValue CallOperand;
5405
5406 /// AssignedRegs - If this is a register or register class operand, this
5407 /// contains the set of register corresponding to the operand.
5408 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409
John Thompsoneac6e1d2010-09-13 18:15:37 +00005410 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005411 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5412 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5415 /// busy in OutputRegs/InputRegs.
5416 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005417 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 std::set<unsigned> &InputRegs,
5419 const TargetRegisterInfo &TRI) const {
5420 if (isOutReg) {
5421 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5422 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5423 }
5424 if (isInReg) {
5425 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5426 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5427 }
5428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Owen Andersone50ed302009-08-10 22:56:29 +00005430 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005431 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005433 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005434 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005435 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005437
Chris Lattner81249c92008-10-17 17:05:25 +00005438 if (isa<BasicBlock>(CallOperandVal))
5439 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005440
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005441 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005442
Eric Christophercef81b72011-05-09 20:04:43 +00005443 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005444 // If this is an indirect operand, the operand is a pointer to the
5445 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005446 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005447 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005448 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005449 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005450 OpTy = PtrTy->getElementType();
5451 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005452
Eric Christophercef81b72011-05-09 20:04:43 +00005453 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005454 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005455 if (STy->getNumElements() == 1)
5456 OpTy = STy->getElementType(0);
5457
Chris Lattner81249c92008-10-17 17:05:25 +00005458 // If OpTy is not a single value, it may be a struct/union that we
5459 // can tile with integers.
5460 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5461 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5462 switch (BitSize) {
5463 default: break;
5464 case 1:
5465 case 8:
5466 case 16:
5467 case 32:
5468 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005469 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005470 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005471 break;
5472 }
5473 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474
Chris Lattner81249c92008-10-17 17:05:25 +00005475 return TLI.getValueType(OpTy, true);
5476 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478private:
5479 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5480 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 const TargetRegisterInfo &TRI) {
5483 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5484 Regs.insert(Reg);
5485 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5486 for (; *Aliases; ++Aliases)
5487 Regs.insert(*Aliases);
5488 }
5489};
Dan Gohman462f6b52010-05-29 17:53:24 +00005490
John Thompson44ab89e2010-10-29 17:29:13 +00005491typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5492
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005493} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495/// GetRegistersForValue - Assign registers (virtual or physical) for the
5496/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005497/// register allocator to handle the assignment process. However, if the asm
5498/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499/// allocation. This produces generally horrible, but correct, code.
5500///
5501/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005502/// Input and OutputRegs are the set of already allocated physical registers.
5503///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005504static void GetRegistersForValue(SelectionDAG &DAG,
5505 const TargetLowering &TLI,
5506 DebugLoc DL,
5507 SDISelAsmOperandInfo &OpInfo,
5508 std::set<unsigned> &OutputRegs,
5509 std::set<unsigned> &InputRegs) {
5510 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 // Compute whether this value requires an input register, an output register,
5513 // or both.
5514 bool isOutReg = false;
5515 bool isInReg = false;
5516 switch (OpInfo.Type) {
5517 case InlineAsm::isOutput:
5518 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005519
5520 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005521 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005522 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523 break;
5524 case InlineAsm::isInput:
5525 isInReg = true;
5526 isOutReg = false;
5527 break;
5528 case InlineAsm::isClobber:
5529 isOutReg = true;
5530 isInReg = true;
5531 break;
5532 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005533
5534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 MachineFunction &MF = DAG.getMachineFunction();
5536 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 // If this is a constraint for a single physreg, or a constraint for a
5539 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005540 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5542 OpInfo.ConstraintVT);
5543
5544 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005546 // If this is a FP input in an integer register (or visa versa) insert a bit
5547 // cast of the input value. More generally, handle any case where the input
5548 // value disagrees with the register class we plan to stick this in.
5549 if (OpInfo.Type == InlineAsm::isInput &&
5550 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005551 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005552 // types are identical size, use a bitcast to convert (e.g. two differing
5553 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005554 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005555 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005556 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005557 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005558 OpInfo.ConstraintVT = RegVT;
5559 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5560 // If the input is a FP value and we want it in FP registers, do a
5561 // bitcast to the corresponding integer type. This turns an f64 value
5562 // into i64, which can be passed with two i32 values on a 32-bit
5563 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005564 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005565 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005566 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005567 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005568 OpInfo.ConstraintVT = RegVT;
5569 }
5570 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005571
Owen Anderson23b9b192009-08-12 00:36:31 +00005572 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005573 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005574
Owen Andersone50ed302009-08-10 22:56:29 +00005575 EVT RegVT;
5576 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577
5578 // If this is a constraint for a specific physical register, like {r17},
5579 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005580 if (unsigned AssignedReg = PhysReg.first) {
5581 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005583 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 // Get the actual register value type. This is important, because the user
5586 // may have asked for (e.g.) the AX register in i32 type. We need to
5587 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005588 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005589
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005591 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592
5593 // If this is an expanded reference, add the rest of the regs to Regs.
5594 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005595 TargetRegisterClass::iterator I = RC->begin();
5596 for (; *I != AssignedReg; ++I)
5597 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 // Already added the first reg.
5600 --NumRegs; ++I;
5601 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005602 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 Regs.push_back(*I);
5604 }
5605 }
Bill Wendling651ad132009-12-22 01:25:10 +00005606
Dan Gohman7451d3e2010-05-29 17:03:36 +00005607 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5609 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5610 return;
5611 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 // Otherwise, if this was a reference to an LLVM register class, create vregs
5614 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005615 if (const TargetRegisterClass *RC = PhysReg.second) {
5616 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005618 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005619
Evan Chengfb112882009-03-23 08:01:15 +00005620 // Create the appropriate number of virtual registers.
5621 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5622 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005623 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005624
Dan Gohman7451d3e2010-05-29 17:03:36 +00005625 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005626 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 // Otherwise, we couldn't allocate enough registers for this.
5630}
5631
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005632/// visitInlineAsm - Handle a call to an InlineAsm object.
5633///
Dan Gohman46510a72010-04-15 01:51:59 +00005634void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5635 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636
5637 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005638 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 std::set<unsigned> OutputRegs, InputRegs;
5641
Evan Chengce1cdac2011-05-06 20:52:23 +00005642 TargetLowering::AsmOperandInfoVector
5643 TargetConstraints = TLI.ParseConstraints(CS);
5644
John Thompsoneac6e1d2010-09-13 18:15:37 +00005645 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5648 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005649 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5650 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005652
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654
5655 // Compute the value type for each operand.
5656 switch (OpInfo.Type) {
5657 case InlineAsm::isOutput:
5658 // Indirect outputs just consume an argument.
5659 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005660 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 break;
5662 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 // The return value of the call is this value. As such, there is no
5665 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005666 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005667 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005668 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5670 } else {
5671 assert(ResNo == 0 && "Asm only has one result!");
5672 OpVT = TLI.getValueType(CS.getType());
5673 }
5674 ++ResNo;
5675 break;
5676 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005677 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 break;
5679 case InlineAsm::isClobber:
5680 // Nothing to do.
5681 break;
5682 }
5683
5684 // If this is an input or an indirect output, process the call argument.
5685 // BasicBlocks are labels, currently appearing only in asm's.
5686 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005687 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005689 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005692
Owen Anderson1d0be152009-08-13 21:58:54 +00005693 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005697
John Thompsoneac6e1d2010-09-13 18:15:37 +00005698 // Indirect operand accesses access memory.
5699 if (OpInfo.isIndirect)
5700 hasMemory = true;
5701 else {
5702 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005703 TargetLowering::ConstraintType
5704 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005705 if (CType == TargetLowering::C_Memory) {
5706 hasMemory = true;
5707 break;
5708 }
5709 }
5710 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005711 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005712
John Thompsoneac6e1d2010-09-13 18:15:37 +00005713 SDValue Chain, Flag;
5714
5715 // We won't need to flush pending loads if this asm doesn't touch
5716 // memory and is nonvolatile.
5717 if (hasMemory || IA->hasSideEffects())
5718 Chain = getRoot();
5719 else
5720 Chain = DAG.getRoot();
5721
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005722 // Second pass over the constraints: compute which constraint option to use
5723 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005724 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005725 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726
John Thompson54584742010-09-24 22:24:05 +00005727 // If this is an output operand with a matching input operand, look up the
5728 // matching input. If their types mismatch, e.g. one is an integer, the
5729 // other is floating point, or their sizes are different, flag it as an
5730 // error.
5731 if (OpInfo.hasMatchingInput()) {
5732 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005733
John Thompson54584742010-09-24 22:24:05 +00005734 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005735 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5736 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, OpInfo.ConstraintVT);
5737 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5738 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005739 if ((OpInfo.ConstraintVT.isInteger() !=
5740 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005741 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005742 report_fatal_error("Unsupported asm: input constraint"
5743 " with a matching output constraint of"
5744 " incompatible type!");
5745 }
5746 Input.ConstraintVT = OpInfo.ConstraintVT;
5747 }
5748 }
5749
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005751 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 // If this is a memory input, and if the operand is not indirect, do what we
5754 // need to to provide an address for the memory input.
5755 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5756 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005757 assert((OpInfo.isMultipleAlternative ||
5758 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 // Memory operands really want the address of the value. If we don't have
5762 // an indirect input, put it in the constpool if we can, otherwise spill
5763 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005764 // TODO: This isn't quite right. We need to handle these according to
5765 // the addressing mode that the constraint wants. Also, this may take
5766 // an additional register for the computation and we don't want that
5767 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 // If the operand is a float, integer, or vector constant, spill to a
5770 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005771 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5773 isa<ConstantVector>(OpVal)) {
5774 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5775 TLI.getPointerTy());
5776 } else {
5777 // Otherwise, create a stack slot and emit a store to it before the
5778 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005779 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005780 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5782 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005783 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005785 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005786 OpInfo.CallOperand, StackSlot,
5787 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005788 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 OpInfo.CallOperand = StackSlot;
5790 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 // There is no longer a Value* corresponding to this operand.
5793 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // It is now an indirect operand.
5796 OpInfo.isIndirect = true;
5797 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 // If this constraint is for a specific register, allocate it before
5800 // anything else.
5801 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005802 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5803 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005807 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5809 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // C_Register operands have already been allocated, Other/Memory don't need
5812 // to be.
5813 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005814 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5815 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005816 }
5817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5819 std::vector<SDValue> AsmNodeOperands;
5820 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5821 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005822 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5823 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005824
Chris Lattnerdecc2672010-04-07 05:20:54 +00005825 // If we have a !srcloc metadata node associated with it, we want to attach
5826 // this to the ultimately generated inline asm machineinstr. To do this, we
5827 // pass in the third operand as this (potentially null) inline asm MDNode.
5828 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5829 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005830
Evan Chengc36b7062011-01-07 23:50:32 +00005831 // Remember the HasSideEffect and AlignStack bits as operand 3.
5832 unsigned ExtraInfo = 0;
5833 if (IA->hasSideEffects())
5834 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5835 if (IA->isAlignStack())
5836 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5837 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5838 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 // Loop over all of the inputs, copying the operand values into the
5841 // appropriate registers and processing the output regs.
5842 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5845 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5848 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5849
5850 switch (OpInfo.Type) {
5851 case InlineAsm::isOutput: {
5852 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5853 OpInfo.ConstraintType != TargetLowering::C_Register) {
5854 // Memory output, or 'other' output (e.g. 'X' constraint).
5855 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5856
5857 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005858 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5859 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 TLI.getPointerTy()));
5861 AsmNodeOperands.push_back(OpInfo.CallOperand);
5862 break;
5863 }
5864
5865 // Otherwise, this is a register or register class output.
5866
5867 // Copy the output from the appropriate register. Find a register that
5868 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005869 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005870 report_fatal_error("Couldn't allocate output reg for constraint '" +
5871 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872
5873 // If this is an indirect operand, store through the pointer after the
5874 // asm.
5875 if (OpInfo.isIndirect) {
5876 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5877 OpInfo.CallOperandVal));
5878 } else {
5879 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005880 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 // Concatenate this output onto the outputs list.
5882 RetValRegs.append(OpInfo.AssignedRegs);
5883 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 // Add information to the INLINEASM node to know that this register is
5886 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005887 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005888 InlineAsm::Kind_RegDefEarlyClobber :
5889 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005890 false,
5891 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005892 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005893 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 break;
5895 }
5896 case InlineAsm::isInput: {
5897 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005898
Chris Lattner6bdcda32008-10-17 16:47:46 +00005899 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005900 // If this is required to match an output register we have already set,
5901 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005902 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 // Scan until we find the definition we already emitted of this operand.
5905 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005906 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 for (; OperandNo; --OperandNo) {
5908 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005909 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005910 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005911 assert((InlineAsm::isRegDefKind(OpFlag) ||
5912 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5913 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005914 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915 }
5916
Evan Cheng697cbbf2009-03-20 18:03:34 +00005917 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005918 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005919 if (InlineAsm::isRegDefKind(OpFlag) ||
5920 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005921 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005922 if (OpInfo.isIndirect) {
5923 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005924 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005925 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5926 " don't know how to handle tied "
5927 "indirect register inputs");
5928 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005932 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005933 MatchedRegs.RegVTs.push_back(RegVT);
5934 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005935 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005936 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005937 MatchedRegs.Regs.push_back
5938 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005939
5940 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005941 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005942 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005943 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005944 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005945 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005948
Chris Lattnerdecc2672010-04-07 05:20:54 +00005949 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5950 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5951 "Unexpected number of operands");
5952 // Add information to the INLINEASM node to know about this input.
5953 // See InlineAsm.h isUseOperandTiedToDef.
5954 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5955 OpInfo.getMatchedOperand());
5956 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5957 TLI.getPointerTy()));
5958 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5959 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005961
Dale Johannesenb5611a62010-07-13 20:17:05 +00005962 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005963 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5964 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005965 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
Dale Johannesenb5611a62010-07-13 20:17:05 +00005967 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00005969 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00005970 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005971 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005972 report_fatal_error("Invalid operand for inline asm constraint '" +
5973 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005976 unsigned ResOpType =
5977 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 TLI.getPointerTy()));
5980 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5981 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005982 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005983
Chris Lattnerdecc2672010-04-07 05:20:54 +00005984 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5986 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5987 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005990 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005991 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 TLI.getPointerTy()));
5993 AsmNodeOperands.push_back(InOperandVal);
5994 break;
5995 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5998 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5999 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006000 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 "Don't know how to handle indirect register inputs yet!");
6002
6003 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006004 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006005 report_fatal_error("Couldn't allocate input reg for constraint '" +
6006 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007
Dale Johannesen66978ee2009-01-31 02:22:37 +00006008 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006009 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006010
Chris Lattnerdecc2672010-04-07 05:20:54 +00006011 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006012 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006013 break;
6014 }
6015 case InlineAsm::isClobber: {
6016 // Add the clobbered value to the operand list, so that the register
6017 // allocator is aware that the physreg got clobbered.
6018 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006019 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006020 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006021 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022 break;
6023 }
6024 }
6025 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006026
Chris Lattnerdecc2672010-04-07 05:20:54 +00006027 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006028 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006030
Dale Johannesen66978ee2009-01-31 02:22:37 +00006031 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006032 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 &AsmNodeOperands[0], AsmNodeOperands.size());
6034 Flag = Chain.getValue(1);
6035
6036 // If this asm returns a register value, copy the result from that register
6037 // and set it as the value of the call.
6038 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006039 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006040 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006041
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006042 // FIXME: Why don't we do this for inline asms with MRVs?
6043 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006044 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006045
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006046 // If any of the results of the inline asm is a vector, it may have the
6047 // wrong width/num elts. This can happen for register classes that can
6048 // contain multiple different value types. The preg or vreg allocated may
6049 // not have the same VT as was expected. Convert it to the right type
6050 // with bit_convert.
6051 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006052 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006053 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006054
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006055 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006056 ResultType.isInteger() && Val.getValueType().isInteger()) {
6057 // If a result value was tied to an input value, the computed result may
6058 // have a wider width than the expected result. Extract the relevant
6059 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006060 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006062
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006063 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006064 }
Dan Gohman95915732008-10-18 01:03:45 +00006065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006067 // Don't need to use this as a chain in this case.
6068 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6069 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006071
Dan Gohman46510a72010-04-15 01:51:59 +00006072 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006073
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006074 // Process indirect outputs, first output all of the flagged copies out of
6075 // physregs.
6076 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6077 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006078 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006079 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006080 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006081 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6082 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 // Emit the non-flagged stores from the physregs.
6085 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006086 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6087 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6088 StoresToEmit[i].first,
6089 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006090 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006091 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006092 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006093 }
6094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006096 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006098
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099 DAG.setRoot(Chain);
6100}
6101
Dan Gohman46510a72010-04-15 01:51:59 +00006102void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006103 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6104 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006105 getValue(I.getArgOperand(0)),
6106 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107}
6108
Dan Gohman46510a72010-04-15 01:51:59 +00006109void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006110 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006111 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6112 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006113 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006114 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115 setValue(&I, V);
6116 DAG.setRoot(V.getValue(1));
6117}
6118
Dan Gohman46510a72010-04-15 01:51:59 +00006119void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006120 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6121 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006122 getValue(I.getArgOperand(0)),
6123 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124}
6125
Dan Gohman46510a72010-04-15 01:51:59 +00006126void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006127 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6128 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006129 getValue(I.getArgOperand(0)),
6130 getValue(I.getArgOperand(1)),
6131 DAG.getSrcValue(I.getArgOperand(0)),
6132 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133}
6134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006136/// implementation, which just calls LowerCall.
6137/// FIXME: When all targets are
6138/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006140TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006141 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006142 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006143 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006144 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006146 ArgListTy &Args, SelectionDAG &DAG,
6147 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006148 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006149 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006150 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006152 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6154 for (unsigned Value = 0, NumValues = ValueVTs.size();
6155 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006156 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006157 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006158 SDValue Op = SDValue(Args[i].Node.getNode(),
6159 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006160 ISD::ArgFlagsTy Flags;
6161 unsigned OriginalAlignment =
6162 getTargetData()->getABITypeAlignment(ArgTy);
6163
6164 if (Args[i].isZExt)
6165 Flags.setZExt();
6166 if (Args[i].isSExt)
6167 Flags.setSExt();
6168 if (Args[i].isInReg)
6169 Flags.setInReg();
6170 if (Args[i].isSRet)
6171 Flags.setSRet();
6172 if (Args[i].isByVal) {
6173 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006174 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6175 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006176 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 // For ByVal, alignment should come from FE. BE will guess if this
6178 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006179 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 if (Args[i].Alignment)
6181 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006182 else
6183 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185 }
6186 if (Args[i].isNest)
6187 Flags.setNest();
6188 Flags.setOrigAlign(OriginalAlignment);
6189
Owen Anderson23b9b192009-08-12 00:36:31 +00006190 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6191 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006192 SmallVector<SDValue, 4> Parts(NumParts);
6193 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6194
6195 if (Args[i].isSExt)
6196 ExtendKind = ISD::SIGN_EXTEND;
6197 else if (Args[i].isZExt)
6198 ExtendKind = ISD::ZERO_EXTEND;
6199
Bill Wendling46ada192010-03-02 01:55:18 +00006200 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006201 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202
Dan Gohman98ca4f22009-08-05 01:29:28 +00006203 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006205 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6206 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006207 if (NumParts > 1 && j == 0)
6208 MyFlags.Flags.setSplit();
6209 else if (j != 0)
6210 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006211
Dan Gohman98ca4f22009-08-05 01:29:28 +00006212 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006213 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 }
6215 }
6216 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006217
Dan Gohman98ca4f22009-08-05 01:29:28 +00006218 // Handle the incoming return values from the call.
6219 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006220 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006222 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006223 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006224 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6225 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006226 for (unsigned i = 0; i != NumRegs; ++i) {
6227 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006228 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006229 MyFlags.Used = isReturnValueUsed;
6230 if (RetSExt)
6231 MyFlags.Flags.setSExt();
6232 if (RetZExt)
6233 MyFlags.Flags.setZExt();
6234 if (isInreg)
6235 MyFlags.Flags.setInReg();
6236 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006237 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238 }
6239
Dan Gohman98ca4f22009-08-05 01:29:28 +00006240 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006241 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006242 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006243
6244 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006245 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006246 "LowerCall didn't return a valid chain!");
6247 assert((!isTailCall || InVals.empty()) &&
6248 "LowerCall emitted a return value for a tail call!");
6249 assert((isTailCall || InVals.size() == Ins.size()) &&
6250 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251
6252 // For a tail call, the return value is merely live-out and there aren't
6253 // any nodes in the DAG representing it. Return a special value to
6254 // indicate that a tail call has been emitted and no more Instructions
6255 // should be processed in the current block.
6256 if (isTailCall) {
6257 DAG.setRoot(Chain);
6258 return std::make_pair(SDValue(), SDValue());
6259 }
6260
Evan Chengaf1871f2010-03-11 19:38:18 +00006261 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6262 assert(InVals[i].getNode() &&
6263 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006264 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006265 "LowerCall emitted a value with the wrong type!");
6266 });
6267
Dan Gohman98ca4f22009-08-05 01:29:28 +00006268 // Collect the legal value parts into potentially illegal values
6269 // that correspond to the original function's return values.
6270 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6271 if (RetSExt)
6272 AssertOp = ISD::AssertSext;
6273 else if (RetZExt)
6274 AssertOp = ISD::AssertZext;
6275 SmallVector<SDValue, 4> ReturnValues;
6276 unsigned CurReg = 0;
6277 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006278 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006279 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6280 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006281
Bill Wendling46ada192010-03-02 01:55:18 +00006282 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006283 NumRegs, RegisterVT, VT,
6284 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006285 CurReg += NumRegs;
6286 }
6287
6288 // For a function returning void, there is no return value. We can't create
6289 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006290 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006291 if (ReturnValues.empty())
6292 return std::make_pair(SDValue(), Chain);
6293
6294 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6295 DAG.getVTList(&RetTys[0], RetTys.size()),
6296 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 return std::make_pair(Res, Chain);
6298}
6299
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006300void TargetLowering::LowerOperationWrapper(SDNode *N,
6301 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006302 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006303 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006304 if (Res.getNode())
6305 Results.push_back(Res);
6306}
6307
Dan Gohmand858e902010-04-17 15:26:15 +00006308SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006309 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310 return SDValue();
6311}
6312
Dan Gohman46510a72010-04-15 01:51:59 +00006313void
6314SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006315 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 assert((Op.getOpcode() != ISD::CopyFromReg ||
6317 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6318 "Copy from a reg to the same reg!");
6319 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6320
Owen Anderson23b9b192009-08-12 00:36:31 +00006321 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006322 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006323 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 PendingExports.push_back(Chain);
6325}
6326
6327#include "llvm/CodeGen/SelectionDAGISel.h"
6328
Eli Friedman23d32432011-05-05 16:53:34 +00006329/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6330/// entry block, return true. This includes arguments used by switches, since
6331/// the switch may expand into multiple basic blocks.
6332static bool isOnlyUsedInEntryBlock(const Argument *A) {
6333 // With FastISel active, we may be splitting blocks, so force creation
6334 // of virtual registers for all non-dead arguments.
6335 if (EnableFastISel)
6336 return A->use_empty();
6337
6338 const BasicBlock *Entry = A->getParent()->begin();
6339 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6340 UI != E; ++UI) {
6341 const User *U = *UI;
6342 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6343 return false; // Use not in entry block.
6344 }
6345 return true;
6346}
6347
Dan Gohman46510a72010-04-15 01:51:59 +00006348void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006349 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006350 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006351 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006352 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006353 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006354 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006356 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006357 SmallVector<ISD::OutputArg, 4> Outs;
6358 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6359 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006360
Dan Gohman7451d3e2010-05-29 17:03:36 +00006361 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006362 // Put in an sret pointer parameter before all the other parameters.
6363 SmallVector<EVT, 1> ValueVTs;
6364 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6365
6366 // NOTE: Assuming that a pointer will never break down to more than one VT
6367 // or one register.
6368 ISD::ArgFlagsTy Flags;
6369 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006370 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006371 ISD::InputArg RetArg(Flags, RegisterVT, true);
6372 Ins.push_back(RetArg);
6373 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006374
Dan Gohman98ca4f22009-08-05 01:29:28 +00006375 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006376 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006377 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006378 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006379 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006380 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6381 bool isArgValueUsed = !I->use_empty();
6382 for (unsigned Value = 0, NumValues = ValueVTs.size();
6383 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006384 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006385 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006386 ISD::ArgFlagsTy Flags;
6387 unsigned OriginalAlignment =
6388 TD->getABITypeAlignment(ArgTy);
6389
6390 if (F.paramHasAttr(Idx, Attribute::ZExt))
6391 Flags.setZExt();
6392 if (F.paramHasAttr(Idx, Attribute::SExt))
6393 Flags.setSExt();
6394 if (F.paramHasAttr(Idx, Attribute::InReg))
6395 Flags.setInReg();
6396 if (F.paramHasAttr(Idx, Attribute::StructRet))
6397 Flags.setSRet();
6398 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6399 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006400 PointerType *Ty = cast<PointerType>(I->getType());
6401 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006402 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006403 // For ByVal, alignment should be passed from FE. BE will guess if
6404 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006405 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006406 if (F.getParamAlignment(Idx))
6407 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006408 else
6409 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006410 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006411 }
6412 if (F.paramHasAttr(Idx, Attribute::Nest))
6413 Flags.setNest();
6414 Flags.setOrigAlign(OriginalAlignment);
6415
Owen Anderson23b9b192009-08-12 00:36:31 +00006416 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6417 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006418 for (unsigned i = 0; i != NumRegs; ++i) {
6419 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6420 if (NumRegs > 1 && i == 0)
6421 MyFlags.Flags.setSplit();
6422 // if it isn't first piece, alignment must be 1
6423 else if (i > 0)
6424 MyFlags.Flags.setOrigAlign(1);
6425 Ins.push_back(MyFlags);
6426 }
6427 }
6428 }
6429
6430 // Call the target to set up the argument values.
6431 SmallVector<SDValue, 8> InVals;
6432 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6433 F.isVarArg(), Ins,
6434 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006435
6436 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006437 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006438 "LowerFormalArguments didn't return a valid chain!");
6439 assert(InVals.size() == Ins.size() &&
6440 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006441 DEBUG({
6442 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6443 assert(InVals[i].getNode() &&
6444 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006445 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006446 "LowerFormalArguments emitted a value with the wrong type!");
6447 }
6448 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006449
Dan Gohman5e866062009-08-06 15:37:27 +00006450 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006451 DAG.setRoot(NewRoot);
6452
6453 // Set up the argument values.
6454 unsigned i = 0;
6455 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006456 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006457 // Create a virtual register for the sret pointer, and put in a copy
6458 // from the sret argument into it.
6459 SmallVector<EVT, 1> ValueVTs;
6460 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6461 EVT VT = ValueVTs[0];
6462 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6463 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006464 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006465 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006466
Dan Gohman2048b852009-11-23 18:04:58 +00006467 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006468 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6469 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006470 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006471 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6472 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006473 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006474
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006475 // i indexes lowered arguments. Bump it past the hidden sret argument.
6476 // Idx indexes LLVM arguments. Don't touch it.
6477 ++i;
6478 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006479
Dan Gohman46510a72010-04-15 01:51:59 +00006480 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006481 ++I, ++Idx) {
6482 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006483 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006484 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006485 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006486
6487 // If this argument is unused then remember its value. It is used to generate
6488 // debugging information.
6489 if (I->use_empty() && NumValues)
6490 SDB->setUnusedArgValue(I, InVals[i]);
6491
Eli Friedman23d32432011-05-05 16:53:34 +00006492 for (unsigned Val = 0; Val != NumValues; ++Val) {
6493 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006494 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6495 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006496
6497 if (!I->use_empty()) {
6498 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6499 if (F.paramHasAttr(Idx, Attribute::SExt))
6500 AssertOp = ISD::AssertSext;
6501 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6502 AssertOp = ISD::AssertZext;
6503
Bill Wendling46ada192010-03-02 01:55:18 +00006504 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006505 NumParts, PartVT, VT,
6506 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006507 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006508
Dan Gohman98ca4f22009-08-05 01:29:28 +00006509 i += NumParts;
6510 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006511
Eli Friedman23d32432011-05-05 16:53:34 +00006512 // We don't need to do anything else for unused arguments.
6513 if (ArgValues.empty())
6514 continue;
6515
Devang Patel0b48ead2010-08-31 22:22:42 +00006516 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006517 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006518 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006519 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6520 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6521
Eli Friedman23d32432011-05-05 16:53:34 +00006522 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6523 SDB->getCurDebugLoc());
6524 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006525
Eli Friedman23d32432011-05-05 16:53:34 +00006526 // If this argument is live outside of the entry block, insert a copy from
6527 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006528 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006529 // If we can, though, try to skip creating an unnecessary vreg.
6530 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006531 // general. It's also subtly incompatible with the hacks FastISel
6532 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006533 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6534 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6535 FuncInfo->ValueMap[I] = Reg;
6536 continue;
6537 }
6538 }
6539 if (!isOnlyUsedInEntryBlock(I)) {
6540 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006541 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006542 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006543 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006544
Dan Gohman98ca4f22009-08-05 01:29:28 +00006545 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006546
6547 // Finally, if the target has anything special to do, allow it to do so.
6548 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006549 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006550}
6551
6552/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6553/// ensure constants are generated when needed. Remember the virtual registers
6554/// that need to be added to the Machine PHI nodes as input. We cannot just
6555/// directly add them, because expansion might result in multiple MBB's for one
6556/// BB. As such, the start of the BB might correspond to a different MBB than
6557/// the end.
6558///
6559void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006560SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006561 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006562
6563 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6564
6565 // Check successor nodes' PHI nodes that expect a constant to be available
6566 // from this block.
6567 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006568 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006569 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006570 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006572 // If this terminator has multiple identical successors (common for
6573 // switches), only handle each succ once.
6574 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006575
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006576 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006577
6578 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6579 // nodes and Machine PHI nodes, but the incoming operands have not been
6580 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006581 for (BasicBlock::const_iterator I = SuccBB->begin();
6582 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583 // Ignore dead phi's.
6584 if (PN->use_empty()) continue;
6585
Rafael Espindola3fa82832011-05-13 15:18:06 +00006586 // Skip empty types
6587 if (PN->getType()->isEmptyTy())
6588 continue;
6589
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006590 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006591 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006592
Dan Gohman46510a72010-04-15 01:51:59 +00006593 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006594 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006595 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006596 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006597 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006598 }
6599 Reg = RegOut;
6600 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006601 DenseMap<const Value *, unsigned>::iterator I =
6602 FuncInfo.ValueMap.find(PHIOp);
6603 if (I != FuncInfo.ValueMap.end())
6604 Reg = I->second;
6605 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006606 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006607 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006608 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006609 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006610 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006611 }
6612 }
6613
6614 // Remember that this register needs to added to the machine PHI node as
6615 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006616 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006617 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6618 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006619 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006620 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006621 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006622 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006623 Reg += NumRegisters;
6624 }
6625 }
6626 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006627 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006628}