blob: b26f67e4e29ea025ea9688f286fe778d00c90593 [file] [log] [blame]
Rob Clark6173cc12012-10-27 11:07:34 -05001/* -*- mode: C; c-file-style: "k&r"; tab-width 4; indent-tabs-mode: t; -*- */
2
3/*
4 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * SOFTWARE.
24 *
25 * Authors:
26 * Rob Clark <robclark@freedesktop.org>
27 */
28
29
30#include "pipe/p_defines.h"
31#include "pipe/p_screen.h"
32#include "pipe/p_state.h"
33
34#include "util/u_memory.h"
35#include "util/u_inlines.h"
36#include "util/u_format.h"
37#include "util/u_format_s3tc.h"
38#include "util/u_string.h"
Rob Clark634fb832013-03-25 14:57:24 -040039#include "util/u_debug.h"
Rob Clark6173cc12012-10-27 11:07:34 -050040
41#include "os/os_time.h"
42
43#include <stdio.h>
44#include <errno.h>
45#include <stdlib.h>
46
Rob Clark6173cc12012-10-27 11:07:34 -050047#include "freedreno_screen.h"
48#include "freedreno_resource.h"
49#include "freedreno_fence.h"
Rob Clark646c16a2014-01-07 21:39:13 -050050#include "freedreno_query.h"
Rob Clark6173cc12012-10-27 11:07:34 -050051#include "freedreno_util.h"
52
Emil Velikov458d03a2014-07-28 19:45:09 +010053#include "a2xx/fd2_screen.h"
54#include "a3xx/fd3_screen.h"
Rob Clark61c68b62014-07-31 15:42:55 -040055#include "a4xx/fd4_screen.h"
Rob Clark946cf4e2016-11-08 10:50:03 -050056#include "a5xx/fd5_screen.h"
Rob Clark18c317b2013-05-26 17:13:27 -040057
Rob Clark784086f2016-03-28 10:28:29 -040058#include "ir3/ir3_nir.h"
59
Rob Clark6173cc12012-10-27 11:07:34 -050060/* XXX this should go away */
61#include "state_tracker/drm_driver.h"
62
Rob Clark634fb832013-03-25 14:57:24 -040063static const struct debug_named_value debug_options[] = {
64 {"msgs", FD_DBG_MSGS, "Print debug messages"},
65 {"disasm", FD_DBG_DISASM, "Dump TGSI and adreno shader disassembly"},
Rob Clark9495ee12013-04-24 10:50:51 -040066 {"dclear", FD_DBG_DCLEAR, "Mark all state dirty after clear"},
Rob Clarkef7a5632015-10-15 16:28:17 -040067 {"ddraw", FD_DBG_DDRAW, "Mark all state dirty after draw"},
Rob Clark33193542014-10-22 13:27:35 -040068 {"noscis", FD_DBG_NOSCIS, "Disable scissor optimization"},
Rob Clark1a42d4e2013-09-06 18:21:25 -040069 {"direct", FD_DBG_DIRECT, "Force inline (SS_DIRECT) state loads"},
Rob Clark33193542014-10-22 13:27:35 -040070 {"nobypass", FD_DBG_NOBYPASS, "Disable GMEM bypass"},
Rob Clarka53fe222013-10-31 09:59:49 -040071 {"fraghalf", FD_DBG_FRAGHALF, "Use half-precision in fragment shader"},
Rob Clark1b886072014-02-03 11:28:30 -050072 {"nobin", FD_DBG_NOBIN, "Disable hw binning"},
Rob Clark62cc0032015-03-18 09:51:27 -040073 {"optmsgs", FD_DBG_OPTMSGS,"Enable optimizer debug messages"},
Timothy Arceri1de93f92015-06-23 07:53:24 +100074 {"glsl120", FD_DBG_GLSL120,"Temporary flag to force GLSL 1.20 (rather than 1.30) on a3xx+"},
Rob Clark65b2ae52015-07-05 18:23:25 -040075 {"shaderdb", FD_DBG_SHADERDB, "Enable shaderdb output"},
Rob Clarkef7a5632015-10-15 16:28:17 -040076 {"flush", FD_DBG_FLUSH, "Force flush after every draw"},
Rob Clark6bf462a2016-04-11 17:55:37 -040077 {"deqp", FD_DBG_DEQP, "Enable dEQP hacks"},
Rob Clark0b613c22017-04-07 10:02:53 -040078 {"inorder", FD_DBG_INORDER,"Disable reordering for draws/blits"},
Rob Clarkdcde4cd2016-06-28 07:53:34 -040079 {"bstat", FD_DBG_BSTAT, "Print batch stats at context destroy"},
Rob Clark99e9dca2017-01-02 17:22:13 -050080 {"nogrow", FD_DBG_NOGROW, "Disable \"growable\" cmdstream buffers, even if kernel supports it"},
Rob Clark5b600042017-06-03 13:36:25 -040081 {"lrz", FD_DBG_LRZ, "Enable experimental LRZ support (a5xx+)"},
Rob Clark634fb832013-03-25 14:57:24 -040082 DEBUG_NAMED_VALUE_END
83};
84
85DEBUG_GET_ONCE_FLAGS_OPTION(fd_mesa_debug, "FD_MESA_DEBUG", debug_options, 0)
86
Rob Clark6173cc12012-10-27 11:07:34 -050087int fd_mesa_debug = 0;
Rob Clark1b886072014-02-03 11:28:30 -050088bool fd_binning_enabled = true;
Rob Clarkfd17db62015-03-08 13:38:51 -040089static bool glsl120 = false;
Rob Clark6173cc12012-10-27 11:07:34 -050090
91static const char *
92fd_screen_get_name(struct pipe_screen *pscreen)
93{
94 static char buffer[128];
95 util_snprintf(buffer, sizeof(buffer), "FD%03d",
96 fd_screen(pscreen)->device_id);
97 return buffer;
98}
99
100static const char *
101fd_screen_get_vendor(struct pipe_screen *pscreen)
102{
103 return "freedreno";
104}
105
Giuseppe Bilotta76039b32015-03-22 07:21:01 +0100106static const char *
107fd_screen_get_device_vendor(struct pipe_screen *pscreen)
108{
109 return "Qualcomm";
110}
111
112
Rob Clark6173cc12012-10-27 11:07:34 -0500113static uint64_t
114fd_screen_get_timestamp(struct pipe_screen *pscreen)
115{
Rob Clarkb888d8e2016-02-23 12:03:43 -0500116 struct fd_screen *screen = fd_screen(pscreen);
117
118 if (screen->has_timestamp) {
119 uint64_t n;
120 fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &n);
121 debug_assert(screen->max_freq > 0);
122 return n * 1000000000 / screen->max_freq;
123 } else {
124 int64_t cpu_time = os_time_get() * 1000;
125 return cpu_time + screen->cpu_gpu_time_delta;
126 }
127
Rob Clark6173cc12012-10-27 11:07:34 -0500128}
129
130static void
Rob Clark6173cc12012-10-27 11:07:34 -0500131fd_screen_destroy(struct pipe_screen *pscreen)
132{
Rob Clark38d8b022013-04-22 13:42:55 -0400133 struct fd_screen *screen = fd_screen(pscreen);
134
135 if (screen->pipe)
136 fd_pipe_del(screen->pipe);
137
138 if (screen->dev)
139 fd_device_del(screen->dev);
140
Rob Clark9f219c72016-06-27 09:44:15 -0400141 fd_bc_fini(&screen->batch_cache);
142
Nicolai Hähnle0334ba12016-09-27 19:06:13 +0200143 slab_destroy_parent(&screen->transfer_pool);
144
Timothy Arceribe188282017-03-05 12:32:04 +1100145 mtx_destroy(&screen->lock);
Rob Clarke684c322016-07-19 18:24:57 -0400146
Rob Clarkd87ef8f2017-03-21 11:35:40 -0400147 ralloc_free(screen->compiler);
148
Rob Clark38d8b022013-04-22 13:42:55 -0400149 free(screen);
Rob Clark6173cc12012-10-27 11:07:34 -0500150}
151
152/*
Rob Clark18c317b2013-05-26 17:13:27 -0400153TODO either move caps to a2xx/a3xx specific code, or maybe have some
154tables for things that differ if the delta is not too much..
Rob Clark6173cc12012-10-27 11:07:34 -0500155 */
156static int
157fd_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
158{
Rob Clarkf999c132014-05-11 14:15:32 -0400159 struct fd_screen *screen = fd_screen(pscreen);
160
Rob Clark6173cc12012-10-27 11:07:34 -0500161 /* this is probably not totally correct.. but it's a start: */
162 switch (param) {
163 /* Supported features (boolean caps). */
164 case PIPE_CAP_NPOT_TEXTURES:
Ilia Mirkin12d39b42013-10-04 04:32:15 -0400165 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
Rob Clark6173cc12012-10-27 11:07:34 -0500166 case PIPE_CAP_TWO_SIDED_STENCIL:
167 case PIPE_CAP_ANISOTROPIC_FILTER:
168 case PIPE_CAP_POINT_SPRITE:
169 case PIPE_CAP_TEXTURE_SHADOW_MAP:
Rob Clark6173cc12012-10-27 11:07:34 -0500170 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
171 case PIPE_CAP_TEXTURE_SWIZZLE:
Rob Clark6173cc12012-10-27 11:07:34 -0500172 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
173 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
Ilia Mirkinf0ca2672014-10-03 16:23:19 -0400174 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
Rob Clark6173cc12012-10-27 11:07:34 -0500175 case PIPE_CAP_SEAMLESS_CUBE_MAP:
Rob Clark6173cc12012-10-27 11:07:34 -0500176 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
177 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
Rob Clark6173cc12012-10-27 11:07:34 -0500178 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
179 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
180 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
Rob Clark28686392014-05-24 10:07:13 -0400181 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
Rob Clarkbc1a3732015-08-10 12:11:13 -0400182 case PIPE_CAP_STRING_MARKER:
Ilia Mirkin9515d652016-08-20 22:40:33 -0400183 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
Rob Clark6173cc12012-10-27 11:07:34 -0500184 return 1;
Rob Clark980f1cf2013-03-25 11:55:18 -0400185
Rob Clarkb48fde12017-01-09 16:12:59 -0500186 case PIPE_CAP_VERTEXID_NOBASE:
187 return is_a3xx(screen) || is_a4xx(screen);
188
Rob Clarkda39ac92016-06-22 14:45:25 -0400189 case PIPE_CAP_USER_CONSTANT_BUFFERS:
Rob Clark591eeb72016-07-29 14:58:39 -0400190 return is_a4xx(screen) ? 0 : 1;
Rob Clarkda39ac92016-06-22 14:45:25 -0400191
Rob Clark10c17f22017-05-04 13:24:37 -0400192 case PIPE_CAP_COMPUTE:
193 return has_compute(screen);
194
Rob Clark8d27be22014-01-14 13:03:20 -0500195 case PIPE_CAP_SHADER_STENCIL_EXPORT:
Christoph Bumiller8acaf862013-03-15 22:11:31 +0100196 case PIPE_CAP_TGSI_TEXCOORD:
Rob Clark980f1cf2013-03-25 11:55:18 -0400197 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
Rob Clark28686392014-05-24 10:07:13 -0400198 case PIPE_CAP_TEXTURE_MULTISAMPLE:
199 case PIPE_CAP_TEXTURE_BARRIER:
Rob Clark5c726722014-09-26 10:35:52 -0400200 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
Marek Olšákd2e4c9e2016-02-01 21:56:50 +0100201 case PIPE_CAP_QUERY_MEMORY_INFO:
Marek Olšákdcb2b772016-02-29 20:22:37 +0100202 case PIPE_CAP_PCI_GROUP:
203 case PIPE_CAP_PCI_BUS:
204 case PIPE_CAP_PCI_DEVICE:
205 case PIPE_CAP_PCI_FUNCTION:
Christoph Bumiller8acaf862013-03-15 22:11:31 +0100206 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500207
Ilia Mirkine6acf3a2014-09-27 10:50:40 -0400208 case PIPE_CAP_SM3:
Rob Clark720cfb62014-09-09 11:20:40 -0400209 case PIPE_CAP_PRIMITIVE_RESTART:
Rob Clark283bb482014-12-21 11:38:34 -0500210 case PIPE_CAP_TGSI_INSTANCEID:
Ilia Mirkin92fc8f02014-12-02 00:32:57 -0500211 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
Rob Clarkf72fead2015-08-10 20:41:45 -0400212 case PIPE_CAP_INDEP_BLEND_ENABLE:
213 case PIPE_CAP_INDEP_BLEND_FUNC:
Rob Clark500025a2015-08-11 16:47:16 -0400214 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
Ilia Mirkind19a98e2015-08-14 10:49:46 -0400215 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
Ilia Mirkind69e5572015-11-07 23:20:31 -0500216 case PIPE_CAP_CONDITIONAL_RENDER:
217 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
Ilia Mirkin4607b2b2015-11-08 00:28:34 -0500218 case PIPE_CAP_FAKE_SW_MSAA:
Ilia Mirkinb17a4052015-11-19 00:06:46 -0500219 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
Ilia Mirkina05e5492015-11-19 00:32:39 -0500220 case PIPE_CAP_CLIP_HALFZ:
Rob Clarkc7684612016-12-07 17:15:43 -0500221 return is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen);
Ilia Mirkinf6b2e8a2014-10-01 23:13:22 -0400222
Ilia Mirkin8108b562017-07-04 16:06:28 -0400223 case PIPE_CAP_DEPTH_CLIP_DISABLE:
224 return is_a3xx(screen) || is_a4xx(screen);
225
Ilia Mirkin1e73fc62017-07-04 18:07:08 -0400226 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
227 return is_a5xx(screen);
228
Nicolai Hähnle3abb5482016-01-26 10:26:30 -0500229 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
230 return 0;
Rob Clark500025a2015-08-11 16:47:16 -0400231 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
Ilia Mirkin99f12a32015-11-21 10:02:05 -0500232 if (is_a3xx(screen)) return 16;
233 if (is_a4xx(screen)) return 32;
Rob Clarkc7684612016-12-07 17:15:43 -0500234 if (is_a5xx(screen)) return 32;
Ilia Mirkin99f12a32015-11-21 10:02:05 -0500235 return 0;
Rob Clark500025a2015-08-11 16:47:16 -0400236 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
Ilia Mirkinc65bc2e2015-11-21 10:28:45 -0500237 /* We could possibly emulate more by pretending 2d/rect textures and
238 * splitting high bits of index into 2nd dimension..
Rob Clark500025a2015-08-11 16:47:16 -0400239 */
Ilia Mirkin9c409c82015-09-17 01:43:36 -0400240 if (is_a3xx(screen)) return 8192;
Ilia Mirkinc65bc2e2015-11-21 10:28:45 -0500241 if (is_a4xx(screen)) return 16384;
Rob Clarkc7684612016-12-07 17:15:43 -0500242 if (is_a5xx(screen)) return 16384;
Ilia Mirkin9c409c82015-09-17 01:43:36 -0400243 return 0;
Rob Clark500025a2015-08-11 16:47:16 -0400244
Ilia Mirkind19a98e2015-08-14 10:49:46 -0400245 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
Ilia Mirkinb4ace132015-08-03 02:13:33 -0400246 case PIPE_CAP_CUBE_MAP_ARRAY:
Ilia Mirkin801b55c2015-11-20 22:55:28 -0500247 case PIPE_CAP_START_INSTANCE:
Ilia Mirkinf10bb0a2015-11-21 21:24:48 -0500248 case PIPE_CAP_SAMPLER_VIEW_TARGET:
Ilia Mirkin190acb32015-11-22 16:47:25 -0500249 case PIPE_CAP_TEXTURE_QUERY_LOD:
Rob Clarkc7684612016-12-07 17:15:43 -0500250 return is_a4xx(screen) || is_a5xx(screen);
Ilia Mirkind19a98e2015-08-14 10:49:46 -0400251
Rob Clark6173cc12012-10-27 11:07:34 -0500252 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
Rob Clarkda39ac92016-06-22 14:45:25 -0400253 return 64;
Rob Clark6173cc12012-10-27 11:07:34 -0500254
255 case PIPE_CAP_GLSL_FEATURE_LEVEL:
Rob Clarkfd17db62015-03-08 13:38:51 -0400256 if (glsl120)
257 return 120;
Ilia Mirkin4607b2b2015-11-08 00:28:34 -0500258 return is_ir3(screen) ? 140 : 120;
Rob Clark6173cc12012-10-27 11:07:34 -0500259
Rob Clark39c5a462017-04-17 11:25:29 -0400260 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
261 if (is_a5xx(screen))
262 return 4;
263 return 0;
264
Rob Clark6173cc12012-10-27 11:07:34 -0500265 /* Unsupported features. */
Rob Clark6173cc12012-10-27 11:07:34 -0500266 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
Ilia Mirkinf0ca2672014-10-03 16:23:19 -0400267 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
Rob Clark6173cc12012-10-27 11:07:34 -0500268 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
Rob Clark6173cc12012-10-27 11:07:34 -0500269 case PIPE_CAP_USER_VERTEX_BUFFERS:
Christoph Bumillerf35e96d2013-03-29 13:02:49 +0100270 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
Christoph Bumiller729abfd2013-04-12 13:42:01 +0200271 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
Ilia Mirkin32b71242014-07-03 11:15:18 -0400272 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
Dave Airlie2fcbec42013-09-21 18:45:43 +1000273 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
274 case PIPE_CAP_TEXTURE_GATHER_SM5:
Ilia Mirkind95df4f2014-04-26 23:44:57 -0400275 case PIPE_CAP_SAMPLE_SHADING:
276 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
Christoph Bumiller4b586a22014-05-17 01:20:19 +0200277 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
Christoph Bumillerbc198f82013-04-05 14:29:36 +0200278 case PIPE_CAP_DRAW_INDIRECT:
Ilia Mirkind67b9ba2015-12-31 13:30:13 -0500279 case PIPE_CAP_MULTI_DRAW_INDIRECT:
280 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
Ilia Mirkin8ee74ce2014-08-14 00:04:41 -0400281 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
Axel Davyeb1c12d2015-01-17 14:30:17 +0100282 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
Ilia Mirkin069dab72015-02-18 22:36:13 -0500283 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
Marek Olšák79ffc08a2015-04-29 15:44:55 +0200284 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
Marek Olšák26222932015-06-12 14:24:17 +0200285 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
Marek Olšák3b7800e2015-08-10 02:11:48 +0200286 case PIPE_CAP_DEPTH_BOUNDS_TEST:
Ilia Mirkinf46a53f2015-09-11 17:29:49 -0400287 case PIPE_CAP_TGSI_TXQS:
Rob Clarke04db872016-04-25 09:07:04 -0400288 /* TODO if we need this, do it in nir/ir3 backend to avoid breaking precompile: */
Marek Olšákf3b37e32015-09-27 19:32:07 +0200289 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
Marek Olšákce9db162015-08-24 01:19:35 +0200290 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
Ilia Mirkin3695b252015-11-09 13:27:07 -0500291 case PIPE_CAP_CLEAR_TEXTURE:
Ilia Mirkin87b4e4e2015-12-29 16:49:32 -0500292 case PIPE_CAP_DRAW_PARAMETERS:
Ilia Mirkine9f43d62016-01-02 18:55:48 -0500293 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
Marek Olšák34738a92016-01-02 20:45:00 +0100294 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
295 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
Nicolai Hähnle654670b2016-01-11 17:38:08 -0500296 case PIPE_CAP_INVALIDATE_BUFFER:
Charmaine Lee3038e892016-01-14 10:22:17 -0700297 case PIPE_CAP_GENERATE_MIPMAP:
Nicolai Hähnle6af6d7b2016-01-26 10:27:58 -0500298 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
Edward O'Callaghan4bc91302016-02-17 20:59:52 +1100299 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
Bas Nieuwenhuizen70dcd842016-04-12 15:00:31 +0200300 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
Tobias Klausmann2be258e2016-05-08 22:44:07 +0200301 case PIPE_CAP_CULL_DISTANCE:
Kenneth Graunke70048eb2016-05-20 21:05:34 -0700302 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
Ilia Mirkinedfa7a42016-05-29 11:39:52 -0400303 case PIPE_CAP_TGSI_VOTE:
Ilia Mirkin07fcb062016-06-11 15:26:45 -0400304 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
Axel Davy59a69292016-06-13 22:28:32 +0200305 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
JĂłzef Kucia3cd28fe2016-07-19 13:07:24 +0200306 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
Nicolai Hähnle700a5712016-10-07 09:42:55 +0200307 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
Nicolai Hähnle611166b2016-11-18 20:49:54 +0100308 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
Ilia Mirkinee3ebe62017-01-01 23:10:00 -0500309 case PIPE_CAP_TGSI_FS_FBFETCH:
Ilia Mirkin6e409382017-01-16 22:14:38 -0500310 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
Nicolai Hähnlea020cb32017-01-27 10:35:13 +0100311 case PIPE_CAP_DOUBLES:
Dave Airlief8045062016-06-09 10:13:03 +1000312 case PIPE_CAP_INT64:
Ilia Mirkinb0900332017-02-04 22:31:29 -0500313 case PIPE_CAP_INT64_DIVMOD:
Marek Olšákbf3cdf02017-03-07 02:09:03 +0100314 case PIPE_CAP_TGSI_TEX_TXF_LZ:
Nicolai Hähnled0c7f922017-03-29 20:44:57 +0200315 case PIPE_CAP_TGSI_CLOCK:
Lyudeffe2bd62017-03-16 18:00:05 -0400316 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
Nicolai Hähnled6e6fa02017-02-02 21:10:44 +0100317 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
Nicolai Hähnled3e6f6d2017-03-30 11:16:09 +0200318 case PIPE_CAP_TGSI_BALLOT:
Nicolai Hähnle17f24a92017-04-13 21:54:54 +0200319 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
Marek Olšák70dcb732017-04-30 01:18:43 +0200320 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
Marek Olšák50189372017-05-15 16:30:30 +0200321 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
Lyude467af442017-05-24 15:42:39 -0400322 case PIPE_CAP_POST_DEPTH_COVERAGE:
Samuel Pitoiset973822b2017-02-16 13:43:16 +0100323 case PIPE_CAP_BINDLESS_TEXTURE:
Nicolai Hähnle01f15982017-06-25 18:31:11 +0200324 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
Nicolai Hähnlea6777992017-07-26 19:16:14 +0200325 case PIPE_CAP_QUERY_SO_OVERFLOW:
Timothy Arceri4e4042d2017-08-03 13:54:45 +1000326 case PIPE_CAP_MEMOBJ:
Rob Clark6173cc12012-10-27 11:07:34 -0500327 return 0;
328
Rob Clark546d6c82014-09-26 15:40:35 -0400329 case PIPE_CAP_MAX_VIEWPORTS:
330 return 1;
331
Rob Clarkc4ae0472016-03-01 17:51:36 -0500332 case PIPE_CAP_SHAREABLE_SHADERS:
Rob Clarkb1df6392017-01-30 17:27:35 -0500333 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
Rob Clarke04db872016-04-25 09:07:04 -0400334 /* manage the variants for these ourself, to avoid breaking precompile: */
335 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
336 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
Rob Clarkc4ae0472016-03-01 17:51:36 -0500337 if (is_ir3(screen))
338 return 1;
339 return 0;
340
Rob Clark6173cc12012-10-27 11:07:34 -0500341 /* Stream output. */
342 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400343 if (is_ir3(screen))
Rob Clark98a4b112015-07-25 12:53:23 -0400344 return PIPE_MAX_SO_BUFFERS;
345 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500346 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
Ilia Mirkin3fdeb7c2016-10-14 00:03:12 -0400347 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400348 if (is_ir3(screen))
Rob Clark98a4b112015-07-25 12:53:23 -0400349 return 1;
350 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500351 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
352 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400353 if (is_ir3(screen))
Rob Clarkc7deea52015-07-31 10:54:23 -0400354 return 16 * 4; /* should only be shader out limit? */
Rob Clark6173cc12012-10-27 11:07:34 -0500355 return 0;
356
Grigori Goronzyd34d5fd2014-02-09 22:56:20 +0100357 /* Geometry shader output, unsupported. */
358 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
359 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
Ilia Mirkin746e5262014-06-26 20:01:50 -0400360 case PIPE_CAP_MAX_VERTEX_STREAMS:
Grigori Goronzyd34d5fd2014-02-09 22:56:20 +0100361 return 0;
362
Timothy Arceri89e68062014-08-19 21:09:58 -1000363 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
364 return 2048;
365
Rob Clark6173cc12012-10-27 11:07:34 -0500366 /* Texturing. */
367 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
Rob Clark6173cc12012-10-27 11:07:34 -0500368 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
Rob Clarkcb9e07a2013-08-31 09:14:27 -0400369 return MAX_MIP_LEVELS;
Rob Clark49b8fb92014-09-13 16:14:17 -0400370 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
371 return 11;
372
Rob Clark6173cc12012-10-27 11:07:34 -0500373 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
Rob Clarkc7684612016-12-07 17:15:43 -0500374 return (is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen)) ? 256 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500375
376 /* Render targets. */
377 case PIPE_CAP_MAX_RENDER_TARGETS:
Ilia Mirkin6f4c1972015-04-01 01:14:39 -0400378 return screen->max_rts;
Ilia Mirkinee6b95c2015-09-13 19:50:45 -0400379 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
380 return is_a3xx(screen) ? 1 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500381
Rob Clarkf999c132014-05-11 14:15:32 -0400382 /* Queries. */
Ilia Mirkinf9e6f462016-01-09 23:30:16 -0500383 case PIPE_CAP_QUERY_BUFFER_OBJECT:
Rob Clark6173cc12012-10-27 11:07:34 -0500384 return 0;
Rob Clarkf999c132014-05-11 14:15:32 -0400385 case PIPE_CAP_OCCLUSION_QUERY:
Rob Clarkc7684612016-12-07 17:15:43 -0500386 return is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen);
Rob Clark9253dcd2016-02-14 11:14:06 -0500387 case PIPE_CAP_QUERY_TIMESTAMP:
Rob Clark37d540b2016-02-10 14:40:24 -0500388 case PIPE_CAP_QUERY_TIME_ELAPSED:
389 /* only a4xx, requires new enough kernel so we know max_freq: */
Rob Clark76214b92017-05-30 07:52:25 -0400390 return (screen->max_freq > 0) && (is_a4xx(screen) || is_a5xx(screen));
Rob Clark6173cc12012-10-27 11:07:34 -0500391
Ilia Mirkinc2f9ad52014-04-09 14:58:53 -0400392 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
Rob Clark6173cc12012-10-27 11:07:34 -0500393 case PIPE_CAP_MIN_TEXEL_OFFSET:
394 return -8;
395
Ilia Mirkinc2f9ad52014-04-09 14:58:53 -0400396 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
Rob Clark6173cc12012-10-27 11:07:34 -0500397 case PIPE_CAP_MAX_TEXEL_OFFSET:
398 return 7;
399
Tom Stellard4e90bc92013-07-09 21:21:39 -0700400 case PIPE_CAP_ENDIANNESS:
401 return PIPE_ENDIAN_LITTLE;
402
Rob Clarkf999c132014-05-11 14:15:32 -0400403 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
Ian Romanick25c14f42014-01-22 14:02:42 -0800404 return 64;
405
Emil Velikove9c43b12014-08-14 19:42:39 +0100406 case PIPE_CAP_VENDOR_ID:
407 return 0x5143;
408 case PIPE_CAP_DEVICE_ID:
409 return 0xFFFFFFFF;
410 case PIPE_CAP_ACCELERATED:
411 return 1;
412 case PIPE_CAP_VIDEO_MEMORY:
413 DBG("FINISHME: The value returned is incorrect\n");
414 return 10;
415 case PIPE_CAP_UMA:
416 return 1;
Rob Clark026a7222016-04-01 16:10:42 -0400417 case PIPE_CAP_NATIVE_FENCE_FD:
Rob Clark0b98e842016-08-15 14:27:10 -0400418 return fd_device_version(screen->dev) >= FD_VERSION_FENCE_FD;
Rob Clark6173cc12012-10-27 11:07:34 -0500419 }
Rob Clarkf7259942014-09-26 17:56:08 -0400420 debug_printf("unknown param %d\n", param);
421 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500422}
423
424static float
425fd_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
426{
427 switch (param) {
428 case PIPE_CAPF_MAX_LINE_WIDTH:
429 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
Rob Clarka7eb12d2016-04-11 17:46:08 -0400430 /* NOTE: actual value is 127.0f, but this is working around a deqp
431 * bug.. dEQP-GLES3.functional.rasterization.primitives.lines_wide
432 * uses too small of a render target size, and gets confused when
433 * the lines start going offscreen.
434 *
435 * See: https://code.google.com/p/android/issues/detail?id=206513
436 */
437 if (fd_mesa_debug & FD_DBG_DEQP)
Rob Clarkedcc6ce2016-04-25 14:22:45 -0400438 return 48.0f;
Rob Clarka7eb12d2016-04-11 17:46:08 -0400439 return 127.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500440 case PIPE_CAPF_MAX_POINT_WIDTH:
441 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
Ilia Mirkin7fc5da82015-03-17 01:00:38 -0400442 return 4092.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500443 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
444 return 16.0f;
445 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
Rob Clark204dd73c2014-10-01 07:26:39 -0400446 return 15.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500447 case PIPE_CAPF_GUARD_BAND_LEFT:
448 case PIPE_CAPF_GUARD_BAND_TOP:
449 case PIPE_CAPF_GUARD_BAND_RIGHT:
450 case PIPE_CAPF_GUARD_BAND_BOTTOM:
451 return 0.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500452 }
Rob Clarkf7259942014-09-26 17:56:08 -0400453 debug_printf("unknown paramf %d\n", param);
454 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500455}
456
457static int
Brian Paul637e5712017-03-05 12:13:02 -0700458fd_screen_get_shader_param(struct pipe_screen *pscreen,
Rob Clark39c5a462017-04-17 11:25:29 -0400459 enum pipe_shader_type shader,
Rob Clark6173cc12012-10-27 11:07:34 -0500460 enum pipe_shader_cap param)
461{
Rob Clark4317c4e2013-10-24 17:45:27 -0400462 struct fd_screen *screen = fd_screen(pscreen);
463
Rob Clark6173cc12012-10-27 11:07:34 -0500464 switch(shader)
465 {
466 case PIPE_SHADER_FRAGMENT:
467 case PIPE_SHADER_VERTEX:
468 break;
469 case PIPE_SHADER_COMPUTE:
Rob Clark10c17f22017-05-04 13:24:37 -0400470 if (has_compute(screen))
471 break;
472 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500473 case PIPE_SHADER_GEOMETRY:
474 /* maye we could emulate.. */
475 return 0;
476 default:
477 DBG("unknown shader type %d", shader);
478 return 0;
479 }
480
481 /* this is probably not totally correct.. but it's a start: */
482 switch (param) {
483 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
484 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
485 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
486 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
487 return 16384;
488 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
489 return 8; /* XXX */
490 case PIPE_SHADER_CAP_MAX_INPUTS:
Rob Clark33193542014-10-22 13:27:35 -0400491 case PIPE_SHADER_CAP_MAX_OUTPUTS:
Rob Clark5dcf59e2014-05-14 11:15:26 -0400492 return 16;
Rob Clark6173cc12012-10-27 11:07:34 -0500493 case PIPE_SHADER_CAP_MAX_TEMPS:
Rob Clark4317c4e2013-10-24 17:45:27 -0400494 return 64; /* Max native temporaries. */
Marek Olšák04f2c882014-07-24 20:32:08 +0200495 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
Rob Clark652b8fb2014-10-15 13:08:00 -0400496 /* NOTE: seems to be limit for a3xx is actually 512 but
497 * split between VS and FS. Use lower limit of 256 to
498 * avoid getting into impossible situations:
499 */
Rob Clarkc7684612016-12-07 17:15:43 -0500500 return ((is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen)) ? 4096 : 64) * sizeof(float[4]);
Rob Clark6173cc12012-10-27 11:07:34 -0500501 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400502 return is_ir3(screen) ? 16 : 1;
Rob Clark6173cc12012-10-27 11:07:34 -0500503 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
504 return 1;
505 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
506 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
Rob Clarkfad158a2016-01-10 14:10:08 -0500507 /* Technically this should be the same as for TEMP/CONST, since
508 * everything is just normal registers. This is just temporary
509 * hack until load_input/store_output handle arrays in a similar
510 * way as load_var/store_var..
511 */
512 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500513 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
514 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
Rob Clarkfad158a2016-01-10 14:10:08 -0500515 /* a2xx compiler doesn't handle indirect: */
516 return is_ir3(screen) ? 1 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500517 case PIPE_SHADER_CAP_SUBROUTINES:
Ilia Mirkinc85a6862015-02-19 23:30:36 -0500518 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
519 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Marek Olšák216543e2015-02-28 00:26:31 +0100520 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
Rob Clark784086f2016-03-28 10:28:29 -0400521 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Rob Clark6173cc12012-10-27 11:07:34 -0500522 return 0;
523 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
Rob Clark4ddd4e82013-10-25 11:48:24 -0400524 return 1;
Rob Clark6173cc12012-10-27 11:07:34 -0500525 case PIPE_SHADER_CAP_INTEGERS:
Rob Clarkfd17db62015-03-08 13:38:51 -0400526 if (glsl120)
527 return 0;
Rob Clarkf72fead2015-08-10 20:41:45 -0400528 return is_ir3(screen) ? 1 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500529 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
Roland Scheidegger2983c032013-11-26 02:30:41 +0100530 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
Rob Clark6173cc12012-10-27 11:07:34 -0500531 return 16;
532 case PIPE_SHADER_CAP_PREFERRED_IR:
Rob Clark1db28fb2017-05-23 12:05:12 -0400533 if (is_ir3(screen))
Rob Clark784086f2016-03-28 10:28:29 -0400534 return PIPE_SHADER_IR_NIR;
Rob Clark1db28fb2017-05-23 12:05:12 -0400535 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100536 case PIPE_SHADER_CAP_SUPPORTED_IRS:
Rob Clark10c17f22017-05-04 13:24:37 -0400537 if (is_ir3(screen)) {
538 return (1 << PIPE_SHADER_IR_NIR) | (1 << PIPE_SHADER_IR_TGSI);
539 } else {
540 return (1 << PIPE_SHADER_IR_TGSI);
541 }
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100542 return 0;
Marek Olšák814f3142015-10-20 18:26:02 +0200543 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
544 return 32;
Rob Clark10c17f22017-05-04 13:24:37 -0400545 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
546 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
547 return 0;
Ilia Mirkin266d0012015-09-26 20:27:42 -0400548 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Rob Clark39c5a462017-04-17 11:25:29 -0400549 if (is_a5xx(screen)) {
550 /* a5xx (and a4xx for that matter) has one state-block
551 * for compute-shader SSBO's and another that is shared
552 * by VS/HS/DS/GS/FS.. so to simplify things for now
553 * just advertise SSBOs for FS and CS. We could possibly
554 * do what blob does, and partition the space for
555 * VS/HS/DS/GS/FS. The blob advertises:
556 *
557 * GL_MAX_VERTEX_SHADER_STORAGE_BLOCKS: 4
558 * GL_MAX_GEOMETRY_SHADER_STORAGE_BLOCKS: 4
559 * GL_MAX_TESS_CONTROL_SHADER_STORAGE_BLOCKS: 4
560 * GL_MAX_TESS_EVALUATION_SHADER_STORAGE_BLOCKS: 4
561 * GL_MAX_FRAGMENT_SHADER_STORAGE_BLOCKS: 4
562 * GL_MAX_COMPUTE_SHADER_STORAGE_BLOCKS: 24
563 * GL_MAX_COMBINED_SHADER_STORAGE_BLOCKS: 24
564 *
565 * I think that way we could avoid having to patch shaders
566 * for actual SSBO indexes by using a static partitioning.
567 */
568 switch(shader)
569 {
570 case PIPE_SHADER_FRAGMENT:
571 case PIPE_SHADER_COMPUTE:
572 return 24;
573 default:
574 return 0;
575 }
576 }
577 return 0;
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500578 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Rob Clark10c17f22017-05-04 13:24:37 -0400579 /* probably should be same as MAX_SHADRER_BUFFERS but not implemented yet */
Ilia Mirkin266d0012015-09-26 20:27:42 -0400580 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500581 }
Rob Clarkf7259942014-09-26 17:56:08 -0400582 debug_printf("unknown shader param %d\n", param);
Rob Clark6173cc12012-10-27 11:07:34 -0500583 return 0;
584}
585
Rob Clark10c17f22017-05-04 13:24:37 -0400586/* TODO depending on how much the limits differ for a3xx/a4xx, maybe move this
587 * into per-generation backend?
588 */
589static int
590fd_get_compute_param(struct pipe_screen *pscreen, enum pipe_shader_ir ir_type,
591 enum pipe_compute_cap param, void *ret)
592{
593 struct fd_screen *screen = fd_screen(pscreen);
Rob Herringdb6f38c2017-05-09 11:56:49 -0500594 const char * const ir = "ir3";
Rob Clark10c17f22017-05-04 13:24:37 -0400595
596 if (!has_compute(screen))
597 return 0;
598
599 switch (param) {
600 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
601 if (ret) {
602 uint32_t *address_bits = ret;
603 address_bits[0] = 32;
604
605 if (is_a5xx(screen))
606 address_bits[0] = 64;
607 }
608 return 1 * sizeof(uint32_t);
609
610 case PIPE_COMPUTE_CAP_IR_TARGET:
611 if (ret)
612 sprintf(ret, ir);
613 return strlen(ir) * sizeof(char);
614
615 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
616 if (ret) {
617 uint64_t *grid_dimension = ret;
618 grid_dimension[0] = 3;
619 }
620 return 1 * sizeof(uint64_t);
621
622 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
623 if (ret) {
624 uint64_t *grid_size = ret;
625 grid_size[0] = 65535;
626 grid_size[1] = 65535;
627 grid_size[2] = 65535;
628 }
629 return 3 * sizeof(uint64_t) ;
630
631 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
632 if (ret) {
633 uint64_t *grid_size = ret;
634 grid_size[0] = 1024;
635 grid_size[1] = 1024;
636 grid_size[2] = 64;
637 }
638 return 3 * sizeof(uint64_t) ;
639
640 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
641 if (ret) {
642 uint64_t *max_threads_per_block = ret;
643 *max_threads_per_block = 1024;
644 }
645 return sizeof(uint64_t);
646
647 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
648 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
649 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
650 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
651 break;
652 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
653 if (ret) {
654 uint64_t *max = ret;
655 *max = 32768;
656 }
657 return sizeof(uint64_t);
658 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
659 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
660 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
661 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
662 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
663 break;
664 }
665
666 return 0;
667}
668
Rob Clark784086f2016-03-28 10:28:29 -0400669static const void *
670fd_get_compiler_options(struct pipe_screen *pscreen,
671 enum pipe_shader_ir ir, unsigned shader)
672{
673 struct fd_screen *screen = fd_screen(pscreen);
674
675 if (is_ir3(screen))
Rob Clarkc712a632017-05-23 09:09:41 -0400676 return ir3_get_compiler_options(screen->compiler);
Rob Clark784086f2016-03-28 10:28:29 -0400677
678 return NULL;
679}
680
Rob Clark6173cc12012-10-27 11:07:34 -0500681boolean
682fd_screen_bo_get_handle(struct pipe_screen *pscreen,
683 struct fd_bo *bo,
684 unsigned stride,
685 struct winsys_handle *whandle)
686{
687 whandle->stride = stride;
688
689 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
690 return fd_bo_get_name(bo, &whandle->handle) == 0;
691 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
692 whandle->handle = fd_bo_handle(bo);
693 return TRUE;
Rob Clark18291ee2014-09-16 19:10:23 -0400694 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
695 whandle->handle = fd_bo_dmabuf(bo);
Rob Clarke4c678c2014-09-26 10:35:33 -0400696 return TRUE;
Rob Clark6173cc12012-10-27 11:07:34 -0500697 } else {
698 return FALSE;
699 }
700}
701
702struct fd_bo *
703fd_screen_bo_from_handle(struct pipe_screen *pscreen,
Rob Clark32c061b2016-09-03 12:57:50 -0400704 struct winsys_handle *whandle)
Rob Clark6173cc12012-10-27 11:07:34 -0500705{
706 struct fd_screen *screen = fd_screen(pscreen);
707 struct fd_bo *bo;
708
Rob Clark18291ee2014-09-16 19:10:23 -0400709 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
710 bo = fd_bo_from_name(screen->dev, whandle->handle);
711 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
712 bo = fd_bo_from_handle(screen->dev, whandle->handle, 0);
713 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
714 bo = fd_bo_from_dmabuf(screen->dev, whandle->handle);
715 } else {
Christopher James Halse Rogersd5a3a2d2013-11-21 15:11:39 +1100716 DBG("Attempt to import unsupported handle type %d", whandle->type);
717 return NULL;
718 }
719
Rob Clark6173cc12012-10-27 11:07:34 -0500720 if (!bo) {
721 DBG("ref name 0x%08x failed", whandle->handle);
722 return NULL;
723 }
724
Rob Clark6173cc12012-10-27 11:07:34 -0500725 return bo;
726}
727
728struct pipe_screen *
729fd_screen_create(struct fd_device *dev)
730{
731 struct fd_screen *screen = CALLOC_STRUCT(fd_screen);
732 struct pipe_screen *pscreen;
733 uint64_t val;
734
Rob Clark634fb832013-03-25 14:57:24 -0400735 fd_mesa_debug = debug_get_option_fd_mesa_debug();
Rob Clark6173cc12012-10-27 11:07:34 -0500736
Rob Clark1b886072014-02-03 11:28:30 -0500737 if (fd_mesa_debug & FD_DBG_NOBIN)
Rob Clarkc0766522014-01-07 10:55:07 -0500738 fd_binning_enabled = false;
739
Rob Clarkfd17db62015-03-08 13:38:51 -0400740 glsl120 = !!(fd_mesa_debug & FD_DBG_GLSL120);
Rob Clarke1896942014-05-14 11:06:21 -0400741
Rob Clark6173cc12012-10-27 11:07:34 -0500742 if (!screen)
743 return NULL;
744
Rob Clark38d8b022013-04-22 13:42:55 -0400745 pscreen = &screen->base;
Rob Clark6173cc12012-10-27 11:07:34 -0500746
747 screen->dev = dev;
Rob Clark5bb41d92015-09-04 11:35:33 -0400748 screen->refcnt = 1;
Rob Clark6173cc12012-10-27 11:07:34 -0500749
750 // maybe this should be in context?
751 screen->pipe = fd_pipe_new(screen->dev, FD_PIPE_3D);
Rob Clark38d8b022013-04-22 13:42:55 -0400752 if (!screen->pipe) {
753 DBG("could not create 3d pipe");
754 goto fail;
755 }
Rob Clark6173cc12012-10-27 11:07:34 -0500756
Rob Clark38d8b022013-04-22 13:42:55 -0400757 if (fd_pipe_get_param(screen->pipe, FD_GMEM_SIZE, &val)) {
758 DBG("could not get GMEM size");
759 goto fail;
760 }
Rob Clark6173cc12012-10-27 11:07:34 -0500761 screen->gmemsize_bytes = val;
762
Rob Clark38d8b022013-04-22 13:42:55 -0400763 if (fd_pipe_get_param(screen->pipe, FD_DEVICE_ID, &val)) {
764 DBG("could not get device-id");
765 goto fail;
766 }
Rob Clark6173cc12012-10-27 11:07:34 -0500767 screen->device_id = val;
768
Rob Clark45ab5b12016-02-10 13:25:32 -0500769 if (fd_pipe_get_param(screen->pipe, FD_MAX_FREQ, &val)) {
770 DBG("could not get gpu freq");
771 /* this limits what performance related queries are
772 * supported but is not fatal
773 */
774 screen->max_freq = 0;
775 } else {
776 screen->max_freq = val;
Rob Clarkb888d8e2016-02-23 12:03:43 -0500777 if (fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &val) == 0)
778 screen->has_timestamp = true;
Rob Clark45ab5b12016-02-10 13:25:32 -0500779 }
780
Rob Clark18c317b2013-05-26 17:13:27 -0400781 if (fd_pipe_get_param(screen->pipe, FD_GPU_ID, &val)) {
782 DBG("could not get gpu-id");
783 goto fail;
784 }
785 screen->gpu_id = val;
786
Rob Clarkd48faad2014-06-18 10:24:04 -0400787 if (fd_pipe_get_param(screen->pipe, FD_CHIP_ID, &val)) {
788 DBG("could not get chip-id");
789 /* older kernels may not have this property: */
790 unsigned core = screen->gpu_id / 100;
791 unsigned major = (screen->gpu_id % 100) / 10;
792 unsigned minor = screen->gpu_id % 10;
793 unsigned patch = 0; /* assume the worst */
794 val = (patch & 0xff) | ((minor & 0xff) << 8) |
795 ((major & 0xff) << 16) | ((core & 0xff) << 24);
796 }
797 screen->chip_id = val;
798
799 DBG("Pipe Info:");
800 DBG(" GPU-id: %d", screen->gpu_id);
801 DBG(" Chip-id: 0x%08x", screen->chip_id);
802 DBG(" GMEM size: 0x%08x", screen->gmemsize_bytes);
803
Rob Clark18c317b2013-05-26 17:13:27 -0400804 /* explicitly checking for GPU revisions that are known to work. This
805 * may be overly conservative for a3xx, where spoofing the gpu_id with
806 * the blob driver seems to generate identical cmdstream dumps. But
807 * on a2xx, there seem to be small differences between the GPU revs
808 * so it is probably better to actually test first on real hardware
809 * before enabling:
810 *
811 * If you have a different adreno version, feel free to add it to one
Rob Clark61c68b62014-07-31 15:42:55 -0400812 * of the cases below and see what happens. And if it works, please
Rob Clark18c317b2013-05-26 17:13:27 -0400813 * send a patch ;-)
814 */
815 switch (screen->gpu_id) {
816 case 220:
817 fd2_screen_init(pscreen);
818 break;
Guillaume Charifi6f5e0c02015-11-06 11:17:25 -0500819 case 305:
Rob Clarkfcc7d632015-05-12 14:46:50 -0400820 case 307:
Rob Clark2855f3f2013-05-26 17:13:44 -0400821 case 320:
Rob Clarka1d80862013-12-07 08:47:10 -0500822 case 330:
Rob Clark2855f3f2013-05-26 17:13:44 -0400823 fd3_screen_init(pscreen);
824 break;
Rob Clark61c68b62014-07-31 15:42:55 -0400825 case 420:
cstout13b87e02015-12-11 16:58:45 -0800826 case 430:
Rob Clark61c68b62014-07-31 15:42:55 -0400827 fd4_screen_init(pscreen);
828 break;
Rob Clark946cf4e2016-11-08 10:50:03 -0500829 case 530:
830 fd5_screen_init(pscreen);
831 break;
Rob Clark18c317b2013-05-26 17:13:27 -0400832 default:
833 debug_printf("unsupported GPU: a%03d\n", screen->gpu_id);
834 goto fail;
835 }
Rob Clark6173cc12012-10-27 11:07:34 -0500836
Rob Clark8c567892016-11-23 09:53:44 -0500837 if (screen->gpu_id >= 500) {
Rob Clarkc1e9cca2016-12-03 12:34:10 -0500838 screen->gmem_alignw = 64;
839 screen->gmem_alignh = 32;
Rob Clark8efaae32017-05-12 09:56:56 -0400840 screen->num_vsc_pipes = 16;
Rob Clark8c567892016-11-23 09:53:44 -0500841 } else {
Rob Clarkc1e9cca2016-12-03 12:34:10 -0500842 screen->gmem_alignw = 32;
843 screen->gmem_alignh = 32;
Rob Clark8efaae32017-05-12 09:56:56 -0400844 screen->num_vsc_pipes = 8;
Rob Clark8c567892016-11-23 09:53:44 -0500845 }
846
Rob Clark9f219c72016-06-27 09:44:15 -0400847 /* NOTE: don't enable reordering on a2xx, since completely untested.
848 * Also, don't enable if we have too old of a kernel to support
849 * growable cmdstream buffers, since memory requirement for cmdstream
850 * buffers would be too much otherwise.
851 */
852 if ((screen->gpu_id >= 300) && (fd_device_version(dev) >= FD_VERSION_UNLIMITED_CMDS))
Rob Clark0b613c22017-04-07 10:02:53 -0400853 screen->reorder = !(fd_mesa_debug & FD_DBG_INORDER);
Rob Clark9f219c72016-06-27 09:44:15 -0400854
855 fd_bc_init(&screen->batch_cache);
856
Timothy Arceri75b47dd2017-03-05 12:00:15 +1100857 (void) mtx_init(&screen->lock, mtx_plain);
Rob Clarke684c322016-07-19 18:24:57 -0400858
Rob Clark6173cc12012-10-27 11:07:34 -0500859 pscreen->destroy = fd_screen_destroy;
860 pscreen->get_param = fd_screen_get_param;
861 pscreen->get_paramf = fd_screen_get_paramf;
862 pscreen->get_shader_param = fd_screen_get_shader_param;
Rob Clark10c17f22017-05-04 13:24:37 -0400863 pscreen->get_compute_param = fd_get_compute_param;
Rob Clark784086f2016-03-28 10:28:29 -0400864 pscreen->get_compiler_options = fd_get_compiler_options;
Rob Clark6173cc12012-10-27 11:07:34 -0500865
866 fd_resource_screen_init(pscreen);
Rob Clark646c16a2014-01-07 21:39:13 -0500867 fd_query_screen_init(pscreen);
Rob Clark6173cc12012-10-27 11:07:34 -0500868
869 pscreen->get_name = fd_screen_get_name;
870 pscreen->get_vendor = fd_screen_get_vendor;
Giuseppe Bilotta76039b32015-03-22 07:21:01 +0100871 pscreen->get_device_vendor = fd_screen_get_device_vendor;
Rob Clark6173cc12012-10-27 11:07:34 -0500872
873 pscreen->get_timestamp = fd_screen_get_timestamp;
874
Rob Clark16f6cea2016-08-15 13:41:04 -0400875 pscreen->fence_reference = fd_fence_ref;
876 pscreen->fence_finish = fd_fence_finish;
Rob Clark0b98e842016-08-15 14:27:10 -0400877 pscreen->fence_get_fd = fd_fence_get_fd;
Rob Clark6173cc12012-10-27 11:07:34 -0500878
Nicolai Hähnle0334ba12016-09-27 19:06:13 +0200879 slab_create_parent(&screen->transfer_pool, sizeof(struct fd_transfer), 16);
880
Rob Clark6173cc12012-10-27 11:07:34 -0500881 util_format_s3tc_init();
882
883 return pscreen;
Rob Clark38d8b022013-04-22 13:42:55 -0400884
885fail:
886 fd_screen_destroy(pscreen);
887 return NULL;
Rob Clark6173cc12012-10-27 11:07:34 -0500888}