blob: 6e148b4892e958775010245084a56b7bab88dc73 [file] [log] [blame]
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -05001/*
2 * Copyright (C) 2020 Collabora Ltd.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors (Collabora):
24 * Alyssa Rosenzweig <alyssa.rosenzweig@collabora.com>
25 */
26
27#ifndef __BIFROST_COMPILER_H
28#define __BIFROST_COMPILER_H
29
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -050030#include "bifrost.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050031#include "compiler/nir/nir.h"
Alyssa Rosenzweig9b8cb9f2020-03-09 20:19:29 -040032#include "panfrost/util/pan_ir.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050033
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050034/* Bifrost opcodes are tricky -- the same op may exist on both FMA and
35 * ADD with two completely different opcodes, and opcodes can be varying
36 * length in some cases. Then we have different opcodes for int vs float
37 * and then sometimes even for different typesizes. Further, virtually
38 * every op has a number of flags which depend on the op. In constrast
39 * to Midgard where you have a strict ALU/LDST/TEX division and within
40 * ALU you have strict int/float and that's it... here it's a *lot* more
41 * involved. As such, we use something much higher level for our IR,
42 * encoding "classes" of operations, letting the opcode details get
43 * sorted out at emit time.
44 *
45 * Please keep this list alphabetized. Please use a dictionary if you
46 * don't know how to do that.
47 */
48
49enum bi_class {
50 BI_ADD,
51 BI_ATEST,
52 BI_BRANCH,
53 BI_CMP,
54 BI_BLEND,
55 BI_BITWISE,
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -040056 BI_COMBINE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050057 BI_CONVERT,
58 BI_CSEL,
59 BI_DISCARD,
60 BI_FMA,
Alyssa Rosenzweig6b7077e2020-03-19 16:58:48 -040061 BI_FMOV,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050062 BI_FREXP,
Alyssa Rosenzweig55f0d812020-03-10 08:03:20 -040063 BI_ISUB,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050064 BI_LOAD,
Alyssa Rosenzweig1ead0d32020-03-06 09:52:09 -050065 BI_LOAD_UNIFORM,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050066 BI_LOAD_ATTR,
67 BI_LOAD_VAR,
68 BI_LOAD_VAR_ADDRESS,
69 BI_MINMAX,
70 BI_MOV,
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -040071 BI_REDUCE_FMA,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050072 BI_SHIFT,
73 BI_STORE,
74 BI_STORE_VAR,
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040075 BI_SPECIAL, /* _FAST on supported GPUs */
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -050076 BI_SWIZZLE,
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040077 BI_TABLE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050078 BI_TEX,
79 BI_ROUND,
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050080 BI_NUM_CLASSES
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050081};
82
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050083/* Properties of a class... */
84extern unsigned bi_class_props[BI_NUM_CLASSES];
85
86/* abs/neg/outmod valid for a float op */
87#define BI_MODS (1 << 0)
88
Alyssa Rosenzweig34165c72020-03-02 20:46:37 -050089/* Generic enough that little class-specific information is required. In other
90 * words, it acts as a "normal" ALU op, even if the encoding ends up being
91 * irregular enough to warrant a separate class */
92#define BI_GENERIC (1 << 1)
93
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -050094/* Accepts a bifrost_roundmode */
95#define BI_ROUNDMODE (1 << 2)
96
Alyssa Rosenzweig99f3c1f2020-03-02 21:53:13 -050097/* Can be scheduled to FMA */
98#define BI_SCHED_FMA (1 << 3)
99
100/* Can be scheduled to ADD */
101#define BI_SCHED_ADD (1 << 4)
102
103/* Most ALU ops can do either, actually */
104#define BI_SCHED_ALL (BI_SCHED_FMA | BI_SCHED_ADD)
105
Alyssa Rosenzweigc70a1982020-03-03 08:16:50 -0500106/* Along with setting BI_SCHED_ADD, eats up the entire cycle, so FMA must be
107 * nopped out. Used for _FAST operations. */
108#define BI_SCHED_SLOW (1 << 5)
109
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500110/* Swizzling allowed for the 8/16-bit source */
111#define BI_SWIZZLABLE (1 << 6)
112
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500113/* For scheduling purposes this is a high latency instruction and must be at
114 * the end of a clause. Implies ADD */
Alyssa Rosenzweige323df02020-03-18 13:42:12 -0400115#define BI_SCHED_HI_LATENCY (1 << 7)
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500116
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400117/* Intrinsic is vectorized and acts with `vector_channels` components */
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400118#define BI_VECTOR (1 << 8)
119
Alyssa Rosenzweigd4fbf752020-03-18 12:08:28 -0400120/* Use a data register for src0/dest respectively, bypassing the usual
121 * register accessor. Mutually exclusive. */
122#define BI_DATA_REG_SRC (1 << 9)
123#define BI_DATA_REG_DEST (1 << 10)
124
Alyssa Rosenzweigbd19e762020-03-30 12:25:20 -0400125/* Quirk: cannot encode multiple abs on FMA in fp16 mode */
126#define BI_NO_ABS_ABS_FP16_FMA (1 << 11)
127
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500128/* It can't get any worse than csel4... can it? */
129#define BIR_SRC_COUNT 4
130
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500131/* BI_LD_VARY */
132struct bi_load_vary {
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500133 enum bifrost_interp_mode interp_mode;
134 bool reuse;
135 bool flat;
136};
137
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500138/* BI_BRANCH encoding the details of the branch itself as well as a pointer to
139 * the target. We forward declare bi_block since this is mildly circular (not
140 * strictly, but this order of the file makes more sense I think)
141 *
142 * We define our own enum of conditions since the conditions in the hardware
143 * packed in crazy ways that would make manipulation unweildly (meaning changes
144 * based on port swapping, etc), so we defer dealing with that until emit time.
145 * Likewise, we expose NIR types instead of the crazy branch types, although
146 * the restrictions do eventually apply of course. */
147
148struct bi_block;
149
150enum bi_cond {
151 BI_COND_ALWAYS,
152 BI_COND_LT,
153 BI_COND_LE,
154 BI_COND_GE,
155 BI_COND_GT,
156 BI_COND_EQ,
157 BI_COND_NE,
158};
159
160struct bi_branch {
161 /* Types are specified in src_types and must be compatible (either both
162 * int, or both float, 16/32, and same size or 32/16 if float. Types
163 * ignored if BI_COND_ALWAYS is set for an unconditional branch. */
164
165 enum bi_cond cond;
166 struct bi_block *target;
167};
168
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500169/* Opcodes within a class */
170enum bi_minmax_op {
171 BI_MINMAX_MIN,
172 BI_MINMAX_MAX
173};
174
175enum bi_bitwise_op {
176 BI_BITWISE_AND,
177 BI_BITWISE_OR,
178 BI_BITWISE_XOR
179};
180
181enum bi_round_op {
182 BI_ROUND_MODE, /* use round mode */
183 BI_ROUND_ROUND /* i.e.: fround() */
184};
185
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400186enum bi_table_op {
187 /* fp32 log2() with low precision, suitable for GL or half_log2() in
188 * CL. In the first argument, takes x. Letting u be such that x =
189 * 2^{-m} u with m integer and 0.75 <= u < 1.5, returns
190 * log2(u) / (u - 1). */
191
192 BI_TABLE_LOG2_U_OVER_U_1_LOW,
193};
194
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400195enum bi_reduce_op {
196 /* Takes two fp32 arguments and returns x + frexp(y). Used in
197 * low-precision log2 argument reduction on newer models. */
198
199 BI_REDUCE_ADD_FREXPM,
200};
201
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400202enum bi_frexp_op {
203 BI_FREXPE_LOG,
204};
205
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400206enum bi_special_op {
207 BI_SPECIAL_FRCP,
208 BI_SPECIAL_FRSQ,
Alyssa Rosenzweigcc611562020-04-14 12:22:28 -0400209
210 /* fp32 exp2() with low precision, suitable for half_exp2() in CL or
211 * exp2() in GL. In the first argument, it takes f2i_rte(x * 2^24). In
212 * the second, it takes x itself. */
213 BI_SPECIAL_EXP2_LOW,
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400214};
215
Alyssa Rosenzweigf85746a2020-04-21 12:26:42 -0400216enum bi_tex_op {
217 BI_TEX_NORMAL,
218 BI_TEX_COMPACT,
219 BI_TEX_DUAL
220};
221
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500222typedef struct {
223 struct list_head link; /* Must be first */
224 enum bi_class type;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500225
226 /* Indices, see bir_ssa_index etc. Note zero is special cased
227 * to "no argument" */
228 unsigned dest;
229 unsigned src[BIR_SRC_COUNT];
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500230
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400231 /* 32-bit word offset for destination, added to the register number in
232 * RA when lowering combines */
233 unsigned dest_offset;
234
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400235 /* If one of the sources has BIR_INDEX_CONSTANT */
Alyssa Rosenzweigb5bdd892020-03-03 07:47:29 -0500236 union {
237 uint64_t u64;
238 uint32_t u32;
239 uint16_t u16[2];
240 uint8_t u8[4];
241 } constant;
242
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500243 /* Floating-point modifiers, type/class permitting. If not
244 * allowed for the type/class, these are ignored. */
245 enum bifrost_outmod outmod;
246 bool src_abs[BIR_SRC_COUNT];
247 bool src_neg[BIR_SRC_COUNT];
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -0500248
249 /* Round mode (requires BI_ROUNDMODE) */
250 enum bifrost_roundmode roundmode;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500251
Alyssa Rosenzweigc42002d2020-03-02 22:03:05 -0500252 /* Destination type. Usually the type of the instruction
253 * itself, but if sources and destination have different
254 * types, the type of the destination wins (so f2i would be
255 * int). Zero if there is no destination. Bitsize included */
256 nir_alu_type dest_type;
257
Alyssa Rosenzweig8929fe02020-03-03 08:37:15 -0500258 /* Source types if required by the class */
259 nir_alu_type src_types[BIR_SRC_COUNT];
260
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400261 /* If the source type is 8-bit or 16-bit such that SIMD is possible,
262 * and the class has BI_SWIZZLABLE, this is a swizzle in the usual
263 * sense. On non-SIMD instructions, it can be used for component
264 * selection, so we don't have to special case extraction. */
265 uint8_t swizzle[BIR_SRC_COUNT][NIR_MAX_VEC_COMPONENTS];
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500266
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400267 /* For VECTOR ops, how many channels are written? */
268 unsigned vector_channels;
269
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500270 /* A class-specific op from which the actual opcode can be derived
271 * (along with the above information) */
272
273 union {
274 enum bi_minmax_op minmax;
275 enum bi_bitwise_op bitwise;
276 enum bi_round_op round;
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400277 enum bi_special_op special;
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400278 enum bi_reduce_op reduce;
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400279 enum bi_table_op table;
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400280 enum bi_frexp_op frexp;
Alyssa Rosenzweig20c7d572020-03-10 08:47:20 -0400281 enum bi_cond compare;
Alyssa Rosenzweigf85746a2020-04-21 12:26:42 -0400282 enum bi_tex_op texture;
Alyssa Rosenzweig4570c342020-04-14 16:13:53 -0400283
284 /* For FMA/ADD, should we add a biased exponent? */
285 bool mscale;
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500286 } op;
287
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500288 /* Union for class-specific information */
289 union {
290 enum bifrost_minmax_mode minmax;
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500291 struct bi_load_vary load_vary;
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500292 struct bi_branch branch;
Alyssa Rosenzweig546c3012020-03-05 07:46:00 -0500293
294 /* For CSEL, the comparison op. BI_COND_ALWAYS doesn't make
295 * sense here but you can always just use a move for that */
296 enum bi_cond csel_cond;
Alyssa Rosenzweig92a4f262020-03-06 09:25:58 -0500297
298 /* For BLEND -- the location 0-7 */
299 unsigned blend_location;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500300 };
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500301} bi_instruction;
302
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500303/* Scheduling takes place in two steps. Step 1 groups instructions within a
304 * block into distinct clauses (bi_clause). Step 2 schedules instructions
305 * within a clause into FMA/ADD pairs (bi_bundle).
306 *
307 * A bi_bundle contains two paired instruction pointers. If a slot is unfilled,
308 * leave it NULL; the emitter will fill in a nop.
309 */
310
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500311typedef struct {
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500312 bi_instruction *fma;
313 bi_instruction *add;
314} bi_bundle;
315
316typedef struct {
317 struct list_head link;
318
319 /* A clause can have 8 instructions in bundled FMA/ADD sense, so there
320 * can be 8 bundles. But each bundle can have both an FMA and an ADD,
321 * so a clause can have up to 16 bi_instructions. Whether bundles or
322 * instructions are used depends on where in scheduling we are. */
323
324 unsigned instruction_count;
325 unsigned bundle_count;
326
327 union {
328 bi_instruction *instructions[16];
329 bi_bundle bundles[8];
330 };
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500331
332 /* For scoreboarding -- the clause ID (this is not globally unique!)
333 * and its dependencies in terms of other clauses, computed during
334 * scheduling and used when emitting code. Dependencies expressed as a
335 * bitfield matching the hardware, except shifted by a clause (the
336 * shift back to the ISA's off-by-one encoding is worked out when
337 * emitting clauses) */
338 unsigned scoreboard_id;
339 uint8_t dependencies;
340
341 /* Back-to-back corresponds directly to the back-to-back bit. Branch
342 * conditional corresponds to the branch conditional bit except that in
343 * the emitted code it's always set if back-to-bit is, whereas we use
344 * the actual value (without back-to-back so to speak) internally */
345 bool back_to_back;
346 bool branch_conditional;
347
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400348 /* Assigned data register */
349 unsigned data_register;
350
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500351 /* Corresponds to the usual bit but shifted by a clause */
352 bool data_register_write_barrier;
Alyssa Rosenzweigd3370bd2020-03-03 13:01:41 -0500353
354 /* Constants read by this clause. ISA limit. */
355 uint64_t constants[8];
356 unsigned constant_count;
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400357
358 /* What type of high latency instruction is here, basically */
359 unsigned clause_type;
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500360} bi_clause;
361
362typedef struct bi_block {
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400363 pan_block base; /* must be first */
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500364
365 /* If true, uses clauses; if false, uses instructions */
366 bool scheduled;
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500367 struct list_head clauses; /* list of bi_clause */
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500368} bi_block;
369
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500370typedef struct {
371 nir_shader *nir;
Alyssa Rosenzweig0d291842020-03-05 10:11:39 -0500372 gl_shader_stage stage;
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500373 struct list_head blocks; /* list of bi_block */
Alyssa Rosenzweig218785c2020-03-10 16:20:18 -0400374 struct panfrost_sysvals sysvals;
Alyssa Rosenzweig0b26cb12020-03-03 14:27:05 -0500375 uint32_t quirks;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500376
377 /* During NIR->BIR */
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500378 nir_function_impl *impl;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500379 bi_block *current_block;
380 unsigned block_name_count;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500381 bi_block *after_block;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500382 bi_block *break_block;
383 bi_block *continue_block;
Alyssa Rosenzweigdabb6c62020-03-06 09:26:44 -0500384 bool emitted_atest;
Alyssa Rosenzweig1a8f1a32020-04-23 19:26:01 -0400385 nir_alu_type *blend_types;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500386
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500387 /* For creating temporaries */
388 unsigned temp_alloc;
389
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400390 /* Analysis results */
391 bool has_liveness;
392
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500393 /* Stats for shader-db */
394 unsigned instruction_count;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500395 unsigned loop_count;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500396} bi_context;
397
398static inline bi_instruction *
399bi_emit(bi_context *ctx, bi_instruction ins)
400{
401 bi_instruction *u = rzalloc(ctx, bi_instruction);
402 memcpy(u, &ins, sizeof(ins));
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400403 list_addtail(&u->link, &ctx->current_block->base.instructions);
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500404 return u;
405}
406
Alyssa Rosenzweig58a51c42020-03-19 17:21:34 -0400407static inline bi_instruction *
408bi_emit_before(bi_context *ctx, bi_instruction *tag, bi_instruction ins)
409{
410 bi_instruction *u = rzalloc(ctx, bi_instruction);
411 memcpy(u, &ins, sizeof(ins));
412 list_addtail(&u->link, &tag->link);
413 return u;
414}
415
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500416static inline void
417bi_remove_instruction(bi_instruction *ins)
418{
419 list_del(&ins->link);
420}
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500421
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500422/* So we can distinguish between SSA/reg/sentinel quickly */
423#define BIR_NO_ARG (0)
424#define BIR_IS_REG (1)
425
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500426/* If high bits are set, instead of SSA/registers, we have specials indexed by
427 * the low bits if necessary.
428 *
429 * Fixed register: do not allocate register, do not collect $200.
430 * Uniform: access a uniform register given by low bits.
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400431 * Constant: access the specified constant (specifies a bit offset / shift)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500432 * Zero: special cased to avoid wasting a constant
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400433 * Passthrough: a bifrost_packed_src to passthrough T/T0/T1
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500434 */
435
436#define BIR_INDEX_REGISTER (1 << 31)
437#define BIR_INDEX_UNIFORM (1 << 30)
438#define BIR_INDEX_CONSTANT (1 << 29)
439#define BIR_INDEX_ZERO (1 << 28)
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400440#define BIR_INDEX_PASS (1 << 27)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500441
442/* Keep me synced please so we can check src & BIR_SPECIAL */
443
444#define BIR_SPECIAL ((BIR_INDEX_REGISTER | BIR_INDEX_UNIFORM) | \
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400445 (BIR_INDEX_CONSTANT | BIR_INDEX_ZERO | BIR_INDEX_PASS))
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500446
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500447static inline unsigned
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400448bi_max_temp(bi_context *ctx)
449{
450 unsigned alloc = MAX2(ctx->impl->reg_alloc, ctx->impl->ssa_alloc);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400451 return ((alloc + 2 + ctx->temp_alloc) << 1);
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400452}
453
454static inline unsigned
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500455bi_make_temp(bi_context *ctx)
456{
457 return (ctx->impl->ssa_alloc + 1 + ctx->temp_alloc++) << 1;
458}
459
460static inline unsigned
461bi_make_temp_reg(bi_context *ctx)
462{
463 return ((ctx->impl->reg_alloc + ctx->temp_alloc++) << 1) | BIR_IS_REG;
464}
465
466static inline unsigned
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500467bir_ssa_index(nir_ssa_def *ssa)
468{
469 /* Off-by-one ensures BIR_NO_ARG is skipped */
470 return ((ssa->index + 1) << 1) | 0;
471}
472
473static inline unsigned
474bir_src_index(nir_src *src)
475{
476 if (src->is_ssa)
477 return bir_ssa_index(src->ssa);
478 else {
479 assert(!src->reg.indirect);
480 return (src->reg.reg->index << 1) | BIR_IS_REG;
481 }
482}
483
484static inline unsigned
485bir_dest_index(nir_dest *dst)
486{
487 if (dst->is_ssa)
488 return bir_ssa_index(&dst->ssa);
489 else {
490 assert(!dst->reg.indirect);
491 return (dst->reg.reg->index << 1) | BIR_IS_REG;
492 }
493}
494
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500495/* Iterators for Bifrost IR */
496
497#define bi_foreach_block(ctx, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400498 list_for_each_entry(pan_block, v, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500499
500#define bi_foreach_block_from(ctx, from, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400501 list_for_each_entry_from(pan_block, v, from, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500502
503#define bi_foreach_instr_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400504 list_for_each_entry(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500505
506#define bi_foreach_instr_in_block_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400507 list_for_each_entry_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500508
509#define bi_foreach_instr_in_block_safe(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400510 list_for_each_entry_safe(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500511
512#define bi_foreach_instr_in_block_safe_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400513 list_for_each_entry_safe_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500514
515#define bi_foreach_instr_in_block_from(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400516 list_for_each_entry_from(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500517
518#define bi_foreach_instr_in_block_from_rev(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400519 list_for_each_entry_from_rev(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500520
521#define bi_foreach_clause_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400522 list_for_each_entry(bi_clause, v, &(block)->clauses, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500523
524#define bi_foreach_instr_global(ctx, v) \
525 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400526 bi_foreach_instr_in_block((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500527
528#define bi_foreach_instr_global_safe(ctx, v) \
529 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400530 bi_foreach_instr_in_block_safe((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500531
532/* Based on set_foreach, expanded with automatic type casts */
533
534#define bi_foreach_predecessor(blk, v) \
535 struct set_entry *_entry_##v; \
536 bi_block *v; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400537 for (_entry_##v = _mesa_set_next_entry(blk->base.predecessors, NULL), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500538 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL); \
539 _entry_##v != NULL; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400540 _entry_##v = _mesa_set_next_entry(blk->base.predecessors, _entry_##v), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500541 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL))
542
543#define bi_foreach_src(ins, v) \
544 for (unsigned v = 0; v < ARRAY_SIZE(ins->src); ++v)
545
Alyssa Rosenzweig6e0479a2020-03-11 14:48:55 -0400546static inline bi_instruction *
547bi_prev_op(bi_instruction *ins)
548{
549 return list_last_entry(&(ins->link), bi_instruction, link);
550}
551
552static inline bi_instruction *
553bi_next_op(bi_instruction *ins)
554{
555 return list_first_entry(&(ins->link), bi_instruction, link);
556}
557
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400558static inline pan_block *
559pan_next_block(pan_block *block)
560{
561 return list_first_entry(&(block->link), pan_block, link);
562}
563
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400564/* Special functions */
565
566void bi_emit_fexp2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig031ad0e2020-04-14 19:50:24 -0400567void bi_emit_flog2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400568
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500569/* BIR manipulation */
570
571bool bi_has_outmod(bi_instruction *ins);
572bool bi_has_source_mods(bi_instruction *ins);
573bool bi_is_src_swizzled(bi_instruction *ins, unsigned s);
Alyssa Rosenzweige94754a2020-03-11 14:40:01 -0400574bool bi_has_arg(bi_instruction *ins, unsigned arg);
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400575uint16_t bi_from_bytemask(uint16_t bytemask, unsigned bytes);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400576unsigned bi_get_component_count(bi_instruction *ins, signed s);
Alyssa Rosenzweige6230072020-03-11 14:46:01 -0400577uint16_t bi_bytemask_of_read_components(bi_instruction *ins, unsigned node);
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400578uint64_t bi_get_immediate(bi_instruction *ins, unsigned index);
Alyssa Rosenzweig375a7d02020-03-27 14:40:30 -0400579bool bi_writes_component(bi_instruction *ins, unsigned comp);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400580unsigned bi_writemask(bi_instruction *ins);
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500581
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500582/* BIR passes */
583
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -0400584void bi_lower_combine(bi_context *ctx, bi_block *block);
Alyssa Rosenzweig58f91712020-03-11 15:10:32 -0400585bool bi_opt_dead_code_eliminate(bi_context *ctx, bi_block *block);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500586void bi_schedule(bi_context *ctx);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400587void bi_register_allocate(bi_context *ctx);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500588
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400589/* Liveness */
590
591void bi_compute_liveness(bi_context *ctx);
592void bi_liveness_ins_update(uint16_t *live, bi_instruction *ins, unsigned max);
593void bi_invalidate_liveness(bi_context *ctx);
594bool bi_is_live_after(bi_context *ctx, bi_block *block, bi_instruction *start, int src);
595
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400596/* Code emit */
597
598void bi_pack(bi_context *ctx, struct util_dynarray *emission);
599
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500600#endif