blob: 6c2bc34714bc39da56f6d5ac52d00017e978475e [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <ppc_asm.tmpl>
Haiying Wanga52d2f82011-02-11 01:25:30 -060031#include <linux/compiler.h>
wdenk42d1f032003-10-15 23:53:47 +000032#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080033#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000034
Wolfgang Denkd87080b2006-03-31 18:32:53 +020035DECLARE_GLOBAL_DATA_PTR;
36
wdenk42d1f032003-10-15 23:53:47 +000037/* --------------------------------------------------------------- */
38
wdenk42d1f032003-10-15 23:53:47 +000039void get_sys_info (sys_info_t * sysInfo)
40{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala800c73c2012-10-08 07:44:06 +000042#ifdef CONFIG_FSL_IFC
43 struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
44 u32 ccr;
45#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050046#ifdef CONFIG_FSL_CORENET
47 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
Timur Tabifbb9ecf2011-08-05 16:15:24 -050048 unsigned int cpu;
Kumar Gala39aaca12009-03-19 02:46:19 -050049
50 const u8 core_cplx_PLL[16] = {
51 [ 0] = 0, /* CC1 PPL / 1 */
52 [ 1] = 0, /* CC1 PPL / 2 */
53 [ 2] = 0, /* CC1 PPL / 4 */
54 [ 4] = 1, /* CC2 PPL / 1 */
55 [ 5] = 1, /* CC2 PPL / 2 */
56 [ 6] = 1, /* CC2 PPL / 4 */
57 [ 8] = 2, /* CC3 PPL / 1 */
58 [ 9] = 2, /* CC3 PPL / 2 */
59 [10] = 2, /* CC3 PPL / 4 */
60 [12] = 3, /* CC4 PPL / 1 */
61 [13] = 3, /* CC4 PPL / 2 */
62 [14] = 3, /* CC4 PPL / 4 */
63 };
64
65 const u8 core_cplx_PLL_div[16] = {
66 [ 0] = 1, /* CC1 PPL / 1 */
67 [ 1] = 2, /* CC1 PPL / 2 */
68 [ 2] = 4, /* CC1 PPL / 4 */
69 [ 4] = 1, /* CC2 PPL / 1 */
70 [ 5] = 2, /* CC2 PPL / 2 */
71 [ 6] = 4, /* CC2 PPL / 4 */
72 [ 8] = 1, /* CC3 PPL / 1 */
73 [ 9] = 2, /* CC3 PPL / 2 */
74 [10] = 4, /* CC3 PPL / 4 */
75 [12] = 1, /* CC4 PPL / 1 */
76 [13] = 2, /* CC4 PPL / 2 */
77 [14] = 4, /* CC4 PPL / 4 */
78 };
79 uint lcrr_div, i, freqCC_PLL[4], rcw_tmp;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080080 uint ratio[4];
Kumar Gala39aaca12009-03-19 02:46:19 -050081 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080082 uint mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050083
84 sysInfo->freqSystemBus = sysclk;
85 sysInfo->freqDDRBus = sysclk;
Kumar Gala39aaca12009-03-19 02:46:19 -050086
James Yang93cedc72010-01-12 15:50:18 -060087 sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
York Sunf77329c2012-10-08 07:44:09 +000088 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
89 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
90 & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080091 if (mem_pll_rat > 2)
92 sysInfo->freqDDRBus *= mem_pll_rat;
93 else
94 sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050095
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080096 ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
97 ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
98 ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
99 ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
100 for (i = 0; i < 4; i++) {
101 if (ratio[i] > 4)
102 freqCC_PLL[i] = sysclk * ratio[i];
103 else
104 freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
105 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500106 rcw_tmp = in_be32(&gur->rcwsr[3]);
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500107 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
108 u32 c_pll_sel = (in_be32(&clk->clkc0csr + cpu*8) >> 27) & 0xf;
Kumar Gala39aaca12009-03-19 02:46:19 -0500109 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
110
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500111 sysInfo->freqProcessor[cpu] =
Kumar Gala39aaca12009-03-19 02:46:19 -0500112 freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
113 }
114
115#define PME_CLK_SEL 0x80000000
116#define FM1_CLK_SEL 0x40000000
117#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600118#define HWA_ASYNC_DIV 0x04000000
119#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
120#define HWA_CC_PLL 1
Timur Tabi49054432012-10-05 11:09:19 +0000121#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
122#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600123#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
Wolfgang Denkcd6881b2011-05-19 22:21:41 +0200124#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600125#else
126#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
127#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500128 rcw_tmp = in_be32(&gur->rcwsr[7]);
129
130#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600131 if (rcw_tmp & PME_CLK_SEL) {
132 if (rcw_tmp & HWA_ASYNC_DIV)
133 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
134 else
135 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
136 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600137 sysInfo->freqPME = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600138 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500139#endif
140
141#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600142 if (rcw_tmp & FM1_CLK_SEL) {
143 if (rcw_tmp & HWA_ASYNC_DIV)
144 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
145 else
146 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
147 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600148 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600149 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500150#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600151 if (rcw_tmp & FM2_CLK_SEL) {
152 if (rcw_tmp & HWA_ASYNC_DIV)
153 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
154 else
155 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
156 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600157 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600158 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500159#endif
160#endif
161
162#else
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500163 uint plat_ratio,e500_ratio,half_freqSystemBus;
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530164#if defined(CONFIG_FSL_LBC)
Trent Piephoada591d2008-12-03 15:16:37 -0800165 uint lcrr_div;
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530166#endif
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500167 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400168#ifdef CONFIG_QE
Haiying Wanga52d2f82011-02-11 01:25:30 -0600169 __maybe_unused u32 qe_ratio;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400170#endif
wdenk42d1f032003-10-15 23:53:47 +0000171
172 plat_ratio = (gur->porpllsr) & 0x0000003e;
173 plat_ratio >>= 1;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500174 sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500175
176 /* Divide before multiply to avoid integer
177 * overflow for processor speeds above 2GHz */
178 half_freqSystemBus = sysInfo->freqSystemBus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530179 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500180 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
181 sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
182 }
James Yanga3e77fa2008-02-08 18:05:08 -0600183
184 /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
Kumar Galad4357932007-12-07 04:59:26 -0600185 sysInfo->freqDDRBus = sysInfo->freqSystemBus;
186
187#ifdef CONFIG_DDR_CLK_FREQ
188 {
Jason Jinc0391112008-09-27 14:40:57 +0800189 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
190 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600191 if (ddr_ratio != 0x7)
192 sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
193 }
194#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800195
Haiying Wangb3d7f202009-05-20 12:30:29 -0400196#ifdef CONFIG_QE
York Sunbe7bebe2012-08-10 11:07:26 +0000197#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
Haiying Wanga52d2f82011-02-11 01:25:30 -0600198 sysInfo->freqQE = sysInfo->freqSystemBus;
199#else
Haiying Wangb3d7f202009-05-20 12:30:29 -0400200 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
201 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
202 sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
203#endif
Haiying Wanga52d2f82011-02-11 01:25:30 -0600204#endif
Haiying Wangb3d7f202009-05-20 12:30:29 -0400205
Haiying Wang24995d82011-01-20 22:26:31 +0000206#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala939cdcd2011-03-10 06:09:20 -0600207 sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
Haiying Wang24995d82011-01-20 22:26:31 +0000208#endif
209
210#endif /* CONFIG_FSL_CORENET */
211
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530212#if defined(CONFIG_FSL_LBC)
Trent Piephoada591d2008-12-03 15:16:37 -0800213#if defined(CONFIG_SYS_LBC_LCRR)
214 /* We will program LCRR to this value later */
215 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
216#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500217 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800218#endif
219 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800220#if defined(CONFIG_FSL_CORENET)
221 /* If this is corenet based SoC, bit-representation
222 * for four times the clock divider values.
223 */
224 lcrr_div *= 4;
225#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800226 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
227 /*
228 * Yes, the entire PQ38 family use the same
229 * bit-representation for twice the clock divider values.
230 */
231 lcrr_div *= 2;
232#endif
233 sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
234 } else {
235 /* In case anyone cares what the unknown value is */
236 sysInfo->freqLocalBus = lcrr_div;
237 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530238#endif
Kumar Gala800c73c2012-10-08 07:44:06 +0000239
240#if defined(CONFIG_FSL_IFC)
241 ccr = in_be32(&ifc_regs->ifc_ccr);
242 ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
243
244 sysInfo->freqLocalBus = sysInfo->freqSystemBus / ccr;
245#endif
wdenk42d1f032003-10-15 23:53:47 +0000246}
247
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500248
wdenk42d1f032003-10-15 23:53:47 +0000249int get_clocks (void)
250{
wdenk42d1f032003-10-15 23:53:47 +0000251 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500252#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500254#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500255#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000257 uint sccr, dfbrg;
258
259 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600260 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
261 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000262 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
263#endif
264 get_sys_info (&sys_info);
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500265 gd->cpu_clk = sys_info.freqProcessor[0];
wdenk42d1f032003-10-15 23:53:47 +0000266 gd->bus_clk = sys_info.freqSystemBus;
James Yanga3e77fa2008-02-08 18:05:08 -0600267 gd->mem_clk = sys_info.freqDDRBus;
Trent Piephoada591d2008-12-03 15:16:37 -0800268 gd->lbc_clk = sys_info.freqLocalBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500269
Haiying Wangb3d7f202009-05-20 12:30:29 -0400270#ifdef CONFIG_QE
271 gd->qe_clk = sys_info.freqQE;
272 gd->brg_clk = gd->qe_clk / 2;
273#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500274 /*
275 * The base clock for I2C depends on the actual SOC. Unfortunately,
276 * there is no pattern that can be used to determine the frequency, so
277 * the only choice is to look up the actual SOC number and use the value
278 * for that SOC. This information is taken from application note
279 * AN2919.
280 */
281#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
282 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
Timur Tabi943afa22008-01-09 14:35:26 -0600283 gd->i2c1_clk = sys_info.freqSystemBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500284#elif defined(CONFIG_MPC8544)
285 /*
286 * On the 8544, the I2C clock is the same as the SEC clock. This can be
287 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
288 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
289 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
290 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
291 */
292 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Wolfgang Grandeggerdffd2442008-09-30 10:55:57 +0200293 gd->i2c1_clk = sys_info.freqSystemBus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500294 else
295 gd->i2c1_clk = sys_info.freqSystemBus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500296#else
297 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
298 gd->i2c1_clk = sys_info.freqSystemBus / 2;
299#endif
300 gd->i2c2_clk = gd->i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600301
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530302#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530303#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
304 defined(CONFIG_P1014)
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400305 gd->sdhc_clk = gd->bus_clk;
306#else
Kumar Galaef50d6c2008-08-12 11:14:19 -0500307 gd->sdhc_clk = gd->bus_clk / 2;
308#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400309#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500310
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500311#if defined(CONFIG_CPM2)
wdenk42d1f032003-10-15 23:53:47 +0000312 gd->vco_out = 2*sys_info.freqSystemBus;
313 gd->cpm_clk = gd->vco_out / 2;
314 gd->scc_clk = gd->vco_out / 4;
315 gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
316#endif
317
318 if(gd->cpu_clk != 0) return (0);
319 else return (1);
320}
321
322
323/********************************************
324 * get_bus_freq
325 * return system bus freq in Hz
326 *********************************************/
327ulong get_bus_freq (ulong dummy)
328{
James Yanga3e77fa2008-02-08 18:05:08 -0600329 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000330}
Kumar Galad4357932007-12-07 04:59:26 -0600331
332/********************************************
333 * get_ddr_freq
334 * return ddr bus freq in Hz
335 *********************************************/
336ulong get_ddr_freq (ulong dummy)
337{
James Yanga3e77fa2008-02-08 18:05:08 -0600338 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600339}