Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 1 | /* |
| 2 | * XGL |
| 3 | * |
| 4 | * Copyright (C) 2014 LunarG, Inc. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included |
| 14 | * in all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
Chia-I Wu | 44e4236 | 2014-09-02 08:32:09 +0800 | [diff] [blame] | 23 | * |
| 24 | * Authors: |
| 25 | * Courtney Goeltzenleuchter <courtney@lunarg.com> |
| 26 | * Chia-I Wu <olv@lunarg.com> |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 27 | */ |
| 28 | |
| 29 | #ifndef PIPELINE_H |
| 30 | #define PIPELINE_H |
| 31 | |
| 32 | #include "intel.h" |
| 33 | #include "obj.h" |
| 34 | #include "dev.h" |
| 35 | |
Chia-I Wu | 2098376 | 2014-09-02 12:07:28 +0800 | [diff] [blame^] | 36 | #define INTEL_PIPELINE_RMAP_SLOT_RT ((XGL_UINT) -1) |
| 37 | #define INTEL_PIPELINE_RMAP_SLOT_DYN ((XGL_UINT) -2) |
| 38 | struct intel_pipeline_rmap_slot { |
Chia-I Wu | 1f7540b | 2014-08-22 13:56:18 +0800 | [diff] [blame] | 39 | /* |
| 40 | * |
| 41 | * When path_len is 0, the slot is unused. |
| 42 | * When path_len is 1, the slot uses descriptor "index". |
| 43 | * When path_len is INTEL_RMAP_SLOT_RT, the slot uses RT "index". |
| 44 | * When path_len is INTEL_RMAP_SLOT_DYN, the slot uses the dynamic view. |
| 45 | * Otherwise, the slot uses "path" to find the descriptor. |
| 46 | */ |
| 47 | XGL_UINT path_len; |
| 48 | |
| 49 | union { |
| 50 | XGL_UINT index; |
| 51 | XGL_UINT *path; |
| 52 | } u; |
| 53 | }; |
| 54 | |
| 55 | /** |
| 56 | * Shader resource mapping. |
| 57 | */ |
Chia-I Wu | 2098376 | 2014-09-02 12:07:28 +0800 | [diff] [blame^] | 58 | struct intel_pipeline_rmap { |
Chia-I Wu | 1f7540b | 2014-08-22 13:56:18 +0800 | [diff] [blame] | 59 | /* this is not an intel_obj */ |
| 60 | |
| 61 | XGL_UINT rt_count; |
| 62 | XGL_UINT resource_count; |
| 63 | XGL_UINT uav_count; |
| 64 | XGL_UINT sampler_count; |
| 65 | |
| 66 | /* |
| 67 | * rt_count slots + |
| 68 | * resource_count slots + |
| 69 | * uav_count slots + |
| 70 | * sampler_count slots |
| 71 | */ |
Chia-I Wu | 2098376 | 2014-09-02 12:07:28 +0800 | [diff] [blame^] | 72 | struct intel_pipeline_rmap_slot *slots; |
Chia-I Wu | 1f7540b | 2014-08-22 13:56:18 +0800 | [diff] [blame] | 73 | XGL_UINT slot_count; |
| 74 | }; |
| 75 | |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 76 | #define SHADER_VERTEX_FLAG (1 << XGL_SHADER_STAGE_VERTEX) |
| 77 | #define SHADER_TESS_CONTROL_FLAG (1 << XGL_SHADER_STAGE_TESS_CONTROL) |
| 78 | #define SHADER_TESS_EVAL_FLAG (1 << XGL_SHADER_STAGE_TESS_EVALUATION) |
| 79 | #define SHADER_GEOMETRY_FLAG (1 << XGL_SHADER_STAGE_GEOMETRY) |
| 80 | #define SHADER_FRAGMENT_FLAG (1 << XGL_SHADER_STAGE_FRAGMENT) |
| 81 | #define SHADER_COMPUTE_FLAG (1 << XGL_SHADER_STAGE_COMPUTE) |
| 82 | |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 83 | struct intel_pipeline_shader { |
| 84 | /* this is not an intel_obj */ |
| 85 | |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 86 | void *pCode; |
| 87 | uint32_t codeSize; |
Courtney Goeltzenleuchter | c4ef614 | 2014-08-29 16:25:30 -0600 | [diff] [blame] | 88 | |
| 89 | /* |
| 90 | * must grab everything we need from shader object as that |
| 91 | * can go away after the pipeline is created |
| 92 | */ |
| 93 | XGL_FLAGS uses; |
| 94 | |
| 95 | XGL_UINT in_count; |
| 96 | XGL_UINT out_count; |
| 97 | |
| 98 | XGL_UINT sampler_count; |
| 99 | XGL_UINT surface_count; |
| 100 | |
| 101 | /* |
| 102 | * Used by 3DSTATE_VS command |
| 103 | */ |
| 104 | XGL_UINT urb_grf_start; |
| 105 | XGL_UINT urb_read_length; |
| 106 | |
| 107 | XGL_FLAGS barycentric_interps; |
Chia-I Wu | 39026c9 | 2014-09-02 10:03:19 +0800 | [diff] [blame] | 108 | |
Chia-I Wu | 2098376 | 2014-09-02 12:07:28 +0800 | [diff] [blame^] | 109 | struct intel_pipeline_rmap *rmap; |
Chia-I Wu | c3ddee6 | 2014-09-02 10:53:20 +0800 | [diff] [blame] | 110 | |
| 111 | void *pcb; |
| 112 | XGL_SIZE pcb_size; |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 113 | }; |
| 114 | |
Chia-I Wu | 1638c1c | 2014-08-29 14:01:16 +0800 | [diff] [blame] | 115 | /* |
| 116 | * On GEN6, there are |
| 117 | * |
| 118 | * - 3DSTATE_URB (3) |
Chia-I Wu | 4f3612b | 2014-08-29 15:40:39 +0800 | [diff] [blame] | 119 | * - 3DSTATE_VERTEX_ELEMENTS (3) |
Chia-I Wu | 1638c1c | 2014-08-29 14:01:16 +0800 | [diff] [blame] | 120 | * |
| 121 | * On GEN7, there are |
| 122 | * |
| 123 | * - 3DSTATE_URB_x (2*4) |
| 124 | * - 3DSTATE_PUSH_CONSTANT_ALLOC_x (2*5) |
Chia-I Wu | 4f3612b | 2014-08-29 15:40:39 +0800 | [diff] [blame] | 125 | * - 3DSTATE_VERTEX_ELEMENTS (3) |
Chia-I Wu | 1638c1c | 2014-08-29 14:01:16 +0800 | [diff] [blame] | 126 | * - 3DSTATE_HS (7) |
| 127 | * - 3DSTATE_TE (4) |
| 128 | * - 3DSTATE_DS (6) |
| 129 | */ |
Courtney Goeltzenleuchter | dee81a6 | 2014-08-28 18:05:24 -0600 | [diff] [blame] | 130 | #define INTEL_PSO_CMD_ENTRIES 64 |
Courtney Goeltzenleuchter | 814cd29 | 2014-08-28 13:16:27 -0600 | [diff] [blame] | 131 | |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 132 | /** |
| 133 | * 3D pipeline. |
| 134 | */ |
| 135 | struct intel_pipeline { |
| 136 | struct intel_obj obj; |
| 137 | |
| 138 | struct intel_dev *dev; |
| 139 | |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 140 | /* XGL IA_STATE */ |
Courtney Goeltzenleuchter | 4250999 | 2014-08-21 17:33:46 -0600 | [diff] [blame] | 141 | XGL_PIPELINE_IA_STATE_CREATE_INFO ia_state; |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 142 | int prim_type; |
| 143 | bool primitive_restart; |
| 144 | uint32_t primitive_restart_index; |
| 145 | |
| 146 | /* Index of provoking vertex for each prim type */ |
| 147 | int provoking_vertex_tri; |
| 148 | int provoking_vertex_trifan; |
| 149 | int provoking_vertex_line; |
| 150 | |
| 151 | // TODO: This should probably be Intel HW state, not XGL state. |
| 152 | /* Depth Buffer format */ |
| 153 | XGL_FORMAT db_format; |
| 154 | |
| 155 | XGL_PIPELINE_CB_STATE cb_state; |
| 156 | |
| 157 | // XGL_PIPELINE_RS_STATE_CREATE_INFO rs_state; |
| 158 | bool depthClipEnable; |
| 159 | bool rasterizerDiscardEnable; |
| 160 | float pointSize; |
| 161 | |
| 162 | XGL_PIPELINE_TESS_STATE_CREATE_INFO tess_state; |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 163 | |
| 164 | uint32_t active_shaders; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 165 | struct intel_pipeline_shader vs; |
Chia-I Wu | 95959fb | 2014-09-02 11:01:03 +0800 | [diff] [blame] | 166 | struct intel_pipeline_shader tcs; |
| 167 | struct intel_pipeline_shader tes; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 168 | struct intel_pipeline_shader gs; |
| 169 | struct intel_pipeline_shader fs; |
Chia-I Wu | 95959fb | 2014-09-02 11:01:03 +0800 | [diff] [blame] | 170 | struct intel_pipeline_shader cs; |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 171 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 172 | uint32_t wa_flags; |
| 173 | |
Courtney Goeltzenleuchter | 814cd29 | 2014-08-28 13:16:27 -0600 | [diff] [blame] | 174 | uint32_t cmds[INTEL_PSO_CMD_ENTRIES]; |
| 175 | XGL_UINT cmd_len; |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 176 | }; |
| 177 | |
| 178 | static inline struct intel_pipeline *intel_pipeline(XGL_PIPELINE pipeline) |
| 179 | { |
| 180 | return (struct intel_pipeline *) pipeline; |
| 181 | } |
| 182 | |
Courtney Goeltzenleuchter | 4250999 | 2014-08-21 17:33:46 -0600 | [diff] [blame] | 183 | static inline struct intel_pipeline *intel_pipeline_from_base(struct intel_base *base) |
| 184 | { |
| 185 | return (struct intel_pipeline *) base; |
| 186 | } |
| 187 | |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 188 | static inline struct intel_pipeline *intel_pipeline_from_obj(struct intel_obj *obj) |
| 189 | { |
Courtney Goeltzenleuchter | 4250999 | 2014-08-21 17:33:46 -0600 | [diff] [blame] | 190 | return intel_pipeline_from_base(&obj->base); |
Courtney Goeltzenleuchter | 05a6054 | 2014-08-15 14:54:34 -0600 | [diff] [blame] | 191 | } |
| 192 | |
| 193 | XGL_RESULT XGLAPI intelCreateGraphicsPipeline( |
| 194 | XGL_DEVICE device, |
| 195 | const XGL_GRAPHICS_PIPELINE_CREATE_INFO* pCreateInfo, |
| 196 | XGL_PIPELINE* pPipeline); |
| 197 | |
| 198 | XGL_RESULT XGLAPI intelCreateComputePipeline( |
| 199 | XGL_DEVICE device, |
| 200 | const XGL_COMPUTE_PIPELINE_CREATE_INFO* pCreateInfo, |
| 201 | XGL_PIPELINE* pPipeline); |
| 202 | |
| 203 | XGL_RESULT XGLAPI intelStorePipeline( |
| 204 | XGL_PIPELINE pipeline, |
| 205 | XGL_SIZE* pDataSize, |
| 206 | XGL_VOID* pData); |
| 207 | |
| 208 | XGL_RESULT XGLAPI intelLoadPipeline( |
| 209 | XGL_DEVICE device, |
| 210 | XGL_SIZE dataSize, |
| 211 | const XGL_VOID* pData, |
| 212 | XGL_PIPELINE* pPipeline); |
| 213 | |
| 214 | XGL_RESULT XGLAPI intelCreatePipelineDelta( |
| 215 | XGL_DEVICE device, |
| 216 | XGL_PIPELINE p1, |
| 217 | XGL_PIPELINE p2, |
| 218 | XGL_PIPELINE_DELTA* delta); |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 219 | |
| 220 | #endif /* PIPELINE_H */ |