blob: 7a82d551b3e15418ae5f46a26d8a210f77527ac8 [file] [log] [blame]
Chia-I Wuc14d1562014-10-17 09:49:22 +08001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
26 */
27
Chia-I Wu714df452015-01-01 07:55:04 +080028#include "buf.h"
Chia-I Wuc14d1562014-10-17 09:49:22 +080029#include "img.h"
30#include "mem.h"
Chia-I Wu429a0aa2014-10-24 11:57:51 +080031#include "state.h"
Chia-I Wuc14d1562014-10-17 09:49:22 +080032#include "cmd_priv.h"
33
Chia-I Wu714df452015-01-01 07:55:04 +080034static XGL_RESULT cmd_meta_create_buf_view(struct intel_cmd *cmd,
35 XGL_BUFFER buf,
36 XGL_GPU_SIZE range,
37 XGL_FORMAT format,
38 struct intel_buf_view **view)
Chia-I Wuc14d1562014-10-17 09:49:22 +080039{
Chia-I Wu714df452015-01-01 07:55:04 +080040 XGL_BUFFER_VIEW_CREATE_INFO info;
Chia-I Wuc14d1562014-10-17 09:49:22 +080041
42 memset(&info, 0, sizeof(info));
Chia-I Wu714df452015-01-01 07:55:04 +080043 info.sType = XGL_STRUCTURE_TYPE_BUFFER_VIEW_CREATE_INFO;
44 info.buffer = buf;
45 info.viewType = XGL_BUFFER_VIEW_TYPED;
Chia-I Wuc14d1562014-10-17 09:49:22 +080046 info.stride = icd_format_get_size(format);
47 info.format = format;
Chia-I Wu714df452015-01-01 07:55:04 +080048 info.range = range;
Chia-I Wuc14d1562014-10-17 09:49:22 +080049
Chia-I Wubc7a30c2014-12-13 15:54:10 +080050 /*
51 * We do not rely on the hardware to avoid out-of-bound access. But we do
52 * not want the hardware to ignore the last element either.
53 */
54 if (info.range % info.stride)
55 info.range += info.stride - (info.range % info.stride);
56
Chia-I Wu714df452015-01-01 07:55:04 +080057 return intel_buf_view_create(cmd->dev, &info, view);
Chia-I Wuc14d1562014-10-17 09:49:22 +080058}
59
Chia-I Wu714df452015-01-01 07:55:04 +080060static void cmd_meta_set_src_for_buf(struct intel_cmd *cmd,
61 const struct intel_buf *buf,
Chia-I Wuc14d1562014-10-17 09:49:22 +080062 XGL_FORMAT format,
63 struct intel_cmd_meta *meta)
64{
Chia-I Wu714df452015-01-01 07:55:04 +080065 struct intel_buf_view *view;
66 XGL_RESULT res;
Chia-I Wuc14d1562014-10-17 09:49:22 +080067
Chia-I Wu714df452015-01-01 07:55:04 +080068 res = cmd_meta_create_buf_view(cmd, (XGL_BUFFER) buf,
69 buf->size, format, &view);
70 if (res != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -070071 cmd_fail(cmd, res);
Chia-I Wu714df452015-01-01 07:55:04 +080072 return;
73 }
Chia-I Wuc14d1562014-10-17 09:49:22 +080074
75 meta->src.valid = true;
76
Chia-I Wu714df452015-01-01 07:55:04 +080077 memcpy(meta->src.surface, view->cmd,
78 sizeof(view->cmd[0]) * view->cmd_len);
79 meta->src.surface_len = view->cmd_len;
Chia-I Wuc14d1562014-10-17 09:49:22 +080080
Chia-I Wu714df452015-01-01 07:55:04 +080081 intel_buf_view_destroy(view);
82
83 meta->src.reloc_target = (intptr_t) buf->obj.mem->bo;
Chia-I Wuc14d1562014-10-17 09:49:22 +080084 meta->src.reloc_offset = 0;
85 meta->src.reloc_flags = 0;
86}
87
Chia-I Wu714df452015-01-01 07:55:04 +080088static void cmd_meta_set_dst_for_buf(struct intel_cmd *cmd,
89 const struct intel_buf *buf,
Chia-I Wuc14d1562014-10-17 09:49:22 +080090 XGL_FORMAT format,
91 struct intel_cmd_meta *meta)
92{
Chia-I Wu714df452015-01-01 07:55:04 +080093 struct intel_buf_view *view;
94 XGL_RESULT res;
Chia-I Wuc14d1562014-10-17 09:49:22 +080095
Chia-I Wu714df452015-01-01 07:55:04 +080096 res = cmd_meta_create_buf_view(cmd, (XGL_BUFFER) buf,
97 buf->size, format, &view);
98 if (res != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -070099 cmd_fail(cmd, res);
Chia-I Wu714df452015-01-01 07:55:04 +0800100 return;
101 }
Chia-I Wuc14d1562014-10-17 09:49:22 +0800102
103 meta->dst.valid = true;
104
Chia-I Wu714df452015-01-01 07:55:04 +0800105 memcpy(meta->dst.surface, view->cmd,
106 sizeof(view->cmd[0]) * view->cmd_len);
107 meta->dst.surface_len = view->cmd_len;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800108
Chia-I Wu714df452015-01-01 07:55:04 +0800109 intel_buf_view_destroy(view);
110
111 meta->dst.reloc_target = (intptr_t) buf->obj.mem->bo;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800112 meta->dst.reloc_offset = 0;
Chia-I Wuc5e2ae32014-11-25 11:00:12 +0800113 meta->dst.reloc_flags = INTEL_RELOC_WRITE;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800114}
115
116static void cmd_meta_set_src_for_img(struct intel_cmd *cmd,
117 const struct intel_img *img,
118 XGL_FORMAT format,
119 XGL_IMAGE_ASPECT aspect,
120 struct intel_cmd_meta *meta)
121{
122 XGL_IMAGE_VIEW_CREATE_INFO info;
123 struct intel_img_view *view;
124 XGL_RESULT ret;
125
126 memset(&info, 0, sizeof(info));
127 info.sType = XGL_STRUCTURE_TYPE_IMAGE_VIEW_CREATE_INFO;
128 info.image = (XGL_IMAGE) img;
129
130 switch (img->type) {
131 case XGL_IMAGE_1D:
132 info.viewType = XGL_IMAGE_VIEW_1D;
133 break;
134 case XGL_IMAGE_2D:
135 info.viewType = XGL_IMAGE_VIEW_2D;
136 break;
137 case XGL_IMAGE_3D:
138 info.viewType = XGL_IMAGE_VIEW_3D;
139 break;
140 default:
141 break;
142 }
143
144 info.format = format;
145 info.channels.r = XGL_CHANNEL_SWIZZLE_R;
146 info.channels.g = XGL_CHANNEL_SWIZZLE_G;
147 info.channels.b = XGL_CHANNEL_SWIZZLE_B;
148 info.channels.a = XGL_CHANNEL_SWIZZLE_A;
149 info.subresourceRange.aspect = aspect;
150 info.subresourceRange.baseMipLevel = 0;
151 info.subresourceRange.mipLevels = XGL_LAST_MIP_OR_SLICE;
152 info.subresourceRange.baseArraySlice = 0;
153 info.subresourceRange.arraySize = XGL_LAST_MIP_OR_SLICE;
154
155 ret = intel_img_view_create(cmd->dev, &info, &view);
156 if (ret != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700157 cmd_fail(cmd, ret);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800158 return;
159 }
160
161 meta->src.valid = true;
162
163 memcpy(meta->src.surface, view->cmd,
164 sizeof(view->cmd[0]) * view->cmd_len);
165 meta->src.surface_len = view->cmd_len;
166
167 meta->src.reloc_target = (intptr_t) img->obj.mem->bo;
168 meta->src.reloc_offset = 0;
169 meta->src.reloc_flags = 0;
170
171 intel_img_view_destroy(view);
172}
173
Chia-I Wu83084ba2014-12-04 12:49:52 +0800174static void cmd_meta_adjust_compressed_dst(struct intel_cmd *cmd,
175 const struct intel_img *img,
176 struct intel_cmd_meta *meta)
177{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600178 int32_t w, h, layer;
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800179 unsigned x_offset, y_offset;
Chia-I Wu83084ba2014-12-04 12:49:52 +0800180
181 if (cmd_gen(cmd) >= INTEL_GEN(7)) {
182 w = GEN_EXTRACT(meta->dst.surface[2], GEN7_SURFACE_DW2_WIDTH);
183 h = GEN_EXTRACT(meta->dst.surface[2], GEN7_SURFACE_DW2_HEIGHT);
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800184 layer = GEN_EXTRACT(meta->dst.surface[4],
185 GEN7_SURFACE_DW4_MIN_ARRAY_ELEMENT);
Chia-I Wu83084ba2014-12-04 12:49:52 +0800186 } else {
187 w = GEN_EXTRACT(meta->dst.surface[2], GEN6_SURFACE_DW2_WIDTH);
188 h = GEN_EXTRACT(meta->dst.surface[2], GEN6_SURFACE_DW2_HEIGHT);
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800189 layer = GEN_EXTRACT(meta->dst.surface[4],
190 GEN6_SURFACE_DW4_MIN_ARRAY_ELEMENT);
Chia-I Wu83084ba2014-12-04 12:49:52 +0800191 }
192
193 /* note that the width/height fields have the real values minus 1 */
194 w = (w + img->layout.block_width) / img->layout.block_width - 1;
195 h = (h + img->layout.block_height) / img->layout.block_height - 1;
196
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800197 /* adjust width and height */
Chia-I Wu83084ba2014-12-04 12:49:52 +0800198 if (cmd_gen(cmd) >= INTEL_GEN(7)) {
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800199 meta->dst.surface[2] &= ~(GEN7_SURFACE_DW2_WIDTH__MASK |
200 GEN7_SURFACE_DW2_HEIGHT__MASK);
Chia-I Wu83084ba2014-12-04 12:49:52 +0800201 meta->dst.surface[2] |= GEN_SHIFT32(w, GEN7_SURFACE_DW2_WIDTH) |
202 GEN_SHIFT32(h, GEN7_SURFACE_DW2_HEIGHT);
203 } else {
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800204 meta->dst.surface[2] &= ~(GEN6_SURFACE_DW2_WIDTH__MASK |
205 GEN6_SURFACE_DW2_HEIGHT__MASK);
Chia-I Wu83084ba2014-12-04 12:49:52 +0800206 meta->dst.surface[2] |= GEN_SHIFT32(w, GEN6_SURFACE_DW2_WIDTH) |
207 GEN_SHIFT32(h, GEN6_SURFACE_DW2_HEIGHT);
208 }
Chia-I Wu0d8c2ee2014-12-04 13:06:45 +0800209
210 if (!layer)
211 return;
212
213 meta->dst.reloc_offset = intel_layout_get_slice_tile_offset(&img->layout,
214 0, layer, &x_offset, &y_offset);
215
216 /*
217 * The lower 2 bits (or 1 bit for Y) are missing. This may be a problem
218 * for small images (16x16 or smaller). We will need to adjust the
219 * drawing rectangle instead.
220 */
221 x_offset = (x_offset / img->layout.block_width) >> 2;
222 y_offset = (y_offset / img->layout.block_height) >> 1;
223
224 /* adjust min array element and X/Y offsets */
225 if (cmd_gen(cmd) >= INTEL_GEN(7)) {
226 meta->dst.surface[4] &= ~GEN7_SURFACE_DW4_MIN_ARRAY_ELEMENT__MASK;
227 meta->dst.surface[5] |= GEN_SHIFT32(x_offset, GEN7_SURFACE_DW5_X_OFFSET) |
228 GEN_SHIFT32(y_offset, GEN7_SURFACE_DW5_Y_OFFSET);
229 } else {
230 meta->dst.surface[4] &= ~GEN6_SURFACE_DW4_MIN_ARRAY_ELEMENT__MASK;
231 meta->dst.surface[5] |= GEN_SHIFT32(x_offset, GEN6_SURFACE_DW5_X_OFFSET) |
232 GEN_SHIFT32(y_offset, GEN6_SURFACE_DW5_Y_OFFSET);
233 }
Chia-I Wu83084ba2014-12-04 12:49:52 +0800234}
235
Chia-I Wuc14d1562014-10-17 09:49:22 +0800236static void cmd_meta_set_dst_for_img(struct intel_cmd *cmd,
237 const struct intel_img *img,
238 XGL_FORMAT format,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600239 uint32_t lod, uint32_t layer,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800240 struct intel_cmd_meta *meta)
241{
242 XGL_COLOR_ATTACHMENT_VIEW_CREATE_INFO info;
243 struct intel_rt_view *rt;
244 XGL_RESULT ret;
245
246 memset(&info, 0, sizeof(info));
247 info.sType = XGL_STRUCTURE_TYPE_COLOR_ATTACHMENT_VIEW_CREATE_INFO;
248 info.image = (XGL_IMAGE) img;
249 info.format = format;
250 info.mipLevel = lod;
251 info.baseArraySlice = layer;
252 info.arraySize = 1;
253
254 ret = intel_rt_view_create(cmd->dev, &info, &rt);
255 if (ret != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700256 cmd_fail(cmd, ret);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800257 return;
258 }
259
260 meta->dst.valid = true;
261
262 memcpy(meta->dst.surface, rt->cmd, sizeof(rt->cmd[0]) * rt->cmd_len);
263 meta->dst.surface_len = rt->cmd_len;
264
265 meta->dst.reloc_target = (intptr_t) img->obj.mem->bo;
266 meta->dst.reloc_offset = 0;
Chia-I Wuc5e2ae32014-11-25 11:00:12 +0800267 meta->dst.reloc_flags = INTEL_RELOC_WRITE;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800268
Chia-I Wu83084ba2014-12-04 12:49:52 +0800269 if (icd_format_is_compressed(img->layout.format))
270 cmd_meta_adjust_compressed_dst(cmd, img, meta);
271
Chia-I Wuc14d1562014-10-17 09:49:22 +0800272 intel_rt_view_destroy(rt);
273}
274
275static void cmd_meta_set_src_for_writer(struct intel_cmd *cmd,
276 enum intel_cmd_writer_type writer,
277 XGL_GPU_SIZE size,
278 XGL_FORMAT format,
279 struct intel_cmd_meta *meta)
280{
Chia-I Wu714df452015-01-01 07:55:04 +0800281 struct intel_buf_view *view;
282 XGL_RESULT res;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800283
Chia-I Wu714df452015-01-01 07:55:04 +0800284 res = cmd_meta_create_buf_view(cmd, (XGL_BUFFER) XGL_NULL_HANDLE,
285 size, format, &view);
286 if (res != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700287 cmd_fail(cmd, res);
Chia-I Wu714df452015-01-01 07:55:04 +0800288 return;
289 }
Chia-I Wuc14d1562014-10-17 09:49:22 +0800290
291 meta->src.valid = true;
292
Chia-I Wu714df452015-01-01 07:55:04 +0800293 memcpy(meta->src.surface, view->cmd,
294 sizeof(view->cmd[0]) * view->cmd_len);
295 meta->src.surface_len = view->cmd_len;
296
297 intel_buf_view_destroy(view);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800298
299 meta->src.reloc_target = (intptr_t) writer;
300 meta->src.reloc_offset = 0;
301 meta->src.reloc_flags = INTEL_CMD_RELOC_TARGET_IS_WRITER;
302}
303
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800304static void cmd_meta_set_ds_view(struct intel_cmd *cmd,
305 const struct intel_img *img,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600306 uint32_t lod, uint32_t layer,
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800307 struct intel_cmd_meta *meta)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800308{
309 XGL_DEPTH_STENCIL_VIEW_CREATE_INFO info;
310 struct intel_ds_view *ds;
311 XGL_RESULT ret;
312
313 memset(&info, 0, sizeof(info));
314 info.sType = XGL_STRUCTURE_TYPE_DEPTH_STENCIL_VIEW_CREATE_INFO;
315 info.image = (XGL_IMAGE) img;
316 info.mipLevel = lod;
317 info.baseArraySlice = layer;
318 info.arraySize = 1;
319
320 ret = intel_ds_view_create(cmd->dev, &info, &ds);
321 if (ret != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700322 cmd_fail(cmd, ret);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800323 return;
324 }
325
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800326 meta->ds.view = ds;
327}
328
329static void cmd_meta_set_ds_state(struct intel_cmd *cmd,
330 XGL_IMAGE_ASPECT aspect,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600331 uint32_t stencil_ref,
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800332 struct intel_cmd_meta *meta)
333{
Tony Barbourfa6cac72015-01-16 14:27:35 -0700334 meta->ds.stencil_ref = stencil_ref;
335 meta->ds.aspect = aspect;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800336}
337
338static enum intel_dev_meta_shader get_shader_id(const struct intel_dev *dev,
339 const struct intel_img *img,
340 bool copy_array)
341{
342 enum intel_dev_meta_shader shader_id;
343
344 switch (img->type) {
345 case XGL_IMAGE_1D:
346 shader_id = (copy_array) ?
347 INTEL_DEV_META_FS_COPY_1D_ARRAY : INTEL_DEV_META_FS_COPY_1D;
348 break;
349 case XGL_IMAGE_2D:
350 shader_id = (img->samples > 1) ? INTEL_DEV_META_FS_COPY_2D_MS :
351 (copy_array) ? INTEL_DEV_META_FS_COPY_2D_ARRAY :
352 INTEL_DEV_META_FS_COPY_2D;
353 break;
354 case XGL_IMAGE_3D:
355 default:
356 shader_id = INTEL_DEV_META_FS_COPY_2D_ARRAY;
357 break;
358 }
359
360 return shader_id;
361}
362
Chia-I Wuf3a27252014-11-24 15:27:01 +0800363static bool cmd_meta_mem_dword_aligned(const struct intel_cmd *cmd,
364 XGL_GPU_SIZE src_offset,
365 XGL_GPU_SIZE dst_offset,
366 XGL_GPU_SIZE size)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800367{
Chia-I Wuf3a27252014-11-24 15:27:01 +0800368 return !((src_offset | dst_offset | size) & 0x3);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800369}
370
371static XGL_FORMAT cmd_meta_img_raw_format(const struct intel_cmd *cmd,
372 XGL_FORMAT format)
373{
Chia-I Wuffdde352014-12-20 15:12:16 +0800374 switch (icd_format_get_size(format)) {
375 case 1:
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700376 format = XGL_FMT_R8_UINT;
Chia-I Wuffdde352014-12-20 15:12:16 +0800377 break;
378 case 2:
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700379 format = XGL_FMT_R16_UINT;
Chia-I Wuffdde352014-12-20 15:12:16 +0800380 break;
381 case 4:
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700382 format = XGL_FMT_R32_UINT;
Chia-I Wuffdde352014-12-20 15:12:16 +0800383 break;
384 case 8:
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700385 format = XGL_FMT_R32G32_UINT;
Chia-I Wuffdde352014-12-20 15:12:16 +0800386 break;
387 case 16:
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700388 format = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wuffdde352014-12-20 15:12:16 +0800389 break;
390 default:
391 assert(!"unsupported image format for raw blit op");
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700392 format = XGL_FMT_UNDEFINED;
Chia-I Wuffdde352014-12-20 15:12:16 +0800393 break;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800394 }
395
396 return format;
397}
398
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600399ICD_EXPORT void XGLAPI xglCmdCopyBuffer(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800400 XGL_CMD_BUFFER cmdBuffer,
Chia-I Wu714df452015-01-01 07:55:04 +0800401 XGL_BUFFER srcBuffer,
402 XGL_BUFFER destBuffer,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600403 uint32_t regionCount,
Chia-I Wu714df452015-01-01 07:55:04 +0800404 const XGL_BUFFER_COPY* pRegions)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800405{
406 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
Chia-I Wu714df452015-01-01 07:55:04 +0800407 struct intel_buf *src = intel_buf(srcBuffer);
408 struct intel_buf *dst = intel_buf(destBuffer);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800409 struct intel_cmd_meta meta;
410 XGL_FORMAT format;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600411 uint32_t i;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800412
413 memset(&meta, 0, sizeof(meta));
Chia-I Wuf3a27252014-11-24 15:27:01 +0800414 meta.mode = INTEL_CMD_META_VS_POINTS;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800415
Chia-I Wuc14d1562014-10-17 09:49:22 +0800416 meta.height = 1;
417 meta.samples = 1;
418
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700419 format = XGL_FMT_UNDEFINED;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800420
421 for (i = 0; i < regionCount; i++) {
Chia-I Wu714df452015-01-01 07:55:04 +0800422 const XGL_BUFFER_COPY *region = &pRegions[i];
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700423 XGL_FORMAT fmt;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800424
Chia-I Wuf3a27252014-11-24 15:27:01 +0800425 meta.src.x = region->srcOffset;
426 meta.dst.x = region->destOffset;
427 meta.width = region->copySize;
428
429 if (cmd_meta_mem_dword_aligned(cmd, region->srcOffset,
430 region->destOffset, region->copySize)) {
431 meta.shader_id = INTEL_DEV_META_VS_COPY_MEM;
432 meta.src.x /= 4;
433 meta.dst.x /= 4;
434 meta.width /= 4;
435
436 /*
437 * INTEL_DEV_META_VS_COPY_MEM is untyped but expects the stride to
438 * be 16
439 */
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700440 fmt = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wuf3a27252014-11-24 15:27:01 +0800441 } else {
442 if (cmd_gen(cmd) == INTEL_GEN(6)) {
443 intel_dev_log(cmd->dev, XGL_DBG_MSG_ERROR,
444 XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, 0, 0,
Chia-I Wu714df452015-01-01 07:55:04 +0800445 "unaligned xglCmdCopyBuffer unsupported");
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700446 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wuf3a27252014-11-24 15:27:01 +0800447 continue;
448 }
449
450 meta.shader_id = INTEL_DEV_META_VS_COPY_MEM_UNALIGNED;
451
452 /*
453 * INTEL_DEV_META_VS_COPY_MEM_UNALIGNED is untyped but expects the
454 * stride to be 4
455 */
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700456 fmt = XGL_FMT_R8G8B8A8_UINT;
Chia-I Wuf3a27252014-11-24 15:27:01 +0800457 }
Chia-I Wuc14d1562014-10-17 09:49:22 +0800458
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700459 if (format != fmt) {
460 format = fmt;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800461
Chia-I Wu714df452015-01-01 07:55:04 +0800462 cmd_meta_set_src_for_buf(cmd, src, format, &meta);
463 cmd_meta_set_dst_for_buf(cmd, dst, format, &meta);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800464 }
465
Chia-I Wuc14d1562014-10-17 09:49:22 +0800466 cmd_draw_meta(cmd, &meta);
467 }
468}
469
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600470ICD_EXPORT void XGLAPI xglCmdCopyImage(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800471 XGL_CMD_BUFFER cmdBuffer,
472 XGL_IMAGE srcImage,
473 XGL_IMAGE destImage,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600474 uint32_t regionCount,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800475 const XGL_IMAGE_COPY* pRegions)
476{
477 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
478 struct intel_img *src = intel_img(srcImage);
479 struct intel_img *dst = intel_img(destImage);
480 struct intel_cmd_meta meta;
481 XGL_FORMAT raw_format;
Cody Northrop30a2b462015-02-10 09:28:30 -0700482 bool raw_copy = false;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600483 uint32_t i;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800484
485 if (src->type != dst->type) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700486 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800487 return;
488 }
489
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700490 if (src->layout.format == dst->layout.format) {
Chia-I Wuc14d1562014-10-17 09:49:22 +0800491 raw_copy = true;
492 raw_format = cmd_meta_img_raw_format(cmd, src->layout.format);
493 } else if (icd_format_is_compressed(src->layout.format) ||
494 icd_format_is_compressed(dst->layout.format)) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700495 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800496 return;
497 }
498
499 memset(&meta, 0, sizeof(meta));
Chia-I Wu29e6f502014-11-24 14:27:29 +0800500 meta.mode = INTEL_CMD_META_FS_RECT;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800501
502 cmd_meta_set_src_for_img(cmd, src,
503 (raw_copy) ? raw_format : src->layout.format,
504 XGL_IMAGE_ASPECT_COLOR, &meta);
505
506 meta.samples = dst->samples;
507
508 for (i = 0; i < regionCount; i++) {
509 const XGL_IMAGE_COPY *region = &pRegions[i];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600510 uint32_t j;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800511
512 meta.shader_id = get_shader_id(cmd->dev, src,
513 (region->extent.depth > 1));
514
515 meta.src.lod = region->srcSubresource.mipLevel;
516 meta.src.layer = region->srcSubresource.arraySlice +
517 region->srcOffset.z;
518 meta.src.x = region->srcOffset.x;
519 meta.src.y = region->srcOffset.y;
520
521 meta.dst.lod = region->destSubresource.mipLevel;
522 meta.dst.layer = region->destSubresource.arraySlice +
523 region->destOffset.z;
524 meta.dst.x = region->destOffset.x;
525 meta.dst.y = region->destOffset.y;
526
527 meta.width = region->extent.width;
528 meta.height = region->extent.height;
529
Chia-I Wueccc7682015-03-24 14:15:30 +0800530 if (raw_copy) {
531 const uint32_t block_width =
532 icd_format_get_block_width(raw_format);
533
534 meta.src.x /= block_width;
535 meta.src.y /= block_width;
536 meta.dst.x /= block_width;
537 meta.dst.y /= block_width;
538 meta.width /= block_width;
539 meta.height /= block_width;
540 }
541
Chia-I Wuc14d1562014-10-17 09:49:22 +0800542 for (j = 0; j < region->extent.depth; j++) {
543 cmd_meta_set_dst_for_img(cmd, dst,
544 (raw_copy) ? raw_format : dst->layout.format,
545 meta.dst.lod, meta.dst.layer, &meta);
546
547 cmd_draw_meta(cmd, &meta);
548
549 meta.src.layer++;
550 meta.dst.layer++;
551 }
552 }
553}
554
Courtney Goeltzenleuchterb787a1e2015-03-08 17:02:18 -0600555ICD_EXPORT void XGLAPI xglCmdBlitImage(
556 XGL_CMD_BUFFER cmdBuffer,
557 XGL_IMAGE srcImage,
558 XGL_IMAGE_LAYOUT srcLayout,
559 XGL_IMAGE destImage,
560 XGL_IMAGE_LAYOUT destLayout,
561 uint32_t regionCount,
562 const XGL_IMAGE_BLIT* pRegions)
563{
564 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
565
566 /*
567 * TODO: Implement actual blit function.
568 */
569 cmd_fail(cmd, XGL_ERROR_UNAVAILABLE);
570}
571
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600572ICD_EXPORT void XGLAPI xglCmdCopyBufferToImage(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800573 XGL_CMD_BUFFER cmdBuffer,
Chia-I Wu714df452015-01-01 07:55:04 +0800574 XGL_BUFFER srcBuffer,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800575 XGL_IMAGE destImage,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600576 uint32_t regionCount,
Chia-I Wu714df452015-01-01 07:55:04 +0800577 const XGL_BUFFER_IMAGE_COPY* pRegions)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800578{
579 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
Chia-I Wu714df452015-01-01 07:55:04 +0800580 struct intel_buf *buf = intel_buf(srcBuffer);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800581 struct intel_img *img = intel_img(destImage);
582 struct intel_cmd_meta meta;
583 XGL_FORMAT format;
Chia-I Wueccc7682015-03-24 14:15:30 +0800584 uint32_t block_width, i;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800585
586 memset(&meta, 0, sizeof(meta));
Chia-I Wu29e6f502014-11-24 14:27:29 +0800587 meta.mode = INTEL_CMD_META_FS_RECT;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800588
589 meta.shader_id = INTEL_DEV_META_FS_COPY_MEM_TO_IMG;
590 meta.samples = img->samples;
591
592 format = cmd_meta_img_raw_format(cmd, img->layout.format);
Mike Stroyanbc4e2ed2015-03-24 15:10:24 -0600593 block_width = icd_format_get_block_width(img->layout.format);
Chia-I Wu714df452015-01-01 07:55:04 +0800594 cmd_meta_set_src_for_buf(cmd, buf, format, &meta);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800595
596 for (i = 0; i < regionCount; i++) {
Chia-I Wu714df452015-01-01 07:55:04 +0800597 const XGL_BUFFER_IMAGE_COPY *region = &pRegions[i];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600598 uint32_t j;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800599
Chia-I Wu714df452015-01-01 07:55:04 +0800600 meta.src.x = region->bufferOffset / icd_format_get_size(format);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800601
602 meta.dst.lod = region->imageSubresource.mipLevel;
603 meta.dst.layer = region->imageSubresource.arraySlice +
604 region->imageOffset.z;
Chia-I Wueccc7682015-03-24 14:15:30 +0800605 meta.dst.x = region->imageOffset.x / block_width;
606 meta.dst.y = region->imageOffset.y / block_width;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800607
Chia-I Wueccc7682015-03-24 14:15:30 +0800608 meta.width = region->imageExtent.width / block_width;
609 meta.height = region->imageExtent.height / block_width;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800610
611 for (j = 0; j < region->imageExtent.depth; j++) {
612 cmd_meta_set_dst_for_img(cmd, img, format,
613 meta.dst.lod, meta.dst.layer, &meta);
614
615 cmd_draw_meta(cmd, &meta);
616
617 meta.src.x += meta.width * meta.height;
618 meta.dst.layer++;
619 }
620 }
621}
622
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600623ICD_EXPORT void XGLAPI xglCmdCopyImageToBuffer(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800624 XGL_CMD_BUFFER cmdBuffer,
625 XGL_IMAGE srcImage,
Chia-I Wu714df452015-01-01 07:55:04 +0800626 XGL_BUFFER destBuffer,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600627 uint32_t regionCount,
Chia-I Wu714df452015-01-01 07:55:04 +0800628 const XGL_BUFFER_IMAGE_COPY* pRegions)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800629{
630 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
631 struct intel_img *img = intel_img(srcImage);
Chia-I Wu714df452015-01-01 07:55:04 +0800632 struct intel_buf *buf = intel_buf(destBuffer);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800633 struct intel_cmd_meta meta;
Chia-I Wu714df452015-01-01 07:55:04 +0800634 XGL_FORMAT img_format, buf_format;
Chia-I Wueccc7682015-03-24 14:15:30 +0800635 uint32_t block_width, i;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800636
637 memset(&meta, 0, sizeof(meta));
Chia-I Wua44b6482014-12-20 14:58:01 +0800638 meta.mode = INTEL_CMD_META_VS_POINTS;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800639
Chia-I Wua44b6482014-12-20 14:58:01 +0800640 img_format = cmd_meta_img_raw_format(cmd, img->layout.format);
Chia-I Wueccc7682015-03-24 14:15:30 +0800641 block_width = icd_format_get_block_width(img_format);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800642
Chia-I Wu714df452015-01-01 07:55:04 +0800643 /* buf_format is ignored by hw, but we derive stride from it */
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700644 switch (img_format) {
645 case XGL_FMT_R8_UINT:
Chia-I Wua44b6482014-12-20 14:58:01 +0800646 meta.shader_id = INTEL_DEV_META_VS_COPY_R8_TO_MEM;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700647 buf_format = XGL_FMT_R8G8B8A8_UINT;
Chia-I Wua44b6482014-12-20 14:58:01 +0800648 break;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700649 case XGL_FMT_R16_UINT:
Chia-I Wua44b6482014-12-20 14:58:01 +0800650 meta.shader_id = INTEL_DEV_META_VS_COPY_R16_TO_MEM;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700651 buf_format = XGL_FMT_R8G8B8A8_UINT;
Chia-I Wua44b6482014-12-20 14:58:01 +0800652 break;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700653 case XGL_FMT_R32_UINT:
Chia-I Wua44b6482014-12-20 14:58:01 +0800654 meta.shader_id = INTEL_DEV_META_VS_COPY_R32_TO_MEM;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700655 buf_format = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wua44b6482014-12-20 14:58:01 +0800656 break;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700657 case XGL_FMT_R32G32_UINT:
Chia-I Wua44b6482014-12-20 14:58:01 +0800658 meta.shader_id = INTEL_DEV_META_VS_COPY_R32G32_TO_MEM;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700659 buf_format = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wua44b6482014-12-20 14:58:01 +0800660 break;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700661 case XGL_FMT_R32G32B32A32_UINT:
Chia-I Wua44b6482014-12-20 14:58:01 +0800662 meta.shader_id = INTEL_DEV_META_VS_COPY_R32G32B32A32_TO_MEM;
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700663 buf_format = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wua44b6482014-12-20 14:58:01 +0800664 break;
665 default:
Chia-I Wub93638e2015-02-18 10:30:50 -0700666 img_format = XGL_FMT_UNDEFINED;
667 buf_format = XGL_FMT_UNDEFINED;
Chia-I Wua44b6482014-12-20 14:58:01 +0800668 break;
669 }
670
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700671 if (img_format == XGL_FMT_UNDEFINED ||
Chia-I Wua44b6482014-12-20 14:58:01 +0800672 (cmd_gen(cmd) == INTEL_GEN(6) &&
673 icd_format_get_size(img_format) < 4)) {
674 intel_dev_log(cmd->dev, XGL_DBG_MSG_ERROR,
675 XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE, 0, 0,
Chia-I Wu714df452015-01-01 07:55:04 +0800676 "xglCmdCopyImageToBuffer with bpp %d unsupported",
Chia-I Wua44b6482014-12-20 14:58:01 +0800677 icd_format_get_size(img->layout.format));
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700678 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wua44b6482014-12-20 14:58:01 +0800679 return;
680 }
681
682 cmd_meta_set_src_for_img(cmd, img, img_format,
683 XGL_IMAGE_ASPECT_COLOR, &meta);
Chia-I Wu714df452015-01-01 07:55:04 +0800684 cmd_meta_set_dst_for_buf(cmd, buf, buf_format, &meta);
Chia-I Wua44b6482014-12-20 14:58:01 +0800685
Chia-I Wuc14d1562014-10-17 09:49:22 +0800686 meta.samples = 1;
687
688 for (i = 0; i < regionCount; i++) {
Chia-I Wu714df452015-01-01 07:55:04 +0800689 const XGL_BUFFER_IMAGE_COPY *region = &pRegions[i];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600690 uint32_t j;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800691
Chia-I Wuc14d1562014-10-17 09:49:22 +0800692 meta.src.lod = region->imageSubresource.mipLevel;
693 meta.src.layer = region->imageSubresource.arraySlice +
694 region->imageOffset.z;
Chia-I Wueccc7682015-03-24 14:15:30 +0800695 meta.src.x = region->imageOffset.x / block_width;
696 meta.src.y = region->imageOffset.y / block_width;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800697
Chia-I Wu714df452015-01-01 07:55:04 +0800698 meta.dst.x = region->bufferOffset / icd_format_get_size(img_format);
Chia-I Wueccc7682015-03-24 14:15:30 +0800699 meta.width = region->imageExtent.width / block_width;
700 meta.height = region->imageExtent.height / block_width;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800701
702 for (j = 0; j < region->imageExtent.depth; j++) {
703 cmd_draw_meta(cmd, &meta);
704
705 meta.src.layer++;
Chia-I Wua44b6482014-12-20 14:58:01 +0800706 meta.dst.x += meta.width * meta.height;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800707 }
708 }
709}
710
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600711ICD_EXPORT void XGLAPI xglCmdCloneImageData(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800712 XGL_CMD_BUFFER cmdBuffer,
713 XGL_IMAGE srcImage,
Mike Stroyan55658c22014-12-04 11:08:39 +0000714 XGL_IMAGE_LAYOUT srcImageLayout,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800715 XGL_IMAGE destImage,
Mike Stroyan55658c22014-12-04 11:08:39 +0000716 XGL_IMAGE_LAYOUT destImageLayout)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800717{
Chia-I Wud788fc62014-12-22 14:24:11 +0800718 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
719 struct intel_img *src = intel_img(srcImage);
720 struct intel_img *dst = intel_img(destImage);
Chia-I Wu714df452015-01-01 07:55:04 +0800721 struct intel_buf *src_buf, *dst_buf;
722 XGL_BUFFER_CREATE_INFO buf_info;
723 XGL_BUFFER_COPY buf_region;
724 XGL_RESULT res;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800725
Chia-I Wu714df452015-01-01 07:55:04 +0800726 memset(&buf_info, 0, sizeof(buf_info));
727 buf_info.sType = XGL_STRUCTURE_TYPE_BUFFER_CREATE_INFO;
728 buf_info.size = src->obj.mem->size;
729
730 memset(&buf_region, 0, sizeof(buf_region));
731 buf_region.copySize = src->obj.mem->size;
732
733 res = intel_buf_create(cmd->dev, &buf_info, &src_buf);
734 if (res != XGL_SUCCESS) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700735 cmd_fail(cmd, res);
Chia-I Wu714df452015-01-01 07:55:04 +0800736 return;
737 }
738
739 res = intel_buf_create(cmd->dev, &buf_info, &dst_buf);
740 if (res != XGL_SUCCESS) {
741 intel_buf_destroy(src_buf);
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700742 cmd_fail(cmd, res);
Chia-I Wu714df452015-01-01 07:55:04 +0800743 return;
744 }
745
746 intel_obj_bind_mem(&src_buf->obj, src->obj.mem, 0);
747 intel_obj_bind_mem(&dst_buf->obj, dst->obj.mem, 0);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800748
Chia-I Wud788fc62014-12-22 14:24:11 +0800749 cmd_batch_flush(cmd, GEN6_PIPE_CONTROL_RENDER_CACHE_FLUSH);
Chia-I Wu714df452015-01-01 07:55:04 +0800750 xglCmdCopyBuffer(cmdBuffer, (XGL_BUFFER) src_buf,
751 (XGL_BUFFER) dst_buf, 1, &buf_region);
752
753 intel_buf_destroy(src_buf);
754 intel_buf_destroy(dst_buf);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800755}
756
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600757ICD_EXPORT void XGLAPI xglCmdUpdateBuffer(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800758 XGL_CMD_BUFFER cmdBuffer,
Chia-I Wu714df452015-01-01 07:55:04 +0800759 XGL_BUFFER destBuffer,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800760 XGL_GPU_SIZE destOffset,
761 XGL_GPU_SIZE dataSize,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600762 const uint32_t* pData)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800763{
764 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
Chia-I Wu714df452015-01-01 07:55:04 +0800765 struct intel_buf *dst = intel_buf(destBuffer);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800766 struct intel_cmd_meta meta;
767 XGL_FORMAT format;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800768 uint32_t *ptr;
769 uint32_t offset;
770
Chia-I Wuf3a27252014-11-24 15:27:01 +0800771 /* must be 4-byte aligned */
772 if ((destOffset | dataSize) & 3) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700773 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wuf3a27252014-11-24 15:27:01 +0800774 return;
775 }
776
Chia-I Wuc14d1562014-10-17 09:49:22 +0800777 /* write to dynamic state writer first */
778 offset = cmd_state_pointer(cmd, INTEL_CMD_ITEM_BLOB, 32,
779 (dataSize + 3) / 4, &ptr);
780 memcpy(ptr, pData, dataSize);
781
Chia-I Wuc14d1562014-10-17 09:49:22 +0800782 memset(&meta, 0, sizeof(meta));
Chia-I Wuf3a27252014-11-24 15:27:01 +0800783 meta.mode = INTEL_CMD_META_VS_POINTS;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800784
Chia-I Wuf3a27252014-11-24 15:27:01 +0800785 meta.shader_id = INTEL_DEV_META_VS_COPY_MEM;
786
787 meta.src.x = offset / 4;
788 meta.dst.x = destOffset / 4;
789 meta.width = dataSize / 4;
790 meta.height = 1;
791 meta.samples = 1;
792
793 /*
794 * INTEL_DEV_META_VS_COPY_MEM is untyped but expects the stride to be 16
795 */
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700796 format = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800797
798 cmd_meta_set_src_for_writer(cmd, INTEL_CMD_WRITER_STATE,
799 offset + dataSize, format, &meta);
Chia-I Wu714df452015-01-01 07:55:04 +0800800 cmd_meta_set_dst_for_buf(cmd, dst, format, &meta);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800801
Chia-I Wuc14d1562014-10-17 09:49:22 +0800802 cmd_draw_meta(cmd, &meta);
803}
804
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600805ICD_EXPORT void XGLAPI xglCmdFillBuffer(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800806 XGL_CMD_BUFFER cmdBuffer,
Chia-I Wu714df452015-01-01 07:55:04 +0800807 XGL_BUFFER destBuffer,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800808 XGL_GPU_SIZE destOffset,
809 XGL_GPU_SIZE fillSize,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600810 uint32_t data)
Chia-I Wuc14d1562014-10-17 09:49:22 +0800811{
812 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
Chia-I Wu714df452015-01-01 07:55:04 +0800813 struct intel_buf *dst = intel_buf(destBuffer);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800814 struct intel_cmd_meta meta;
815 XGL_FORMAT format;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800816
817 /* must be 4-byte aligned */
818 if ((destOffset | fillSize) & 3) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -0700819 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800820 return;
821 }
822
823 memset(&meta, 0, sizeof(meta));
Chia-I Wuf3a27252014-11-24 15:27:01 +0800824 meta.mode = INTEL_CMD_META_VS_POINTS;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800825
Chia-I Wuf3a27252014-11-24 15:27:01 +0800826 meta.shader_id = INTEL_DEV_META_VS_FILL_MEM;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800827
828 meta.clear_val[0] = data;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800829
Chia-I Wuf3a27252014-11-24 15:27:01 +0800830 meta.dst.x = destOffset / 4;
831 meta.width = fillSize / 4;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800832 meta.height = 1;
833 meta.samples = 1;
834
Chia-I Wuf3a27252014-11-24 15:27:01 +0800835 /*
836 * INTEL_DEV_META_VS_FILL_MEM is untyped but expects the stride to be 16
837 */
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -0700838 format = XGL_FMT_R32G32B32A32_UINT;
Chia-I Wuf3a27252014-11-24 15:27:01 +0800839
Chia-I Wu714df452015-01-01 07:55:04 +0800840 cmd_meta_set_dst_for_buf(cmd, dst, format, &meta);
Chia-I Wuf3a27252014-11-24 15:27:01 +0800841
Chia-I Wuc14d1562014-10-17 09:49:22 +0800842 cmd_draw_meta(cmd, &meta);
843}
844
845static void cmd_meta_clear_image(struct intel_cmd *cmd,
846 struct intel_img *img,
847 XGL_FORMAT format,
848 struct intel_cmd_meta *meta,
849 const XGL_IMAGE_SUBRESOURCE_RANGE *range)
850{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600851 uint32_t mip_levels, array_size;
852 uint32_t i, j;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800853
854 if (range->baseMipLevel >= img->mip_levels ||
855 range->baseArraySlice >= img->array_size)
856 return;
857
858 mip_levels = img->mip_levels - range->baseMipLevel;
859 if (mip_levels > range->mipLevels)
860 mip_levels = range->mipLevels;
861
862 array_size = img->array_size - range->baseArraySlice;
863 if (array_size > range->arraySize)
864 array_size = range->arraySize;
865
Chia-I Wuc14d1562014-10-17 09:49:22 +0800866 for (i = 0; i < mip_levels; i++) {
Chia-I Wufaaed472014-10-28 14:17:43 +0800867 meta->dst.lod = range->baseMipLevel + i;
868 meta->dst.layer = range->baseArraySlice;
869
Chia-I Wu73520ac2015-02-19 11:17:45 -0700870 /* TODO INTEL_CMD_META_DS_HIZ_CLEAR requires 8x4 aligned rectangle */
Chia-I Wuc14d1562014-10-17 09:49:22 +0800871 meta->width = u_minify(img->layout.width0, meta->dst.lod);
872 meta->height = u_minify(img->layout.height0, meta->dst.lod);
873
Chia-I Wu73520ac2015-02-19 11:17:45 -0700874 if (meta->ds.op != INTEL_CMD_META_DS_NOP &&
875 !intel_img_can_enable_hiz(img, meta->dst.lod))
876 continue;
877
Chia-I Wuc14d1562014-10-17 09:49:22 +0800878 for (j = 0; j < array_size; j++) {
879 if (range->aspect == XGL_IMAGE_ASPECT_COLOR) {
880 cmd_meta_set_dst_for_img(cmd, img, format,
881 meta->dst.lod, meta->dst.layer, meta);
882
883 cmd_draw_meta(cmd, meta);
884 } else {
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800885 cmd_meta_set_ds_view(cmd, img, meta->dst.lod,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800886 meta->dst.layer, meta);
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800887 cmd_meta_set_ds_state(cmd, range->aspect,
888 meta->clear_val[1], meta);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800889
890 cmd_draw_meta(cmd, meta);
891
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800892 intel_ds_view_destroy(meta->ds.view);
Chia-I Wuc14d1562014-10-17 09:49:22 +0800893 }
894
895 meta->dst.layer++;
896 }
Chia-I Wuc14d1562014-10-17 09:49:22 +0800897 }
898}
899
Chia-I Wu73520ac2015-02-19 11:17:45 -0700900void cmd_meta_ds_op(struct intel_cmd *cmd,
901 enum intel_cmd_meta_ds_op op,
902 struct intel_img *img,
903 const XGL_IMAGE_SUBRESOURCE_RANGE *range)
904{
905 struct intel_cmd_meta meta;
906
907 if (img->layout.aux != INTEL_LAYOUT_AUX_HIZ)
908 return;
909 if (range->aspect != XGL_IMAGE_ASPECT_DEPTH)
910 return;
911
912 memset(&meta, 0, sizeof(meta));
913 meta.mode = INTEL_CMD_META_DEPTH_STENCIL_RECT;
914 meta.samples = img->samples;
915
916 meta.ds.aspect = XGL_IMAGE_ASPECT_DEPTH;
917 meta.ds.op = op;
918 meta.ds.optimal = true;
919
920 cmd_meta_clear_image(cmd, img, img->layout.format, &meta, range);
921}
922
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600923ICD_EXPORT void XGLAPI xglCmdClearColorImage(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800924 XGL_CMD_BUFFER cmdBuffer,
925 XGL_IMAGE image,
Courtney Goeltzenleuchter9a1ded82015-04-03 16:35:32 -0600926 XGL_CLEAR_COLOR clearColor,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600927 uint32_t rangeCount,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800928 const XGL_IMAGE_SUBRESOURCE_RANGE* pRanges)
929{
930 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
931 struct intel_img *img = intel_img(image);
932 struct intel_cmd_meta meta;
933 XGL_FORMAT format;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600934 uint32_t i;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800935
936 memset(&meta, 0, sizeof(meta));
Chia-I Wu29e6f502014-11-24 14:27:29 +0800937 meta.mode = INTEL_CMD_META_FS_RECT;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800938
939 meta.shader_id = INTEL_DEV_META_FS_CLEAR_COLOR;
940 meta.samples = img->samples;
941
Courtney Goeltzenleuchter9a1ded82015-04-03 16:35:32 -0600942 if (clearColor.useRawValue) {
943 icd_format_get_raw_value(img->layout.format, clearColor.color.rawColor, meta.clear_val);
944 format = cmd_meta_img_raw_format(cmd, img->layout.format);
945 } else {
946 meta.clear_val[0] = u_fui(clearColor.color.floatColor[0]);
947 meta.clear_val[1] = u_fui(clearColor.color.floatColor[1]);
948 meta.clear_val[2] = u_fui(clearColor.color.floatColor[2]);
949 meta.clear_val[3] = u_fui(clearColor.color.floatColor[3]);
950 format = img->layout.format;
951 }
Chia-I Wuc14d1562014-10-17 09:49:22 +0800952
Courtney Goeltzenleuchter9a1ded82015-04-03 16:35:32 -0600953 for (i = 0; i < rangeCount; i++) {
Chia-I Wuc14d1562014-10-17 09:49:22 +0800954 cmd_meta_clear_image(cmd, img, format, &meta, &pRanges[i]);
Courtney Goeltzenleuchter9a1ded82015-04-03 16:35:32 -0600955 }
Chia-I Wuc14d1562014-10-17 09:49:22 +0800956}
957
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600958ICD_EXPORT void XGLAPI xglCmdClearDepthStencil(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800959 XGL_CMD_BUFFER cmdBuffer,
960 XGL_IMAGE image,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600961 float depth,
962 uint32_t stencil,
963 uint32_t rangeCount,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800964 const XGL_IMAGE_SUBRESOURCE_RANGE* pRanges)
965{
966 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
967 struct intel_img *img = intel_img(image);
968 struct intel_cmd_meta meta;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600969 uint32_t i;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800970
971 memset(&meta, 0, sizeof(meta));
Chia-I Wu29e6f502014-11-24 14:27:29 +0800972 meta.mode = INTEL_CMD_META_DEPTH_STENCIL_RECT;
Chia-I Wuc14d1562014-10-17 09:49:22 +0800973
974 meta.shader_id = INTEL_DEV_META_FS_CLEAR_DEPTH;
975 meta.samples = img->samples;
976
Chia-I Wu429a0aa2014-10-24 11:57:51 +0800977 meta.clear_val[0] = u_fui(depth);
978 meta.clear_val[1] = stencil;
979
Chia-I Wu73520ac2015-02-19 11:17:45 -0700980 /* assume optimal DS until revision 59 */
981 meta.ds.optimal = true;
982
Chia-I Wuc14d1562014-10-17 09:49:22 +0800983 for (i = 0; i < rangeCount; i++) {
984 const XGL_IMAGE_SUBRESOURCE_RANGE *range = &pRanges[i];
985
Chia-I Wuc14d1562014-10-17 09:49:22 +0800986 cmd_meta_clear_image(cmd, img, img->layout.format,
987 &meta, range);
988 }
989}
990
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600991ICD_EXPORT void XGLAPI xglCmdResolveImage(
Chia-I Wuc14d1562014-10-17 09:49:22 +0800992 XGL_CMD_BUFFER cmdBuffer,
993 XGL_IMAGE srcImage,
994 XGL_IMAGE destImage,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600995 uint32_t rectCount,
Chia-I Wuc14d1562014-10-17 09:49:22 +0800996 const XGL_IMAGE_RESOLVE* pRects)
997{
998 struct intel_cmd *cmd = intel_cmd(cmdBuffer);
999 struct intel_img *src = intel_img(srcImage);
1000 struct intel_img *dst = intel_img(destImage);
1001 struct intel_cmd_meta meta;
1002 XGL_FORMAT format;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001003 uint32_t i;
Chia-I Wuc14d1562014-10-17 09:49:22 +08001004
1005 if (src->samples <= 1 || dst->samples > 1 ||
Jeremy Hayes2b7e88a2015-01-23 08:51:43 -07001006 src->layout.format != dst->layout.format) {
Chia-I Wu4e5577a2015-02-10 11:04:44 -07001007 cmd_fail(cmd, XGL_ERROR_UNKNOWN);
Chia-I Wuc14d1562014-10-17 09:49:22 +08001008 return;
1009 }
1010
1011 memset(&meta, 0, sizeof(meta));
Chia-I Wu29e6f502014-11-24 14:27:29 +08001012 meta.mode = INTEL_CMD_META_FS_RECT;
Chia-I Wuc14d1562014-10-17 09:49:22 +08001013
1014 switch (src->samples) {
1015 case 2:
1016 default:
1017 meta.shader_id = INTEL_DEV_META_FS_RESOLVE_2X;
1018 break;
1019 case 4:
1020 meta.shader_id = INTEL_DEV_META_FS_RESOLVE_4X;
1021 break;
1022 case 8:
1023 meta.shader_id = INTEL_DEV_META_FS_RESOLVE_8X;
1024 break;
1025 case 16:
1026 meta.shader_id = INTEL_DEV_META_FS_RESOLVE_16X;
1027 break;
1028 }
1029
1030 meta.samples = 1;
1031
1032 format = cmd_meta_img_raw_format(cmd, src->layout.format);
1033 cmd_meta_set_src_for_img(cmd, src, format, XGL_IMAGE_ASPECT_COLOR, &meta);
1034
1035 for (i = 0; i < rectCount; i++) {
1036 const XGL_IMAGE_RESOLVE *rect = &pRects[i];
1037
1038 meta.src.lod = rect->srcSubresource.mipLevel;
1039 meta.src.layer = rect->srcSubresource.arraySlice;
1040 meta.src.x = rect->srcOffset.x;
1041 meta.src.y = rect->srcOffset.y;
1042
1043 meta.dst.lod = rect->destSubresource.mipLevel;
1044 meta.dst.layer = rect->destSubresource.arraySlice;
1045 meta.dst.x = rect->destOffset.x;
1046 meta.dst.y = rect->destOffset.y;
1047
1048 meta.width = rect->extent.width;
1049 meta.height = rect->extent.height;
1050
1051 cmd_meta_set_dst_for_img(cmd, dst, format,
1052 meta.dst.lod, meta.dst.layer, &meta);
1053
1054 cmd_draw_meta(cmd, &meta);
1055 }
1056}