blob: 20606f68beab282dbc707ca0b3eeda583e193cca [file] [log] [blame]
Meng Wang43bbb872018-12-10 12:32:05 +08001// SPDX-License-Identifier: GPL-2.0-only
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05302/* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
Laxminath Kasam989fccf2018-06-15 16:53:31 +05303 */
4
5#include <linux/module.h>
6#include <linux/init.h>
7#include <linux/clk.h>
8#include <linux/io.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
Sudheer Papothi7601cc62019-03-30 03:00:52 +053011#include <linux/pm_runtime.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053012#include <sound/soc.h>
13#include <sound/soc-dapm.h>
14#include <sound/tlv.h>
Sudheer Papothia3e969d2018-10-27 06:22:10 +053015#include <soc/swr-common.h>
Laxminath Kasamfb0d6832018-09-22 01:49:52 +053016#include <soc/swr-wcd.h>
Meng Wang11a25cf2018-10-31 14:11:26 +080017#include <asoc/msm-cdc-pinctrl.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053018#include "bolero-cdc.h"
19#include "bolero-cdc-registers.h"
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -070020#include "bolero-clk-rsc.h"
Laxminath Kasam989fccf2018-06-15 16:53:31 +053021
Sudheer Papothi7601cc62019-03-30 03:00:52 +053022#define AUTO_SUSPEND_DELAY 50 /* delay in msec */
Laxminath Kasam989fccf2018-06-15 16:53:31 +053023#define TX_MACRO_MAX_OFFSET 0x1000
24
25#define NUM_DECIMATORS 8
26
27#define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
28 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
29 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
30#define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
31 SNDRV_PCM_FMTBIT_S24_LE |\
32 SNDRV_PCM_FMTBIT_S24_3LE)
33
34#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
35#define CF_MIN_3DB_4HZ 0x0
36#define CF_MIN_3DB_75HZ 0x1
37#define CF_MIN_3DB_150HZ 0x2
38
39#define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
40#define TX_MACRO_MCLK_FREQ 9600000
41#define TX_MACRO_TX_PATH_OFFSET 0x80
Laxminath Kasam497a6512018-09-17 16:11:52 +053042#define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
43#define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
Laxminath Kasam989fccf2018-06-15 16:53:31 +053044
45#define TX_MACRO_TX_UNMUTE_DELAY_MS 40
46
47static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
48module_param(tx_unmute_delay, int, 0664);
49MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
50
51static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
52
53static int tx_macro_hw_params(struct snd_pcm_substream *substream,
54 struct snd_pcm_hw_params *params,
55 struct snd_soc_dai *dai);
56static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
57 unsigned int *tx_num, unsigned int *tx_slot,
58 unsigned int *rx_num, unsigned int *rx_slot);
59
60#define TX_MACRO_SWR_STRING_LEN 80
61#define TX_MACRO_CHILD_DEVICES_MAX 3
62
63/* Hold instance to soundwire platform device */
64struct tx_macro_swr_ctrl_data {
65 struct platform_device *tx_swr_pdev;
66};
67
68struct tx_macro_swr_ctrl_platform_data {
69 void *handle; /* holds codec private data */
70 int (*read)(void *handle, int reg);
71 int (*write)(void *handle, int reg, int val);
72 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
73 int (*clk)(void *handle, bool enable);
74 int (*handle_irq)(void *handle,
75 irqreturn_t (*swrm_irq_handler)(int irq,
76 void *data),
77 void *swrm_handle,
78 int action);
79};
80
81enum {
Laxminath Kasam59c7a1d2018-08-09 16:11:17 +053082 TX_MACRO_AIF_INVALID = 0,
83 TX_MACRO_AIF1_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053084 TX_MACRO_AIF2_CAP,
85 TX_MACRO_MAX_DAIS
86};
87
88enum {
89 TX_MACRO_DEC0,
90 TX_MACRO_DEC1,
91 TX_MACRO_DEC2,
92 TX_MACRO_DEC3,
93 TX_MACRO_DEC4,
94 TX_MACRO_DEC5,
95 TX_MACRO_DEC6,
96 TX_MACRO_DEC7,
97 TX_MACRO_DEC_MAX,
98};
99
100enum {
101 TX_MACRO_CLK_DIV_2,
102 TX_MACRO_CLK_DIV_3,
103 TX_MACRO_CLK_DIV_4,
104 TX_MACRO_CLK_DIV_6,
105 TX_MACRO_CLK_DIV_8,
106 TX_MACRO_CLK_DIV_16,
107};
108
Laxminath Kasam497a6512018-09-17 16:11:52 +0530109enum {
110 MSM_DMIC,
111 SWR_MIC,
112 ANC_FB_TUNE1
113};
114
Sudheer Papothia7397942019-03-19 03:14:23 +0530115enum {
116 TX_MCLK,
117 VA_MCLK,
118};
119
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530120struct tx_mute_work {
121 struct tx_macro_priv *tx_priv;
122 u32 decimator;
123 struct delayed_work dwork;
124};
125
126struct hpf_work {
127 struct tx_macro_priv *tx_priv;
128 u8 decimator;
129 u8 hpf_cut_off_freq;
130 struct delayed_work dwork;
131};
132
133struct tx_macro_priv {
134 struct device *dev;
135 bool dec_active[NUM_DECIMATORS];
136 int tx_mclk_users;
137 int swr_clk_users;
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530138 bool dapm_mclk_enable;
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530139 bool reset_swr;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530140 struct mutex mclk_lock;
141 struct mutex swr_clk_lock;
Meng Wang15c825d2018-09-06 10:49:18 +0800142 struct snd_soc_component *component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530143 struct device_node *tx_swr_gpio_p;
144 struct tx_macro_swr_ctrl_data *swr_ctrl_data;
145 struct tx_macro_swr_ctrl_platform_data swr_plat_data;
146 struct work_struct tx_macro_add_child_devices_work;
147 struct hpf_work tx_hpf_work[NUM_DECIMATORS];
148 struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
149 s32 dmic_0_1_clk_cnt;
150 s32 dmic_2_3_clk_cnt;
151 s32 dmic_4_5_clk_cnt;
152 s32 dmic_6_7_clk_cnt;
153 u16 dmic_clk_div;
154 unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
155 unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
156 char __iomem *tx_io_base;
157 struct platform_device *pdev_child_devices
158 [TX_MACRO_CHILD_DEVICES_MAX];
159 int child_count;
Sudheer Papothie456c2c2019-03-05 07:08:45 +0530160 int tx_swr_clk_cnt;
161 int va_swr_clk_cnt;
Sudheer Papothicf3b4062019-05-10 10:48:43 +0530162 int va_clk_status;
163 int tx_clk_status;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530164};
165
Meng Wang15c825d2018-09-06 10:49:18 +0800166static bool tx_macro_get_data(struct snd_soc_component *component,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530167 struct device **tx_dev,
168 struct tx_macro_priv **tx_priv,
169 const char *func_name)
170{
Meng Wang15c825d2018-09-06 10:49:18 +0800171 *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530172 if (!(*tx_dev)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800173 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530174 "%s: null device for macro!\n", func_name);
175 return false;
176 }
177
178 *tx_priv = dev_get_drvdata((*tx_dev));
179 if (!(*tx_priv)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800180 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530181 "%s: priv is null for macro!\n", func_name);
182 return false;
183 }
184
Meng Wang15c825d2018-09-06 10:49:18 +0800185 if (!(*tx_priv)->component) {
186 dev_err(component->dev,
187 "%s: tx_priv->component not initialized!\n", func_name);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530188 return false;
189 }
190
191 return true;
192}
193
194static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
195 bool mclk_enable)
196{
197 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
198 int ret = 0;
199
Tanya Dixit8530fb92018-09-14 16:01:25 +0530200 if (regmap == NULL) {
201 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
202 return -EINVAL;
203 }
204
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530205 dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
206 __func__, mclk_enable, tx_priv->tx_mclk_users);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530207
208 mutex_lock(&tx_priv->mclk_lock);
209 if (mclk_enable) {
210 if (tx_priv->tx_mclk_users == 0) {
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700211 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
212 TX_CORE_CLK,
213 TX_CORE_CLK,
214 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530215 if (ret < 0) {
Ramprasad Katkam14efed62019-03-07 13:16:50 +0530216 dev_err_ratelimited(tx_priv->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530217 "%s: request clock enable failed\n",
218 __func__);
219 goto exit;
220 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700221 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
222 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530223 regcache_mark_dirty(regmap);
224 regcache_sync_region(regmap,
225 TX_START_OFFSET,
226 TX_MAX_OFFSET);
227 /* 9.6MHz MCLK, set value 0x00 if other frequency */
228 regmap_update_bits(regmap,
229 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
230 regmap_update_bits(regmap,
231 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
232 0x01, 0x01);
233 regmap_update_bits(regmap,
234 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
235 0x01, 0x01);
236 }
237 tx_priv->tx_mclk_users++;
238 } else {
239 if (tx_priv->tx_mclk_users <= 0) {
240 dev_err(tx_priv->dev, "%s: clock already disabled\n",
241 __func__);
242 tx_priv->tx_mclk_users = 0;
243 goto exit;
244 }
245 tx_priv->tx_mclk_users--;
246 if (tx_priv->tx_mclk_users == 0) {
247 regmap_update_bits(regmap,
248 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
249 0x01, 0x00);
250 regmap_update_bits(regmap,
251 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
252 0x01, 0x00);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700253 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
254 false);
255
256 bolero_clk_rsc_request_clock(tx_priv->dev,
257 TX_CORE_CLK,
258 TX_CORE_CLK,
259 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530260 }
261 }
262exit:
263 mutex_unlock(&tx_priv->mclk_lock);
264 return ret;
265}
266
Sudheer Papothie456c2c2019-03-05 07:08:45 +0530267static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
268 struct snd_kcontrol *kcontrol, int event)
269{
270 struct device *tx_dev = NULL;
271 struct tx_macro_priv *tx_priv = NULL;
272 struct snd_soc_component *component =
273 snd_soc_dapm_to_component(w->dapm);
274
275 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
276 return -EINVAL;
277
278 if (SND_SOC_DAPM_EVENT_ON(event))
279 ++tx_priv->va_swr_clk_cnt;
280 if (SND_SOC_DAPM_EVENT_OFF(event))
281 --tx_priv->va_swr_clk_cnt;
282
283 return 0;
284}
285
286static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
287 struct snd_kcontrol *kcontrol, int event)
288{
289 struct device *tx_dev = NULL;
290 struct tx_macro_priv *tx_priv = NULL;
291 struct snd_soc_component *component =
292 snd_soc_dapm_to_component(w->dapm);
293
294 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
295 return -EINVAL;
296
297 if (SND_SOC_DAPM_EVENT_ON(event))
298 ++tx_priv->tx_swr_clk_cnt;
299 if (SND_SOC_DAPM_EVENT_OFF(event))
300 --tx_priv->tx_swr_clk_cnt;
301
302 return 0;
303}
304
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530305static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
306 struct snd_kcontrol *kcontrol, int event)
307{
Meng Wang15c825d2018-09-06 10:49:18 +0800308 struct snd_soc_component *component =
309 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530310 int ret = 0;
311 struct device *tx_dev = NULL;
312 struct tx_macro_priv *tx_priv = NULL;
313
Meng Wang15c825d2018-09-06 10:49:18 +0800314 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530315 return -EINVAL;
316
317 dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
318 switch (event) {
319 case SND_SOC_DAPM_PRE_PMU:
320 ret = tx_macro_mclk_enable(tx_priv, 1);
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530321 if (ret)
322 tx_priv->dapm_mclk_enable = false;
323 else
324 tx_priv->dapm_mclk_enable = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530325 break;
326 case SND_SOC_DAPM_POST_PMD:
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530327 if (tx_priv->dapm_mclk_enable)
328 ret = tx_macro_mclk_enable(tx_priv, 0);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530329 break;
330 default:
331 dev_err(tx_priv->dev,
332 "%s: invalid DAPM event %d\n", __func__, event);
333 ret = -EINVAL;
334 }
335 return ret;
336}
337
Meng Wang15c825d2018-09-06 10:49:18 +0800338static int tx_macro_event_handler(struct snd_soc_component *component,
339 u16 event, u32 data)
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530340{
341 struct device *tx_dev = NULL;
342 struct tx_macro_priv *tx_priv = NULL;
343
Meng Wang15c825d2018-09-06 10:49:18 +0800344 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530345 return -EINVAL;
346
347 switch (event) {
348 case BOLERO_MACRO_EVT_SSR_DOWN:
349 swrm_wcd_notify(
350 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
Ramprasad Katkam5ee54ae2018-12-19 18:56:00 +0530351 SWR_DEVICE_DOWN, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530352 swrm_wcd_notify(
353 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
Ramprasad Katkam5ee54ae2018-12-19 18:56:00 +0530354 SWR_DEVICE_SSR_DOWN, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530355 break;
356 case BOLERO_MACRO_EVT_SSR_UP:
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530357 /* reset swr after ssr/pdr */
358 tx_priv->reset_swr = true;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530359 swrm_wcd_notify(
360 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
361 SWR_DEVICE_SSR_UP, NULL);
362 break;
Meng Wang8ef0cc22019-05-08 15:12:56 +0800363 case BOLERO_MACRO_EVT_CLK_RESET:
364 bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
365 break;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530366 }
367 return 0;
368}
369
Meng Wang15c825d2018-09-06 10:49:18 +0800370static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530371 u32 data)
372{
373 struct device *tx_dev = NULL;
374 struct tx_macro_priv *tx_priv = NULL;
375 u32 ipc_wakeup = data;
376 int ret = 0;
377
Meng Wang15c825d2018-09-06 10:49:18 +0800378 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530379 return -EINVAL;
380
381 ret = swrm_wcd_notify(
382 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
383 SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
384
385 return ret;
386}
387
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530388static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
389{
390 struct delayed_work *hpf_delayed_work = NULL;
391 struct hpf_work *hpf_work = NULL;
392 struct tx_macro_priv *tx_priv = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800393 struct snd_soc_component *component = NULL;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530394 u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530395 u8 hpf_cut_off_freq = 0;
Laxminath Kasam497a6512018-09-17 16:11:52 +0530396 u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530397
398 hpf_delayed_work = to_delayed_work(work);
399 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
400 tx_priv = hpf_work->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800401 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530402 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
403
404 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
405 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530406 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
407 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530408
Meng Wang15c825d2018-09-06 10:49:18 +0800409 dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530410 __func__, hpf_work->decimator, hpf_cut_off_freq);
411
Laxminath Kasam497a6512018-09-17 16:11:52 +0530412 adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
413 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800414 if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
Laxminath Kasam497a6512018-09-17 16:11:52 +0530415 adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
416 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800417 adc_n = snd_soc_component_read32(component, adc_reg) &
Laxminath Kasam497a6512018-09-17 16:11:52 +0530418 TX_MACRO_SWR_MIC_MUX_SEL_MASK;
419 if (adc_n >= BOLERO_ADC_MAX)
420 goto tx_hpf_set;
421 /* analog mic clear TX hold */
Meng Wang15c825d2018-09-06 10:49:18 +0800422 bolero_clear_amic_tx_hold(component->dev, adc_n);
Laxminath Kasam497a6512018-09-17 16:11:52 +0530423 }
424tx_hpf_set:
Meng Wang15c825d2018-09-06 10:49:18 +0800425 snd_soc_component_update_bits(component,
426 dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
427 hpf_cut_off_freq << 5);
428 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530429 /* Minimum 1 clk cycle delay is required as per HW spec */
430 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800431 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530432}
433
434static void tx_macro_mute_update_callback(struct work_struct *work)
435{
436 struct tx_mute_work *tx_mute_dwork = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800437 struct snd_soc_component *component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530438 struct tx_macro_priv *tx_priv = NULL;
439 struct delayed_work *delayed_work = NULL;
Xiaojun Sangd155fdc2018-10-11 15:11:59 +0800440 u16 tx_vol_ctl_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530441 u8 decimator = 0;
442
443 delayed_work = to_delayed_work(work);
444 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
445 tx_priv = tx_mute_dwork->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800446 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530447 decimator = tx_mute_dwork->decimator;
448
449 tx_vol_ctl_reg =
450 BOLERO_CDC_TX0_TX_PATH_CTL +
451 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800452 snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530453 dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
454 __func__, decimator);
455}
456
457static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
458 struct snd_ctl_elem_value *ucontrol)
459{
460 struct snd_soc_dapm_widget *widget =
461 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800462 struct snd_soc_component *component =
463 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530464 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
465 unsigned int val = 0;
466 u16 mic_sel_reg = 0;
467
468 val = ucontrol->value.enumerated.item[0];
469 if (val > e->items - 1)
470 return -EINVAL;
471
Meng Wang15c825d2018-09-06 10:49:18 +0800472 dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530473 widget->name, val);
474
475 switch (e->reg) {
476 case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
477 mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
478 break;
479 case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
480 mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
481 break;
482 case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
483 mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
484 break;
485 case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
486 mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
487 break;
488 case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
489 mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
490 break;
491 case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
492 mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
493 break;
494 case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
495 mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
496 break;
497 case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
498 mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
499 break;
500 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800501 dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530502 __func__, e->reg);
503 return -EINVAL;
504 }
Laxminath Kasam497a6512018-09-17 16:11:52 +0530505 if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530506 if (val != 0) {
507 if (val < 5)
Meng Wang15c825d2018-09-06 10:49:18 +0800508 snd_soc_component_update_bits(component,
509 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530510 1 << 7, 0x0 << 7);
511 else
Meng Wang15c825d2018-09-06 10:49:18 +0800512 snd_soc_component_update_bits(component,
513 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530514 1 << 7, 0x1 << 7);
515 }
516 } else {
517 /* DMIC selected */
518 if (val != 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800519 snd_soc_component_update_bits(component, mic_sel_reg,
520 1 << 7, 1 << 7);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530521 }
522
523 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
524}
525
526static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
527 struct snd_ctl_elem_value *ucontrol)
528{
529 struct snd_soc_dapm_widget *widget =
530 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800531 struct snd_soc_component *component =
532 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530533 struct soc_multi_mixer_control *mixer =
534 ((struct soc_multi_mixer_control *)kcontrol->private_value);
535 u32 dai_id = widget->shift;
536 u32 dec_id = mixer->shift;
537 struct device *tx_dev = NULL;
538 struct tx_macro_priv *tx_priv = NULL;
539
Meng Wang15c825d2018-09-06 10:49:18 +0800540 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530541 return -EINVAL;
542
543 if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
544 ucontrol->value.integer.value[0] = 1;
545 else
546 ucontrol->value.integer.value[0] = 0;
547 return 0;
548}
549
550static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
551 struct snd_ctl_elem_value *ucontrol)
552{
553 struct snd_soc_dapm_widget *widget =
554 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800555 struct snd_soc_component *component =
556 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530557 struct snd_soc_dapm_update *update = NULL;
558 struct soc_multi_mixer_control *mixer =
559 ((struct soc_multi_mixer_control *)kcontrol->private_value);
560 u32 dai_id = widget->shift;
561 u32 dec_id = mixer->shift;
562 u32 enable = ucontrol->value.integer.value[0];
563 struct device *tx_dev = NULL;
564 struct tx_macro_priv *tx_priv = NULL;
565
Meng Wang15c825d2018-09-06 10:49:18 +0800566 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530567 return -EINVAL;
568
569 if (enable) {
570 set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
571 tx_priv->active_ch_cnt[dai_id]++;
572 } else {
573 tx_priv->active_ch_cnt[dai_id]--;
574 clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
575 }
576 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
577
578 return 0;
579}
580
581static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
582 struct snd_kcontrol *kcontrol, int event)
583{
Meng Wang15c825d2018-09-06 10:49:18 +0800584 struct snd_soc_component *component =
585 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530586 u8 dmic_clk_en = 0x01;
587 u16 dmic_clk_reg = 0;
588 s32 *dmic_clk_cnt = NULL;
589 unsigned int dmic = 0;
590 int ret = 0;
591 char *wname = NULL;
592 struct device *tx_dev = NULL;
593 struct tx_macro_priv *tx_priv = NULL;
594
Meng Wang15c825d2018-09-06 10:49:18 +0800595 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530596 return -EINVAL;
597
598 wname = strpbrk(w->name, "01234567");
599 if (!wname) {
Meng Wang15c825d2018-09-06 10:49:18 +0800600 dev_err(component->dev, "%s: widget not found\n", __func__);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530601 return -EINVAL;
602 }
603
604 ret = kstrtouint(wname, 10, &dmic);
605 if (ret < 0) {
Meng Wang15c825d2018-09-06 10:49:18 +0800606 dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530607 __func__);
608 return -EINVAL;
609 }
610
611 switch (dmic) {
612 case 0:
613 case 1:
614 dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
615 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
616 break;
617 case 2:
618 case 3:
619 dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
620 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
621 break;
622 case 4:
623 case 5:
624 dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
625 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
626 break;
627 case 6:
628 case 7:
629 dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
630 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
631 break;
632 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800633 dev_err(component->dev, "%s: Invalid DMIC Selection\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530634 __func__);
635 return -EINVAL;
636 }
Meng Wang15c825d2018-09-06 10:49:18 +0800637 dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530638 __func__, event, dmic, *dmic_clk_cnt);
639
640 switch (event) {
641 case SND_SOC_DAPM_PRE_PMU:
642 (*dmic_clk_cnt)++;
643 if (*dmic_clk_cnt == 1) {
Meng Wang15c825d2018-09-06 10:49:18 +0800644 snd_soc_component_update_bits(component,
645 BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
Ramprasad Katkam9c2394a2018-08-23 13:13:48 +0530646 0x80, 0x00);
647
Meng Wang15c825d2018-09-06 10:49:18 +0800648 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530649 0x0E, tx_priv->dmic_clk_div << 0x1);
Meng Wang15c825d2018-09-06 10:49:18 +0800650 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530651 dmic_clk_en, dmic_clk_en);
652 }
653 break;
654 case SND_SOC_DAPM_POST_PMD:
655 (*dmic_clk_cnt)--;
656 if (*dmic_clk_cnt == 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800657 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530658 dmic_clk_en, 0);
659 break;
660 }
661
662 return 0;
663}
664
665static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
666 struct snd_kcontrol *kcontrol, int event)
667{
Meng Wang15c825d2018-09-06 10:49:18 +0800668 struct snd_soc_component *component =
669 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530670 unsigned int decimator = 0;
671 u16 tx_vol_ctl_reg = 0;
672 u16 dec_cfg_reg = 0;
673 u16 hpf_gate_reg = 0;
674 u16 tx_gain_ctl_reg = 0;
675 u8 hpf_cut_off_freq = 0;
676 struct device *tx_dev = NULL;
677 struct tx_macro_priv *tx_priv = NULL;
678
Meng Wang15c825d2018-09-06 10:49:18 +0800679 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530680 return -EINVAL;
681
682 decimator = w->shift;
683
Meng Wang15c825d2018-09-06 10:49:18 +0800684 dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530685 w->name, decimator);
686
687 tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
688 TX_MACRO_TX_PATH_OFFSET * decimator;
689 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
690 TX_MACRO_TX_PATH_OFFSET * decimator;
691 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
692 TX_MACRO_TX_PATH_OFFSET * decimator;
693 tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
694 TX_MACRO_TX_PATH_OFFSET * decimator;
695
696 switch (event) {
697 case SND_SOC_DAPM_PRE_PMU:
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530698 /* Enable TX PGA Mute */
Meng Wang15c825d2018-09-06 10:49:18 +0800699 snd_soc_component_update_bits(component,
700 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530701 break;
702 case SND_SOC_DAPM_POST_PMU:
Meng Wang15c825d2018-09-06 10:49:18 +0800703 snd_soc_component_update_bits(component,
704 tx_vol_ctl_reg, 0x20, 0x20);
705 snd_soc_component_update_bits(component,
706 hpf_gate_reg, 0x01, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530707
Meng Wang15c825d2018-09-06 10:49:18 +0800708 hpf_cut_off_freq = (
709 snd_soc_component_read32(component, dec_cfg_reg) &
710 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
711
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530712 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
Meng Wang15c825d2018-09-06 10:49:18 +0800713 hpf_cut_off_freq;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530714
715 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
Meng Wang15c825d2018-09-06 10:49:18 +0800716 snd_soc_component_update_bits(component, dec_cfg_reg,
717 TX_HPF_CUT_OFF_FREQ_MASK,
718 CF_MIN_3DB_150HZ << 5);
719
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530720 /* schedule work queue to Remove Mute */
721 schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
722 msecs_to_jiffies(tx_unmute_delay));
723 if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530724 CF_MIN_3DB_150HZ) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530725 schedule_delayed_work(
726 &tx_priv->tx_hpf_work[decimator].dwork,
Mangesh Kunchamwar3d4eec42019-03-05 15:06:48 +0530727 msecs_to_jiffies(50));
Meng Wang15c825d2018-09-06 10:49:18 +0800728 snd_soc_component_update_bits(component,
729 hpf_gate_reg, 0x02, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530730 /*
731 * Minimum 1 clk cycle delay is required as per HW spec
732 */
733 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800734 snd_soc_component_update_bits(component,
735 hpf_gate_reg, 0x02, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530736 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530737 /* apply gain after decimator is enabled */
Meng Wang15c825d2018-09-06 10:49:18 +0800738 snd_soc_component_write(component, tx_gain_ctl_reg,
739 snd_soc_component_read32(component,
740 tx_gain_ctl_reg));
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530741 break;
742 case SND_SOC_DAPM_PRE_PMD:
743 hpf_cut_off_freq =
744 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
Meng Wang15c825d2018-09-06 10:49:18 +0800745 snd_soc_component_update_bits(component,
746 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530747 if (cancel_delayed_work_sync(
748 &tx_priv->tx_hpf_work[decimator].dwork)) {
749 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
Meng Wang15c825d2018-09-06 10:49:18 +0800750 snd_soc_component_update_bits(
751 component, dec_cfg_reg,
752 TX_HPF_CUT_OFF_FREQ_MASK,
753 hpf_cut_off_freq << 5);
754 snd_soc_component_update_bits(component,
755 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530756 0x02, 0x02);
757 /*
758 * Minimum 1 clk cycle delay is required
759 * as per HW spec
760 */
761 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800762 snd_soc_component_update_bits(component,
763 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530764 0x02, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530765 }
766 }
767 cancel_delayed_work_sync(
768 &tx_priv->tx_mute_dwork[decimator].dwork);
769 break;
770 case SND_SOC_DAPM_POST_PMD:
Meng Wang15c825d2018-09-06 10:49:18 +0800771 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
772 0x20, 0x00);
773 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
774 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530775 break;
776 }
777 return 0;
778}
779
780static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
781 struct snd_kcontrol *kcontrol, int event)
782{
783 return 0;
784}
785
786static int tx_macro_hw_params(struct snd_pcm_substream *substream,
787 struct snd_pcm_hw_params *params,
788 struct snd_soc_dai *dai)
789{
790 int tx_fs_rate = -EINVAL;
Meng Wang15c825d2018-09-06 10:49:18 +0800791 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530792 u32 decimator = 0;
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530793 u32 sample_rate = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530794 u16 tx_fs_reg = 0;
795 struct device *tx_dev = NULL;
796 struct tx_macro_priv *tx_priv = NULL;
797
Meng Wang15c825d2018-09-06 10:49:18 +0800798 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530799 return -EINVAL;
800
801 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
802 dai->name, dai->id, params_rate(params),
803 params_channels(params));
804
805 sample_rate = params_rate(params);
806 switch (sample_rate) {
807 case 8000:
808 tx_fs_rate = 0;
809 break;
810 case 16000:
811 tx_fs_rate = 1;
812 break;
813 case 32000:
814 tx_fs_rate = 3;
815 break;
816 case 48000:
817 tx_fs_rate = 4;
818 break;
819 case 96000:
820 tx_fs_rate = 5;
821 break;
822 case 192000:
823 tx_fs_rate = 6;
824 break;
825 case 384000:
826 tx_fs_rate = 7;
827 break;
828 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800829 dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530830 __func__, params_rate(params));
831 return -EINVAL;
832 }
833 for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
834 TX_MACRO_DEC_MAX) {
835 if (decimator >= 0) {
836 tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
837 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800838 dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530839 __func__, decimator, sample_rate);
Meng Wang15c825d2018-09-06 10:49:18 +0800840 snd_soc_component_update_bits(component, tx_fs_reg,
841 0x0F, tx_fs_rate);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530842 } else {
Meng Wang15c825d2018-09-06 10:49:18 +0800843 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530844 "%s: ERROR: Invalid decimator: %d\n",
845 __func__, decimator);
846 return -EINVAL;
847 }
848 }
849 return 0;
850}
851
852static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
853 unsigned int *tx_num, unsigned int *tx_slot,
854 unsigned int *rx_num, unsigned int *rx_slot)
855{
Meng Wang15c825d2018-09-06 10:49:18 +0800856 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530857 struct device *tx_dev = NULL;
858 struct tx_macro_priv *tx_priv = NULL;
859
Meng Wang15c825d2018-09-06 10:49:18 +0800860 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530861 return -EINVAL;
862
863 switch (dai->id) {
864 case TX_MACRO_AIF1_CAP:
865 case TX_MACRO_AIF2_CAP:
866 *tx_slot = tx_priv->active_ch_mask[dai->id];
867 *tx_num = tx_priv->active_ch_cnt[dai->id];
868 break;
869 default:
870 dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
871 break;
872 }
873 return 0;
874}
875
876static struct snd_soc_dai_ops tx_macro_dai_ops = {
877 .hw_params = tx_macro_hw_params,
878 .get_channel_map = tx_macro_get_channel_map,
879};
880
881static struct snd_soc_dai_driver tx_macro_dai[] = {
882 {
883 .name = "tx_macro_tx1",
884 .id = TX_MACRO_AIF1_CAP,
885 .capture = {
886 .stream_name = "TX_AIF1 Capture",
887 .rates = TX_MACRO_RATES,
888 .formats = TX_MACRO_FORMATS,
889 .rate_max = 192000,
890 .rate_min = 8000,
891 .channels_min = 1,
892 .channels_max = 8,
893 },
894 .ops = &tx_macro_dai_ops,
895 },
896 {
897 .name = "tx_macro_tx2",
898 .id = TX_MACRO_AIF2_CAP,
899 .capture = {
900 .stream_name = "TX_AIF2 Capture",
901 .rates = TX_MACRO_RATES,
902 .formats = TX_MACRO_FORMATS,
903 .rate_max = 192000,
904 .rate_min = 8000,
905 .channels_min = 1,
906 .channels_max = 8,
907 },
908 .ops = &tx_macro_dai_ops,
909 },
910};
911
912#define STRING(name) #name
913#define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
914static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
915static const struct snd_kcontrol_new name##_mux = \
916 SOC_DAPM_ENUM(STRING(name), name##_enum)
917
918#define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
919static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
920static const struct snd_kcontrol_new name##_mux = \
921 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
922
923#define TX_MACRO_DAPM_MUX(name, shift, kctl) \
924 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
925
926static const char * const adc_mux_text[] = {
927 "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
928};
929
930TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
931 0, adc_mux_text);
932TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
933 0, adc_mux_text);
934TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
935 0, adc_mux_text);
936TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
937 0, adc_mux_text);
938TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
939 0, adc_mux_text);
940TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
941 0, adc_mux_text);
942TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
943 0, adc_mux_text);
944TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
945 0, adc_mux_text);
946
947
948static const char * const dmic_mux_text[] = {
949 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
950 "DMIC4", "DMIC5", "DMIC6", "DMIC7"
951};
952
953TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
954 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
955 tx_macro_put_dec_enum);
956
957TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
958 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
959 tx_macro_put_dec_enum);
960
961TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
962 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
963 tx_macro_put_dec_enum);
964
965TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
966 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
967 tx_macro_put_dec_enum);
968
969TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
970 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
971 tx_macro_put_dec_enum);
972
973TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
974 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
975 tx_macro_put_dec_enum);
976
977TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
978 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
979 tx_macro_put_dec_enum);
980
981TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
982 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
983 tx_macro_put_dec_enum);
984
985static const char * const smic_mux_text[] = {
Karthikeyan Mani1475b592019-02-12 21:27:58 -0800986 "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "ADC4",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530987 "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
988 "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
989};
990
991TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
992 0, smic_mux_text, snd_soc_dapm_get_enum_double,
993 tx_macro_put_dec_enum);
994
995TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
996 0, smic_mux_text, snd_soc_dapm_get_enum_double,
997 tx_macro_put_dec_enum);
998
999TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
1000 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1001 tx_macro_put_dec_enum);
1002
1003TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
1004 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1005 tx_macro_put_dec_enum);
1006
1007TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
1008 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1009 tx_macro_put_dec_enum);
1010
1011TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
1012 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1013 tx_macro_put_dec_enum);
1014
1015TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
1016 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1017 tx_macro_put_dec_enum);
1018
1019TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
1020 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1021 tx_macro_put_dec_enum);
1022
1023static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
1024 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1025 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1026 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1027 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1028 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1029 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1030 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1031 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1032 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1033 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1034 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1035 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1036 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1037 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1038 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1039 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1040};
1041
1042static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
1043 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1044 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1045 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1046 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1047 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1048 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1049 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1050 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1051 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1052 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1053 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1054 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1055 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1056 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1057 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1058 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1059};
1060
1061static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
1062 SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
1063 SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
1064
1065 SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
1066 SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
1067
1068 SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
1069 tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
1070
1071 SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
1072 tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
1073
1074
1075 TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
1076 TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
1077 TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
1078 TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
1079 TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
1080 TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
1081 TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
1082 TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
1083
1084 TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
1085 TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
1086 TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
1087 TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
1088 TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
1089 TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
1090 TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
1091 TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
1092
1093 SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
1094 tx_macro_enable_micbias,
1095 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1096 SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
1097 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1098 SND_SOC_DAPM_POST_PMD),
1099
1100 SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
1101 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1102 SND_SOC_DAPM_POST_PMD),
1103
1104 SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
1105 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1106 SND_SOC_DAPM_POST_PMD),
1107
1108 SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
1109 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1110 SND_SOC_DAPM_POST_PMD),
1111
1112 SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
1113 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1114 SND_SOC_DAPM_POST_PMD),
1115
1116 SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
1117 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1118 SND_SOC_DAPM_POST_PMD),
1119
1120 SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
1121 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1122 SND_SOC_DAPM_POST_PMD),
1123
1124 SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
1125 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1126 SND_SOC_DAPM_POST_PMD),
1127
1128 SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
1129 SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
1130 SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
1131 SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001132 SND_SOC_DAPM_INPUT("TX SWR_ADC4"),
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301133 SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
1134 SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
1135 SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
1136 SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
1137 SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
1138 SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
1139 SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
1140 SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
1141
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301142 SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301143 TX_MACRO_DEC0, 0,
1144 &tx_dec0_mux, tx_macro_enable_dec,
1145 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1146 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1147
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301148 SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301149 TX_MACRO_DEC1, 0,
1150 &tx_dec1_mux, tx_macro_enable_dec,
1151 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1152 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1153
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301154 SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301155 TX_MACRO_DEC2, 0,
1156 &tx_dec2_mux, tx_macro_enable_dec,
1157 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1158 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1159
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301160 SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301161 TX_MACRO_DEC3, 0,
1162 &tx_dec3_mux, tx_macro_enable_dec,
1163 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1164 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1165
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301166 SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301167 TX_MACRO_DEC4, 0,
1168 &tx_dec4_mux, tx_macro_enable_dec,
1169 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1170 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1171
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301172 SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301173 TX_MACRO_DEC5, 0,
1174 &tx_dec5_mux, tx_macro_enable_dec,
1175 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1176 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1177
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301178 SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301179 TX_MACRO_DEC6, 0,
1180 &tx_dec6_mux, tx_macro_enable_dec,
1181 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1182 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1183
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301184 SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301185 TX_MACRO_DEC7, 0,
1186 &tx_dec7_mux, tx_macro_enable_dec,
1187 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1188 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1189
1190 SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
1191 tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301192
1193 SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
1194 tx_macro_tx_swr_clk_event,
1195 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1196
1197 SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
1198 tx_macro_va_swr_clk_event,
1199 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301200};
1201
1202static const struct snd_soc_dapm_route tx_audio_map[] = {
1203 {"TX_AIF1 CAP", NULL, "TX_MCLK"},
1204 {"TX_AIF2 CAP", NULL, "TX_MCLK"},
1205
1206 {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
1207 {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
1208
1209 {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1210 {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1211 {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1212 {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1213 {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1214 {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1215 {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1216 {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1217
1218 {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1219 {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1220 {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1221 {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1222 {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1223 {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1224 {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1225 {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1226
Laxminath Kasamfc281ad2018-08-06 20:19:40 +05301227 {"TX DEC0 MUX", NULL, "TX_MCLK"},
1228 {"TX DEC1 MUX", NULL, "TX_MCLK"},
1229 {"TX DEC2 MUX", NULL, "TX_MCLK"},
1230 {"TX DEC3 MUX", NULL, "TX_MCLK"},
1231 {"TX DEC4 MUX", NULL, "TX_MCLK"},
1232 {"TX DEC5 MUX", NULL, "TX_MCLK"},
1233 {"TX DEC6 MUX", NULL, "TX_MCLK"},
1234 {"TX DEC7 MUX", NULL, "TX_MCLK"},
1235
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301236 {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
1237 {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
1238 {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
1239 {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
1240 {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
1241 {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
1242 {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
1243 {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
1244 {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
1245
1246 {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301247 {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301248 {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
1249 {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
1250 {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
1251 {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001252 {"TX SMIC MUX0", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301253 {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
1254 {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
1255 {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
1256 {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
1257 {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
1258 {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
1259 {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
1260 {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
1261
1262 {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
1263 {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
1264 {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
1265 {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
1266 {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
1267 {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
1268 {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
1269 {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
1270 {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
1271
1272 {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301273 {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301274 {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
1275 {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
1276 {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
1277 {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001278 {"TX SMIC MUX1", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301279 {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
1280 {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
1281 {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
1282 {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
1283 {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
1284 {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
1285 {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
1286 {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
1287
1288 {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
1289 {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
1290 {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
1291 {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
1292 {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
1293 {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
1294 {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
1295 {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
1296 {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
1297
1298 {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301299 {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301300 {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
1301 {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
1302 {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
1303 {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001304 {"TX SMIC MUX2", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301305 {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
1306 {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
1307 {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
1308 {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
1309 {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
1310 {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
1311 {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
1312 {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
1313
1314 {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
1315 {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
1316 {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
1317 {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
1318 {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
1319 {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
1320 {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
1321 {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
1322 {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
1323
1324 {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301325 {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301326 {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
1327 {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
1328 {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
1329 {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001330 {"TX SMIC MUX3", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301331 {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
1332 {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
1333 {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
1334 {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
1335 {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
1336 {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
1337 {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
1338 {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
1339
1340 {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
1341 {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
1342 {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
1343 {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
1344 {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
1345 {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
1346 {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
1347 {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
1348 {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
1349
1350 {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301351 {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301352 {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
1353 {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
1354 {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
1355 {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001356 {"TX SMIC MUX4", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301357 {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
1358 {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
1359 {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
1360 {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
1361 {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
1362 {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
1363 {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
1364 {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
1365
1366 {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
1367 {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
1368 {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
1369 {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
1370 {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
1371 {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
1372 {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
1373 {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
1374 {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
1375
1376 {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301377 {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301378 {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
1379 {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
1380 {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
1381 {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001382 {"TX SMIC MUX5", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301383 {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
1384 {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
1385 {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
1386 {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
1387 {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
1388 {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
1389 {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
1390 {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
1391
1392 {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
1393 {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
1394 {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
1395 {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
1396 {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
1397 {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
1398 {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
1399 {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
1400 {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
1401
1402 {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301403 {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301404 {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
1405 {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
1406 {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
1407 {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001408 {"TX SMIC MUX6", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301409 {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
1410 {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
1411 {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
1412 {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
1413 {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
1414 {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
1415 {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
1416 {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
1417
1418 {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
1419 {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
1420 {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
1421 {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
1422 {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
1423 {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
1424 {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
1425 {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
1426 {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
1427
1428 {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301429 {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301430 {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
1431 {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
1432 {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
1433 {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001434 {"TX SMIC MUX7", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301435 {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
1436 {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
1437 {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
1438 {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
1439 {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
1440 {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
1441 {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
1442 {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
1443};
1444
1445static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
1446 SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
1447 BOLERO_CDC_TX0_TX_VOL_CTL,
1448 0, -84, 40, digital_gain),
1449 SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
1450 BOLERO_CDC_TX1_TX_VOL_CTL,
1451 0, -84, 40, digital_gain),
1452 SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
1453 BOLERO_CDC_TX2_TX_VOL_CTL,
1454 0, -84, 40, digital_gain),
1455 SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
1456 BOLERO_CDC_TX3_TX_VOL_CTL,
1457 0, -84, 40, digital_gain),
1458 SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
1459 BOLERO_CDC_TX4_TX_VOL_CTL,
1460 0, -84, 40, digital_gain),
1461 SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
1462 BOLERO_CDC_TX5_TX_VOL_CTL,
1463 0, -84, 40, digital_gain),
1464 SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
1465 BOLERO_CDC_TX6_TX_VOL_CTL,
1466 0, -84, 40, digital_gain),
1467 SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
1468 BOLERO_CDC_TX7_TX_VOL_CTL,
1469 0, -84, 40, digital_gain),
1470};
1471
Sudheer Papothia7397942019-03-19 03:14:23 +05301472static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
1473 struct regmap *regmap, int clk_type,
1474 bool enable)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301475{
Meng Wang69b55c82019-05-29 11:04:29 +08001476 int ret = 0, clk_tx_ret = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301477
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301478 dev_dbg(tx_priv->dev,
1479 "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
Sudheer Papothia7397942019-03-19 03:14:23 +05301480 __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301481 (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
Tanya Dixit8530fb92018-09-14 16:01:25 +05301482
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301483 if (enable) {
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301484 if (tx_priv->swr_clk_users == 0)
Karthikeyan Mani01f1ba42019-02-26 18:48:15 -08001485 msm_cdc_pinctrl_select_active_state(
1486 tx_priv->tx_swr_gpio_p);
Sudheer Papothia7397942019-03-19 03:14:23 +05301487
Meng Wang69b55c82019-05-29 11:04:29 +08001488 clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301489 TX_CORE_CLK,
1490 TX_CORE_CLK,
1491 true);
1492 if (clk_type == TX_MCLK) {
1493 ret = tx_macro_mclk_enable(tx_priv, 1);
1494 if (ret < 0) {
1495 if (tx_priv->swr_clk_users == 0)
1496 msm_cdc_pinctrl_select_sleep_state(
1497 tx_priv->tx_swr_gpio_p);
1498 dev_err_ratelimited(tx_priv->dev,
1499 "%s: request clock enable failed\n",
1500 __func__);
1501 goto done;
1502 }
1503 }
1504 if (clk_type == VA_MCLK) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301505 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
1506 TX_CORE_CLK,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301507 VA_CORE_CLK,
Sudheer Papothia7397942019-03-19 03:14:23 +05301508 true);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301509 if (ret < 0) {
1510 if (tx_priv->swr_clk_users == 0)
Sudheer Papothia7397942019-03-19 03:14:23 +05301511 msm_cdc_pinctrl_select_sleep_state(
1512 tx_priv->tx_swr_gpio_p);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301513 dev_err_ratelimited(tx_priv->dev,
1514 "%s: swr request clk failed\n",
1515 __func__);
1516 goto done;
Sudheer Papothia7397942019-03-19 03:14:23 +05301517 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301518 if (tx_priv->tx_mclk_users == 0) {
1519 regmap_update_bits(regmap,
1520 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
1521 0x01, 0x01);
1522 regmap_update_bits(regmap,
1523 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
1524 0x01, 0x01);
1525 regmap_update_bits(regmap,
1526 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
1527 0x01, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301528 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301529 }
1530 if (tx_priv->swr_clk_users == 0) {
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301531 dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
1532 __func__, tx_priv->reset_swr);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301533 if (tx_priv->reset_swr)
1534 regmap_update_bits(regmap,
1535 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1536 0x02, 0x02);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301537 regmap_update_bits(regmap,
1538 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1539 0x01, 0x01);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301540 if (tx_priv->reset_swr)
1541 regmap_update_bits(regmap,
1542 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1543 0x02, 0x00);
1544 tx_priv->reset_swr = false;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301545 }
Meng Wang69b55c82019-05-29 11:04:29 +08001546 if (!clk_tx_ret)
1547 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301548 TX_CORE_CLK,
1549 TX_CORE_CLK,
1550 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301551 tx_priv->swr_clk_users++;
1552 } else {
1553 if (tx_priv->swr_clk_users <= 0) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301554 dev_err_ratelimited(tx_priv->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301555 "tx swrm clock users already 0\n");
1556 tx_priv->swr_clk_users = 0;
Sudheer Papothia7397942019-03-19 03:14:23 +05301557 return 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301558 }
Meng Wang69b55c82019-05-29 11:04:29 +08001559 clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301560 TX_CORE_CLK,
1561 TX_CORE_CLK,
1562 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301563 tx_priv->swr_clk_users--;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301564 if (tx_priv->swr_clk_users == 0)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301565 regmap_update_bits(regmap,
1566 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1567 0x01, 0x00);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301568 if (clk_type == TX_MCLK)
1569 tx_macro_mclk_enable(tx_priv, 0);
1570 if (clk_type == VA_MCLK) {
1571 if (tx_priv->tx_mclk_users == 0) {
1572 regmap_update_bits(regmap,
1573 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
1574 0x01, 0x00);
1575 regmap_update_bits(regmap,
1576 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
1577 0x01, 0x00);
Sudheer Papothia7397942019-03-19 03:14:23 +05301578 }
1579 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
1580 TX_CORE_CLK,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301581 VA_CORE_CLK,
Sudheer Papothia7397942019-03-19 03:14:23 +05301582 false);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301583 if (ret < 0) {
1584 dev_err_ratelimited(tx_priv->dev,
1585 "%s: swr request clk failed\n",
1586 __func__);
1587 goto done;
1588 }
1589 }
Meng Wang69b55c82019-05-29 11:04:29 +08001590 if (!clk_tx_ret)
1591 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301592 TX_CORE_CLK,
1593 TX_CORE_CLK,
1594 false);
1595 if (tx_priv->swr_clk_users == 0)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301596 msm_cdc_pinctrl_select_sleep_state(
1597 tx_priv->tx_swr_gpio_p);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301598 }
Sudheer Papothia7397942019-03-19 03:14:23 +05301599 return 0;
1600
1601done:
Meng Wang69b55c82019-05-29 11:04:29 +08001602 if (!clk_tx_ret)
1603 bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothia7397942019-03-19 03:14:23 +05301604 TX_CORE_CLK,
1605 TX_CORE_CLK,
1606 false);
1607 return ret;
1608}
1609
1610static int tx_macro_swrm_clock(void *handle, bool enable)
1611{
1612 struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
1613 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
1614 int ret = 0;
1615
1616 if (regmap == NULL) {
1617 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
1618 return -EINVAL;
1619 }
1620
1621 mutex_lock(&tx_priv->swr_clk_lock);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301622 dev_dbg(tx_priv->dev,
1623 "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
1624 __func__, (enable ? "enable" : "disable"),
1625 tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
Sudheer Papothia7397942019-03-19 03:14:23 +05301626
1627 if (enable) {
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301628 pm_runtime_get_sync(tx_priv->dev);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301629 if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301630 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1631 VA_MCLK, enable);
1632 if (ret)
1633 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301634 tx_priv->va_clk_status++;
Sudheer Papothia7397942019-03-19 03:14:23 +05301635 } else {
Sudheer Papothia7397942019-03-19 03:14:23 +05301636 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1637 TX_MCLK, enable);
1638 if (ret)
1639 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301640 tx_priv->tx_clk_status++;
Sudheer Papothia7397942019-03-19 03:14:23 +05301641 }
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301642 pm_runtime_mark_last_busy(tx_priv->dev);
1643 pm_runtime_put_autosuspend(tx_priv->dev);
Sudheer Papothia7397942019-03-19 03:14:23 +05301644 } else {
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301645 if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301646 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1647 VA_MCLK, enable);
1648 if (ret)
1649 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301650 --tx_priv->va_clk_status;
1651 } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301652 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1653 TX_MCLK, enable);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301654 if (ret)
1655 goto done;
1656 --tx_priv->tx_clk_status;
1657 } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
1658 if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
1659 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1660 VA_MCLK, enable);
Sudheer Papothia7397942019-03-19 03:14:23 +05301661 if (ret)
1662 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301663 --tx_priv->va_clk_status;
1664 } else {
1665 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1666 TX_MCLK, enable);
1667 if (ret)
1668 goto done;
1669 --tx_priv->tx_clk_status;
Sudheer Papothia7397942019-03-19 03:14:23 +05301670 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301671
1672 } else {
1673 dev_dbg(tx_priv->dev,
1674 "%s: Both clocks are disabled\n", __func__);
Sudheer Papothia7397942019-03-19 03:14:23 +05301675 }
1676 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301677
1678 dev_dbg(tx_priv->dev,
1679 "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
1680 __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
1681 tx_priv->va_clk_status);
Sudheer Papothia7397942019-03-19 03:14:23 +05301682done:
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301683 mutex_unlock(&tx_priv->swr_clk_lock);
1684 return ret;
1685}
1686
1687static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
1688 struct tx_macro_priv *tx_priv)
1689{
1690 u32 div_factor = TX_MACRO_CLK_DIV_2;
1691 u32 mclk_rate = TX_MACRO_MCLK_FREQ;
1692
1693 if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
1694 mclk_rate % dmic_sample_rate != 0)
1695 goto undefined_rate;
1696
1697 div_factor = mclk_rate / dmic_sample_rate;
1698
1699 switch (div_factor) {
1700 case 2:
1701 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1702 break;
1703 case 3:
1704 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
1705 break;
1706 case 4:
1707 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
1708 break;
1709 case 6:
1710 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
1711 break;
1712 case 8:
1713 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
1714 break;
1715 case 16:
1716 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
1717 break;
1718 default:
1719 /* Any other DIV factor is invalid */
1720 goto undefined_rate;
1721 }
1722
1723 /* Valid dmic DIV factors */
1724 dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
1725 __func__, div_factor, mclk_rate);
1726
1727 return dmic_sample_rate;
1728
1729undefined_rate:
1730 dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
1731 __func__, dmic_sample_rate, mclk_rate);
1732 dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
1733
1734 return dmic_sample_rate;
1735}
1736
Meng Wang15c825d2018-09-06 10:49:18 +08001737static int tx_macro_init(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301738{
Meng Wang15c825d2018-09-06 10:49:18 +08001739 struct snd_soc_dapm_context *dapm =
1740 snd_soc_component_get_dapm(component);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301741 int ret = 0, i = 0;
1742 struct device *tx_dev = NULL;
1743 struct tx_macro_priv *tx_priv = NULL;
1744
Meng Wang15c825d2018-09-06 10:49:18 +08001745 tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301746 if (!tx_dev) {
Meng Wang15c825d2018-09-06 10:49:18 +08001747 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301748 "%s: null device for macro!\n", __func__);
1749 return -EINVAL;
1750 }
1751 tx_priv = dev_get_drvdata(tx_dev);
1752 if (!tx_priv) {
Meng Wang15c825d2018-09-06 10:49:18 +08001753 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301754 "%s: priv is null for macro!\n", __func__);
1755 return -EINVAL;
1756 }
1757 ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
1758 ARRAY_SIZE(tx_macro_dapm_widgets));
1759 if (ret < 0) {
1760 dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
1761 return ret;
1762 }
1763
1764 ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
1765 ARRAY_SIZE(tx_audio_map));
1766 if (ret < 0) {
1767 dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
1768 return ret;
1769 }
1770
1771 ret = snd_soc_dapm_new_widgets(dapm->card);
1772 if (ret < 0) {
1773 dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
1774 return ret;
1775 }
1776
Meng Wang15c825d2018-09-06 10:49:18 +08001777 ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301778 ARRAY_SIZE(tx_macro_snd_controls));
1779 if (ret < 0) {
1780 dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
1781 return ret;
1782 }
Laxminath Kasam638b5602018-09-24 13:19:52 +05301783
1784 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
1785 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
1786 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
1787 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
1788 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
1789 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001790 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC4");
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05301791 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
1792 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
1793 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
1794 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
1795 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
1796 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
1797 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
1798 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
Laxminath Kasam638b5602018-09-24 13:19:52 +05301799 snd_soc_dapm_sync(dapm);
1800
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301801 for (i = 0; i < NUM_DECIMATORS; i++) {
1802 tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
1803 tx_priv->tx_hpf_work[i].decimator = i;
1804 INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
1805 tx_macro_tx_hpf_corner_freq_callback);
1806 }
1807
1808 for (i = 0; i < NUM_DECIMATORS; i++) {
1809 tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
1810 tx_priv->tx_mute_dwork[i].decimator = i;
1811 INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
1812 tx_macro_mute_update_callback);
1813 }
Meng Wang15c825d2018-09-06 10:49:18 +08001814 tx_priv->component = component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301815
1816 return 0;
1817}
1818
Meng Wang15c825d2018-09-06 10:49:18 +08001819static int tx_macro_deinit(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301820{
1821 struct device *tx_dev = NULL;
1822 struct tx_macro_priv *tx_priv = NULL;
1823
Meng Wang15c825d2018-09-06 10:49:18 +08001824 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301825 return -EINVAL;
1826
Meng Wang15c825d2018-09-06 10:49:18 +08001827 tx_priv->component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301828 return 0;
1829}
1830
1831static void tx_macro_add_child_devices(struct work_struct *work)
1832{
1833 struct tx_macro_priv *tx_priv = NULL;
1834 struct platform_device *pdev = NULL;
1835 struct device_node *node = NULL;
1836 struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
1837 int ret = 0;
1838 u16 count = 0, ctrl_num = 0;
1839 struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
1840 char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
1841 bool tx_swr_master_node = false;
1842
1843 tx_priv = container_of(work, struct tx_macro_priv,
1844 tx_macro_add_child_devices_work);
1845 if (!tx_priv) {
1846 pr_err("%s: Memory for tx_priv does not exist\n",
1847 __func__);
1848 return;
1849 }
1850
1851 if (!tx_priv->dev) {
1852 pr_err("%s: tx dev does not exist\n", __func__);
1853 return;
1854 }
1855
1856 if (!tx_priv->dev->of_node) {
1857 dev_err(tx_priv->dev,
1858 "%s: DT node for tx_priv does not exist\n", __func__);
1859 return;
1860 }
1861
1862 platdata = &tx_priv->swr_plat_data;
1863 tx_priv->child_count = 0;
1864
1865 for_each_available_child_of_node(tx_priv->dev->of_node, node) {
1866 tx_swr_master_node = false;
1867 if (strnstr(node->name, "tx_swr_master",
1868 strlen("tx_swr_master")) != NULL)
1869 tx_swr_master_node = true;
1870
1871 if (tx_swr_master_node)
1872 strlcpy(plat_dev_name, "tx_swr_ctrl",
1873 (TX_MACRO_SWR_STRING_LEN - 1));
1874 else
1875 strlcpy(plat_dev_name, node->name,
1876 (TX_MACRO_SWR_STRING_LEN - 1));
1877
1878 pdev = platform_device_alloc(plat_dev_name, -1);
1879 if (!pdev) {
1880 dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
1881 __func__);
1882 ret = -ENOMEM;
1883 goto err;
1884 }
1885 pdev->dev.parent = tx_priv->dev;
1886 pdev->dev.of_node = node;
1887
1888 if (tx_swr_master_node) {
1889 ret = platform_device_add_data(pdev, platdata,
1890 sizeof(*platdata));
1891 if (ret) {
1892 dev_err(&pdev->dev,
1893 "%s: cannot add plat data ctrl:%d\n",
1894 __func__, ctrl_num);
1895 goto fail_pdev_add;
1896 }
1897 }
1898
1899 ret = platform_device_add(pdev);
1900 if (ret) {
1901 dev_err(&pdev->dev,
1902 "%s: Cannot add platform device\n",
1903 __func__);
1904 goto fail_pdev_add;
1905 }
1906
1907 if (tx_swr_master_node) {
1908 temp = krealloc(swr_ctrl_data,
1909 (ctrl_num + 1) * sizeof(
1910 struct tx_macro_swr_ctrl_data),
1911 GFP_KERNEL);
1912 if (!temp) {
1913 ret = -ENOMEM;
1914 goto fail_pdev_add;
1915 }
1916 swr_ctrl_data = temp;
1917 swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
1918 ctrl_num++;
1919 dev_dbg(&pdev->dev,
1920 "%s: Added soundwire ctrl device(s)\n",
1921 __func__);
1922 tx_priv->swr_ctrl_data = swr_ctrl_data;
1923 }
1924 if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
1925 tx_priv->pdev_child_devices[
1926 tx_priv->child_count++] = pdev;
1927 else
1928 goto err;
1929 }
1930 return;
1931fail_pdev_add:
1932 for (count = 0; count < tx_priv->child_count; count++)
1933 platform_device_put(tx_priv->pdev_child_devices[count]);
1934err:
1935 return;
1936}
1937
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301938static int tx_macro_set_port_map(struct snd_soc_component *component,
1939 u32 usecase, u32 size, void *data)
1940{
1941 struct device *tx_dev = NULL;
1942 struct tx_macro_priv *tx_priv = NULL;
1943 struct swrm_port_config port_cfg;
1944 int ret = 0;
1945
1946 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
1947 return -EINVAL;
1948
1949 memset(&port_cfg, 0, sizeof(port_cfg));
1950 port_cfg.uc = usecase;
1951 port_cfg.size = size;
1952 port_cfg.params = data;
1953
1954 ret = swrm_wcd_notify(
1955 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
1956 SWR_SET_PORT_MAP, &port_cfg);
1957
1958 return ret;
1959}
1960
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301961static void tx_macro_init_ops(struct macro_ops *ops,
1962 char __iomem *tx_io_base)
1963{
1964 memset(ops, 0, sizeof(struct macro_ops));
1965 ops->init = tx_macro_init;
1966 ops->exit = tx_macro_deinit;
1967 ops->io_base = tx_io_base;
1968 ops->dai_ptr = tx_macro_dai;
1969 ops->num_dais = ARRAY_SIZE(tx_macro_dai);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +05301970 ops->event_handler = tx_macro_event_handler;
Aditya Bavanaric4e96122018-11-14 14:46:38 +05301971 ops->reg_wake_irq = tx_macro_reg_wake_irq;
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301972 ops->set_port_map = tx_macro_set_port_map;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301973}
1974
1975static int tx_macro_probe(struct platform_device *pdev)
1976{
1977 struct macro_ops ops = {0};
1978 struct tx_macro_priv *tx_priv = NULL;
1979 u32 tx_base_addr = 0, sample_rate = 0;
1980 char __iomem *tx_io_base = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301981 int ret = 0;
1982 const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
1983
1984 tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
1985 GFP_KERNEL);
1986 if (!tx_priv)
1987 return -ENOMEM;
1988 platform_set_drvdata(pdev, tx_priv);
1989
1990 tx_priv->dev = &pdev->dev;
1991 ret = of_property_read_u32(pdev->dev.of_node, "reg",
1992 &tx_base_addr);
1993 if (ret) {
1994 dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
1995 __func__, "reg");
1996 return ret;
1997 }
1998 dev_set_drvdata(&pdev->dev, tx_priv);
1999 tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
2000 "qcom,tx-swr-gpios", 0);
2001 if (!tx_priv->tx_swr_gpio_p) {
2002 dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
2003 __func__);
2004 return -EINVAL;
2005 }
2006 tx_io_base = devm_ioremap(&pdev->dev,
2007 tx_base_addr, TX_MACRO_MAX_OFFSET);
2008 if (!tx_io_base) {
2009 dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
2010 return -ENOMEM;
2011 }
2012 tx_priv->tx_io_base = tx_io_base;
2013 ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
2014 &sample_rate);
2015 if (ret) {
2016 dev_err(&pdev->dev,
2017 "%s: could not find sample_rate entry in dt\n",
2018 __func__);
2019 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
2020 } else {
2021 if (tx_macro_validate_dmic_sample_rate(
2022 sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
2023 return -EINVAL;
2024 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05302025 tx_priv->reset_swr = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302026 INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
2027 tx_macro_add_child_devices);
2028 tx_priv->swr_plat_data.handle = (void *) tx_priv;
2029 tx_priv->swr_plat_data.read = NULL;
2030 tx_priv->swr_plat_data.write = NULL;
2031 tx_priv->swr_plat_data.bulk_write = NULL;
2032 tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
2033 tx_priv->swr_plat_data.handle_irq = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302034
2035 mutex_init(&tx_priv->mclk_lock);
2036 mutex_init(&tx_priv->swr_clk_lock);
2037 tx_macro_init_ops(&ops, tx_io_base);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07002038 ops.clk_id_req = TX_CORE_CLK;
2039 ops.default_clk_id = TX_CORE_CLK;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302040 ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
2041 if (ret) {
2042 dev_err(&pdev->dev,
2043 "%s: register macro failed\n", __func__);
2044 goto err_reg_macro;
2045 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07002046
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302047 schedule_work(&tx_priv->tx_macro_add_child_devices_work);
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302048 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
2049 pm_runtime_use_autosuspend(&pdev->dev);
2050 pm_runtime_set_suspended(&pdev->dev);
2051 pm_runtime_enable(&pdev->dev);
2052
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302053 return 0;
2054err_reg_macro:
2055 mutex_destroy(&tx_priv->mclk_lock);
2056 mutex_destroy(&tx_priv->swr_clk_lock);
2057 return ret;
2058}
2059
2060static int tx_macro_remove(struct platform_device *pdev)
2061{
2062 struct tx_macro_priv *tx_priv = NULL;
2063 u16 count = 0;
2064
2065 tx_priv = platform_get_drvdata(pdev);
2066
2067 if (!tx_priv)
2068 return -EINVAL;
2069
2070 kfree(tx_priv->swr_ctrl_data);
2071 for (count = 0; count < tx_priv->child_count &&
2072 count < TX_MACRO_CHILD_DEVICES_MAX; count++)
2073 platform_device_unregister(tx_priv->pdev_child_devices[count]);
2074
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302075 pm_runtime_disable(&pdev->dev);
2076 pm_runtime_set_suspended(&pdev->dev);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302077 mutex_destroy(&tx_priv->mclk_lock);
2078 mutex_destroy(&tx_priv->swr_clk_lock);
2079 bolero_unregister_macro(&pdev->dev, TX_MACRO);
2080 return 0;
2081}
2082
2083
2084static const struct of_device_id tx_macro_dt_match[] = {
2085 {.compatible = "qcom,tx-macro"},
2086 {}
2087};
2088
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302089static const struct dev_pm_ops bolero_dev_pm_ops = {
2090 SET_RUNTIME_PM_OPS(
2091 bolero_runtime_suspend,
2092 bolero_runtime_resume,
2093 NULL
2094 )
2095};
2096
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302097static struct platform_driver tx_macro_driver = {
2098 .driver = {
2099 .name = "tx_macro",
2100 .owner = THIS_MODULE,
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302101 .pm = &bolero_dev_pm_ops,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302102 .of_match_table = tx_macro_dt_match,
Xiaojun Sang53cd13a2018-06-29 15:14:37 +08002103 .suppress_bind_attrs = true,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302104 },
2105 .probe = tx_macro_probe,
2106 .remove = tx_macro_remove,
2107};
2108
2109module_platform_driver(tx_macro_driver);
2110
2111MODULE_DESCRIPTION("TX macro driver");
2112MODULE_LICENSE("GPL v2");