blob: 7fc1f80aa557b3be17654a07cb670a1b29346e02 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000010// Table of contents:
11// (0) Definitions
12// (1) Immediates
13// (2) Type casts
14// (3) Extend/truncate
15// (4) Logical
16// (5) Compare
17// (6) Select
18// (7) Insert/extract
19// (8) Shift/permute
20// (9) Arithmetic/bitwise
21// (10) Bit
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +000022// (11) PIC
23// (12) Load
24// (13) Store
25// (14) Memop
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000026// (15) Call
27// (16) Branch
28// (17) Misc
29
30// Guidelines (in no particular order):
31// 1. Avoid relying on pattern ordering to give preference to one pattern
32// over another, prefer using AddedComplexity instead. The reason for
33// this is to avoid unintended conseqeuences (caused by altering the
34// order) when making changes. The current order of patterns in this
35// file obviously does play some role, but none of the ordering was
36// deliberately chosen (other than to create a logical structure of
37// this file). When making changes, adding AddedComplexity to existing
38// patterns may be needed.
39// 2. Maintain the logical structure of the file, try to put new patterns
40// in designated sections.
41// 3. Do not use A2_combinew instruction directly, use Combinew fragment
42// instead. It uses REG_SEQUENCE, which is more amenable to optimizations.
43// 4. Most selection macros are based on PatFrags. For DAGs that involve
44// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags
45// whenever possible (see the Definitions section). When adding new
46// macro, try to make is general to enable reuse across sections.
47// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition
48// that the nested operation has only one use. Having it separated in case
49// of multiple uses avoids duplication of (processor) work.
50// 6. The v4 vector instructions (64-bit) are treated as core instructions,
51// for example, A2_vaddh is in the "arithmetic" section with A2_add.
52// 7. When adding a pattern for an instruction with a constant-extendable
53// operand, allow all possible kinds of inputs for the immediate value
54// (see AnyImm/anyimm and their variants in the Definitions section).
55
56
57// --(0) Definitions -----------------------------------------------------
58//
59
60// This complex pattern exists only to create a machine instruction operand
61// of type "frame index". There doesn't seem to be a way to do that directly
62// in the patterns.
63def AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>;
64
65// These complex patterns are not strictly necessary, since global address
66// folding will happen during DAG combining. For distinguishing between GA
67// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used.
68def AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>;
69def AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>;
70def AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>;
71def AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>;
72
73// Global address or a constant being a multiple of 2^n.
74def AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>;
75def AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>;
76def AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>;
77def AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>;
78
79
80// Type helper frags.
81def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
82def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
83def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
84def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
85def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
86
87def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
88def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
89def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
90
91def HVI8: PatLeaf<(VecI8 HvxVR:$R)>;
92def HVI16: PatLeaf<(VecI16 HvxVR:$R)>;
93def HVI32: PatLeaf<(VecI32 HvxVR:$R)>;
94def HVI64: PatLeaf<(VecI64 HvxVR:$R)>;
95
96def HWI8: PatLeaf<(VecPI8 HvxWR:$R)>;
97def HWI16: PatLeaf<(VecPI16 HvxWR:$R)>;
98def HWI32: PatLeaf<(VecPI32 HvxWR:$R)>;
99def HWI64: PatLeaf<(VecPI64 HvxWR:$R)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000100
101// Pattern fragments to extract the low and high subregisters from a
102// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000103def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
104def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000105
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000106def IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{
107 return isOrEquivalentToAdd(N);
108}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000109
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000110def IsVecOff : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +0000111 int32_t V = N->getSExtValue();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000112 int32_t VecSize = HRI->getSpillSize(Hexagon::HvxVRRegClass);
113 assert(isPowerOf2_32(VecSize));
114 if ((uint32_t(V) & (uint32_t(VecSize)-1)) != 0)
115 return false;
116 int32_t L = Log2_32(VecSize);
117 return isInt<4>(V >> L);
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +0000118}]>;
119
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000120def IsPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000121 uint32_t V = N->getZExtValue();
122 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000123}]>;
124
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000125def IsPow2_64: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000126 uint64_t V = N->getZExtValue();
127 return isPowerOf2_64(V);
128}]>;
129
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000130def IsNPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000131 uint32_t NV = ~N->getZExtValue();
132 return isPowerOf2_32(NV);
133}]>;
134
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000135def IsPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000136 uint64_t V = N->getZExtValue();
137 return isPowerOf2_64(V) && Log2_64(V) < 32;
138}]>;
139
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000140def IsPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000141 uint64_t V = N->getZExtValue();
142 return isPowerOf2_64(V) && Log2_64(V) >= 32;
143}]>;
144
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000145def IsNPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000146 uint64_t NV = ~N->getZExtValue();
147 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
148}]>;
149
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000150def IsNPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000151 uint64_t NV = ~N->getZExtValue();
152 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000153}]>;
154
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000155class IsUGT<int Width, int Arg>: PatLeaf<(i32 imm),
156 "uint64_t V = N->getZExtValue();" #
157 "return isUInt<" # Width # ">(V) && V > " # Arg # ";"
158>;
159
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000160def SDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000161 int32_t V = N->getSExtValue();
162 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000163}]>;
164
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000165def UDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000166 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000167 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000168 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000169}]>;
170
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000171def UDEC32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000172 uint32_t V = N->getZExtValue();
173 assert(V >= 32);
174 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
175}]>;
176
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000177def Log2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000178 uint32_t V = N->getZExtValue();
179 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
180}]>;
181
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000182def Log2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000183 uint64_t V = N->getZExtValue();
184 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
185}]>;
186
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000187def LogN2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000188 uint32_t NV = ~N->getZExtValue();
189 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
190}]>;
191
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000192def LogN2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000193 uint64_t NV = ~N->getZExtValue();
194 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
195}]>;
196
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000197def NegImm8: SDNodeXForm<imm, [{
198 int8_t NV = -N->getSExtValue();
199 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
200}]>;
201
202def NegImm16: SDNodeXForm<imm, [{
203 int16_t NV = -N->getSExtValue();
204 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
205}]>;
206
207def NegImm32: SDNodeXForm<imm, [{
208 int32_t NV = -N->getSExtValue();
209 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
210}]>;
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000211
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000212
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000213// Helpers for type promotions/contractions.
214def I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>;
215def I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_tfrrp (i32 $Rs)))>;
216def ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>;
217def ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000218
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000219def Combinew: OutPatFrag<(ops node:$Rs, node:$Rt),
220 (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>;
221
222def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
223def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
224def anyimm: PatLeaf<(i32 AnyImm:$Imm)>;
225def anyint: PatLeaf<(i32 AnyInt:$Imm)>;
226
227// Global address or an aligned constant.
228def anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>;
229def anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>;
230def anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>;
231def anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>;
232
233def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
234def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
235
236// This complex pattern is really only to detect various forms of
237// sign-extension i32->i64. The selected value will be of type i64
238// whose low word is the value being extended. The high word is
239// unspecified.
240def Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
241
242def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
243def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
244def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
245
246def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
247 (PS_fi (i32 AddrFI:$Rs), imm:$off)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000248
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000249
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000250def alignedload: PatFrag<(ops node:$a), (load $a), [{
251 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
252}]>;
253
254def unalignedload: PatFrag<(ops node:$a), (load $a), [{
255 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
256}]>;
257
258def alignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{
259 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
260}]>;
261
262def unalignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{
263 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
264}]>;
265
266
267// Converters from unary/binary SDNode to PatFrag.
268class pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>;
269class pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>;
270
271class Not2<PatFrag P>
272 : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>;
273
274class Su<PatFrag Op>
275 : PatFrag<Op.Operands, Op.Fragment, [{ return hasOneUse(N); }],
276 Op.OperandTransform>;
277
278// Main selection macros.
279
280class OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred>
281 : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>;
282
283class OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
284 PatFrag RegPred, PatFrag ImmPred>
285 : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)),
286 (MI RegPred:$Rs, imm:$I)>;
287
288class OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
289 PatFrag RsPred, PatFrag RtPred = RsPred>
290 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
291 (MI RsPred:$Rs, RtPred:$Rt)>;
292
293class AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
294 PatFrag RegPred, PatFrag ImmPred>
295 : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)),
296 (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>;
297
298class AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
299 PatFrag RsPred, PatFrag RtPred>
300 : Pat<(AccOp RsPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)),
301 (MI RsPred:$Rx, RsPred:$Rs, RtPred:$Rt)>;
302
303multiclass SelMinMax_pats<PatFrag CmpOp, PatFrag Val,
304 InstHexagon InstA, InstHexagon InstB> {
305 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B),
306 (InstA Val:$A, Val:$B)>;
307 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A),
308 (InstB Val:$A, Val:$B)>;
309}
310
311
312// Frags for commonly used SDNodes.
313def Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>;
314def Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>;
315def Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>;
316
317
318// --(1) Immediate -------------------------------------------------------
319//
320
321def SDTHexagonCONST32
322 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>;
323
324def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
325def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
326def HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
327def HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
328
329def TruncI64ToI32: SDNodeXForm<imm, [{
330 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
331}]>;
332
333def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
334def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
335
336def: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>;
337def: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>;
338def: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>;
339def: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>;
340def: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>;
341def: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>;
342def: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000343// The HVX load patterns also match CP directly. Make sure that if
344// the selection of this opcode changes, it's updated in all places.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000345
346def: Pat<(i1 0), (PS_false)>;
347def: Pat<(i1 1), (PS_true)>;
348def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
349
350def ftoi : SDNodeXForm<fpimm, [{
351 APInt I = N->getValueAPF().bitcastToAPInt();
352 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
353 MVT::getIntegerVT(I.getBitWidth()));
354}]>;
355
356def: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>;
357def: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>;
358
359def ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>;
360
361// --(2) Type cast -------------------------------------------------------
362//
363
364let Predicates = [HasV5T] in {
365 def: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>;
366 def: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>;
367
368 def: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>;
369 def: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>;
370 def: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>;
371 def: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>;
372
373 def: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>;
374 def: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>;
375 def: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>;
376 def: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>;
377
378 def: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>;
379 def: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>;
380 def: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>;
381 def: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>;
382
383 def: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>;
384 def: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>;
385 def: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>;
386 def: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>;
387}
388
389// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
390let Predicates = [HasV5T] in {
391 def: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>;
392 def: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>;
393 def: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>;
394 def: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>;
395}
396
397multiclass Cast_pat<ValueType Ta, ValueType Tb, RegisterClass RC> {
398 def: Pat<(Tb (bitconvert (Ta RC:$Rs))), (Tb RC:$Rs)>;
399 def: Pat<(Ta (bitconvert (Tb RC:$Rs))), (Ta RC:$Rs)>;
400}
401
402// Bit convert vector types to integers.
403defm: Cast_pat<v4i8, i32, IntRegs>;
404defm: Cast_pat<v2i16, i32, IntRegs>;
405defm: Cast_pat<v8i8, i64, DoubleRegs>;
406defm: Cast_pat<v4i16, i64, DoubleRegs>;
407defm: Cast_pat<v2i32, i64, DoubleRegs>;
408
409
410// --(3) Extend/truncate -------------------------------------------------
411//
412
413def: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>;
414def: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>;
415def: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>;
416def: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>;
417def: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>;
418
419def: Pat<(i64 (sext I1:$Pu)),
420 (Combinew (C2_muxii PredRegs:$Pu, -1, 0),
421 (C2_muxii PredRegs:$Pu, -1, 0))>;
422
423def: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>;
424def: Pat<(i32 (zext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
425def: Pat<(i64 (zext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
426
427def: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>;
428def: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>;
429def: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>;
430
431def: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>;
432def: Pat<(i1 (trunc I64:$Rs)), (C2_tfrrp (LoReg $Rs))>;
433
434let AddedComplexity = 20 in {
435 def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>;
436 def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>;
437}
438
439def: Pat<(i32 (anyext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
440def: Pat<(i64 (anyext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
441
442def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
443def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
444def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
445def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
446def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
447def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
448
449def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
450 (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
451
452def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
453 (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
454
455// Truncate: from vector B copy all 'E'ven 'B'yte elements:
456// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
457def: Pat<(v4i8 (trunc V4I16:$Rs)),
458 (S2_vtrunehb V4I16:$Rs)>;
459
460// Truncate: from vector B copy all 'O'dd 'B'yte elements:
461// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
462// S2_vtrunohb
463
464// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
465// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
466// S2_vtruneh
467
468def: Pat<(v2i16 (trunc V2I32:$Rs)),
Krzysztof Parzyszekf4dcc422017-11-29 19:59:29 +0000469 (A2_combine_ll (HiReg $Rs), (LoReg $Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000470
471
472// --(4) Logical ---------------------------------------------------------
473//
474
475def: Pat<(not I1:$Ps), (C2_not I1:$Ps)>;
476def: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>;
477
478def: OpR_RR_pat<C2_and, And, i1, I1>;
479def: OpR_RR_pat<C2_or, Or, i1, I1>;
480def: OpR_RR_pat<C2_xor, Xor, i1, I1>;
481def: OpR_RR_pat<C2_andn, Not2<And>, i1, I1>;
482def: OpR_RR_pat<C2_orn, Not2<Or>, i1, I1>;
483
484// op(Ps, op(Pt, Pu))
485def: AccRRR_pat<C4_and_and, And, Su<And>, I1, I1>;
486def: AccRRR_pat<C4_and_or, And, Su<Or>, I1, I1>;
487def: AccRRR_pat<C4_or_and, Or, Su<And>, I1, I1>;
488def: AccRRR_pat<C4_or_or, Or, Su<Or>, I1, I1>;
489
490// op(Ps, op(Pt, ~Pu))
491def: AccRRR_pat<C4_and_andn, And, Su<Not2<And>>, I1, I1>;
492def: AccRRR_pat<C4_and_orn, And, Su<Not2<Or>>, I1, I1>;
493def: AccRRR_pat<C4_or_andn, Or, Su<Not2<And>>, I1, I1>;
494def: AccRRR_pat<C4_or_orn, Or, Su<Not2<Or>>, I1, I1>;
495
496
497// --(5) Compare ---------------------------------------------------------
498//
499
500// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)".
501// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt).
502
503def: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>;
504def: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>;
505def: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>;
506
507def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
508 (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>;
509def: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)),
510 (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>;
511
512def: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)),
513 (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>;
514def: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)),
515 (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>;
516
517// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
518// that reverse the order of the operands.
519class RevCmp<PatFrag F>
520 : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment, F.PredicateCode,
521 F.OperandTransform>;
522
523def: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>;
524def: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>;
525def: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>;
526def: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>;
527def: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>;
528def: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>;
529def: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>;
530def: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>;
531def: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>;
532def: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>;
533def: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>;
534def: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>;
535def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>;
536def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>;
537def: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>;
538def: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>;
539def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>;
540def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>;
541def: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>;
542def: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>;
543def: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>;
544def: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>;
545def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>;
546def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>;
547def: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>;
548def: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>;
549def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>;
550def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>;
551def: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>;
552def: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>;
553def: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>;
554def: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>;
555def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>;
556def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>;
557def: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>;
558def: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>;
559def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>;
560def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>;
561def: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>;
562def: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>;
563
564let Predicates = [HasV5T] in {
565 def: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>;
566 def: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>;
567 def: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>;
568 def: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>;
569 def: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>;
570 def: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>;
571 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>;
572 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>;
573 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>;
574 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>;
575 def: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>;
576
577 def: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>;
578 def: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>;
579 def: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>;
580 def: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>;
581 def: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>;
582 def: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>;
583 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>;
584 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>;
585 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>;
586 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>;
587 def: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>;
588}
589
590// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds.
591
592def: Pat<(i1 (setne I32:$Rs, anyimm:$u5)),
593 (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>;
594def: Pat<(i1 (setle I32:$Rs, anyimm:$u5)),
595 (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>;
596def: Pat<(i1 (setule I32:$Rs, anyimm:$u5)),
597 (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>;
598
599def: Pat<(i1 (setne I32:$Rs, I32:$Rt)),
600 (C2_not (C2_cmpeq I32:$Rs, I32:$Rt))>;
601def: Pat<(i1 (setle I32:$Rs, I32:$Rt)),
602 (C2_not (C2_cmpgt I32:$Rs, I32:$Rt))>;
603def: Pat<(i1 (setule I32:$Rs, I32:$Rt)),
604 (C2_not (C2_cmpgtu I32:$Rs, I32:$Rt))>;
605def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
606 (C2_not (C2_cmpgt I32:$Rt, I32:$Rs))>;
607def: Pat<(i1 (setuge I32:$Rs, I32:$Rt)),
608 (C2_not (C2_cmpgtu I32:$Rt, I32:$Rs))>;
609
610def: Pat<(i1 (setle I64:$Rs, I64:$Rt)),
611 (C2_not (C2_cmpgtp I64:$Rs, I64:$Rt))>;
612def: Pat<(i1 (setne I64:$Rs, I64:$Rt)),
613 (C2_not (C2_cmpeqp I64:$Rs, I64:$Rt))>;
614def: Pat<(i1 (setge I64:$Rs, I64:$Rt)),
615 (C2_not (C2_cmpgtp I64:$Rt, I64:$Rs))>;
616def: Pat<(i1 (setuge I64:$Rs, I64:$Rt)),
617 (C2_not (C2_cmpgtup I64:$Rt, I64:$Rs))>;
618def: Pat<(i1 (setule I64:$Rs, I64:$Rt)),
619 (C2_not (C2_cmpgtup I64:$Rs, I64:$Rt))>;
620
621let AddedComplexity = 100 in {
622 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)),
623 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
624 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)),
625 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
626 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
627 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
628 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
629 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
630}
631
632// PatFrag for AsserZext which takes the original type as a parameter.
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000633def SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>;
634def AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>;
635class AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>;
636
637multiclass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000638 PatLeaf ImmPred, int Mask> {
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000639 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
640 (MI I32:$Rs, imm:$I)>;
641 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
642 (MI I32:$Rs, imm:$I)>;
643}
644
645multiclass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
646 PatLeaf ImmPred, int Mask> {
647 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
648 (C2_not (MI I32:$Rs, imm:$I))>;
649 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
650 (C2_not (MI I32:$Rs, imm:$I))>;
651}
652
653multiclass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
654 PatLeaf ImmPred, int Mask> {
655 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
656 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
657 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
658 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
659}
660
661let AddedComplexity = 200 in {
662 defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>;
663 defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>;
664 defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>;
665 defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>;
666 defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>;
667 defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>;
668 defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>;
669 defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>;
670}
671
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000672def: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))),
673 (A4_rcmpeq I32:$Rs, I32:$Rt)>;
674def: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))),
675 (A4_rcmpneq I32:$Rs, I32:$Rt)>;
676def: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))),
677 (A4_rcmpeqi I32:$Rs, imm:$s8)>;
678def: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))),
679 (A4_rcmpneqi I32:$Rs, imm:$s8)>;
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000680
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000681def: Pat<(i1 (setne I1:$Ps, I1:$Pt)),
682 (C2_xor I1:$Ps, I1:$Pt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000683
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000684def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
685 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
686def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
687 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
688def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
689 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000690
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000691def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
692 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
693def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
694 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
695def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
696 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000697
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000698def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
699 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000700
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000701// Floating-point comparisons with checks for ordered/unordered status.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000702
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000703class T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3>
704 : OutPatFrag<(ops node:$Rs, node:$Rt),
705 (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000706
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000707class OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType,
708 PatFrag RsPred, PatFrag RtPred = RsPred>
709 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
710 (Output RsPred:$Rs, RtPred:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000711
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000712class Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>;
713class Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000714
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000715class Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>;
716class Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>;
717
718let Predicates = [HasV5T] in {
719 def: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>;
720 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>;
721 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>;
722 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>;
723 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>;
724 def: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>;
725
726 def: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>;
727 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>;
728 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>;
729 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>;
730 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>;
731 def: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>;
732}
733
734class Outn<InstHexagon MI>
735 : OutPatFrag<(ops node:$Rs, node:$Rt),
736 (C2_not (MI $Rs, $Rt))>;
737
738let Predicates = [HasV5T] in {
739 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>;
740 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>;
741
742 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>;
743 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>;
744
745 def: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>;
746 def: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>;
747}
748
749
750// --(6) Select ----------------------------------------------------------
751//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000752
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000753def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000754 (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>;
755def: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs),
756 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
757def: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8),
758 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
759def: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8),
760 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000761
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000762def: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt),
763 (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>;
764def: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8),
765 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
766def: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs),
767 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
768def: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8),
769 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000770
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000771// Map from a 64-bit select to an emulated 64-bit mux.
772// Hexagon does not support 64-bit MUXes; so emulate with combines.
773def: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt),
774 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
775 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000776
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000777let Predicates = [HasV5T] in {
778 def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I),
779 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
780 def: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt),
781 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
782 def: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt),
783 (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>;
784 def: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt),
785 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
786 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000787
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000788 def: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt),
789 (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>;
790 def: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt),
791 (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000792
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000793 def: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs),
794 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
795 def: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I),
796 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000797}
798
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000799def: Pat<(select I1:$Pu, V4I8:$Rs, V4I8:$Rt),
800 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
801def: Pat<(select I1:$Pu, V2I16:$Rs, V2I16:$Rt),
802 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
803def: Pat<(select I1:$Pu, V2I32:$Rs, V2I32:$Rt),
804 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
805 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
806
807def: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt),
808 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
809def: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt),
810 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
811def: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt),
812 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
813
814
815class HvxSel_pat<InstHexagon MI, PatFrag RegPred>
816 : Pat<(select I1:$Pu, RegPred:$Vs, RegPred:$Vt),
817 (MI I1:$Pu, RegPred:$Vs, RegPred:$Vt)>;
818
819let Predicates = [HasV60T,UseHVX] in {
820 def: HvxSel_pat<PS_vselect, HVI8>;
821 def: HvxSel_pat<PS_vselect, HVI16>;
822 def: HvxSel_pat<PS_vselect, HVI32>;
823 def: HvxSel_pat<PS_vselect, HVI64>;
824 def: HvxSel_pat<PS_wselect, HWI8>;
825 def: HvxSel_pat<PS_wselect, HWI16>;
826 def: HvxSel_pat<PS_wselect, HWI32>;
827 def: HvxSel_pat<PS_wselect, HWI64>;
828}
829
830// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw).
831def: Pat<(select I1:$Pu, I1:$Pv, I1:$Pw),
832 (C2_or (C2_and I1:$Pu, I1:$Pv),
833 (C2_andn I1:$Pw, I1:$Pu))>;
834
835
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000836def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000837 return isPositiveHalfWord(N);
838}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000839
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000840multiclass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA,
841 InstHexagon InstB> {
842 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
843 IsPosHalf:$Rs, IsPosHalf:$Rt), i16),
844 (InstA IntRegs:$Rs, IntRegs:$Rt)>;
845 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
846 IsPosHalf:$Rt, IsPosHalf:$Rs), i16),
847 (InstB IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000848}
849
850let AddedComplexity = 200 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000851 defm: SelMinMax16_pats<setge, A2_max, A2_min>;
852 defm: SelMinMax16_pats<setgt, A2_max, A2_min>;
853 defm: SelMinMax16_pats<setle, A2_min, A2_max>;
854 defm: SelMinMax16_pats<setlt, A2_min, A2_max>;
855 defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>;
856 defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>;
857 defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>;
858 defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000859}
860
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000861let AddedComplexity = 200 in {
862 defm: SelMinMax_pats<setge, I32, A2_max, A2_min>;
863 defm: SelMinMax_pats<setgt, I32, A2_max, A2_min>;
864 defm: SelMinMax_pats<setle, I32, A2_min, A2_max>;
865 defm: SelMinMax_pats<setlt, I32, A2_min, A2_max>;
866 defm: SelMinMax_pats<setuge, I32, A2_maxu, A2_minu>;
867 defm: SelMinMax_pats<setugt, I32, A2_maxu, A2_minu>;
868 defm: SelMinMax_pats<setule, I32, A2_minu, A2_maxu>;
869 defm: SelMinMax_pats<setult, I32, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000870
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000871 defm: SelMinMax_pats<setge, I64, A2_maxp, A2_minp>;
872 defm: SelMinMax_pats<setgt, I64, A2_maxp, A2_minp>;
873 defm: SelMinMax_pats<setle, I64, A2_minp, A2_maxp>;
874 defm: SelMinMax_pats<setlt, I64, A2_minp, A2_maxp>;
875 defm: SelMinMax_pats<setuge, I64, A2_maxup, A2_minup>;
876 defm: SelMinMax_pats<setugt, I64, A2_maxup, A2_minup>;
877 defm: SelMinMax_pats<setule, I64, A2_minup, A2_maxup>;
878 defm: SelMinMax_pats<setult, I64, A2_minup, A2_maxup>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000879}
880
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000881let AddedComplexity = 100, Predicates = [HasV5T] in {
882 defm: SelMinMax_pats<setolt, F32, F2_sfmin, F2_sfmax>;
883 defm: SelMinMax_pats<setole, F32, F2_sfmin, F2_sfmax>;
884 defm: SelMinMax_pats<setogt, F32, F2_sfmax, F2_sfmin>;
885 defm: SelMinMax_pats<setoge, F32, F2_sfmax, F2_sfmin>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000886}
887
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000888
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000889// --(7) Insert/extract --------------------------------------------------
890//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000891
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000892def SDTHexagonINSERT:
893 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
894 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
895def SDTHexagonINSERTRP:
896 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
897 SDTCisInt<0>, SDTCisVT<3, i64>]>;
898
899def HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
900def HexagonINSERTRP: SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
901
902def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
903 (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>;
904def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
905 (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>;
906def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
907 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
908def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
909 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
910
911def SDTHexagonEXTRACTU
912 : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
913 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
914def SDTHexagonEXTRACTURP
915 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
916 SDTCisVT<2, i64>]>;
917
918def HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
919def HexagonEXTRACTURP: SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
920
921def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5),
922 (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>;
923def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6),
924 (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>;
925def: Pat<(HexagonEXTRACTURP I32:$Rs, I64:$Rt),
926 (S2_extractu_rp I32:$Rs, I64:$Rt)>;
927def: Pat<(HexagonEXTRACTURP I64:$Rs, I64:$Rt),
928 (S2_extractup_rp I64:$Rs, I64:$Rt)>;
929
930def SDTHexagonVSPLAT:
931 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
932
933def HexagonVSPLAT: SDNode<"HexagonISD::VSPLAT", SDTHexagonVSPLAT>;
934
935def: Pat<(v4i8 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
936def: Pat<(v4i16 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
937def: Pat<(v2i32 (HexagonVSPLAT s8_0ImmPred:$s8)),
938 (A2_combineii imm:$s8, imm:$s8)>;
939def: Pat<(v2i32 (HexagonVSPLAT I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>;
940
941
942// --(8) Shift/permute ---------------------------------------------------
943//
944
945def SDTHexagonI64I32I32: SDTypeProfile<1, 2,
946 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
947def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
948 SDTCisSubVecOfVec<1, 0>]>;
949def SDTHexagonVPACK: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>, SDTCisVec<1>]>;
950
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000951def HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
952def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
953def HexagonVPACKE: SDNode<"HexagonISD::VPACKE", SDTHexagonVPACK>;
954def HexagonVPACKO: SDNode<"HexagonISD::VPACKO", SDTHexagonVPACK>;
955
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000956def: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>;
957
958// The complexity of the combines involving immediates should be greater
959// than the complexity of the combine with two registers.
960let AddedComplexity = 50 in {
961 def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8),
962 (A4_combineri IntRegs:$Rs, imm:$s8)>;
963 def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs),
964 (A4_combineir imm:$s8, IntRegs:$Rs)>;
965}
966
967// The complexity of the combine with two immediates should be greater than
968// the complexity of a combine involving a register.
969let AddedComplexity = 75 in {
970 def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6),
971 (A4_combineii imm:$s8, imm:$u6)>;
972 def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8),
973 (A2_combineii imm:$s8, imm:$S8)>;
974}
975
976let Predicates = [UseHVX] in {
977 def: OpR_RR_pat<V6_vcombine, pf2<HexagonVCOMBINE>, VecPI32, HVI32>;
978 def: OpR_RR_pat<V6_vpackeb, pf2<HexagonVPACKE>, VecI8, HVI8>;
979 def: OpR_RR_pat<V6_vpackob, pf2<HexagonVPACKO>, VecI8, HVI8>;
980 def: OpR_RR_pat<V6_vpackeh, pf2<HexagonVPACKE>, VecI16, HVI16>;
981 def: OpR_RR_pat<V6_vpackoh, pf2<HexagonVPACKO>, VecI16, HVI16>;
982}
983
984def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
985def: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)),
986 (A2_swiz (HiReg $Rss)))>;
987
988def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>;
989def: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>;
990def: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>;
991
992def: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>;
993def: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>;
994def: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>;
995def: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>;
996def: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>;
997def: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>;
998def: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>;
999def: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>;
1000def: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>;
1001def: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>;
1002def: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>;
1003def: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>;
1004
1005def: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>;
1006def: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>;
1007def: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>;
1008def: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>;
1009def: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>;
1010def: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>;
1011
1012
1013def: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)),
1014 (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>;
1015def: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)),
1016 (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>, Requires<[HasV5T]>;
1017
1018// Prefer S2_addasl_rrri over S2_asl_i_r_acc.
1019let AddedComplexity = 120 in
1020def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
1021 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
1022
1023let AddedComplexity = 100 in {
1024 def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>;
1025 def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>;
1026 def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>;
1027 def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>;
1028
1029 def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>;
1030 def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>;
1031 def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>;
1032 def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>;
1033
1034 def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>;
1035 def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>;
1036 def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>;
1037 def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>;
1038 def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>;
1039
1040 def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>;
1041 def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>;
1042 def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>;
1043 def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>;
1044 def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>;
1045
1046 def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>;
1047 def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>;
1048 def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>;
1049 def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>;
1050 def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>;
1051
1052 def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>;
1053 def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>;
1054 def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>;
1055 def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>;
1056 def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>;
1057}
1058
1059let AddedComplexity = 100 in {
1060 def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32>;
1061 def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32>;
1062 def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32>;
1063 def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32>;
1064
1065 def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I32>;
1066 def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I32>;
1067 def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I32>;
1068 def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I32>;
1069 def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I32>;
1070
1071 def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32>;
1072 def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32>;
1073 def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32>;
1074 def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32>;
1075
1076 def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I32>;
1077 def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I32>;
1078 def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I32>;
1079 def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I32>;
1080 def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I32>;
1081
1082 def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32>;
1083 def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32>;
1084 def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32>;
1085 def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32>;
1086
1087 def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I32>;
1088 def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I32>;
1089 def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I32>;
1090 def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I32>;
1091 def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I32>;
1092}
1093
1094
1095class OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp,
1096 PatFrag RegPred, PatFrag ImmPred>
1097 : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)),
1098 (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>;
1099
1100let AddedComplexity = 200 in {
1101 def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>;
1102 def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>;
1103 def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>;
1104 def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>;
1105 def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>;
1106 def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>;
1107 def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>;
1108 def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>;
1109}
1110
1111// Prefer this pattern to S2_asl_i_p_or for the special case of joining
1112// two 32-bit words into a 64-bit word.
1113let AddedComplexity = 200 in
1114def: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)),
1115 (Combinew I32:$a, I32:$b)>;
1116
1117def: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)),
1118 (Zext64 (and I32:$a, (i32 65535)))),
1119 (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))),
1120 (shl (Aext64 I32:$d), (i32 48))),
1121 (Combinew (A2_combine_ll I32:$d, I32:$c),
1122 (A2_combine_ll I32:$b, I32:$a))>;
1123
1124def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
1125 (i32 8)),
1126 (i32 (zextloadi8 (add I32:$b, 2)))),
1127 (i32 16)),
1128 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1129 (zextloadi8 I32:$b)),
1130 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
1131
Krzysztof Parzyszekb9f33b32017-11-22 20:55:41 +00001132let AddedComplexity = 200 in {
1133 def: Pat<(or (shl I32:$Rt, (i32 16)), (and I32:$Rs, (i32 65535))),
1134 (A2_combine_ll I32:$Rt, I32:$Rs)>;
1135 def: Pat<(or (shl I32:$Rt, (i32 16)), (srl I32:$Rs, (i32 16))),
1136 (A2_combine_lh I32:$Rt, I32:$Rs)>;
1137 def: Pat<(or (and I32:$Rt, (i32 268431360)), (and I32:$Rs, (i32 65535))),
1138 (A2_combine_hl I32:$Rt, I32:$Rs)>;
1139 def: Pat<(or (and I32:$Rt, (i32 268431360)), (srl I32:$Rs, (i32 16))),
1140 (A2_combine_hh I32:$Rt, I32:$Rs)>;
1141}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001142
1143def SDTHexagonVShift
1144 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>;
1145
1146def HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>;
1147def HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>;
1148def HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>;
1149
1150def: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>;
1151def: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>;
1152def: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>;
1153def: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>;
1154def: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>;
1155def: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>;
1156
1157def: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>;
1158def: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>;
1159def: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>;
1160def: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>;
1161def: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>;
1162def: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>;
1163
1164def: Pat<(sra V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1165 (S2_asr_i_vw V2I32:$b, imm:$c)>;
1166def: Pat<(srl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1167 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
1168def: Pat<(shl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1169 (S2_asl_i_vw V2I32:$b, imm:$c)>;
1170def: Pat<(sra V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1171 (S2_asr_i_vh V4I16:$b, imm:$c)>;
1172def: Pat<(srl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1173 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
1174def: Pat<(shl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1175 (S2_asl_i_vh V4I16:$b, imm:$c)>;
1176
1177
1178// --(9) Arithmetic/bitwise ----------------------------------------------
1179//
1180
1181def: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>;
1182def: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>;
1183def: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>;
1184
1185let Predicates = [HasV5T] in {
1186 def: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>;
1187 def: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>;
1188
1189 def: Pat<(fabs F64:$Rs),
1190 (Combinew (S2_clrbit_i (HiReg $Rs), 31),
1191 (i32 (LoReg $Rs)))>;
1192 def: Pat<(fneg F64:$Rs),
1193 (Combinew (S2_togglebit_i (HiReg $Rs), 31),
1194 (i32 (LoReg $Rs)))>;
1195}
1196
1197let AddedComplexity = 50 in
1198def: Pat<(xor (add (sra I32:$Rs, (i32 31)),
1199 I32:$Rs),
1200 (sra I32:$Rs, (i32 31))),
1201 (A2_abs I32:$Rs)>;
1202
1203
1204def: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>;
1205def: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>;
1206def: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>;
1207def: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>;
1208
1209def: OpR_RR_pat<A2_add, Add, i32, I32>;
1210def: OpR_RR_pat<A2_sub, Sub, i32, I32>;
1211def: OpR_RR_pat<A2_and, And, i32, I32>;
1212def: OpR_RR_pat<A2_or, Or, i32, I32>;
1213def: OpR_RR_pat<A2_xor, Xor, i32, I32>;
1214def: OpR_RR_pat<A2_addp, Add, i64, I64>;
1215def: OpR_RR_pat<A2_subp, Sub, i64, I64>;
1216def: OpR_RR_pat<A2_andp, And, i64, I64>;
1217def: OpR_RR_pat<A2_orp, Or, i64, I64>;
1218def: OpR_RR_pat<A2_xorp, Xor, i64, I64>;
1219def: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>;
1220def: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>;
1221
1222def: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>;
1223def: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>;
1224
1225def: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>;
1226def: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>;
1227def: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>;
1228def: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>;
1229def: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>;
1230def: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>;
1231
1232def: OpR_RR_pat<A2_and, And, v2i16, V2I16>;
1233def: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>;
1234def: OpR_RR_pat<A2_or, Or, v2i16, V2I16>;
1235
1236def: OpR_RR_pat<A2_andp, And, v8i8, V8I8>;
1237def: OpR_RR_pat<A2_andp, And, v4i16, V4I16>;
1238def: OpR_RR_pat<A2_andp, And, v2i32, V2I32>;
1239def: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>;
1240def: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>;
1241def: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>;
1242def: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>;
1243def: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>;
1244def: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>;
1245
1246def: OpR_RR_pat<M2_mpyi, Mul, i32, I32>;
1247def: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>;
1248def: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>;
1249def: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>;
1250def: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>;
1251
1252// Arithmetic on predicates.
1253def: OpR_RR_pat<C2_xor, Add, i1, I1>;
1254def: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>;
1255def: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>;
1256def: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>;
1257def: OpR_RR_pat<C2_xor, Sub, i1, I1>;
1258def: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>;
1259def: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>;
1260def: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>;
1261def: OpR_RR_pat<C2_and, Mul, i1, I1>;
1262def: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>;
1263def: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>;
1264def: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>;
1265
1266let Predicates = [HasV5T] in {
1267 def: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>;
1268 def: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>;
1269 def: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>;
1270 def: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>;
1271 def: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>;
1272}
1273
1274// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add,
1275// over add-add with individual multiplies as inputs.
1276let AddedComplexity = 10 in {
1277 def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>;
1278 def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>;
1279 def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32>;
1280}
1281
1282def: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>;
1283def: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>;
1284def: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32>;
1285
1286
1287def: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001288 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001289
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001290def n8_0ImmPred: PatLeaf<(i32 imm), [{
1291 int64_t V = N->getSExtValue();
1292 return -255 <= V && V <= 0;
1293}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001294
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001295// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
1296def: Pat<(mul I32:$Rs, n8_0ImmPred:$n8),
1297 (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001298
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001299def: Pat<(add Sext64:$Rs, I64:$Rt),
1300 (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001301
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001302def: AccRRR_pat<M4_and_and, And, Su<And>, I32, I32>;
1303def: AccRRR_pat<M4_and_or, And, Su<Or>, I32, I32>;
1304def: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32>;
1305def: AccRRR_pat<M4_or_and, Or, Su<And>, I32, I32>;
1306def: AccRRR_pat<M4_or_or, Or, Su<Or>, I32, I32>;
1307def: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32>;
1308def: AccRRR_pat<M4_xor_and, Xor, Su<And>, I32, I32>;
1309def: AccRRR_pat<M4_xor_or, Xor, Su<Or>, I32, I32>;
1310def: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32>;
1311def: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001312
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001313// For dags like (or (and (not _), _), (shl _, _)) where the "or" with
1314// one argument matches the patterns below, and with the other argument
1315// matches S2_asl_r_r_or, etc, prefer the patterns below.
1316let AddedComplexity = 110 in { // greater than S2_asl_r_r_and/or/xor.
1317 def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32>;
1318 def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32>;
1319 def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32>;
1320}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001321
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001322// S4_addaddi and S4_subaddi don't have tied operands, so give them
1323// a bit of preference.
1324let AddedComplexity = 30 in {
1325 def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)),
1326 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek27367882017-10-23 19:07:50 +00001327 def: Pat<(add anyimm:$s6, (Su<Add> I32:$Rs, I32:$Ru)),
1328 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001329 def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)),
1330 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1331 def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru),
1332 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1333 def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6),
1334 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1335}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001336
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001337def: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)),
1338 (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>;
1339def: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)),
1340 (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
1341def: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)),
1342 (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001343
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001344
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001345def: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001346 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001347def: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001348 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
1349
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001350def: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)),
1351 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001352def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
1353 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001354def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
1355 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001356
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001357def: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001358 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001359def: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001360 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001361def: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001362 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001363def: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001364 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001365def: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
1366 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
1367def: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001368 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001369
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001370// Add halfword.
1371def: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16),
1372 (A2_addh_l16_ll I32:$Rt, I32:$Rs)>;
1373def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1374 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1375def: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)),
1376 (A2_addh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001377
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001378// Subtract halfword.
1379def: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16),
1380 (A2_subh_l16_ll I32:$Rt, I32:$Rs)>;
1381def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1382 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1383def: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)),
1384 (A2_subh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001385
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001386def: Pat<(mul I64:$Rss, I64:$Rtt),
1387 (Combinew
1388 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
1389 (LoReg $Rss),
1390 (HiReg $Rtt)),
1391 (LoReg $Rtt),
1392 (HiReg $Rss)),
1393 (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001394
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001395def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
1396 (A2_addp
1397 (M2_dpmpyuu_acc_s0
1398 (S2_lsr_i_p
1399 (A2_addp
1400 (M2_dpmpyuu_acc_s0
1401 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
1402 (HiReg $Rss),
1403 (LoReg $Rtt)),
1404 (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
1405 32),
1406 (HiReg $Rss),
1407 (HiReg $Rtt)),
1408 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001409
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001410// Multiply 64-bit unsigned and use upper result.
1411def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001412
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001413// Multiply 64-bit signed and use upper result.
1414//
1415// For two signed 64-bit integers A and B, let A' and B' denote A and B
1416// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
1417// sign bit of A (and identically for B). With this notation, the signed
1418// product A*B can be written as:
1419// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
1420// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
1421// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
1422// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
1423
1424// Clear the sign bit in a 64-bit register.
1425def ClearSign : OutPatFrag<(ops node:$Rss),
1426 (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>;
1427
1428def : Pat <(mulhs I64:$Rss, I64:$Rtt),
1429 (A2_subp
1430 (MulHU $Rss, $Rtt),
1431 (A2_addp
1432 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
1433 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
1434
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001435// Prefer these instructions over M2_macsip/M2_macsin: the macsi* instructions
1436// will put the immediate addend into a register, while these instructions will
1437// use it directly. Such a construct does not appear in the middle of a gep,
1438// where M2_macsip would be preferable.
1439let AddedComplexity = 20 in {
1440 def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6),
1441 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
1442 def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6),
1443 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1444}
1445
1446// Keep these instructions less preferable to M2_macsip/M2_macsin.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001447def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)),
1448 (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>;
1449def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)),
1450 (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>;
1451def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)),
1452 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>;
1453
1454
1455let Predicates = [HasV5T] in {
1456 def: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx),
1457 (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>;
1458 def: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx),
1459 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
1460 def: Pat<(fma F32:$Rs, (fneg F32:$Rt), F32:$Rx),
1461 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001462}
1463
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001464
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001465def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
1466 (PS_vmulw V2I32:$Rs, V2I32:$Rt)>;
1467def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
1468 (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001469
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001470// Add/subtract two v4i8: Hexagon does not have an insn for this one, so
1471// we use the double add v8i8, and use only the low part of the result.
1472def: Pat<(add V4I8:$Rs, V4I8:$Rt),
1473 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
1474def: Pat<(sub V4I8:$Rs, V4I8:$Rt),
1475 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001476
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001477// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two
1478// half-words, and saturates the result to a 32-bit value, except the
1479// saturation never happens (it can only occur with scaling).
1480def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
1481 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
1482 (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>;
1483def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
1484 (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)),
1485 (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001486
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001487// Multiplies two v4i8 vectors.
1488def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
1489 (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>,
1490 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001491
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001492// Multiplies two v8i8 vectors.
1493def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
1494 (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))),
1495 (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>,
1496 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001497
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001498
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001499// --(10) Bit ------------------------------------------------------------
1500//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001501
1502// Count leading zeros.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001503def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
1504def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001505
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001506// Count trailing zeros.
1507def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
1508def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001509
1510// Count leading ones.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001511def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001512def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
1513
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001514// Count trailing ones.
1515def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
1516def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1517
1518// Define leading/trailing patterns that require zero-extensions to 64 bits.
1519def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1520def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1521def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1522def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
1523
1524def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1525def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1526
1527def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1528def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1529
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001530
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001531let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1532 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
1533 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
1534 def: Pat<(or I32:$Rs, IsPow2_32:$V),
1535 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
1536 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
1537 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
1538
1539 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
1540 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1541 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
1542 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1543 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
1544 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
1545}
1546
1547// Clr/set/toggle bit for 64-bit values with immediate bit index.
1548let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1549 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001550 (Combinew (i32 (HiReg $Rss)),
1551 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001552 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001553 (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
1554 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001555
1556 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001557 (Combinew (i32 (HiReg $Rss)),
1558 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001559 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001560 (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1561 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001562
1563 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001564 (Combinew (i32 (HiReg $Rss)),
1565 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001566 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001567 (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1568 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001569}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001570
1571let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001572 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001573 (S2_tstbit_i IntRegs:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001574 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001575 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001576 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001577 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001578 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001579 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
1580}
1581
1582let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001583 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001584 (C2_bitsclri IntRegs:$Rs, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001585 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001586 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
1587}
1588
1589let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001590def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001591 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
1592
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001593let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001594 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001595 (S4_ntstbit_i I32:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001596 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1597 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001598}
1599
1600// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1601// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1602// if ([!]tstbit(...)) jump ...
1603let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001604def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1605 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001606
1607let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001608def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1609 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001610
1611// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1612// represented as a compare against "value & 0xFF", which is an exact match
1613// for cmpb (same for cmph). The patterns below do not contain any additional
1614// complexity that would make them preferable, and if they were actually used
1615// instead of cmpb/cmph, they would result in a compare against register that
1616// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1617def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001618 (C4_nbitsclri I32:$Rs, imm:$u6)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001619def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1620 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1621def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1622 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1623
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001624// Special patterns to address certain cases where the "top-down" matching
1625// algorithm would cause suboptimal selection.
1626
1627let AddedComplexity = 100 in {
1628 // Avoid A4_rcmp[n]eqi in these cases:
1629 def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1630 (I1toI32 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1631 def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1632 (I1toI32 (S4_ntstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1633}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001634
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001635// --(11) PIC ------------------------------------------------------------
1636//
1637
1638def SDT_HexagonAtGot
1639 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1640def SDT_HexagonAtPcrel
1641 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1642
1643// AT_GOT address-of-GOT, address-of-global, offset-in-global
1644def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1645// AT_PCREL address-of-global
1646def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1647
1648def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1649 (L2_loadri_io I32:$got, imm:$addr)>;
1650def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1651 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1652def: Pat<(HexagonAtPcrel I32:$addr),
1653 (C4_addipc imm:$addr)>;
1654
1655// The HVX load patterns also match AT_PCREL directly. Make sure that
1656// if the selection of this opcode changes, it's updated in all places.
1657
1658
1659// --(12) Load -----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001660//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001661
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001662def extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1663 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1664}]>;
1665def extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1666 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1667}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001668
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001669def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1670 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1671}]>;
1672def zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1673 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1674}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001675
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001676def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1677 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1678}]>;
1679def sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1680 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1681}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001682
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001683// Patterns to select load-indexed: Rs + Off.
1684// - frameindex [+ imm],
1685multiclass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1686 InstHexagon MI> {
1687 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1688 (VT (MI AddrFI:$fi, imm:$Off))>;
1689 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1690 (VT (MI AddrFI:$fi, imm:$Off))>;
1691 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001692}
1693
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001694// Patterns to select load-indexed: Rs + Off.
1695// - base reg [+ imm]
1696multiclass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1697 InstHexagon MI> {
1698 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1699 (VT (MI IntRegs:$Rs, imm:$Off))>;
1700 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1701 (VT (MI IntRegs:$Rs, imm:$Off))>;
1702 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
1703}
1704
1705// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi.
1706multiclass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1707 InstHexagon MI> {
1708 defm: Loadxfi_pat<Load, VT, ImmPred, MI>;
1709 defm: Loadxgi_pat<Load, VT, ImmPred, MI>;
1710}
1711
1712// Patterns to select load reg indexed: Rs + Off with a value modifier.
1713// - frameindex [+ imm]
1714multiclass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1715 PatLeaf ImmPred, InstHexagon MI> {
1716 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1717 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1718 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1719 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1720 def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1721}
1722
1723// Patterns to select load reg indexed: Rs + Off with a value modifier.
1724// - base reg [+ imm]
1725multiclass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1726 PatLeaf ImmPred, InstHexagon MI> {
1727 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1728 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1729 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1730 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1731 def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1732}
1733
1734// Patterns to select load reg indexed: Rs + Off with a value modifier.
1735// Combines Loadxfim + Loadxgim.
1736multiclass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1737 PatLeaf ImmPred, InstHexagon MI> {
1738 defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>;
1739 defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>;
1740}
1741
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001742// Pattern to select load reg reg-indexed: Rs + Rt<<u2.
1743class Loadxr_shl_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1744 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1745 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001746
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001747// Pattern to select load reg reg-indexed: Rs + Rt<<0.
1748class Loadxr_add_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1749 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1750 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001751
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001752// Pattern to select load reg reg-indexed: Rs + Rt<<u2 with value modifier.
1753class Loadxrm_shl_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1754 InstHexagon MI>
1755 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1756 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001757
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001758// Pattern to select load reg reg-indexed: Rs + Rt<<0 with value modifier.
1759class Loadxrm_add_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1760 InstHexagon MI>
1761 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1762 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001763
1764// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2.
1765// Don't match for u2==0, instead use reg+imm for those cases.
1766class Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI>
1767 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1768 (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>;
1769
1770class Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod,
1771 InstHexagon MI>
1772 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1773 (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>;
1774
1775// Pattern to select load absolute.
1776class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1777 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1778
1779// Pattern to select load absolute with value modifier.
1780class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1781 InstHexagon MI>
1782 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1783
1784
1785let AddedComplexity = 20 in {
1786 defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>;
1787 defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>;
1788 defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>;
1789 defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1790 defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1791 defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>;
1792 defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>;
1793 defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>;
1794 defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1795 defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>;
1796 defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>;
1797 defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>;
1798 defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1799 defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1800 defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>;
1801 defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>;
1802 defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>;
1803 defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>;
1804 // No sextloadi1.
1805
1806 defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>;
1807 defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>;
1808 defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>;
1809 defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>;
1810}
1811
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001812let AddedComplexity = 30 in {
1813 defm: Loadxim_pat<extloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1814 defm: Loadxim_pat<extloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1815 defm: Loadxim_pat<extloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1816 defm: Loadxim_pat<extloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1817 defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1818 defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1819 defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1820 defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1821 defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>;
1822 defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>;
1823 defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>;
1824}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001825
1826let AddedComplexity = 60 in {
1827 def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>;
1828 def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>;
1829 def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1830 def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1831 def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>;
1832 def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>;
1833 def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>;
1834 def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1835 def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>;
1836 def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>;
1837 def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1838 def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1839 def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>;
1840 def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>;
1841 def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>;
1842 def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>;
1843
1844 def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>;
1845 def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1846 def: Loadxum_pat<extloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1847 def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>;
1848 def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1849 def: Loadxum_pat<extloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1850 def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>;
1851 def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1852 def: Loadxum_pat<extloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1853}
1854
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001855let AddedComplexity = 40 in {
1856 def: Loadxr_shl_pat<extloadi8, i32, L4_loadrub_rr>;
1857 def: Loadxr_shl_pat<zextloadi8, i32, L4_loadrub_rr>;
1858 def: Loadxr_shl_pat<sextloadi8, i32, L4_loadrb_rr>;
1859 def: Loadxr_shl_pat<extloadi16, i32, L4_loadruh_rr>;
1860 def: Loadxr_shl_pat<zextloadi16, i32, L4_loadruh_rr>;
1861 def: Loadxr_shl_pat<sextloadi16, i32, L4_loadrh_rr>;
1862 def: Loadxr_shl_pat<load, i32, L4_loadri_rr>;
1863 def: Loadxr_shl_pat<load, i64, L4_loadrd_rr>;
1864 def: Loadxr_shl_pat<load, f32, L4_loadri_rr>;
1865 def: Loadxr_shl_pat<load, f64, L4_loadrd_rr>;
1866}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001867
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001868let AddedComplexity = 20 in {
1869 def: Loadxr_add_pat<extloadi8, i32, L4_loadrub_rr>;
1870 def: Loadxr_add_pat<zextloadi8, i32, L4_loadrub_rr>;
1871 def: Loadxr_add_pat<sextloadi8, i32, L4_loadrb_rr>;
1872 def: Loadxr_add_pat<extloadi16, i32, L4_loadruh_rr>;
1873 def: Loadxr_add_pat<zextloadi16, i32, L4_loadruh_rr>;
1874 def: Loadxr_add_pat<sextloadi16, i32, L4_loadrh_rr>;
1875 def: Loadxr_add_pat<load, i32, L4_loadri_rr>;
1876 def: Loadxr_add_pat<load, i64, L4_loadrd_rr>;
1877 def: Loadxr_add_pat<load, f32, L4_loadri_rr>;
1878 def: Loadxr_add_pat<load, f64, L4_loadrd_rr>;
1879}
1880
1881let AddedComplexity = 40 in {
1882 def: Loadxrm_shl_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1883 def: Loadxrm_shl_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1884 def: Loadxrm_shl_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1885 def: Loadxrm_shl_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1886 def: Loadxrm_shl_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1887 def: Loadxrm_shl_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1888 def: Loadxrm_shl_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1889 def: Loadxrm_shl_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1890 def: Loadxrm_shl_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1891}
1892
1893let AddedComplexity = 20 in {
1894 def: Loadxrm_add_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1895 def: Loadxrm_add_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1896 def: Loadxrm_add_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1897 def: Loadxrm_add_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1898 def: Loadxrm_add_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1899 def: Loadxrm_add_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1900 def: Loadxrm_add_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1901 def: Loadxrm_add_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1902 def: Loadxrm_add_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1903}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001904
1905// Absolute address
1906
1907let AddedComplexity = 60 in {
1908 def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>;
1909 def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>;
1910 def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>;
1911 def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>;
1912 def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>;
1913 def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>;
1914 def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>;
1915 def: Loada_pat<load, i32, anyimm2, PS_loadriabs>;
1916 def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>;
1917 def: Loada_pat<load, f32, anyimm2, PS_loadriabs>;
1918 def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>;
1919
1920 def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>;
1921 def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>;
1922 def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>;
1923 def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>;
1924}
1925
1926let AddedComplexity = 30 in {
1927 def: Loadam_pat<extloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1928 def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>;
1929 def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1930 def: Loadam_pat<extloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1931 def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>;
1932 def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1933 def: Loadam_pat<extloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1934 def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>;
1935 def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1936
1937 def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>;
1938 def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>;
1939}
1940
1941// GP-relative address
1942
1943let AddedComplexity = 100 in {
1944 def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>;
1945 def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>;
1946 def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>;
1947 def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>;
1948 def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>;
1949 def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>;
1950 def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>;
1951 def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>;
1952 def: Loada_pat<load, i32, addrgp, L2_loadrigp>;
1953 def: Loada_pat<load, i64, addrgp, L2_loadrdgp>;
1954 def: Loada_pat<load, f32, addrgp, L2_loadrigp>;
1955 def: Loada_pat<load, f64, addrgp, L2_loadrdgp>;
1956
1957 def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
1958 def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
1959 def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
1960 def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
1961}
1962
1963let AddedComplexity = 70 in {
1964 def: Loadam_pat<extloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1965 def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>;
1966 def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1967 def: Loadam_pat<extloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1968 def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>;
1969 def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1970 def: Loadam_pat<extloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
1971 def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>;
1972 def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
1973
1974 def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
1975 def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>;
1976}
1977
1978
1979// Sign-extending loads of i1 need to replicate the lowest bit throughout
1980// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
1981// do the trick.
1982let AddedComplexity = 20 in
1983def: Pat<(i32 (sextloadi1 I32:$Rs)),
1984 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
1985
1986// Patterns for loads of i1:
1987def: Pat<(i1 (load AddrFI:$fi)),
1988 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
1989def: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))),
1990 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
1991def: Pat<(i1 (load I32:$Rs)),
1992 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
1993
1994// HVX loads
1995
1996multiclass HvxLd_pat<InstHexagon MI, PatFrag Load, ValueType VT,
1997 PatFrag ImmPred> {
1998 def: Pat<(VT (Load I32:$Rt)), (MI I32:$Rt, 0)>;
1999 def: Pat<(VT (Load (add I32:$Rt, ImmPred:$s))), (MI I32:$Rt, imm:$s)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002000 // The HVX selection code for shuffles can generate vector constants.
2001 // Calling "Select" on the resulting loads from CP fails without these
2002 // patterns.
2003 def: Pat<(VT (Load (HexagonCP tconstpool:$A))), (MI (A2_tfrsi imm:$A), 0)>;
2004 def: Pat<(VT (Load (HexagonAtPcrel tconstpool:$A))),
2005 (MI (C4_addipc imm:$A), 0)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002006}
2007
2008
2009let Predicates = [UseHVX] in {
2010 multiclass HvxLdVs_pat<InstHexagon MI, PatFrag Load> {
2011 defm: HvxLd_pat<MI, Load, VecI8, IsVecOff>;
2012 defm: HvxLd_pat<MI, Load, VecI16, IsVecOff>;
2013 defm: HvxLd_pat<MI, Load, VecI32, IsVecOff>;
2014 defm: HvxLd_pat<MI, Load, VecI64, IsVecOff>;
2015 }
2016 defm: HvxLdVs_pat<V6_vL32b_nt_ai, alignednontemporalload>;
2017 defm: HvxLdVs_pat<V6_vL32b_ai, alignedload>;
2018 defm: HvxLdVs_pat<V6_vL32Ub_ai, unalignedload>;
2019
2020 multiclass HvxLdWs_pat<InstHexagon MI, PatFrag Load> {
2021 defm: HvxLd_pat<MI, Load, VecPI8, IsVecOff>;
2022 defm: HvxLd_pat<MI, Load, VecPI16, IsVecOff>;
2023 defm: HvxLd_pat<MI, Load, VecPI32, IsVecOff>;
2024 defm: HvxLd_pat<MI, Load, VecPI64, IsVecOff>;
2025 }
2026 defm: HvxLdWs_pat<PS_vloadrw_nt_ai, alignednontemporalload>;
2027 defm: HvxLdWs_pat<PS_vloadrw_ai, alignedload>;
2028 defm: HvxLdWs_pat<PS_vloadrwu_ai, unalignedload>;
2029}
2030
2031
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002032// --(13) Store ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002033//
2034
2035
2036class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI>
2037 : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4),
2038 (MI I32:$Rx, imm:$s4, Value:$Rt)>;
2039
2040def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
2041def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
2042def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
2043def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
2044
2045// Patterns for generating stores, where the address takes different forms:
2046// - frameindex,
2047// - frameindex + offset,
2048// - base + offset,
2049// - simple (base address without offset).
2050// These would usually be used together (via Storexi_pat defined below), but
2051// in some cases one may want to apply different properties (such as
2052// AddedComplexity) to the individual patterns.
2053class Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2054 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
2055
2056multiclass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2057 InstHexagon MI> {
2058 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2059 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2060 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2061 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2062}
2063
2064multiclass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2065 InstHexagon MI> {
2066 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2067 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2068 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2069 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2070}
2071
2072class Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2073 : Pat<(Store Value:$Rt, I32:$Rs),
2074 (MI IntRegs:$Rs, 0, Value:$Rt)>;
2075
2076// Patterns for generating stores, where the address takes different forms,
2077// and where the value being stored is transformed through the value modifier
2078// ValueMod. The address forms are same as above.
2079class Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2080 InstHexagon MI>
2081 : Pat<(Store Value:$Rs, AddrFI:$fi),
2082 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
2083
2084multiclass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2085 PatFrag ValueMod, InstHexagon MI> {
2086 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2087 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2088 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2089 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2090}
2091
2092multiclass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2093 PatFrag ValueMod, InstHexagon MI> {
2094 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2095 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2096 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2097 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2098}
2099
2100class Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2101 InstHexagon MI>
2102 : Pat<(Store Value:$Rt, I32:$Rs),
2103 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
2104
2105multiclass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2106 InstHexagon MI> {
2107 defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>;
2108 def: Storexi_fi_pat <Store, Value, MI>;
2109 defm: Storexi_add_pat <Store, Value, ImmPred, MI>;
2110}
2111
2112multiclass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2113 PatFrag ValueMod, InstHexagon MI> {
2114 defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2115 def: Storexim_fi_pat <Store, Value, ValueMod, MI>;
2116 defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2117}
2118
2119// Reg<<S + Imm
2120class Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI>
2121 : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)),
2122 (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>;
2123
2124// Reg<<S + Reg
2125class Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2126 : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))),
2127 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
2128
2129// Reg + Reg
2130class Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2131 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
2132 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
2133
2134class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2135 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2136
2137class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2138 InstHexagon MI>
2139 : Pat<(Store Value:$val, Addr:$addr),
2140 (MI Addr:$addr, (ValueMod Value:$val))>;
2141
2142// Regular stores in the DAG have two operands: value and address.
2143// Atomic stores also have two, but they are reversed: address, value.
2144// To use atomic stores with the patterns, they need to have their operands
2145// swapped. This relies on the knowledge that the F.Fragment uses names
2146// "ptr" and "val".
2147class SwapSt<PatFrag F>
2148 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
2149 F.OperandTransform>;
2150
2151def IMM_BYTE : SDNodeXForm<imm, [{
2152 // -1 can be represented as 255, etc.
2153 // assigning to a byte restores our desired signed value.
2154 int8_t imm = N->getSExtValue();
2155 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2156}]>;
2157
2158def IMM_HALF : SDNodeXForm<imm, [{
2159 // -1 can be represented as 65535, etc.
2160 // assigning to a short restores our desired signed value.
2161 int16_t imm = N->getSExtValue();
2162 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2163}]>;
2164
2165def IMM_WORD : SDNodeXForm<imm, [{
2166 // -1 can be represented as 4294967295, etc.
2167 // Currently, it's not doing this. But some optimization
2168 // might convert -1 to a large +ve number.
2169 // assigning to a word restores our desired signed value.
2170 int32_t imm = N->getSExtValue();
2171 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2172}]>;
2173
2174def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
2175def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
2176def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
2177
2178// Even though the offset is not extendable in the store-immediate, we
2179// can still generate the fi# in the base address. If the final offset
2180// is not valid for the instruction, we will replace it with a scratch
2181// register.
2182class SmallStackStore<PatFrag Store>
2183 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2184 return isSmallStackStore(cast<StoreSDNode>(N));
2185}]>;
2186
2187// This is the complement of SmallStackStore.
2188class LargeStackStore<PatFrag Store>
2189 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2190 return !isSmallStackStore(cast<StoreSDNode>(N));
2191}]>;
2192
2193// Preferred addressing modes for various combinations of stored value
2194// and address computation.
2195// For stores where the address and value are both immediates, prefer
2196// store-immediate. The reason is that the constant-extender optimization
2197// can replace store-immediate with a store-register, but there is nothing
2198// to generate a store-immediate out of a store-register.
2199//
2200// C R F F+C R+C R+R R<<S+C R<<S+R
2201// --+-------+-----+-----+------+-----+-----+--------+--------
2202// C | imm | imm | imm | imm | imm | rr | ur | rr
2203// R | abs* | io | io | io | io | rr | ur | rr
2204//
2205// (*) Absolute or GP-relative.
2206//
2207// Note that any expression can be matched by Reg. In particular, an immediate
2208// can always be placed in a register, so patterns checking for Imm should
2209// have a higher priority than the ones involving Reg that could also match.
2210// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the
2211// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before
2212// Reg alone.
2213//
2214// The order in which the different combinations are tried:
2215//
2216// C F R F+C R+C R+R R<<S+C R<<S+R
2217// --+-------+-----+-----+------+-----+-----+--------+--------
2218// C | 1 | 6 | - | 5 | 9 | - | - | -
2219// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4
2220
2221
2222// First, match the unusual case of doubleword store into Reg+Imm4, i.e.
2223// a store where the offset Imm4 is a multiple of 4, but not of 8. This
2224// implies that Reg is also a proper multiple of 4. To still generate a
2225// doubleword store, add 4 to Reg, and subtract 4 from the offset.
2226
2227def s30_2ProperPred : PatLeaf<(i32 imm), [{
2228 int64_t v = (int64_t)N->getSExtValue();
2229 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
2230}]>;
2231def RoundTo8 : SDNodeXForm<imm, [{
2232 int32_t Imm = N->getSExtValue();
2233 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
2234}]>;
2235
2236let AddedComplexity = 150 in
2237def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
2238 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
2239
2240class Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2241 : Pat<(Store Value:$val, anyimm:$addr),
2242 (MI (ToI32 $addr), 0, Value:$val)>;
2243class Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2244 InstHexagon MI>
2245 : Pat<(Store Value:$val, anyimm:$addr),
2246 (MI (ToI32 $addr), 0, (ValueMod Value:$val))>;
2247
2248let AddedComplexity = 140 in {
2249 def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2250 def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2251 def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>;
2252
2253 def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>;
2254 def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>;
2255 def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>;
2256}
2257
2258// GP-relative address
2259let AddedComplexity = 120 in {
2260 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2261 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2262 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2263 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2264 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2265 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2266 def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2267 def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2268 def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2269 def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2270
2271 def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>;
2272 def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>;
2273 def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>;
2274 def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2275}
2276
2277// Absolute address
2278let AddedComplexity = 110 in {
2279 def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>;
2280 def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>;
2281 def: Storea_pat<store, I32, anyimm2, PS_storeriabs>;
2282 def: Storea_pat<store, I64, anyimm3, PS_storerdabs>;
2283 def: Storea_pat<store, F32, anyimm2, PS_storeriabs>;
2284 def: Storea_pat<store, F64, anyimm3, PS_storerdabs>;
2285 def: Storea_pat<SwapSt<atomic_store_8>, I32, anyimm0, PS_storerbabs>;
2286 def: Storea_pat<SwapSt<atomic_store_16>, I32, anyimm1, PS_storerhabs>;
2287 def: Storea_pat<SwapSt<atomic_store_32>, I32, anyimm2, PS_storeriabs>;
2288 def: Storea_pat<SwapSt<atomic_store_64>, I64, anyimm3, PS_storerdabs>;
2289
2290 def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>;
2291 def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>;
2292 def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>;
2293 def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>;
2294}
2295
2296// Reg<<S + Imm
2297let AddedComplexity = 100 in {
2298 def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>;
2299 def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>;
2300 def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>;
2301 def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>;
2302 def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>;
2303 def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>;
2304
2305 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)),
2306 (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>;
2307}
2308
2309// Reg<<S + Reg
2310let AddedComplexity = 90 in {
2311 def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>;
2312 def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>;
2313 def: Storexr_shl_pat<store, I32, S4_storeri_rr>;
2314 def: Storexr_shl_pat<store, I64, S4_storerd_rr>;
2315 def: Storexr_shl_pat<store, F32, S4_storeri_rr>;
2316 def: Storexr_shl_pat<store, F64, S4_storerd_rr>;
2317
2318 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)),
2319 (S4_storerb_ur IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>;
2320}
2321
2322class SS_<PatFrag F> : SmallStackStore<F>;
2323class LS_<PatFrag F> : LargeStackStore<F>;
2324
2325multiclass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2326 defm: Storexim_fi_add_pat<S, V, O, M, I>;
2327}
2328multiclass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2329 defm: Storexi_fi_add_pat<S, V, O, I>;
2330}
2331
2332// Fi+Imm, store-immediate
2333let AddedComplexity = 80 in {
2334 defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2335 defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2336 defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2337
2338 defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>;
2339 defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>;
2340 defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>;
2341
2342 // For large-stack stores, generate store-register (prefer explicit Fi
2343 // in the address).
2344 defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>;
2345 defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>;
2346 defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>;
2347}
2348
2349// Fi, store-immediate
2350let AddedComplexity = 70 in {
2351 def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>;
2352 def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>;
2353 def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>;
2354
2355 def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>;
2356 def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>;
2357 def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>;
2358
2359 // For large-stack stores, generate store-register (prefer explicit Fi
2360 // in the address).
2361 def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>;
2362 def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>;
2363 def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>;
2364}
2365
2366// Fi+Imm, Fi, store-register
2367let AddedComplexity = 60 in {
2368 defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>;
2369 defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>;
2370 defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>;
2371 defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>;
2372 defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>;
2373 defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>;
2374 defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>;
2375
2376 def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>;
2377 def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>;
2378 def: Storexi_fi_pat<store, I32, S2_storeri_io>;
2379 def: Storexi_fi_pat<store, I64, S2_storerd_io>;
2380 def: Storexi_fi_pat<store, F32, S2_storeri_io>;
2381 def: Storexi_fi_pat<store, F64, S2_storerd_io>;
2382 def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>;
2383}
2384
2385
2386multiclass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2387 defm: Storexim_add_pat<S, V, O, M, I>;
2388}
2389multiclass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2390 defm: Storexi_add_pat<S, V, O, I>;
2391}
2392
2393// Reg+Imm, store-immediate
2394let AddedComplexity = 50 in {
2395 defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2396 defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2397 defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2398
2399 defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>;
2400 defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>;
2401 defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>;
2402}
2403
2404// Reg+Imm, store-register
2405let AddedComplexity = 40 in {
2406 defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>;
2407 defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>;
2408 defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>;
2409 defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>;
2410 defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>;
2411 defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>;
2412
2413 defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>;
2414 defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>;
2415 defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>;
2416 defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>;
2417
2418 defm: Storexi_pat<SwapSt<atomic_store_8>, I32, anyimm0, S2_storerb_io>;
2419 defm: Storexi_pat<SwapSt<atomic_store_16>, I32, anyimm1, S2_storerh_io>;
2420 defm: Storexi_pat<SwapSt<atomic_store_32>, I32, anyimm2, S2_storeri_io>;
2421 defm: Storexi_pat<SwapSt<atomic_store_64>, I64, anyimm3, S2_storerd_io>;
2422}
2423
2424// Reg+Reg
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002425let AddedComplexity = 30 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002426 def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>;
2427 def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>;
2428 def: Storexr_add_pat<store, I32, S4_storeri_rr>;
2429 def: Storexr_add_pat<store, I64, S4_storerd_rr>;
2430 def: Storexr_add_pat<store, F32, S4_storeri_rr>;
2431 def: Storexr_add_pat<store, F64, S4_storerd_rr>;
2432
2433 def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)),
2434 (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002435}
2436
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002437// Reg, store-immediate
2438let AddedComplexity = 20 in {
2439 def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2440 def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2441 def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002442
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002443 def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>;
2444 def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>;
2445 def: Storexi_base_pat<store, anyimm, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002446}
2447
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002448// Reg, store-register
2449let AddedComplexity = 10 in {
2450 def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>;
2451 def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>;
2452 def: Storexi_base_pat<store, I32, S2_storeri_io>;
2453 def: Storexi_base_pat<store, I64, S2_storerd_io>;
2454 def: Storexi_base_pat<store, F32, S2_storeri_io>;
2455 def: Storexi_base_pat<store, F64, S2_storerd_io>;
2456
2457 def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
2458 def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
2459 def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
2460 def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>;
2461
2462 def: Storexi_base_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
2463 def: Storexi_base_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
2464 def: Storexi_base_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
2465 def: Storexi_base_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
2466}
2467
2468// HVX stores
2469
2470multiclass HvxSt_pat<InstHexagon MI, PatFrag Store, PatFrag ImmPred,
2471 PatFrag Value> {
2472 def: Pat<(Store Value:$Vs, I32:$Rt),
2473 (MI I32:$Rt, 0, Value:$Vs)>;
2474 def: Pat<(Store Value:$Vs, (add I32:$Rt, ImmPred:$s)),
2475 (MI I32:$Rt, imm:$s, Value:$Vs)>;
2476}
2477
2478let Predicates = [UseHVX] in {
2479 multiclass HvxStVs_pat<InstHexagon MI, PatFrag Store> {
2480 defm: HvxSt_pat<MI, Store, IsVecOff, HVI8>;
2481 defm: HvxSt_pat<MI, Store, IsVecOff, HVI16>;
2482 defm: HvxSt_pat<MI, Store, IsVecOff, HVI32>;
2483 defm: HvxSt_pat<MI, Store, IsVecOff, HVI64>;
2484 }
2485 defm: HvxStVs_pat<V6_vS32b_nt_ai, alignednontemporalstore>;
2486 defm: HvxStVs_pat<V6_vS32b_ai, alignedstore>;
2487 defm: HvxStVs_pat<V6_vS32Ub_ai, unalignedstore>;
2488
2489 multiclass HvxStWs_pat<InstHexagon MI, PatFrag Store> {
2490 defm: HvxSt_pat<MI, Store, IsVecOff, HWI8>;
2491 defm: HvxSt_pat<MI, Store, IsVecOff, HWI16>;
2492 defm: HvxSt_pat<MI, Store, IsVecOff, HWI32>;
2493 defm: HvxSt_pat<MI, Store, IsVecOff, HWI64>;
2494 }
2495 defm: HvxStWs_pat<PS_vstorerw_nt_ai, alignednontemporalstore>;
2496 defm: HvxStWs_pat<PS_vstorerw_ai, alignedstore>;
2497 defm: HvxStWs_pat<PS_vstorerwu_ai, unalignedstore>;
2498}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002499
2500
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002501// --(14) Memop ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002502//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002503
2504def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002505 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002506 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002507}]>;
2508
2509def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002510 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002511 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002512}]>;
2513
2514def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002515 int64_t V = N->getSExtValue();
2516 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002517}]>;
2518
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002519def IsNPow2_8 : PatLeaf<(i32 imm), [{
2520 uint8_t NV = ~N->getZExtValue();
2521 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002522}]>;
2523
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002524def IsNPow2_16 : PatLeaf<(i32 imm), [{
2525 uint16_t NV = ~N->getZExtValue();
2526 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002527}]>;
2528
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002529def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002530 uint8_t V = N->getZExtValue();
2531 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002532}]>;
2533
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002534def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002535 uint16_t V = N->getZExtValue();
2536 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002537}]>;
2538
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002539def LogN2_8 : SDNodeXForm<imm, [{
2540 uint8_t NV = ~N->getZExtValue();
2541 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002542}]>;
2543
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002544def LogN2_16 : SDNodeXForm<imm, [{
2545 uint16_t NV = ~N->getZExtValue();
2546 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002547}]>;
2548
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002549def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
2550
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002551multiclass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2552 InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002553 // Addr: i32
2554 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
2555 (MI I32:$Rs, 0, I32:$A)>;
2556 // Addr: fi
2557 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
2558 (MI AddrFI:$Rs, 0, I32:$A)>;
2559}
2560
2561multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2562 SDNode Oper, InstHexagon MI> {
2563 // Addr: i32
2564 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
2565 (add I32:$Rs, ImmPred:$Off)),
2566 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002567 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
2568 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002569 (MI I32:$Rs, imm:$Off, I32:$A)>;
2570 // Addr: fi
2571 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2572 (add AddrFI:$Rs, ImmPred:$Off)),
2573 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002574 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2575 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002576 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
2577}
2578
2579multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2580 SDNode Oper, InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002581 defm: Memopxr_base_pat <Load, Store, Oper, MI>;
2582 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002583}
2584
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002585let AddedComplexity = 200 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002586 // add reg
2587 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
2588 /*anyext*/ L4_add_memopb_io>;
2589 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
2590 /*sext*/ L4_add_memopb_io>;
2591 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
2592 /*zext*/ L4_add_memopb_io>;
2593 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
2594 /*anyext*/ L4_add_memoph_io>;
2595 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
2596 /*sext*/ L4_add_memoph_io>;
2597 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
2598 /*zext*/ L4_add_memoph_io>;
2599 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
2600
2601 // sub reg
2602 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
2603 /*anyext*/ L4_sub_memopb_io>;
2604 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
2605 /*sext*/ L4_sub_memopb_io>;
2606 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
2607 /*zext*/ L4_sub_memopb_io>;
2608 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
2609 /*anyext*/ L4_sub_memoph_io>;
2610 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
2611 /*sext*/ L4_sub_memoph_io>;
2612 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
2613 /*zext*/ L4_sub_memoph_io>;
2614 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
2615
2616 // and reg
2617 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
2618 /*anyext*/ L4_and_memopb_io>;
2619 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
2620 /*sext*/ L4_and_memopb_io>;
2621 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
2622 /*zext*/ L4_and_memopb_io>;
2623 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
2624 /*anyext*/ L4_and_memoph_io>;
2625 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
2626 /*sext*/ L4_and_memoph_io>;
2627 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
2628 /*zext*/ L4_and_memoph_io>;
2629 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
2630
2631 // or reg
2632 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
2633 /*anyext*/ L4_or_memopb_io>;
2634 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
2635 /*sext*/ L4_or_memopb_io>;
2636 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
2637 /*zext*/ L4_or_memopb_io>;
2638 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
2639 /*anyext*/ L4_or_memoph_io>;
2640 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
2641 /*sext*/ L4_or_memoph_io>;
2642 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
2643 /*zext*/ L4_or_memoph_io>;
2644 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
2645}
2646
2647
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002648multiclass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2649 PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002650 // Addr: i32
2651 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
2652 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
2653 // Addr: fi
2654 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
2655 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
2656}
2657
2658multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2659 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2660 InstHexagon MI> {
2661 // Addr: i32
2662 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
2663 (add I32:$Rs, ImmPred:$Off)),
2664 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002665 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
2666 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002667 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2668 // Addr: fi
2669 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2670 (add AddrFI:$Rs, ImmPred:$Off)),
2671 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002672 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2673 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002674 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2675}
2676
2677multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2678 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2679 InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002680 defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>;
2681 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002682}
2683
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002684let AddedComplexity = 220 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002685 // add imm
2686 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2687 /*anyext*/ IdImm, L4_iadd_memopb_io>;
2688 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2689 /*sext*/ IdImm, L4_iadd_memopb_io>;
2690 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2691 /*zext*/ IdImm, L4_iadd_memopb_io>;
2692 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2693 /*anyext*/ IdImm, L4_iadd_memoph_io>;
2694 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2695 /*sext*/ IdImm, L4_iadd_memoph_io>;
2696 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2697 /*zext*/ IdImm, L4_iadd_memoph_io>;
2698 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
2699 L4_iadd_memopw_io>;
2700 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2701 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
2702 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2703 /*sext*/ NegImm8, L4_iadd_memopb_io>;
2704 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2705 /*zext*/ NegImm8, L4_iadd_memopb_io>;
2706 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2707 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
2708 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2709 /*sext*/ NegImm16, L4_iadd_memoph_io>;
2710 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2711 /*zext*/ NegImm16, L4_iadd_memoph_io>;
2712 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
2713 L4_iadd_memopw_io>;
2714
2715 // sub imm
2716 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2717 /*anyext*/ IdImm, L4_isub_memopb_io>;
2718 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2719 /*sext*/ IdImm, L4_isub_memopb_io>;
2720 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2721 /*zext*/ IdImm, L4_isub_memopb_io>;
2722 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2723 /*anyext*/ IdImm, L4_isub_memoph_io>;
2724 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2725 /*sext*/ IdImm, L4_isub_memoph_io>;
2726 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2727 /*zext*/ IdImm, L4_isub_memoph_io>;
2728 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
2729 L4_isub_memopw_io>;
2730 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2731 /*anyext*/ NegImm8, L4_isub_memopb_io>;
2732 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2733 /*sext*/ NegImm8, L4_isub_memopb_io>;
2734 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2735 /*zext*/ NegImm8, L4_isub_memopb_io>;
2736 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2737 /*anyext*/ NegImm16, L4_isub_memoph_io>;
2738 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2739 /*sext*/ NegImm16, L4_isub_memoph_io>;
2740 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2741 /*zext*/ NegImm16, L4_isub_memoph_io>;
2742 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
2743 L4_isub_memopw_io>;
2744
2745 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002746 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2747 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
2748 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2749 /*sext*/ LogN2_8, L4_iand_memopb_io>;
2750 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2751 /*zext*/ LogN2_8, L4_iand_memopb_io>;
2752 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2753 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
2754 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2755 /*sext*/ LogN2_16, L4_iand_memoph_io>;
2756 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2757 /*zext*/ LogN2_16, L4_iand_memoph_io>;
2758 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
2759 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002760
2761 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002762 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2763 /*anyext*/ Log2_8, L4_ior_memopb_io>;
2764 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2765 /*sext*/ Log2_8, L4_ior_memopb_io>;
2766 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2767 /*zext*/ Log2_8, L4_ior_memopb_io>;
2768 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2769 /*anyext*/ Log2_16, L4_ior_memoph_io>;
2770 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2771 /*sext*/ Log2_16, L4_ior_memoph_io>;
2772 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2773 /*zext*/ Log2_16, L4_ior_memoph_io>;
2774 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
2775 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002776}
2777
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002778
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002779// --(15) Call -----------------------------------------------------------
2780//
2781
2782// Pseudo instructions.
2783def SDT_SPCallSeqStart
2784 : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2785def SDT_SPCallSeqEnd
2786 : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2787
2788def callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
2789 [SDNPHasChain, SDNPOutGlue]>;
2790def callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
2791 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
2792
2793def SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
2794
2795def HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
2796 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2797def callv3: SDNode<"HexagonISD::CALL", SDT_SPCall,
2798 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2799def callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall,
2800 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2801
2802def: Pat<(callseq_start timm:$amt, timm:$amt2),
2803 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
2804def: Pat<(callseq_end timm:$amt1, timm:$amt2),
2805 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
2806
2807def: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>;
2808def: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>;
2809def: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>;
2810
2811def: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>;
2812def: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>;
2813def: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>;
2814def: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>;
2815
2816def: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>;
2817def: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>;
2818def: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>;
2819
2820def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
2821 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2822def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
2823
2824def: Pat<(retflag), (PS_jmpret (i32 R31))>;
2825def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
2826
2827
2828// --(16) Branch ---------------------------------------------------------
2829//
2830
2831def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
2832def: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>;
2833
2834def: Pat<(brcond I1:$Pu, bb:$dst),
2835 (J2_jumpt I1:$Pu, bb:$dst)>;
2836def: Pat<(brcond (not I1:$Pu), bb:$dst),
2837 (J2_jumpf I1:$Pu, bb:$dst)>;
2838def: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst),
2839 (J2_jumpf I1:$Pu, bb:$dst)>;
2840def: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst),
2841 (J2_jumpt I1:$Pu, bb:$dst)>;
2842
2843
2844// --(17) Misc -----------------------------------------------------------
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002845
2846
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002847// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002848// for C code of the form r = (c>='0' && c<='9') ? 1 : 0.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002849// The isdigit transformation relies on two 'clever' aspects:
2850// 1) The data type is unsigned which allows us to eliminate a zero test after
2851// biasing the expression by 48. We are depending on the representation of
2852// the unsigned types, and semantics.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002853// 2) The front end has converted <= 9 into < 10 on entry to LLVM.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002854//
2855// For the C code:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002856// retval = (c >= '0' && c <= '9') ? 1 : 0;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002857// The code is transformed upstream of llvm into
2858// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002859
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002860def u7_0PosImmPred : ImmLeaf<i32, [{
2861 // True if the immediate fits in an 7-bit unsigned field and is positive.
2862 return Imm > 0 && isUInt<7>(Imm);
2863}]>;
2864
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002865let AddedComplexity = 139 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002866def: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))),
2867 (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002868
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002869let AddedComplexity = 100 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002870def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
2871 (i32 (extloadi8 (add I32:$b, 3))),
2872 24, 8),
2873 (i32 16)),
2874 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
2875 (zextloadi8 I32:$b)),
2876 (A2_swiz (L2_loadri_io I32:$b, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002877
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002878
2879// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2880// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2881// We don't really want either one here.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002882def SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2883def HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2884 [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002885
2886def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2887 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2888def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2889 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2890
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002891def SDTHexagonALLOCA
2892 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2893def HexagonALLOCA
2894 : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002895
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002896def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
2897 (PS_alloca IntRegs:$Rs, imm:$A)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002898
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002899def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
2900def: Pat<(HexagonBARRIER), (Y2_barrier)>;
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002901
2902// Read cycle counter.
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002903def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
2904def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
2905 [SDNPHasChain]>;
2906
2907def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002908
2909def SDTHexagonVEXTRACTW: SDTypeProfile<1, 2,
2910 [SDTCisVT<0, i32>, SDTCisVec<1>, SDTCisVT<2, i32>]>;
2911def HexagonVEXTRACTW : SDNode<"HexagonISD::VEXTRACTW", SDTHexagonVEXTRACTW>;
2912
2913def SDTHexagonVINSERTW0: SDTypeProfile<1, 2,
2914 [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>]>;
2915def HexagonVINSERTW0 : SDNode<"HexagonISD::VINSERTW0", SDTHexagonVINSERTW0>;
2916
2917let Predicates = [UseHVX] in {
2918 def: Pat<(concat_vectors HVI8:$Vs, HVI8:$Vt),
2919 (V6_vcombine HvxVR:$Vt, HvxVR:$Vs)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002920
2921 def: Pat<(HexagonVEXTRACTW HVI8:$Vu, I32:$Rs),
2922 (V6_extractw HvxVR:$Vu, I32:$Rs)>;
2923 def: Pat<(HexagonVEXTRACTW HVI16:$Vu, I32:$Rs),
2924 (V6_extractw HvxVR:$Vu, I32:$Rs)>;
2925 def: Pat<(HexagonVEXTRACTW HVI32:$Vu, I32:$Rs),
2926 (V6_extractw HvxVR:$Vu, I32:$Rs)>;
2927
2928 def: Pat<(HexagonVINSERTW0 HVI8:$Vu, I32:$Rt),
2929 (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>;
2930 def: Pat<(HexagonVINSERTW0 HVI16:$Vu, I32:$Rt),
2931 (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>;
2932 def: Pat<(HexagonVINSERTW0 HVI32:$Vu, I32:$Rt),
2933 (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>;
Krzysztof Parzyszek039d4d92017-12-07 17:37:28 +00002934
2935 def: Pat<(add HVI8:$Vs, HVI8:$Vt), (V6_vaddb HvxVR:$Vs, HvxVR:$Vt)>;
2936 def: Pat<(add HVI16:$Vs, HVI16:$Vt), (V6_vaddh HvxVR:$Vs, HvxVR:$Vt)>;
2937 def: Pat<(add HVI32:$Vs, HVI32:$Vt), (V6_vaddw HvxVR:$Vs, HvxVR:$Vt)>;
2938
2939 def: Pat<(sub HVI8:$Vs, HVI8:$Vt), (V6_vsubb HvxVR:$Vs, HvxVR:$Vt)>;
2940 def: Pat<(sub HVI16:$Vs, HVI16:$Vt), (V6_vsubh HvxVR:$Vs, HvxVR:$Vt)>;
2941 def: Pat<(sub HVI32:$Vs, HVI32:$Vt), (V6_vsubw HvxVR:$Vs, HvxVR:$Vt)>;
2942
2943 def: Pat<(and HVI8:$Vs, HVI8:$Vt), (V6_vand HvxVR:$Vs, HvxVR:$Vt)>;
2944 def: Pat<(or HVI8:$Vs, HVI8:$Vt), (V6_vor HvxVR:$Vs, HvxVR:$Vt)>;
2945 def: Pat<(xor HVI8:$Vs, HVI8:$Vt), (V6_vxor HvxVR:$Vs, HvxVR:$Vt)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002946}