blob: 0ca37e5122bfa82935e06111987853e61dfc0488 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000017#include "ARMBaseInstrInfo.h"
18#include "ARMBaseRegisterInfo.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000019#include "ARMFrameLowering.h"
20#include "ARMISelLowering.h"
Eric Christopher030294e2014-06-13 00:20:39 +000021#include "ARMSelectionDAGInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000023#include "llvm/CodeGen/GlobalISel/CallLowering.h"
24#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
25#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
26#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000027#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000028#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000029#include "llvm/MC/MCSchedule.h"
30#include "llvm/Target/TargetOptions.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000031#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000032#include <memory>
Evan Cheng10043e22007-01-19 07:51:42 +000033#include <string>
34
Evan Cheng54b68e32011-07-01 20:45:01 +000035#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000036#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000037
Evan Cheng10043e22007-01-19 07:51:42 +000038namespace llvm {
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000039
40class ARMBaseTargetMachine;
Evan Cheng43b9ca62009-08-28 23:18:09 +000041class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000042class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000043
Evan Cheng54b68e32011-07-01 20:45:01 +000044class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000045protected:
Evan Chengbf407072010-09-10 01:29:16 +000046 enum ARMProcFamilyEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000047 Others,
48
49 CortexA12,
50 CortexA15,
51 CortexA17,
52 CortexA32,
53 CortexA35,
54 CortexA5,
55 CortexA53,
56 CortexA57,
57 CortexA7,
58 CortexA72,
59 CortexA73,
60 CortexA8,
61 CortexA9,
62 CortexM3,
63 CortexR4,
64 CortexR4F,
65 CortexR5,
66 CortexR52,
67 CortexR7,
Matthias Braun2bef2a02017-02-10 00:09:20 +000068 ExynosM1,
Matthias Braun62e1e852017-02-10 00:06:44 +000069 Krait,
Yi Kong60b5a1c2017-04-06 22:47:47 +000070 Kryo,
Matthias Braun2bef2a02017-02-10 00:09:20 +000071 Swift
Evan Chengbf407072010-09-10 01:29:16 +000072 };
Amara Emerson330afb52013-09-23 14:26:15 +000073 enum ARMProcClassEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000074 None,
75
76 AClass,
77 MClass,
78 RClass
Amara Emerson330afb52013-09-23 14:26:15 +000079 };
Bradley Smith323fee12015-11-16 11:10:19 +000080 enum ARMArchEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000081 ARMv2,
82 ARMv2a,
83 ARMv3,
84 ARMv3m,
85 ARMv4,
86 ARMv4t,
87 ARMv5,
88 ARMv5t,
89 ARMv5te,
90 ARMv5tej,
91 ARMv6,
92 ARMv6k,
93 ARMv6kz,
94 ARMv6m,
95 ARMv6sm,
96 ARMv6t2,
97 ARMv7a,
98 ARMv7em,
99 ARMv7m,
100 ARMv7r,
101 ARMv7ve,
102 ARMv81a,
103 ARMv82a,
Sam Parker9d957642017-08-10 09:41:00 +0000104 ARMv83a,
Matthias Braun62e1e852017-02-10 00:06:44 +0000105 ARMv8a,
106 ARMv8mBaseline,
107 ARMv8mMainline,
108 ARMv8r
Bradley Smith323fee12015-11-16 11:10:19 +0000109 };
Evan Chengbf407072010-09-10 01:29:16 +0000110
Diana Picus92423ce2016-06-27 09:08:23 +0000111public:
112 /// What kind of timing do load multiple/store multiple instructions have.
113 enum ARMLdStMultipleTiming {
114 /// Can load/store 2 registers/cycle.
115 DoubleIssue,
116 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
117 /// is not 64-bit aligned.
118 DoubleIssueCheckUnalignedAccess,
119 /// Can load/store 1 register/cycle.
120 SingleIssue,
121 /// Can load/store 1 register/cycle, but needs an extra cycle for address
122 /// computation and potentially also for register writeback.
123 SingleIssuePlusExtras,
124 };
125
126protected:
Evan Chengbf407072010-09-10 01:29:16 +0000127 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +0000128 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +0000129
Amara Emerson330afb52013-09-23 14:26:15 +0000130 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +0000131 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +0000132
Bradley Smith323fee12015-11-16 11:10:19 +0000133 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +0000134 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +0000135
Joey Goulyb3f550e2013-06-26 16:58:26 +0000136 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +0000137 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +0000138 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +0000139 bool HasV4TOps = false;
140 bool HasV5TOps = false;
141 bool HasV5TEOps = false;
142 bool HasV6Ops = false;
143 bool HasV6MOps = false;
144 bool HasV6KOps = false;
145 bool HasV6T2Ops = false;
146 bool HasV7Ops = false;
147 bool HasV8Ops = false;
148 bool HasV8_1aOps = false;
149 bool HasV8_2aOps = false;
Sam Parker9d957642017-08-10 09:41:00 +0000150 bool HasV8_3aOps = false;
Diana Picuseb1068a2016-06-27 13:06:10 +0000151 bool HasV8MBaselineOps = false;
152 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000153
Joey Goulyccd04892013-09-13 13:46:57 +0000154 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000155 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000156 bool HasVFPv2 = false;
157 bool HasVFPv3 = false;
158 bool HasVFPv4 = false;
159 bool HasFPARMv8 = false;
160 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000161
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000162 /// HasDotProd - True if the ARMv8.2A dot product instructions are supported.
163 bool HasDotProd = false;
164
David Goodwina307edb2009-08-05 16:01:19 +0000165 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
166 /// specified. Use the method useNEONForSinglePrecisionFP() to
167 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000168 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000169
Bob Wilsone8a549c2012-09-29 21:43:49 +0000170 /// UseMulOps - True if non-microcoded fused integer multiply-add and
171 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000172 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000173
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000174 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
175 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000176 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000177
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000178 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
179 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000180 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000181
Evan Cheng58066e32010-07-13 19:21:50 +0000182 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000183 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000184
Evan Cheng6dbe7132011-07-07 19:09:06 +0000185 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000186 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000187
Eric Christopher824f42f2015-05-12 01:26:05 +0000188 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000189 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000190
Florian Hahne3583bd2017-07-27 19:56:44 +0000191 /// UseMISched - True if MachineScheduler should be used for this subtarget.
192 bool UseMISched = false;
193
Evan Cheng2bd65362011-07-07 00:08:19 +0000194 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000195 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000196
Evan Cheng5190f092010-08-11 07:17:46 +0000197 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000198 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000199
Akira Hatanaka28581522015-07-21 01:42:02 +0000200 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000201 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000202
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000203 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
204 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000205 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000206
Bob Wilson8decdc42011-10-07 17:17:49 +0000207 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
208 /// must be able to synthesize call stubs for interworking between ARM and
209 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000210 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000211
Oliver Stannard8addbf42015-12-01 10:23:06 +0000212 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000213 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000214
Oliver Stannard8addbf42015-12-01 10:23:06 +0000215 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000216 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000217
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000218 /// HasD16 - True if subtarget is limited to 16 double precision
219 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000220 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000221
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000222 /// HasHardwareDivide - True if subtarget supports [su]div in Thumb mode
223 bool HasHardwareDivideInThumb = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000224
Bob Wilsone8a549c2012-09-29 21:43:49 +0000225 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000226 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000227
Evan Cheng6e809de2010-08-11 06:22:01 +0000228 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
229 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000230 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000231
Bradley Smith4c21cba2016-01-15 10:23:46 +0000232 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000233 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000234
235 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
236 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000237 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000238
Evan Chengce8fb682010-08-09 18:35:19 +0000239 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
240 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000241 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000242
Bob Wilsona2881ee2011-04-19 18:11:49 +0000243 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
244 /// that partially update CPSR and add false dependency on the previous
245 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000246 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000247
Javed Absar4ae7e8122017-06-02 08:53:19 +0000248 /// CheapPredicableCPSRDef - If true, disable +1 predication cost
249 /// for instructions updating CPSR. Enabled for Cortex-A57.
250 bool CheapPredicableCPSRDef = false;
251
Evan Chengddc0cb62012-12-20 19:59:30 +0000252 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
253 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000254 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000255
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000256 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000257 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000258 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000259
John Brawn75d76e52017-06-28 14:11:15 +0000260 /// HasBranchPredictor - True if the subtarget has a branch predictor. Having
261 /// a branch predictor or not changes the expected cost of taking a branch
262 /// which affects the choice of whether to use predicated instructions.
263 bool HasBranchPredictor = true;
264
Evan Cheng8740ee32010-11-03 06:34:55 +0000265 /// HasMPExtension - True if the subtarget supports Multiprocessing
266 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000267 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000268
Bradley Smith25219752013-11-01 13:27:35 +0000269 /// HasVirtualization - True if the subtarget supports the Virtualization
270 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000271 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000272
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000273 /// FPOnlySP - If true, the floating point unit only supports single
274 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000275 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000276
Tim Northovercedd4812013-05-23 19:11:14 +0000277 /// If true, the processor supports the Performance Monitor Extensions. These
278 /// include a generic cycle-counter as well as more fine-grained (often
279 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000280 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000281
Tim Northoverc6047652013-04-10 12:08:35 +0000282 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000283 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000284
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000285 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000286 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000287
Amara Emerson33089092013-09-19 11:59:01 +0000288 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000289 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000290
Bernard Ogdenee87e852013-10-29 09:47:35 +0000291 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000292 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000293
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000294 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000295 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000296
Tim Northover13510302014-04-01 13:22:02 +0000297 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
298 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000299 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000300
Javed Absar85874a92016-10-13 14:57:43 +0000301 /// HasFPAO - if true, processor does positive address offset computation faster
302 bool HasFPAO = false;
303
Florian Hahnb489e562017-06-22 09:39:36 +0000304 /// HasFuseAES - if true, processor executes back to back AES instruction
305 /// pairs faster.
306 bool HasFuseAES = false;
307
Diana Picusc5baa432016-06-23 07:47:35 +0000308 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000309 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000310
311 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000312 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000313
314 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000315 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000316
317 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000318 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000319
320 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000321 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000322
Diana Picus4879b052016-07-06 09:22:23 +0000323 /// If true, a VLDM/VSTM starting with an odd register number is considered to
324 /// take more microops than single VLDRS/VSTRS.
325 bool SlowOddRegister = false;
326
327 /// If true, loading into a D subregister will be penalized.
328 bool SlowLoadDSubregister = false;
329
330 /// If true, the AGU and NEON/FPU units are multiplexed.
331 bool HasMuxedUnits = false;
332
Diana Picusb772e402016-07-06 11:22:11 +0000333 /// If true, VMOVS will never be widened to VMOVD
334 bool DontWidenVMOVS = false;
335
Diana Picus575f2bb2016-07-07 09:11:39 +0000336 /// If true, run the MLx expansion pass.
337 bool ExpandMLx = false;
338
339 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
340 bool HasVMLxHazards = false;
341
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000342 // If true, read thread pointer from coprocessor register.
343 bool ReadTPHard = false;
344
Diana Picusc5baa432016-06-23 07:47:35 +0000345 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000346 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000347
Diana Picus92423ce2016-06-27 09:08:23 +0000348 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000349 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000350
351 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000352 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000353
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000354 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000355 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000356 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000357 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000358
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000359 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
360 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000361 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000362
Artyom Skrobovcf296442015-09-24 17:31:16 +0000363 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
364 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000365 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000366
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000367 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000368 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000369
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000370 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000371 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000372
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000373 /// Generate code that does not contain data access to code sections.
374 bool GenExecuteOnly = false;
375
Renato Golinb4dd6c52013-03-21 18:47:47 +0000376 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000377 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000378
Tim Northoverf8e47e42015-10-28 22:56:36 +0000379 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000380 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000381
Sanne Wouda2409c642017-03-21 14:59:17 +0000382 /// Implicitly convert an instruction to a different one if its immediates
383 /// cannot be encoded. For example, ADD r0, r1, #FFFFFFFF -> SUB r0, r1, #1.
384 bool NegativeImmediates = true;
385
Evan Cheng10043e22007-01-19 07:51:42 +0000386 /// stackAlignment - The minimum alignment known to hold of the stack frame on
387 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000388 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000389
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000390 /// CPUString - String name of used CPU.
391 std::string CPUString;
392
Diana Picuseb1068a2016-06-27 13:06:10 +0000393 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000394
Diana Picusb772e402016-07-06 11:22:11 +0000395 /// Clearance before partial register updates (in number of instructions)
396 unsigned PartialUpdateClearance = 0;
397
Diana Picus92423ce2016-06-27 09:08:23 +0000398 /// What kind of timing do load multiple/store multiple have (double issue,
399 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000400 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000401
402 /// The adjustment that we need to apply to get the operand latency from the
403 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000404 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000405
Christian Pirker2a111602014-03-28 14:35:30 +0000406 /// IsLittle - The target is Little Endian
407 bool IsLittle;
408
Evan Chenge45d6852011-01-11 21:46:47 +0000409 /// TargetTriple - What processor and OS we're targeting.
410 Triple TargetTriple;
411
Andrew Trick352abc12012-08-08 02:44:16 +0000412 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000413 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000414
Evan Cheng4e712de2009-06-19 01:51:50 +0000415 /// Selected instruction itineraries (one entry per itinerary class.)
416 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000417
Renato Golinb4dd6c52013-03-21 18:47:47 +0000418 /// Options passed via command line that could influence the target
419 const TargetOptions &Options;
420
Eric Christopher661f2d12014-12-18 02:20:58 +0000421 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000422
Eric Christopher661f2d12014-12-18 02:20:58 +0000423public:
Evan Cheng10043e22007-01-19 07:51:42 +0000424 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000425 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000426 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000427 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
428 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000429
Dan Gohman544ab2c2008-04-12 04:36:06 +0000430 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
431 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000432 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000433 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000434 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000435
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000436 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000437 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000438 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000439
Eric Christophera47f6802014-06-13 00:20:35 +0000440 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
441 /// so that we can use initializer lists for subtarget initialization.
442 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
443
Eric Christopherd9134482014-08-04 21:25:23 +0000444 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
445 return &TSInfo;
446 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000447
Eric Christopherd9134482014-08-04 21:25:23 +0000448 const ARMBaseInstrInfo *getInstrInfo() const override {
449 return InstrInfo.get();
450 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000451
Eric Christopherd9134482014-08-04 21:25:23 +0000452 const ARMTargetLowering *getTargetLowering() const override {
453 return &TLInfo;
454 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000455
Eric Christopherd9134482014-08-04 21:25:23 +0000456 const ARMFrameLowering *getFrameLowering() const override {
457 return FrameLowering.get();
458 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000459
Eric Christopherd9134482014-08-04 21:25:23 +0000460 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000461 return &InstrInfo->getRegisterInfo();
462 }
Eric Christophera47f6802014-06-13 00:20:35 +0000463
Diana Picus22274932016-11-11 08:27:37 +0000464 const CallLowering *getCallLowering() const override;
465 const InstructionSelector *getInstructionSelector() const override;
466 const LegalizerInfo *getLegalizerInfo() const override;
467 const RegisterBankInfo *getRegBankInfo() const override;
468
Bill Wendling61375d82013-02-16 01:36:26 +0000469private:
Eric Christopher030294e2014-06-13 00:20:39 +0000470 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000471 // Either Thumb1FrameLowering or ARMFrameLowering.
472 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000473 // Either Thumb1InstrInfo or Thumb2InstrInfo.
474 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
475 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000476
Quentin Colombet61d71a12017-08-15 22:31:51 +0000477 /// GlobalISel related APIs.
478 std::unique_ptr<CallLowering> CallLoweringInfo;
479 std::unique_ptr<InstructionSelector> InstSelector;
480 std::unique_ptr<LegalizerInfo> Legalizer;
481 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Diana Picus22274932016-11-11 08:27:37 +0000482
Bill Wendling61375d82013-02-16 01:36:26 +0000483 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000484 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000485 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
486
Bill Wendling61375d82013-02-16 01:36:26 +0000487public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000488 void computeIssueWidth();
489
Evan Cheng8b2bda02011-07-07 03:55:05 +0000490 bool hasV4TOps() const { return HasV4TOps; }
491 bool hasV5TOps() const { return HasV5TOps; }
492 bool hasV5TEOps() const { return HasV5TEOps; }
493 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000494 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000495 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000496 bool hasV6T2Ops() const { return HasV6T2Ops; }
497 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000498 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000499 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000500 bool hasV8_2aOps() const { return HasV8_2aOps; }
Sam Parker9d957642017-08-10 09:41:00 +0000501 bool hasV8_3aOps() const { return HasV8_3aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000502 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
503 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000504
Diana Picus4879b052016-07-06 09:22:23 +0000505 /// @{
506 /// These functions are obsolete, please consider adding subtarget features
507 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000508 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000509 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000510 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
511 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000512 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000513 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000514 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000515 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000516 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000517 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000518 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000519
Evan Cheng5190f092010-08-11 07:17:46 +0000520 bool hasARMOps() const { return !NoARM; }
521
Evan Cheng8b2bda02011-07-07 03:55:05 +0000522 bool hasVFP2() const { return HasVFPv2; }
523 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000524 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000525 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000526 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000527 bool hasCrypto() const { return HasCrypto; }
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000528 bool hasDotProd() const { return HasDotProd; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000529 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000530 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000531 bool hasVirtualization() const { return HasVirtualization; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000532
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000533 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000534 return hasNEON() && UseNEONForSinglePrecisionFP;
535 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000536
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000537 bool hasDivideInThumbMode() const { return HasHardwareDivideInThumb; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000538 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000539 bool hasDataBarrier() const { return HasDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000540 bool hasV7Clrex() const { return HasV7Clrex; }
541 bool hasAcquireRelease() const { return HasAcquireRelease; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000542
Tim Northoverc7ea8042013-10-25 09:30:24 +0000543 bool hasAnyDataBarrier() const {
544 return HasDataBarrier || (hasV6Ops() && !isThumb());
545 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000546
Bob Wilsone8a549c2012-09-29 21:43:49 +0000547 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000548 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000549 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000550 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000551 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000552 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000553 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000554 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000555 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Javed Absar85874a92016-10-13 14:57:43 +0000556 bool hasFPAO() const { return HasFPAO; }
Diana Picusc5baa432016-06-23 07:47:35 +0000557 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
558 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
559 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
560 bool preferVMOVSR() const { return PreferVMOVSR; }
561 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000562 bool expandMLx() const { return ExpandMLx; }
563 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000564 bool hasSlowOddRegister() const { return SlowOddRegister; }
565 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
566 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000567 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Diana Picusc5baa432016-06-23 07:47:35 +0000568 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000569 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
570 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000571 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000572 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Javed Absar4ae7e8122017-06-02 08:53:19 +0000573 bool cheapPredicableCPSRDef() const { return CheapPredicableCPSRDef; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000574 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000575 bool hasRetAddrStack() const { return HasRetAddrStack; }
John Brawn75d76e52017-06-28 14:11:15 +0000576 bool hasBranchPredictor() const { return HasBranchPredictor; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000577 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000578 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000579 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000580 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000581 bool genLongCalls() const { return GenLongCalls; }
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000582 bool genExecuteOnly() const { return GenExecuteOnly; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000583
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000584 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000585 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000586 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000587
Florian Hahnb489e562017-06-22 09:39:36 +0000588 bool hasFuseAES() const { return HasFuseAES; }
589 /// \brief Return true if the CPU supports any kind of instruction fusion.
590 bool hasFusion() const { return hasFuseAES(); }
591
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000592 const Triple &getTargetTriple() const { return TargetTriple; }
593
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000594 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000595 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000596 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000597 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000598 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000599 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000600 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000601 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000602
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000603 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000604 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000605 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
606
Renato Golin87610692013-07-16 09:32:17 +0000607 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
608 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
609 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
610 // even for GNUEABI, so we can make a distinction here and still conform to
611 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000612 // FIXME: The Darwin exception is temporary, while we move users to
613 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000614 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000615 return (TargetTriple.getEnvironment() == Triple::EABI ||
616 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000617 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000618 }
Renato Golin6d435f12015-11-09 12:40:30 +0000619 bool isTargetGNUAEABI() const {
620 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
621 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
622 !isTargetDarwin() && !isTargetWindows();
623 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000624 bool isTargetMuslAEABI() const {
625 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
626 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
627 !isTargetDarwin() && !isTargetWindows();
628 }
Evan Cheng181fe362007-01-19 19:22:40 +0000629
Renato Golin8cea6e82014-01-29 11:50:56 +0000630 // ARM Targets that support EHABI exception handling standard
631 // Darwin uses SjLj. Other targets might need more checks.
632 bool isTargetEHABICompatible() const {
633 return (TargetTriple.getEnvironment() == Triple::EABI ||
634 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000635 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000636 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000637 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000638 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000639 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000640 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000641 }
642
Tim Northover44594ad2013-12-18 09:27:33 +0000643 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000644 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000645 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000646 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000647 TargetTriple.getEnvironment() == Triple::EABIHF ||
Tim Northovere0ccdc62015-10-28 22:46:43 +0000648 isTargetWindows() || isAAPCS16_ABI();
Tim Northover44594ad2013-12-18 09:27:33 +0000649 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000650
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000651 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000652
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000653 bool isXRaySupported() const override;
Dean Michael Berris464015442016-09-19 00:54:35 +0000654
Eric Christopher661f2d12014-12-18 02:20:58 +0000655 bool isAPCS_ABI() const;
656 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000657 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000658
Oliver Stannard8331aae2016-08-08 15:28:31 +0000659 bool isROPI() const;
660 bool isRWPI() const;
661
Florian Hahne3583bd2017-07-27 19:56:44 +0000662 bool useMachineScheduler() const { return UseMISched; }
Eric Christopher824f42f2015-05-12 01:26:05 +0000663 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000664 bool isThumb() const { return InThumbMode; }
665 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
666 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000667 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000668 bool isMClass() const { return ARMProcClass == MClass; }
669 bool isRClass() const { return ARMProcClass == RClass; }
670 bool isAClass() const { return ARMProcClass == AClass; }
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000671 bool isReadTPHard() const { return ReadTPHard; }
Evan Cheng10043e22007-01-19 07:51:42 +0000672
Akira Hatanaka28581522015-07-21 01:42:02 +0000673 bool isR9Reserved() const {
674 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
675 }
Evan Cheng10043e22007-01-19 07:51:42 +0000676
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000677 bool useR7AsFramePointer() const {
678 return isTargetDarwin() || (!isTargetWindows() && isThumb());
679 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000680
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000681 /// Returns true if the frame setup is split into two separate pushes (first
682 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000683 /// to lr. This is always required on Thumb1-only targets, as the push and
684 /// pop instructions can't access the high registers.
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000685 bool splitFramePushPop(const MachineFunction &MF) const {
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000686 return (useR7AsFramePointer() &&
687 MF.getTarget().Options.DisableFramePointerElim(MF)) ||
688 isThumb1Only();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000689 }
690
Tim Northover910dde72015-08-03 17:20:10 +0000691 bool useStride4VFPs(const MachineFunction &MF) const;
692
Eric Christopherc1058df2014-07-04 01:55:26 +0000693 bool useMovt(const MachineFunction &MF) const;
694
Bob Wilson8decdc42011-10-07 17:17:49 +0000695 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000696
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000697 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000698
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000699 bool restrictIT() const { return RestrictIT; }
700
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000701 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000702
Christian Pirker2a111602014-03-28 14:35:30 +0000703 bool isLittle() const { return IsLittle; }
704
Owen Andersona3181e22010-09-28 21:57:50 +0000705 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000706
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000707 /// This function returns true if the target has sincos() routine in its
708 /// compiler runtime or math libraries.
709 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000710
Matthias Braun9e859802015-07-17 23:18:30 +0000711 /// Returns true if machine scheduler should be enabled.
712 bool enableMachineScheduler() const override;
713
Andrew Trick8d2ee372014-06-04 07:06:27 +0000714 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000715 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000716
Robin Morisset59c23cd2014-08-21 21:50:01 +0000717 // enableAtomicExpand- True if we need to expand our atomics.
718 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000719
Robin Morissetd18cda62014-08-15 22:17:28 +0000720 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000721 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000722 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000723 return &InstrItins;
724 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000725
Evan Cheng10043e22007-01-19 07:51:42 +0000726 /// getStackAlignment - Returns the minimum alignment known to hold of the
727 /// stack frame on entry to the function and which must be maintained by every
728 /// function for this subtarget.
729 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000730
Diana Picus92423ce2016-06-27 09:08:23 +0000731 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
732
Diana Picusb772e402016-07-06 11:22:11 +0000733 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
734
Diana Picus92423ce2016-06-27 09:08:23 +0000735 ARMLdStMultipleTiming getLdStMultipleTiming() const {
736 return LdStMultipleTiming;
737 }
738
739 int getPreISelOperandLatencyAdjustment() const {
740 return PreISelOperandLatencyAdjustment;
741 }
742
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000743 /// True if the GV will be accessed via an indirect symbol.
744 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000745
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000746 /// True if fast-isel is used.
747 bool useFastISel() const;
Evan Cheng10043e22007-01-19 07:51:42 +0000748};
Evan Cheng10043e22007-01-19 07:51:42 +0000749
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000750} // end namespace llvm
751
752#endif // LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H