blob: d2630685d91b795563d5ae81a1bdd5af4a8279ba [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000017#include "ARMBaseInstrInfo.h"
18#include "ARMBaseRegisterInfo.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000019#include "ARMFrameLowering.h"
20#include "ARMISelLowering.h"
Eric Christopher030294e2014-06-13 00:20:39 +000021#include "ARMSelectionDAGInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "llvm/ADT/Triple.h"
Diana Picus22274932016-11-11 08:27:37 +000023#include "llvm/CodeGen/GlobalISel/GISelAccessor.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000024#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000025#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000026#include "llvm/MC/MCSchedule.h"
27#include "llvm/Target/TargetOptions.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000028#include "llvm/Target/TargetSubtargetInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000029#include <memory>
Evan Cheng10043e22007-01-19 07:51:42 +000030#include <string>
31
Evan Cheng54b68e32011-07-01 20:45:01 +000032#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000033#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000034
Evan Cheng10043e22007-01-19 07:51:42 +000035namespace llvm {
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000036
37class ARMBaseTargetMachine;
Evan Cheng43b9ca62009-08-28 23:18:09 +000038class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000039class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000040
Evan Cheng54b68e32011-07-01 20:45:01 +000041class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000042protected:
Evan Chengbf407072010-09-10 01:29:16 +000043 enum ARMProcFamilyEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000044 Others,
45
46 CortexA12,
47 CortexA15,
48 CortexA17,
49 CortexA32,
50 CortexA35,
51 CortexA5,
52 CortexA53,
53 CortexA57,
54 CortexA7,
55 CortexA72,
56 CortexA73,
57 CortexA8,
58 CortexA9,
59 CortexM3,
60 CortexR4,
61 CortexR4F,
62 CortexR5,
63 CortexR52,
64 CortexR7,
Matthias Braun2bef2a02017-02-10 00:09:20 +000065 ExynosM1,
Matthias Braun62e1e852017-02-10 00:06:44 +000066 Krait,
Yi Kong60b5a1c2017-04-06 22:47:47 +000067 Kryo,
Matthias Braun2bef2a02017-02-10 00:09:20 +000068 Swift
Evan Chengbf407072010-09-10 01:29:16 +000069 };
Amara Emerson330afb52013-09-23 14:26:15 +000070 enum ARMProcClassEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000071 None,
72
73 AClass,
74 MClass,
75 RClass
Amara Emerson330afb52013-09-23 14:26:15 +000076 };
Bradley Smith323fee12015-11-16 11:10:19 +000077 enum ARMArchEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000078 ARMv2,
79 ARMv2a,
80 ARMv3,
81 ARMv3m,
82 ARMv4,
83 ARMv4t,
84 ARMv5,
85 ARMv5t,
86 ARMv5te,
87 ARMv5tej,
88 ARMv6,
89 ARMv6k,
90 ARMv6kz,
91 ARMv6m,
92 ARMv6sm,
93 ARMv6t2,
94 ARMv7a,
95 ARMv7em,
96 ARMv7m,
97 ARMv7r,
98 ARMv7ve,
99 ARMv81a,
100 ARMv82a,
101 ARMv8a,
102 ARMv8mBaseline,
103 ARMv8mMainline,
104 ARMv8r
Bradley Smith323fee12015-11-16 11:10:19 +0000105 };
Evan Chengbf407072010-09-10 01:29:16 +0000106
Diana Picus92423ce2016-06-27 09:08:23 +0000107public:
108 /// What kind of timing do load multiple/store multiple instructions have.
109 enum ARMLdStMultipleTiming {
110 /// Can load/store 2 registers/cycle.
111 DoubleIssue,
112 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
113 /// is not 64-bit aligned.
114 DoubleIssueCheckUnalignedAccess,
115 /// Can load/store 1 register/cycle.
116 SingleIssue,
117 /// Can load/store 1 register/cycle, but needs an extra cycle for address
118 /// computation and potentially also for register writeback.
119 SingleIssuePlusExtras,
120 };
121
122protected:
Evan Chengbf407072010-09-10 01:29:16 +0000123 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +0000124 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +0000125
Amara Emerson330afb52013-09-23 14:26:15 +0000126 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +0000127 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +0000128
Bradley Smith323fee12015-11-16 11:10:19 +0000129 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +0000130 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +0000131
Joey Goulyb3f550e2013-06-26 16:58:26 +0000132 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +0000133 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +0000134 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +0000135 bool HasV4TOps = false;
136 bool HasV5TOps = false;
137 bool HasV5TEOps = false;
138 bool HasV6Ops = false;
139 bool HasV6MOps = false;
140 bool HasV6KOps = false;
141 bool HasV6T2Ops = false;
142 bool HasV7Ops = false;
143 bool HasV8Ops = false;
144 bool HasV8_1aOps = false;
145 bool HasV8_2aOps = false;
146 bool HasV8MBaselineOps = false;
147 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000148
Joey Goulyccd04892013-09-13 13:46:57 +0000149 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000150 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000151 bool HasVFPv2 = false;
152 bool HasVFPv3 = false;
153 bool HasVFPv4 = false;
154 bool HasFPARMv8 = false;
155 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000156
David Goodwina307edb2009-08-05 16:01:19 +0000157 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
158 /// specified. Use the method useNEONForSinglePrecisionFP() to
159 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000160 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000161
Bob Wilsone8a549c2012-09-29 21:43:49 +0000162 /// UseMulOps - True if non-microcoded fused integer multiply-add and
163 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000164 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000165
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000166 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
167 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000168 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000169
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000170 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
171 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000172 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000173
Evan Cheng58066e32010-07-13 19:21:50 +0000174 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000175 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000176
Evan Cheng6dbe7132011-07-07 19:09:06 +0000177 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000178 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000179
Eric Christopher824f42f2015-05-12 01:26:05 +0000180 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000181 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000182
Evan Cheng2bd65362011-07-07 00:08:19 +0000183 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000184 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000185
Evan Cheng5190f092010-08-11 07:17:46 +0000186 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000187 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000188
Akira Hatanaka28581522015-07-21 01:42:02 +0000189 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000190 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000191
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000192 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
193 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000194 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000195
Bob Wilson8decdc42011-10-07 17:17:49 +0000196 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
197 /// must be able to synthesize call stubs for interworking between ARM and
198 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000199 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000200
Oliver Stannard8addbf42015-12-01 10:23:06 +0000201 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000202 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000203
Oliver Stannard8addbf42015-12-01 10:23:06 +0000204 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000205 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000206
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000207 /// HasD16 - True if subtarget is limited to 16 double precision
208 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000209 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000210
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000211 /// HasHardwareDivide - True if subtarget supports [su]div in Thumb mode
212 bool HasHardwareDivideInThumb = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000213
Bob Wilsone8a549c2012-09-29 21:43:49 +0000214 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000215 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000216
Evan Cheng6e809de2010-08-11 06:22:01 +0000217 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
218 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000219 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000220
Bradley Smith4c21cba2016-01-15 10:23:46 +0000221 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000222 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000223
224 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
225 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000226 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000227
Evan Chengce8fb682010-08-09 18:35:19 +0000228 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
229 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000230 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000231
Bob Wilsona2881ee2011-04-19 18:11:49 +0000232 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
233 /// that partially update CPSR and add false dependency on the previous
234 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000235 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000236
Evan Chengddc0cb62012-12-20 19:59:30 +0000237 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
238 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000239 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000240
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000241 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000242 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000243 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000244
Evan Cheng8740ee32010-11-03 06:34:55 +0000245 /// HasMPExtension - True if the subtarget supports Multiprocessing
246 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000247 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000248
Bradley Smith25219752013-11-01 13:27:35 +0000249 /// HasVirtualization - True if the subtarget supports the Virtualization
250 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000251 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000252
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000253 /// FPOnlySP - If true, the floating point unit only supports single
254 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000255 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000256
Tim Northovercedd4812013-05-23 19:11:14 +0000257 /// If true, the processor supports the Performance Monitor Extensions. These
258 /// include a generic cycle-counter as well as more fine-grained (often
259 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000260 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000261
Tim Northoverc6047652013-04-10 12:08:35 +0000262 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000263 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000264
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000265 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000266 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000267
Amara Emerson33089092013-09-19 11:59:01 +0000268 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000269 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000270
Bernard Ogdenee87e852013-10-29 09:47:35 +0000271 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000272 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000273
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000274 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000275 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000276
Tim Northover13510302014-04-01 13:22:02 +0000277 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
278 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000279 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000280
Javed Absar85874a92016-10-13 14:57:43 +0000281 /// HasFPAO - if true, processor does positive address offset computation faster
282 bool HasFPAO = false;
283
Diana Picusc5baa432016-06-23 07:47:35 +0000284 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000285 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000286
287 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000288 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000289
290 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000291 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000292
293 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000294 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000295
296 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000297 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000298
Diana Picus4879b052016-07-06 09:22:23 +0000299 /// If true, a VLDM/VSTM starting with an odd register number is considered to
300 /// take more microops than single VLDRS/VSTRS.
301 bool SlowOddRegister = false;
302
303 /// If true, loading into a D subregister will be penalized.
304 bool SlowLoadDSubregister = false;
305
306 /// If true, the AGU and NEON/FPU units are multiplexed.
307 bool HasMuxedUnits = false;
308
Diana Picusb772e402016-07-06 11:22:11 +0000309 /// If true, VMOVS will never be widened to VMOVD
310 bool DontWidenVMOVS = false;
311
Diana Picus575f2bb2016-07-07 09:11:39 +0000312 /// If true, run the MLx expansion pass.
313 bool ExpandMLx = false;
314
315 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
316 bool HasVMLxHazards = false;
317
Diana Picusc5baa432016-06-23 07:47:35 +0000318 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000319 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000320
Diana Picus92423ce2016-06-27 09:08:23 +0000321 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000322 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000323
324 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000325 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000326
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000327 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000328 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000329 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000330 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000331
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000332 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
333 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000334 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000335
Artyom Skrobovcf296442015-09-24 17:31:16 +0000336 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
337 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000338 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000339
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000340 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000341 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000342
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000343 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000344 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000345
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000346 /// Generate code that does not contain data access to code sections.
347 bool GenExecuteOnly = false;
348
Renato Golinb4dd6c52013-03-21 18:47:47 +0000349 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000350 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000351
Tim Northoverf8e47e42015-10-28 22:56:36 +0000352 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000353 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000354
Sanne Wouda2409c642017-03-21 14:59:17 +0000355 /// Implicitly convert an instruction to a different one if its immediates
356 /// cannot be encoded. For example, ADD r0, r1, #FFFFFFFF -> SUB r0, r1, #1.
357 bool NegativeImmediates = true;
358
Evan Cheng10043e22007-01-19 07:51:42 +0000359 /// stackAlignment - The minimum alignment known to hold of the stack frame on
360 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000361 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000362
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000363 /// CPUString - String name of used CPU.
364 std::string CPUString;
365
Diana Picuseb1068a2016-06-27 13:06:10 +0000366 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000367
Diana Picusb772e402016-07-06 11:22:11 +0000368 /// Clearance before partial register updates (in number of instructions)
369 unsigned PartialUpdateClearance = 0;
370
Diana Picus92423ce2016-06-27 09:08:23 +0000371 /// What kind of timing do load multiple/store multiple have (double issue,
372 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000373 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000374
375 /// The adjustment that we need to apply to get the operand latency from the
376 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000377 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000378
Christian Pirker2a111602014-03-28 14:35:30 +0000379 /// IsLittle - The target is Little Endian
380 bool IsLittle;
381
Evan Chenge45d6852011-01-11 21:46:47 +0000382 /// TargetTriple - What processor and OS we're targeting.
383 Triple TargetTriple;
384
Andrew Trick352abc12012-08-08 02:44:16 +0000385 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000386 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000387
Evan Cheng4e712de2009-06-19 01:51:50 +0000388 /// Selected instruction itineraries (one entry per itinerary class.)
389 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000390
Renato Golinb4dd6c52013-03-21 18:47:47 +0000391 /// Options passed via command line that could influence the target
392 const TargetOptions &Options;
393
Eric Christopher661f2d12014-12-18 02:20:58 +0000394 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000395
Eric Christopher661f2d12014-12-18 02:20:58 +0000396public:
Evan Cheng10043e22007-01-19 07:51:42 +0000397 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000398 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000399 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000400 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
401 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000402
Diana Picus22274932016-11-11 08:27:37 +0000403 /// This object will take onwership of \p GISelAccessor.
404 void setGISelAccessor(GISelAccessor &GISel) { this->GISel.reset(&GISel); }
405
Dan Gohman544ab2c2008-04-12 04:36:06 +0000406 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
407 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000408 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000409 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000410 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000411
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000412 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000413 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000414 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000415
Eric Christophera47f6802014-06-13 00:20:35 +0000416 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
417 /// so that we can use initializer lists for subtarget initialization.
418 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
419
Eric Christopherd9134482014-08-04 21:25:23 +0000420 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
421 return &TSInfo;
422 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000423
Eric Christopherd9134482014-08-04 21:25:23 +0000424 const ARMBaseInstrInfo *getInstrInfo() const override {
425 return InstrInfo.get();
426 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000427
Eric Christopherd9134482014-08-04 21:25:23 +0000428 const ARMTargetLowering *getTargetLowering() const override {
429 return &TLInfo;
430 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000431
Eric Christopherd9134482014-08-04 21:25:23 +0000432 const ARMFrameLowering *getFrameLowering() const override {
433 return FrameLowering.get();
434 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000435
Eric Christopherd9134482014-08-04 21:25:23 +0000436 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000437 return &InstrInfo->getRegisterInfo();
438 }
Eric Christophera47f6802014-06-13 00:20:35 +0000439
Diana Picus22274932016-11-11 08:27:37 +0000440 const CallLowering *getCallLowering() const override;
441 const InstructionSelector *getInstructionSelector() const override;
442 const LegalizerInfo *getLegalizerInfo() const override;
443 const RegisterBankInfo *getRegBankInfo() const override;
444
Bill Wendling61375d82013-02-16 01:36:26 +0000445private:
Eric Christopher030294e2014-06-13 00:20:39 +0000446 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000447 // Either Thumb1FrameLowering or ARMFrameLowering.
448 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000449 // Either Thumb1InstrInfo or Thumb2InstrInfo.
450 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
451 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000452
Diana Picus22274932016-11-11 08:27:37 +0000453 /// Gather the accessor points to GlobalISel-related APIs.
454 /// This is used to avoid ifndefs spreading around while GISel is
455 /// an optional library.
456 std::unique_ptr<GISelAccessor> GISel;
457
Bill Wendling61375d82013-02-16 01:36:26 +0000458 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000459 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000460 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
461
Bill Wendling61375d82013-02-16 01:36:26 +0000462public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000463 void computeIssueWidth();
464
Evan Cheng8b2bda02011-07-07 03:55:05 +0000465 bool hasV4TOps() const { return HasV4TOps; }
466 bool hasV5TOps() const { return HasV5TOps; }
467 bool hasV5TEOps() const { return HasV5TEOps; }
468 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000469 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000470 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000471 bool hasV6T2Ops() const { return HasV6T2Ops; }
472 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000473 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000474 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000475 bool hasV8_2aOps() const { return HasV8_2aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000476 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
477 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000478
Diana Picus4879b052016-07-06 09:22:23 +0000479 /// @{
480 /// These functions are obsolete, please consider adding subtarget features
481 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000482 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000483 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000484 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
485 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000486 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000487 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000488 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000489 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000490 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000491 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000492 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000493
Evan Cheng5190f092010-08-11 07:17:46 +0000494 bool hasARMOps() const { return !NoARM; }
495
Evan Cheng8b2bda02011-07-07 03:55:05 +0000496 bool hasVFP2() const { return HasVFPv2; }
497 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000498 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000499 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000500 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000501 bool hasCrypto() const { return HasCrypto; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000502 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000503 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000504 bool hasVirtualization() const { return HasVirtualization; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000505
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000506 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000507 return hasNEON() && UseNEONForSinglePrecisionFP;
508 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000509
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000510 bool hasDivideInThumbMode() const { return HasHardwareDivideInThumb; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000511 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000512 bool hasDataBarrier() const { return HasDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000513 bool hasV7Clrex() const { return HasV7Clrex; }
514 bool hasAcquireRelease() const { return HasAcquireRelease; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000515
Tim Northoverc7ea8042013-10-25 09:30:24 +0000516 bool hasAnyDataBarrier() const {
517 return HasDataBarrier || (hasV6Ops() && !isThumb());
518 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000519
Bob Wilsone8a549c2012-09-29 21:43:49 +0000520 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000521 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000522 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000523 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000524 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000525 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000526 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000527 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000528 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Javed Absar85874a92016-10-13 14:57:43 +0000529 bool hasFPAO() const { return HasFPAO; }
Diana Picusc5baa432016-06-23 07:47:35 +0000530 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
531 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
532 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
533 bool preferVMOVSR() const { return PreferVMOVSR; }
534 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000535 bool expandMLx() const { return ExpandMLx; }
536 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000537 bool hasSlowOddRegister() const { return SlowOddRegister; }
538 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
539 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000540 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Diana Picusc5baa432016-06-23 07:47:35 +0000541 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000542 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
543 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000544 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000545 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000546 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000547 bool hasRetAddrStack() const { return HasRetAddrStack; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000548 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000549 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000550 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000551 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000552 bool genLongCalls() const { return GenLongCalls; }
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000553 bool genExecuteOnly() const { return GenExecuteOnly; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000554
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000555 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000556 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000557 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000558
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000559 const Triple &getTargetTriple() const { return TargetTriple; }
560
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000561 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000562 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000563 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000564 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000565 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000566 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000567 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000568 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000569
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000570 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000571 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000572 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
573
Renato Golin87610692013-07-16 09:32:17 +0000574 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
575 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
576 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
577 // even for GNUEABI, so we can make a distinction here and still conform to
578 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000579 // FIXME: The Darwin exception is temporary, while we move users to
580 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000581 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000582 return (TargetTriple.getEnvironment() == Triple::EABI ||
583 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000584 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000585 }
Renato Golin6d435f12015-11-09 12:40:30 +0000586 bool isTargetGNUAEABI() const {
587 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
588 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
589 !isTargetDarwin() && !isTargetWindows();
590 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000591 bool isTargetMuslAEABI() const {
592 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
593 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
594 !isTargetDarwin() && !isTargetWindows();
595 }
Evan Cheng181fe362007-01-19 19:22:40 +0000596
Renato Golin8cea6e82014-01-29 11:50:56 +0000597 // ARM Targets that support EHABI exception handling standard
598 // Darwin uses SjLj. Other targets might need more checks.
599 bool isTargetEHABICompatible() const {
600 return (TargetTriple.getEnvironment() == Triple::EABI ||
601 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000602 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000603 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000604 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000605 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000606 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000607 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000608 }
609
Tim Northover44594ad2013-12-18 09:27:33 +0000610 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000611 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000612 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000613 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000614 TargetTriple.getEnvironment() == Triple::EABIHF ||
Tim Northovere0ccdc62015-10-28 22:46:43 +0000615 isTargetWindows() || isAAPCS16_ABI();
Tim Northover44594ad2013-12-18 09:27:33 +0000616 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000617
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000618 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000619
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000620 bool isXRaySupported() const override;
Dean Michael Berris464015442016-09-19 00:54:35 +0000621
Eric Christopher661f2d12014-12-18 02:20:58 +0000622 bool isAPCS_ABI() const;
623 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000624 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000625
Oliver Stannard8331aae2016-08-08 15:28:31 +0000626 bool isROPI() const;
627 bool isRWPI() const;
628
Eric Christopher824f42f2015-05-12 01:26:05 +0000629 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000630 bool isThumb() const { return InThumbMode; }
631 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
632 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000633 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000634 bool isMClass() const { return ARMProcClass == MClass; }
635 bool isRClass() const { return ARMProcClass == RClass; }
636 bool isAClass() const { return ARMProcClass == AClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000637
Akira Hatanaka28581522015-07-21 01:42:02 +0000638 bool isR9Reserved() const {
639 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
640 }
Evan Cheng10043e22007-01-19 07:51:42 +0000641
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000642 bool useR7AsFramePointer() const {
643 return isTargetDarwin() || (!isTargetWindows() && isThumb());
644 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000645
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000646 /// Returns true if the frame setup is split into two separate pushes (first
647 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000648 /// to lr. This is always required on Thumb1-only targets, as the push and
649 /// pop instructions can't access the high registers.
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000650 bool splitFramePushPop(const MachineFunction &MF) const {
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000651 return (useR7AsFramePointer() &&
652 MF.getTarget().Options.DisableFramePointerElim(MF)) ||
653 isThumb1Only();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000654 }
655
Tim Northover910dde72015-08-03 17:20:10 +0000656 bool useStride4VFPs(const MachineFunction &MF) const;
657
Eric Christopherc1058df2014-07-04 01:55:26 +0000658 bool useMovt(const MachineFunction &MF) const;
659
Bob Wilson8decdc42011-10-07 17:17:49 +0000660 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000661
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000662 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000663
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000664 bool restrictIT() const { return RestrictIT; }
665
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000666 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000667
Christian Pirker2a111602014-03-28 14:35:30 +0000668 bool isLittle() const { return IsLittle; }
669
Owen Andersona3181e22010-09-28 21:57:50 +0000670 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000671
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000672 /// This function returns true if the target has sincos() routine in its
673 /// compiler runtime or math libraries.
674 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000675
Matthias Braun9e859802015-07-17 23:18:30 +0000676 /// Returns true if machine scheduler should be enabled.
677 bool enableMachineScheduler() const override;
678
Andrew Trick8d2ee372014-06-04 07:06:27 +0000679 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000680 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000681
Robin Morisset59c23cd2014-08-21 21:50:01 +0000682 // enableAtomicExpand- True if we need to expand our atomics.
683 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000684
Robin Morissetd18cda62014-08-15 22:17:28 +0000685 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000686 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000687 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000688 return &InstrItins;
689 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000690
Evan Cheng10043e22007-01-19 07:51:42 +0000691 /// getStackAlignment - Returns the minimum alignment known to hold of the
692 /// stack frame on entry to the function and which must be maintained by every
693 /// function for this subtarget.
694 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000695
Diana Picus92423ce2016-06-27 09:08:23 +0000696 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
697
Diana Picusb772e402016-07-06 11:22:11 +0000698 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
699
Diana Picus92423ce2016-06-27 09:08:23 +0000700 ARMLdStMultipleTiming getLdStMultipleTiming() const {
701 return LdStMultipleTiming;
702 }
703
704 int getPreISelOperandLatencyAdjustment() const {
705 return PreISelOperandLatencyAdjustment;
706 }
707
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000708 /// True if the GV will be accessed via an indirect symbol.
709 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000710
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000711 /// True if fast-isel is used.
712 bool useFastISel() const;
Evan Cheng10043e22007-01-19 07:51:42 +0000713};
Evan Cheng10043e22007-01-19 07:51:42 +0000714
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000715} // end namespace llvm
716
717#endif // LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H