blob: 14717e6406f0b40e15139f58031540a5022cdede [file] [log] [blame]
Dan Gohman23785a12008-08-12 17:42:33 +00001//===----- ScheduleDAGRRList.cpp - Reg pressure reduction list scheduler --===//
Evan Chengd38c22b2006-05-11 23:55:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengd38c22b2006-05-11 23:55:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements bottom-up and top-down register pressure reduction list
11// schedulers, using standard algorithms. The basic approach uses a priority
12// queue of available nodes to schedule. One at a time, nodes are taken from
13// the priority queue (thus in priority order), checked for legality to
14// schedule, and emitted if legal.
15//
16//===----------------------------------------------------------------------===//
17
Dale Johannesen2182f062007-07-13 17:13:54 +000018#define DEBUG_TYPE "pre-RA-sched"
Dan Gohman483377c2009-02-06 17:22:58 +000019#include "ScheduleDAGSDNodes.h"
Chris Lattner3b9f02a2010-04-07 05:20:54 +000020#include "llvm/InlineAsm.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000021#include "llvm/CodeGen/SchedulerRegistry.h"
Dan Gohman619ef482009-01-15 19:20:50 +000022#include "llvm/CodeGen/SelectionDAGISel.h"
Andrew Trick10ffc2b2010-12-24 05:03:26 +000023#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Owen Anderson8c2c1e92006-05-12 06:33:49 +000025#include "llvm/Target/TargetData.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000026#include "llvm/Target/TargetMachine.h"
27#include "llvm/Target/TargetInstrInfo.h"
Evan Chenga77f3d32010-07-21 06:09:07 +000028#include "llvm/Target/TargetLowering.h"
Evan Cheng5924bf72007-09-25 01:54:36 +000029#include "llvm/ADT/SmallSet.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000030#include "llvm/ADT/Statistic.h"
Roman Levenstein6b371142008-04-29 09:07:59 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattner3b9f02a2010-04-07 05:20:54 +000032#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
Chris Lattner4dc3edd2009-08-23 06:35:02 +000034#include "llvm/Support/raw_ostream.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000035#include <climits>
Evan Chengd38c22b2006-05-11 23:55:42 +000036using namespace llvm;
37
Dan Gohmanfd227e92008-03-25 17:10:29 +000038STATISTIC(NumBacktracks, "Number of times scheduler backtracked");
Evan Cheng79e97132007-10-05 01:39:18 +000039STATISTIC(NumUnfolds, "Number of nodes unfolded");
Evan Cheng1ec79b42007-09-27 07:09:03 +000040STATISTIC(NumDups, "Number of duplicated nodes");
Evan Chengb2c42c62009-01-12 03:19:55 +000041STATISTIC(NumPRCopies, "Number of physical register copies");
Evan Cheng1ec79b42007-09-27 07:09:03 +000042
Jim Laskey95eda5b2006-08-01 14:21:23 +000043static RegisterScheduler
44 burrListDAGScheduler("list-burr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000045 "Bottom-up register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000046 createBURRListDAGScheduler);
47static RegisterScheduler
48 tdrListrDAGScheduler("list-tdrr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000049 "Top-down register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000050 createTDRRListDAGScheduler);
Bill Wendling8cbc25d2010-01-23 10:26:57 +000051static RegisterScheduler
52 sourceListDAGScheduler("source",
53 "Similar to list-burr but schedules in source "
54 "order when possible",
55 createSourceListDAGScheduler);
Jim Laskey95eda5b2006-08-01 14:21:23 +000056
Evan Chengbdd062d2010-05-20 06:13:19 +000057static RegisterScheduler
Evan Cheng725211e2010-05-21 00:42:32 +000058 hybridListDAGScheduler("list-hybrid",
Evan Cheng37b740c2010-07-24 00:39:05 +000059 "Bottom-up register pressure aware list scheduling "
60 "which tries to balance latency and register pressure",
Evan Chengbdd062d2010-05-20 06:13:19 +000061 createHybridListDAGScheduler);
62
Evan Cheng37b740c2010-07-24 00:39:05 +000063static RegisterScheduler
64 ILPListDAGScheduler("list-ilp",
65 "Bottom-up register pressure aware list scheduling "
66 "which tries to balance ILP and register pressure",
67 createILPListDAGScheduler);
68
Andrew Trick47ff14b2011-01-21 05:51:33 +000069static cl::opt<bool> DisableSchedCycles(
Andrew Trickbd428ec2011-01-21 06:19:05 +000070 "disable-sched-cycles", cl::Hidden, cl::init(false),
Andrew Trick47ff14b2011-01-21 05:51:33 +000071 cl::desc("Disable cycle-level precision during preRA scheduling"));
Andrew Trick10ffc2b2010-12-24 05:03:26 +000072
Andrew Trick641e2d42011-03-05 08:00:22 +000073// Temporary sched=list-ilp flags until the heuristics are robust.
Andrew Trickbfbd9722011-04-14 05:15:06 +000074// Some options are also available under sched=list-hybrid.
Andrew Trick641e2d42011-03-05 08:00:22 +000075static cl::opt<bool> DisableSchedRegPressure(
76 "disable-sched-reg-pressure", cl::Hidden, cl::init(false),
77 cl::desc("Disable regpressure priority in sched=list-ilp"));
78static cl::opt<bool> DisableSchedLiveUses(
Andrew Trickdd017322011-03-06 00:03:32 +000079 "disable-sched-live-uses", cl::Hidden, cl::init(true),
Andrew Trick641e2d42011-03-05 08:00:22 +000080 cl::desc("Disable live use priority in sched=list-ilp"));
Andrew Trick2ad0b372011-04-07 19:54:57 +000081static cl::opt<bool> DisableSchedVRegCycle(
82 "disable-sched-vrcycle", cl::Hidden, cl::init(false),
83 cl::desc("Disable virtual register cycle interference checks"));
Andrew Trickbfbd9722011-04-14 05:15:06 +000084static cl::opt<bool> DisableSchedPhysRegJoin(
85 "disable-sched-physreg-join", cl::Hidden, cl::init(false),
86 cl::desc("Disable physreg def-use affinity"));
Andrew Trick641e2d42011-03-05 08:00:22 +000087static cl::opt<bool> DisableSchedStalls(
Andrew Trickdd017322011-03-06 00:03:32 +000088 "disable-sched-stalls", cl::Hidden, cl::init(true),
Andrew Trick641e2d42011-03-05 08:00:22 +000089 cl::desc("Disable no-stall priority in sched=list-ilp"));
90static cl::opt<bool> DisableSchedCriticalPath(
91 "disable-sched-critical-path", cl::Hidden, cl::init(false),
92 cl::desc("Disable critical path priority in sched=list-ilp"));
93static cl::opt<bool> DisableSchedHeight(
94 "disable-sched-height", cl::Hidden, cl::init(false),
95 cl::desc("Disable scheduled-height priority in sched=list-ilp"));
96
97static cl::opt<int> MaxReorderWindow(
98 "max-sched-reorder", cl::Hidden, cl::init(6),
99 cl::desc("Number of instructions to allow ahead of the critical path "
100 "in sched=list-ilp"));
101
102static cl::opt<unsigned> AvgIPC(
103 "sched-avg-ipc", cl::Hidden, cl::init(1),
104 cl::desc("Average inst/cycle whan no target itinerary exists."));
105
106#ifndef NDEBUG
107namespace {
108 // For sched=list-ilp, Count the number of times each factor comes into play.
Andrew Trickb53a00d2011-04-13 00:38:32 +0000109 enum { FactPressureDiff, FactRegUses, FactStall, FactHeight, FactDepth,
110 FactStatic, FactOther, NumFactors };
Andrew Trick641e2d42011-03-05 08:00:22 +0000111}
112static const char *FactorName[NumFactors] =
Andrew Trickb53a00d2011-04-13 00:38:32 +0000113{"PressureDiff", "RegUses", "Stall", "Height", "Depth","Static", "Other"};
Andrew Trick641e2d42011-03-05 08:00:22 +0000114static int FactorCount[NumFactors];
115#endif //!NDEBUG
116
Evan Chengd38c22b2006-05-11 23:55:42 +0000117namespace {
Evan Chengd38c22b2006-05-11 23:55:42 +0000118//===----------------------------------------------------------------------===//
119/// ScheduleDAGRRList - The actual register reduction list scheduler
120/// implementation. This supports both top-down and bottom-up scheduling.
121///
Nick Lewycky02d5f772009-10-25 06:33:48 +0000122class ScheduleDAGRRList : public ScheduleDAGSDNodes {
Evan Chengd38c22b2006-05-11 23:55:42 +0000123private:
124 /// isBottomUp - This is true if the scheduling problem is bottom-up, false if
125 /// it is top-down.
126 bool isBottomUp;
Evan Cheng2c977312008-07-01 18:05:03 +0000127
Evan Chengbdd062d2010-05-20 06:13:19 +0000128 /// NeedLatency - True if the scheduler will make use of latency information.
129 ///
130 bool NeedLatency;
131
Evan Chengd38c22b2006-05-11 23:55:42 +0000132 /// AvailableQueue - The priority queue to use for the available SUnits.
Evan Chengd38c22b2006-05-11 23:55:42 +0000133 SchedulingPriorityQueue *AvailableQueue;
134
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000135 /// PendingQueue - This contains all of the instructions whose operands have
136 /// been issued, but their results are not ready yet (due to the latency of
137 /// the operation). Once the operands becomes available, the instruction is
138 /// added to the AvailableQueue.
139 std::vector<SUnit*> PendingQueue;
140
141 /// HazardRec - The hazard recognizer to use.
142 ScheduleHazardRecognizer *HazardRec;
143
Andrew Trick528fad92010-12-23 05:42:20 +0000144 /// CurCycle - The current scheduler state corresponds to this cycle.
145 unsigned CurCycle;
146
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000147 /// MinAvailableCycle - Cycle of the soonest available instruction.
148 unsigned MinAvailableCycle;
149
Andrew Trick641e2d42011-03-05 08:00:22 +0000150 /// IssueCount - Count instructions issued in this cycle
151 /// Currently valid only for bottom-up scheduling.
152 unsigned IssueCount;
153
Dan Gohmanc07f6862008-09-23 18:50:48 +0000154 /// LiveRegDefs - A set of physical registers and their definition
Evan Cheng5924bf72007-09-25 01:54:36 +0000155 /// that are "live". These nodes must be scheduled before any other nodes that
156 /// modifies the registers can be scheduled.
Dan Gohmanc07f6862008-09-23 18:50:48 +0000157 unsigned NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000158 std::vector<SUnit*> LiveRegDefs;
Andrew Tricka52f3252010-12-23 04:16:14 +0000159 std::vector<SUnit*> LiveRegGens;
Evan Cheng5924bf72007-09-25 01:54:36 +0000160
Dan Gohmanad2134d2008-11-25 00:52:40 +0000161 /// Topo - A topological ordering for SUnits which permits fast IsReachable
162 /// and similar queries.
163 ScheduleDAGTopologicalSort Topo;
164
Evan Chengd38c22b2006-05-11 23:55:42 +0000165public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000166 ScheduleDAGRRList(MachineFunction &mf, bool needlatency,
167 SchedulingPriorityQueue *availqueue,
168 CodeGenOpt::Level OptLevel)
169 : ScheduleDAGSDNodes(mf), isBottomUp(availqueue->isBottomUp()),
170 NeedLatency(needlatency), AvailableQueue(availqueue), CurCycle(0),
171 Topo(SUnits) {
172
173 const TargetMachine &tm = mf.getTarget();
Andrew Trick47ff14b2011-01-21 05:51:33 +0000174 if (DisableSchedCycles || !NeedLatency)
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000175 HazardRec = new ScheduleHazardRecognizer();
Andrew Trick47ff14b2011-01-21 05:51:33 +0000176 else
177 HazardRec = tm.getInstrInfo()->CreateTargetHazardRecognizer(&tm, this);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000178 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000179
180 ~ScheduleDAGRRList() {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000181 delete HazardRec;
Evan Chengd38c22b2006-05-11 23:55:42 +0000182 delete AvailableQueue;
183 }
184
185 void Schedule();
186
Andrew Trick9ccce772011-01-14 21:11:41 +0000187 ScheduleHazardRecognizer *getHazardRec() { return HazardRec; }
188
Roman Levenstein733a4d62008-03-26 11:23:38 +0000189 /// IsReachable - Checks if SU is reachable from TargetSU.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000190 bool IsReachable(const SUnit *SU, const SUnit *TargetSU) {
191 return Topo.IsReachable(SU, TargetSU);
192 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000193
Dan Gohman60d68442009-01-29 19:49:27 +0000194 /// WillCreateCycle - Returns true if adding an edge from SU to TargetSU will
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000195 /// create a cycle.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000196 bool WillCreateCycle(SUnit *SU, SUnit *TargetSU) {
197 return Topo.WillCreateCycle(SU, TargetSU);
198 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000199
Dan Gohman2d170892008-12-09 22:54:47 +0000200 /// AddPred - adds a predecessor edge to SUnit SU.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000201 /// This returns true if this is a new predecessor.
202 /// Updates the topological ordering if required.
Dan Gohman17214e62008-12-16 01:00:55 +0000203 void AddPred(SUnit *SU, const SDep &D) {
Dan Gohman2d170892008-12-09 22:54:47 +0000204 Topo.AddPred(SU, D.getSUnit());
Dan Gohman17214e62008-12-16 01:00:55 +0000205 SU->addPred(D);
Dan Gohmanad2134d2008-11-25 00:52:40 +0000206 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000207
Dan Gohman2d170892008-12-09 22:54:47 +0000208 /// RemovePred - removes a predecessor edge from SUnit SU.
209 /// This returns true if an edge was removed.
210 /// Updates the topological ordering if required.
Dan Gohman17214e62008-12-16 01:00:55 +0000211 void RemovePred(SUnit *SU, const SDep &D) {
Dan Gohman2d170892008-12-09 22:54:47 +0000212 Topo.RemovePred(SU, D.getSUnit());
Dan Gohman17214e62008-12-16 01:00:55 +0000213 SU->removePred(D);
Dan Gohmanad2134d2008-11-25 00:52:40 +0000214 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000215
Evan Chengd38c22b2006-05-11 23:55:42 +0000216private:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000217 bool isReady(SUnit *SU) {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000218 return DisableSchedCycles || !AvailableQueue->hasReadyFilter() ||
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000219 AvailableQueue->isReady(SU);
220 }
221
Dan Gohman60d68442009-01-29 19:49:27 +0000222 void ReleasePred(SUnit *SU, const SDep *PredEdge);
Andrew Tricka52f3252010-12-23 04:16:14 +0000223 void ReleasePredecessors(SUnit *SU);
Dan Gohman60d68442009-01-29 19:49:27 +0000224 void ReleaseSucc(SUnit *SU, const SDep *SuccEdge);
Dan Gohmanb9543432009-02-10 23:27:53 +0000225 void ReleaseSuccessors(SUnit *SU);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000226 void ReleasePending();
227 void AdvanceToCycle(unsigned NextCycle);
228 void AdvancePastStalls(SUnit *SU);
229 void EmitNode(SUnit *SU);
Andrew Trick528fad92010-12-23 05:42:20 +0000230 void ScheduleNodeBottomUp(SUnit*);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000231 void CapturePred(SDep *PredEdge);
Evan Cheng8e136a92007-09-26 21:36:17 +0000232 void UnscheduleNodeBottomUp(SUnit*);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000233 void RestoreHazardCheckerBottomUp();
234 void BacktrackBottomUp(SUnit*, SUnit*);
Evan Cheng8e136a92007-09-26 21:36:17 +0000235 SUnit *CopyAndMoveSuccessors(SUnit*);
Evan Chengb2c42c62009-01-12 03:19:55 +0000236 void InsertCopiesAndMoveSuccs(SUnit*, unsigned,
237 const TargetRegisterClass*,
238 const TargetRegisterClass*,
239 SmallVector<SUnit*, 2>&);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000240 bool DelayForLiveRegsBottomUp(SUnit*, SmallVector<unsigned, 4>&);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000241
Andrew Trick528fad92010-12-23 05:42:20 +0000242 SUnit *PickNodeToScheduleBottomUp();
Evan Chengd38c22b2006-05-11 23:55:42 +0000243 void ListScheduleBottomUp();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000244
Andrew Trick528fad92010-12-23 05:42:20 +0000245 void ScheduleNodeTopDown(SUnit*);
246 void ListScheduleTopDown();
247
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000248
249 /// CreateNewSUnit - Creates a new SUnit and returns a pointer to it.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000250 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000251 SUnit *CreateNewSUnit(SDNode *N) {
Dan Gohmanad2134d2008-11-25 00:52:40 +0000252 unsigned NumSUnits = SUnits.size();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000253 SUnit *NewNode = NewSUnit(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000254 // Update the topological ordering.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000255 if (NewNode->NodeNum >= NumSUnits)
256 Topo.InitDAGTopologicalSorting();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000257 return NewNode;
258 }
259
Roman Levenstein733a4d62008-03-26 11:23:38 +0000260 /// CreateClone - Creates a new SUnit from an existing one.
261 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000262 SUnit *CreateClone(SUnit *N) {
Dan Gohmanad2134d2008-11-25 00:52:40 +0000263 unsigned NumSUnits = SUnits.size();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000264 SUnit *NewNode = Clone(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000265 // Update the topological ordering.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000266 if (NewNode->NodeNum >= NumSUnits)
267 Topo.InitDAGTopologicalSorting();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000268 return NewNode;
269 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000270
Evan Chengbdd062d2010-05-20 06:13:19 +0000271 /// ForceUnitLatencies - Register-pressure-reducing scheduling doesn't
272 /// need actual latency information but the hybrid scheduler does.
273 bool ForceUnitLatencies() const {
274 return !NeedLatency;
275 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000276};
277} // end anonymous namespace
278
279
280/// Schedule - Schedule the DAG using list scheduling.
281void ScheduleDAGRRList::Schedule() {
Evan Chenga77f3d32010-07-21 06:09:07 +0000282 DEBUG(dbgs()
283 << "********** List Scheduling BB#" << BB->getNumber()
Evan Cheng6c1414f2010-10-29 18:09:28 +0000284 << " '" << BB->getName() << "' **********\n");
Andrew Trick641e2d42011-03-05 08:00:22 +0000285#ifndef NDEBUG
286 for (int i = 0; i < NumFactors; ++i) {
287 FactorCount[i] = 0;
288 }
289#endif //!NDEBUG
Evan Cheng5924bf72007-09-25 01:54:36 +0000290
Andrew Trick528fad92010-12-23 05:42:20 +0000291 CurCycle = 0;
Andrew Trick641e2d42011-03-05 08:00:22 +0000292 IssueCount = 0;
Andrew Trick47ff14b2011-01-21 05:51:33 +0000293 MinAvailableCycle = DisableSchedCycles ? 0 : UINT_MAX;
Dan Gohmanc07f6862008-09-23 18:50:48 +0000294 NumLiveRegs = 0;
Andrew Trick2085a962010-12-21 22:25:04 +0000295 LiveRegDefs.resize(TRI->getNumRegs(), NULL);
Andrew Tricka52f3252010-12-23 04:16:14 +0000296 LiveRegGens.resize(TRI->getNumRegs(), NULL);
Evan Cheng5924bf72007-09-25 01:54:36 +0000297
Dan Gohman04543e72008-12-23 18:36:58 +0000298 // Build the scheduling graph.
Dan Gohman918ec532009-10-09 23:33:48 +0000299 BuildSchedGraph(NULL);
Evan Chengd38c22b2006-05-11 23:55:42 +0000300
Evan Chengd38c22b2006-05-11 23:55:42 +0000301 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
Dan Gohman22d07b12008-11-18 02:06:40 +0000302 SUnits[su].dumpAll(this));
Dan Gohmanad2134d2008-11-25 00:52:40 +0000303 Topo.InitDAGTopologicalSorting();
Evan Chengd38c22b2006-05-11 23:55:42 +0000304
Dan Gohman46520a22008-06-21 19:18:17 +0000305 AvailableQueue->initNodes(SUnits);
Andrew Trick2085a962010-12-21 22:25:04 +0000306
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000307 HazardRec->Reset();
308
Evan Chengd38c22b2006-05-11 23:55:42 +0000309 // Execute the actual scheduling loop Top-Down or Bottom-Up as appropriate.
310 if (isBottomUp)
311 ListScheduleBottomUp();
312 else
313 ListScheduleTopDown();
Andrew Trick2085a962010-12-21 22:25:04 +0000314
Andrew Trick641e2d42011-03-05 08:00:22 +0000315#ifndef NDEBUG
316 for (int i = 0; i < NumFactors; ++i) {
317 DEBUG(dbgs() << FactorName[i] << "\t" << FactorCount[i] << "\n");
318 }
319#endif // !NDEBUG
Evan Chengd38c22b2006-05-11 23:55:42 +0000320 AvailableQueue->releaseState();
Evan Chengafed73e2006-05-12 01:58:24 +0000321}
Evan Chengd38c22b2006-05-11 23:55:42 +0000322
323//===----------------------------------------------------------------------===//
324// Bottom-Up Scheduling
325//===----------------------------------------------------------------------===//
326
Evan Chengd38c22b2006-05-11 23:55:42 +0000327/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +0000328/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman60d68442009-01-29 19:49:27 +0000329void ScheduleDAGRRList::ReleasePred(SUnit *SU, const SDep *PredEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +0000330 SUnit *PredSU = PredEdge->getSUnit();
Reid Klecknercea8dab2009-09-30 20:43:07 +0000331
Evan Chengd38c22b2006-05-11 23:55:42 +0000332#ifndef NDEBUG
Reid Klecknercea8dab2009-09-30 20:43:07 +0000333 if (PredSU->NumSuccsLeft == 0) {
David Greenef34d7ac2010-01-05 01:24:54 +0000334 dbgs() << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +0000335 PredSU->dump(this);
David Greenef34d7ac2010-01-05 01:24:54 +0000336 dbgs() << " has been released too many times!\n";
Torok Edwinfbcc6632009-07-14 16:55:14 +0000337 llvm_unreachable(0);
Evan Chengd38c22b2006-05-11 23:55:42 +0000338 }
339#endif
Reid Klecknercea8dab2009-09-30 20:43:07 +0000340 --PredSU->NumSuccsLeft;
341
Evan Chengbdd062d2010-05-20 06:13:19 +0000342 if (!ForceUnitLatencies()) {
343 // Updating predecessor's height. This is now the cycle when the
344 // predecessor can be scheduled without causing a pipeline stall.
345 PredSU->setHeightToAtLeast(SU->getHeight() + PredEdge->getLatency());
346 }
347
Dan Gohmanb9543432009-02-10 23:27:53 +0000348 // If all the node's successors are scheduled, this node is ready
349 // to be scheduled. Ignore the special EntrySU node.
350 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU) {
Dan Gohman4370f262008-04-15 01:22:18 +0000351 PredSU->isAvailable = true;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000352
353 unsigned Height = PredSU->getHeight();
354 if (Height < MinAvailableCycle)
355 MinAvailableCycle = Height;
356
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000357 if (isReady(PredSU)) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000358 AvailableQueue->push(PredSU);
359 }
360 // CapturePred and others may have left the node in the pending queue, avoid
361 // adding it twice.
362 else if (!PredSU->isPending) {
363 PredSU->isPending = true;
364 PendingQueue.push_back(PredSU);
365 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000366 }
367}
368
Andrew Trick033efdf2010-12-23 03:15:51 +0000369/// Call ReleasePred for each predecessor, then update register live def/gen.
370/// Always update LiveRegDefs for a register dependence even if the current SU
371/// also defines the register. This effectively create one large live range
372/// across a sequence of two-address node. This is important because the
373/// entire chain must be scheduled together. Example:
374///
375/// flags = (3) add
376/// flags = (2) addc flags
377/// flags = (1) addc flags
378///
379/// results in
380///
381/// LiveRegDefs[flags] = 3
Andrew Tricka52f3252010-12-23 04:16:14 +0000382/// LiveRegGens[flags] = 1
Andrew Trick033efdf2010-12-23 03:15:51 +0000383///
384/// If (2) addc is unscheduled, then (1) addc must also be unscheduled to avoid
385/// interference on flags.
Andrew Tricka52f3252010-12-23 04:16:14 +0000386void ScheduleDAGRRList::ReleasePredecessors(SUnit *SU) {
Evan Chengd38c22b2006-05-11 23:55:42 +0000387 // Bottom up: release predecessors
Chris Lattnerd86418a2006-08-17 00:09:56 +0000388 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Evan Cheng5924bf72007-09-25 01:54:36 +0000389 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000390 ReleasePred(SU, &*I);
391 if (I->isAssignedRegDep()) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000392 // This is a physical register dependency and it's impossible or
Andrew Trick2085a962010-12-21 22:25:04 +0000393 // expensive to copy the register. Make sure nothing that can
Evan Cheng5924bf72007-09-25 01:54:36 +0000394 // clobber the register is scheduled between the predecessor and
395 // this node.
Andrew Tricka52f3252010-12-23 04:16:14 +0000396 SUnit *RegDef = LiveRegDefs[I->getReg()]; (void)RegDef;
Andrew Trick033efdf2010-12-23 03:15:51 +0000397 assert((!RegDef || RegDef == SU || RegDef == I->getSUnit()) &&
398 "interference on register dependence");
Andrew Tricka52f3252010-12-23 04:16:14 +0000399 LiveRegDefs[I->getReg()] = I->getSUnit();
400 if (!LiveRegGens[I->getReg()]) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000401 ++NumLiveRegs;
Andrew Tricka52f3252010-12-23 04:16:14 +0000402 LiveRegGens[I->getReg()] = SU;
Evan Cheng5924bf72007-09-25 01:54:36 +0000403 }
404 }
405 }
Dan Gohmanb9543432009-02-10 23:27:53 +0000406}
407
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000408/// Check to see if any of the pending instructions are ready to issue. If
409/// so, add them to the available queue.
410void ScheduleDAGRRList::ReleasePending() {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000411 if (DisableSchedCycles) {
Andrew Trick5ce945c2010-12-24 07:10:19 +0000412 assert(PendingQueue.empty() && "pending instrs not allowed in this mode");
413 return;
414 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000415
416 // If the available queue is empty, it is safe to reset MinAvailableCycle.
417 if (AvailableQueue->empty())
418 MinAvailableCycle = UINT_MAX;
419
420 // Check to see if any of the pending instructions are ready to issue. If
421 // so, add them to the available queue.
422 for (unsigned i = 0, e = PendingQueue.size(); i != e; ++i) {
423 unsigned ReadyCycle =
424 isBottomUp ? PendingQueue[i]->getHeight() : PendingQueue[i]->getDepth();
425 if (ReadyCycle < MinAvailableCycle)
426 MinAvailableCycle = ReadyCycle;
427
428 if (PendingQueue[i]->isAvailable) {
429 if (!isReady(PendingQueue[i]))
430 continue;
431 AvailableQueue->push(PendingQueue[i]);
432 }
433 PendingQueue[i]->isPending = false;
434 PendingQueue[i] = PendingQueue.back();
435 PendingQueue.pop_back();
436 --i; --e;
437 }
438}
439
440/// Move the scheduler state forward by the specified number of Cycles.
441void ScheduleDAGRRList::AdvanceToCycle(unsigned NextCycle) {
442 if (NextCycle <= CurCycle)
443 return;
444
Andrew Trick641e2d42011-03-05 08:00:22 +0000445 IssueCount = 0;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000446 AvailableQueue->setCurCycle(NextCycle);
Andrew Trick47ff14b2011-01-21 05:51:33 +0000447 if (!HazardRec->isEnabled()) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000448 // Bypass lots of virtual calls in case of long latency.
449 CurCycle = NextCycle;
450 }
451 else {
452 for (; CurCycle != NextCycle; ++CurCycle) {
453 if (isBottomUp)
454 HazardRec->RecedeCycle();
455 else
456 HazardRec->AdvanceCycle();
457 }
458 }
459 // FIXME: Instead of visiting the pending Q each time, set a dirty flag on the
460 // available Q to release pending nodes at least once before popping.
461 ReleasePending();
462}
463
464/// Move the scheduler state forward until the specified node's dependents are
465/// ready and can be scheduled with no resource conflicts.
466void ScheduleDAGRRList::AdvancePastStalls(SUnit *SU) {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000467 if (DisableSchedCycles)
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000468 return;
469
Andrew Trickb53a00d2011-04-13 00:38:32 +0000470 // FIXME: Nodes such as CopyFromReg probably should not advance the current
471 // cycle. Otherwise, we can wrongly mask real stalls. If the non-machine node
472 // has predecessors the cycle will be advanced when they are scheduled.
473 // But given the crude nature of modeling latency though such nodes, we
474 // currently need to treat these nodes like real instructions.
475 // if (!SU->getNode() || !SU->getNode()->isMachineOpcode()) return;
476
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000477 unsigned ReadyCycle = isBottomUp ? SU->getHeight() : SU->getDepth();
478
479 // Bump CurCycle to account for latency. We assume the latency of other
480 // available instructions may be hidden by the stall (not a full pipe stall).
481 // This updates the hazard recognizer's cycle before reserving resources for
482 // this instruction.
483 AdvanceToCycle(ReadyCycle);
484
485 // Calls are scheduled in their preceding cycle, so don't conflict with
486 // hazards from instructions after the call. EmitNode will reset the
487 // scoreboard state before emitting the call.
488 if (isBottomUp && SU->isCall)
489 return;
490
491 // FIXME: For resource conflicts in very long non-pipelined stages, we
492 // should probably skip ahead here to avoid useless scoreboard checks.
493 int Stalls = 0;
494 while (true) {
495 ScheduleHazardRecognizer::HazardType HT =
496 HazardRec->getHazardType(SU, isBottomUp ? -Stalls : Stalls);
497
498 if (HT == ScheduleHazardRecognizer::NoHazard)
499 break;
500
501 ++Stalls;
502 }
503 AdvanceToCycle(CurCycle + Stalls);
504}
505
506/// Record this SUnit in the HazardRecognizer.
507/// Does not update CurCycle.
508void ScheduleDAGRRList::EmitNode(SUnit *SU) {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000509 if (!HazardRec->isEnabled())
Andrew Trickc9405662010-12-24 06:46:50 +0000510 return;
511
512 // Check for phys reg copy.
513 if (!SU->getNode())
514 return;
515
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000516 switch (SU->getNode()->getOpcode()) {
517 default:
518 assert(SU->getNode()->isMachineOpcode() &&
519 "This target-independent node should not be scheduled.");
520 break;
521 case ISD::MERGE_VALUES:
522 case ISD::TokenFactor:
523 case ISD::CopyToReg:
524 case ISD::CopyFromReg:
525 case ISD::EH_LABEL:
526 // Noops don't affect the scoreboard state. Copies are likely to be
527 // removed.
528 return;
529 case ISD::INLINEASM:
530 // For inline asm, clear the pipeline state.
531 HazardRec->Reset();
532 return;
533 }
534 if (isBottomUp && SU->isCall) {
535 // Calls are scheduled with their preceding instructions. For bottom-up
536 // scheduling, clear the pipeline state before emitting.
537 HazardRec->Reset();
538 }
539
540 HazardRec->EmitInstruction(SU);
541
542 if (!isBottomUp && SU->isCall) {
543 HazardRec->Reset();
544 }
545}
546
Andrew Trickb53a00d2011-04-13 00:38:32 +0000547static void resetVRegCycle(SUnit *SU);
548
Dan Gohmanb9543432009-02-10 23:27:53 +0000549/// ScheduleNodeBottomUp - Add the node to the schedule. Decrement the pending
550/// count of its predecessors. If a predecessor pending count is zero, add it to
551/// the Available queue.
Andrew Trick528fad92010-12-23 05:42:20 +0000552void ScheduleDAGRRList::ScheduleNodeBottomUp(SUnit *SU) {
Andrew Trick1b60ad62011-04-12 20:14:07 +0000553 DEBUG(dbgs() << "\n*** Scheduling [" << CurCycle << "]: ");
Dan Gohmanb9543432009-02-10 23:27:53 +0000554 DEBUG(SU->dump(this));
555
Evan Chengbdd062d2010-05-20 06:13:19 +0000556#ifndef NDEBUG
557 if (CurCycle < SU->getHeight())
Andrew Trickb53a00d2011-04-13 00:38:32 +0000558 DEBUG(dbgs() << " Height [" << SU->getHeight()
559 << "] pipeline stall!\n");
Evan Chengbdd062d2010-05-20 06:13:19 +0000560#endif
561
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000562 // FIXME: Do not modify node height. It may interfere with
563 // backtracking. Instead add a "ready cycle" to SUnit. Before scheduling the
Eric Christopher1b4b1e52011-03-21 18:06:21 +0000564 // node its ready cycle can aid heuristics, and after scheduling it can
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000565 // indicate the scheduled cycle.
Dan Gohmanb9543432009-02-10 23:27:53 +0000566 SU->setHeightToAtLeast(CurCycle);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000567
568 // Reserve resources for the scheduled intruction.
569 EmitNode(SU);
570
Dan Gohmanb9543432009-02-10 23:27:53 +0000571 Sequence.push_back(SU);
572
Evan Cheng28590382010-07-21 23:53:58 +0000573 AvailableQueue->ScheduledNode(SU);
Chris Lattner981afd22010-12-20 00:55:43 +0000574
Andrew Trick641e2d42011-03-05 08:00:22 +0000575 // If HazardRec is disabled, and each inst counts as one cycle, then
Andrew Trickb53a00d2011-04-13 00:38:32 +0000576 // advance CurCycle before ReleasePredecessors to avoid useless pushes to
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000577 // PendingQueue for schedulers that implement HasReadyFilter.
Andrew Trick641e2d42011-03-05 08:00:22 +0000578 if (!HazardRec->isEnabled() && AvgIPC < 2)
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000579 AdvanceToCycle(CurCycle + 1);
580
Andrew Trick033efdf2010-12-23 03:15:51 +0000581 // Update liveness of predecessors before successors to avoid treating a
582 // two-address node as a live range def.
Andrew Tricka52f3252010-12-23 04:16:14 +0000583 ReleasePredecessors(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000584
585 // Release all the implicit physical register defs that are live.
586 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
587 I != E; ++I) {
Andrew Trick033efdf2010-12-23 03:15:51 +0000588 // LiveRegDegs[I->getReg()] != SU when SU is a two-address node.
589 if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] == SU) {
590 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
591 --NumLiveRegs;
592 LiveRegDefs[I->getReg()] = NULL;
Andrew Tricka52f3252010-12-23 04:16:14 +0000593 LiveRegGens[I->getReg()] = NULL;
Evan Cheng5924bf72007-09-25 01:54:36 +0000594 }
595 }
596
Andrew Trickb53a00d2011-04-13 00:38:32 +0000597 resetVRegCycle(SU);
598
Evan Chengd38c22b2006-05-11 23:55:42 +0000599 SU->isScheduled = true;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000600
601 // Conditions under which the scheduler should eagerly advance the cycle:
602 // (1) No available instructions
603 // (2) All pipelines full, so available instructions must have hazards.
604 //
Andrew Trickb53a00d2011-04-13 00:38:32 +0000605 // If HazardRec is disabled, the cycle was pre-advanced before calling
606 // ReleasePredecessors. In that case, IssueCount should remain 0.
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000607 //
608 // Check AvailableQueue after ReleasePredecessors in case of zero latency.
Andrew Trickb53a00d2011-04-13 00:38:32 +0000609 if (HazardRec->isEnabled() || AvgIPC > 1) {
610 if (SU->getNode() && SU->getNode()->isMachineOpcode())
611 ++IssueCount;
612 if ((HazardRec->isEnabled() && HazardRec->atIssueLimit())
613 || (!HazardRec->isEnabled() && IssueCount == AvgIPC))
614 AdvanceToCycle(CurCycle + 1);
615 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000616}
617
Evan Cheng5924bf72007-09-25 01:54:36 +0000618/// CapturePred - This does the opposite of ReleasePred. Since SU is being
619/// unscheduled, incrcease the succ left count of its predecessors. Remove
620/// them from AvailableQueue if necessary.
Andrew Trick2085a962010-12-21 22:25:04 +0000621void ScheduleDAGRRList::CapturePred(SDep *PredEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +0000622 SUnit *PredSU = PredEdge->getSUnit();
Evan Cheng5924bf72007-09-25 01:54:36 +0000623 if (PredSU->isAvailable) {
624 PredSU->isAvailable = false;
625 if (!PredSU->isPending)
626 AvailableQueue->remove(PredSU);
627 }
628
Reid Kleckner8ff5c192009-09-30 20:15:38 +0000629 assert(PredSU->NumSuccsLeft < UINT_MAX && "NumSuccsLeft will overflow!");
Evan Cheng038dcc52007-09-28 19:24:24 +0000630 ++PredSU->NumSuccsLeft;
Evan Cheng5924bf72007-09-25 01:54:36 +0000631}
632
633/// UnscheduleNodeBottomUp - Remove the node from the schedule, update its and
634/// its predecessor states to reflect the change.
635void ScheduleDAGRRList::UnscheduleNodeBottomUp(SUnit *SU) {
David Greenef34d7ac2010-01-05 01:24:54 +0000636 DEBUG(dbgs() << "*** Unscheduling [" << SU->getHeight() << "]: ");
Dan Gohman22d07b12008-11-18 02:06:40 +0000637 DEBUG(SU->dump(this));
Evan Cheng5924bf72007-09-25 01:54:36 +0000638
Evan Cheng5924bf72007-09-25 01:54:36 +0000639 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
640 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000641 CapturePred(&*I);
Andrew Tricka52f3252010-12-23 04:16:14 +0000642 if (I->isAssignedRegDep() && SU == LiveRegGens[I->getReg()]){
Dan Gohmanc07f6862008-09-23 18:50:48 +0000643 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
Dan Gohman2d170892008-12-09 22:54:47 +0000644 assert(LiveRegDefs[I->getReg()] == I->getSUnit() &&
Evan Cheng5924bf72007-09-25 01:54:36 +0000645 "Physical register dependency violated?");
Dan Gohmanc07f6862008-09-23 18:50:48 +0000646 --NumLiveRegs;
Dan Gohman2d170892008-12-09 22:54:47 +0000647 LiveRegDefs[I->getReg()] = NULL;
Andrew Tricka52f3252010-12-23 04:16:14 +0000648 LiveRegGens[I->getReg()] = NULL;
Evan Cheng5924bf72007-09-25 01:54:36 +0000649 }
650 }
651
652 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
653 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000654 if (I->isAssignedRegDep()) {
Andrew Trick033efdf2010-12-23 03:15:51 +0000655 // This becomes the nearest def. Note that an earlier def may still be
656 // pending if this is a two-address node.
657 LiveRegDefs[I->getReg()] = SU;
Dan Gohman2d170892008-12-09 22:54:47 +0000658 if (!LiveRegDefs[I->getReg()]) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000659 ++NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000660 }
Andrew Tricka52f3252010-12-23 04:16:14 +0000661 if (LiveRegGens[I->getReg()] == NULL ||
662 I->getSUnit()->getHeight() < LiveRegGens[I->getReg()]->getHeight())
663 LiveRegGens[I->getReg()] = I->getSUnit();
Evan Cheng5924bf72007-09-25 01:54:36 +0000664 }
665 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000666 if (SU->getHeight() < MinAvailableCycle)
667 MinAvailableCycle = SU->getHeight();
Evan Cheng5924bf72007-09-25 01:54:36 +0000668
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000669 SU->setHeightDirty();
Evan Cheng5924bf72007-09-25 01:54:36 +0000670 SU->isScheduled = false;
671 SU->isAvailable = true;
Andrew Trick47ff14b2011-01-21 05:51:33 +0000672 if (!DisableSchedCycles && AvailableQueue->hasReadyFilter()) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000673 // Don't make available until backtracking is complete.
674 SU->isPending = true;
675 PendingQueue.push_back(SU);
676 }
677 else {
678 AvailableQueue->push(SU);
679 }
Evan Cheng28590382010-07-21 23:53:58 +0000680 AvailableQueue->UnscheduledNode(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000681}
682
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000683/// After backtracking, the hazard checker needs to be restored to a state
684/// corresponding the the current cycle.
685void ScheduleDAGRRList::RestoreHazardCheckerBottomUp() {
686 HazardRec->Reset();
687
688 unsigned LookAhead = std::min((unsigned)Sequence.size(),
689 HazardRec->getMaxLookAhead());
690 if (LookAhead == 0)
691 return;
692
693 std::vector<SUnit*>::const_iterator I = (Sequence.end() - LookAhead);
694 unsigned HazardCycle = (*I)->getHeight();
695 for (std::vector<SUnit*>::const_iterator E = Sequence.end(); I != E; ++I) {
696 SUnit *SU = *I;
697 for (; SU->getHeight() > HazardCycle; ++HazardCycle) {
698 HazardRec->RecedeCycle();
699 }
700 EmitNode(SU);
701 }
702}
703
Evan Cheng8e136a92007-09-26 21:36:17 +0000704/// BacktrackBottomUp - Backtrack scheduling to a previous cycle specified in
Dan Gohman60d68442009-01-29 19:49:27 +0000705/// BTCycle in order to schedule a specific node.
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000706void ScheduleDAGRRList::BacktrackBottomUp(SUnit *SU, SUnit *BtSU) {
707 SUnit *OldSU = Sequence.back();
708 while (true) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000709 Sequence.pop_back();
710 if (SU->isSucc(OldSU))
Evan Cheng8e136a92007-09-26 21:36:17 +0000711 // Don't try to remove SU from AvailableQueue.
712 SU->isAvailable = false;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000713 // FIXME: use ready cycle instead of height
714 CurCycle = OldSU->getHeight();
Evan Cheng5924bf72007-09-25 01:54:36 +0000715 UnscheduleNodeBottomUp(OldSU);
Evan Chengbdd062d2010-05-20 06:13:19 +0000716 AvailableQueue->setCurCycle(CurCycle);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000717 if (OldSU == BtSU)
718 break;
719 OldSU = Sequence.back();
Evan Cheng5924bf72007-09-25 01:54:36 +0000720 }
721
Dan Gohman60d68442009-01-29 19:49:27 +0000722 assert(!SU->isSucc(OldSU) && "Something is wrong!");
Evan Cheng1ec79b42007-09-27 07:09:03 +0000723
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000724 RestoreHazardCheckerBottomUp();
725
Andrew Trick5ce945c2010-12-24 07:10:19 +0000726 ReleasePending();
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000727
Evan Cheng1ec79b42007-09-27 07:09:03 +0000728 ++NumBacktracks;
Evan Cheng5924bf72007-09-25 01:54:36 +0000729}
730
Evan Cheng3b245872010-02-05 01:27:11 +0000731static bool isOperandOf(const SUnit *SU, SDNode *N) {
732 for (const SDNode *SUNode = SU->getNode(); SUNode;
Chris Lattner11a33812010-12-23 17:24:32 +0000733 SUNode = SUNode->getGluedNode()) {
Evan Cheng3b245872010-02-05 01:27:11 +0000734 if (SUNode->isOperandOf(N))
735 return true;
736 }
737 return false;
738}
739
Evan Cheng5924bf72007-09-25 01:54:36 +0000740/// CopyAndMoveSuccessors - Clone the specified node and move its scheduled
741/// successors to the newly created node.
742SUnit *ScheduleDAGRRList::CopyAndMoveSuccessors(SUnit *SU) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000743 SDNode *N = SU->getNode();
Evan Cheng79e97132007-10-05 01:39:18 +0000744 if (!N)
745 return NULL;
746
Andrew Trickc9405662010-12-24 06:46:50 +0000747 if (SU->getNode()->getGluedNode())
748 return NULL;
749
Evan Cheng79e97132007-10-05 01:39:18 +0000750 SUnit *NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000751 bool TryUnfold = false;
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000752 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000753 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000754 if (VT == MVT::Glue)
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000755 return NULL;
Owen Anderson9f944592009-08-11 20:47:22 +0000756 else if (VT == MVT::Other)
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000757 TryUnfold = true;
758 }
Evan Cheng79e97132007-10-05 01:39:18 +0000759 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000760 const SDValue &Op = N->getOperand(i);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000761 EVT VT = Op.getNode()->getValueType(Op.getResNo());
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000762 if (VT == MVT::Glue)
Evan Cheng79e97132007-10-05 01:39:18 +0000763 return NULL;
Evan Cheng79e97132007-10-05 01:39:18 +0000764 }
765
766 if (TryUnfold) {
Dan Gohmane6e13482008-06-21 15:52:51 +0000767 SmallVector<SDNode*, 2> NewNodes;
Dan Gohman5a390b92008-11-13 21:21:28 +0000768 if (!TII->unfoldMemoryOperand(*DAG, N, NewNodes))
Evan Cheng79e97132007-10-05 01:39:18 +0000769 return NULL;
770
Evan Chengbdd062d2010-05-20 06:13:19 +0000771 DEBUG(dbgs() << "Unfolding SU #" << SU->NodeNum << "\n");
Evan Cheng79e97132007-10-05 01:39:18 +0000772 assert(NewNodes.size() == 2 && "Expected a load folding node!");
773
774 N = NewNodes[1];
775 SDNode *LoadNode = NewNodes[0];
Evan Cheng79e97132007-10-05 01:39:18 +0000776 unsigned NumVals = N->getNumValues();
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000777 unsigned OldNumVals = SU->getNode()->getNumValues();
Evan Cheng79e97132007-10-05 01:39:18 +0000778 for (unsigned i = 0; i != NumVals; ++i)
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000779 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), i), SDValue(N, i));
780 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), OldNumVals-1),
Dan Gohman5a390b92008-11-13 21:21:28 +0000781 SDValue(LoadNode, 1));
Evan Cheng79e97132007-10-05 01:39:18 +0000782
Dan Gohmane52e0892008-11-11 21:34:44 +0000783 // LoadNode may already exist. This can happen when there is another
784 // load from the same location and producing the same type of value
785 // but it has different alignment or volatileness.
786 bool isNewLoad = true;
787 SUnit *LoadSU;
788 if (LoadNode->getNodeId() != -1) {
789 LoadSU = &SUnits[LoadNode->getNodeId()];
790 isNewLoad = false;
791 } else {
792 LoadSU = CreateNewSUnit(LoadNode);
793 LoadNode->setNodeId(LoadSU->NodeNum);
Andrew Trickd0548ae2011-02-04 03:18:17 +0000794
795 InitNumRegDefsLeft(LoadSU);
Dan Gohmane52e0892008-11-11 21:34:44 +0000796 ComputeLatency(LoadSU);
797 }
798
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000799 SUnit *NewSU = CreateNewSUnit(N);
Dan Gohman46520a22008-06-21 19:18:17 +0000800 assert(N->getNodeId() == -1 && "Node already inserted!");
801 N->setNodeId(NewSU->NodeNum);
Andrew Trick2085a962010-12-21 22:25:04 +0000802
Dan Gohman17059682008-07-17 19:10:17 +0000803 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Dan Gohman856c0122008-02-16 00:25:40 +0000804 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000805 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng79e97132007-10-05 01:39:18 +0000806 NewSU->isTwoAddress = true;
807 break;
808 }
809 }
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000810 if (TID.isCommutable())
Evan Cheng79e97132007-10-05 01:39:18 +0000811 NewSU->isCommutable = true;
Andrew Trickd0548ae2011-02-04 03:18:17 +0000812
813 InitNumRegDefsLeft(NewSU);
Evan Cheng79e97132007-10-05 01:39:18 +0000814 ComputeLatency(NewSU);
815
Dan Gohmaned0e8d42009-03-23 20:20:43 +0000816 // Record all the edges to and from the old SU, by category.
Dan Gohman15af5522009-03-06 02:23:01 +0000817 SmallVector<SDep, 4> ChainPreds;
Evan Cheng79e97132007-10-05 01:39:18 +0000818 SmallVector<SDep, 4> ChainSuccs;
819 SmallVector<SDep, 4> LoadPreds;
820 SmallVector<SDep, 4> NodePreds;
821 SmallVector<SDep, 4> NodeSuccs;
822 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
823 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000824 if (I->isCtrl())
Dan Gohman15af5522009-03-06 02:23:01 +0000825 ChainPreds.push_back(*I);
Evan Cheng3b245872010-02-05 01:27:11 +0000826 else if (isOperandOf(I->getSUnit(), LoadNode))
Dan Gohman2d170892008-12-09 22:54:47 +0000827 LoadPreds.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000828 else
Dan Gohman2d170892008-12-09 22:54:47 +0000829 NodePreds.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000830 }
831 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
832 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000833 if (I->isCtrl())
834 ChainSuccs.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000835 else
Dan Gohman2d170892008-12-09 22:54:47 +0000836 NodeSuccs.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000837 }
838
Dan Gohmaned0e8d42009-03-23 20:20:43 +0000839 // Now assign edges to the newly-created nodes.
Dan Gohman15af5522009-03-06 02:23:01 +0000840 for (unsigned i = 0, e = ChainPreds.size(); i != e; ++i) {
841 const SDep &Pred = ChainPreds[i];
842 RemovePred(SU, Pred);
Dan Gohman4370f262008-04-15 01:22:18 +0000843 if (isNewLoad)
Dan Gohman15af5522009-03-06 02:23:01 +0000844 AddPred(LoadSU, Pred);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000845 }
Evan Cheng79e97132007-10-05 01:39:18 +0000846 for (unsigned i = 0, e = LoadPreds.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000847 const SDep &Pred = LoadPreds[i];
848 RemovePred(SU, Pred);
Dan Gohman15af5522009-03-06 02:23:01 +0000849 if (isNewLoad)
Dan Gohman2d170892008-12-09 22:54:47 +0000850 AddPred(LoadSU, Pred);
Evan Cheng79e97132007-10-05 01:39:18 +0000851 }
852 for (unsigned i = 0, e = NodePreds.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000853 const SDep &Pred = NodePreds[i];
854 RemovePred(SU, Pred);
855 AddPred(NewSU, Pred);
Evan Cheng79e97132007-10-05 01:39:18 +0000856 }
857 for (unsigned i = 0, e = NodeSuccs.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000858 SDep D = NodeSuccs[i];
859 SUnit *SuccDep = D.getSUnit();
860 D.setSUnit(SU);
861 RemovePred(SuccDep, D);
862 D.setSUnit(NewSU);
863 AddPred(SuccDep, D);
Andrew Trickd0548ae2011-02-04 03:18:17 +0000864 // Balance register pressure.
865 if (AvailableQueue->tracksRegPressure() && SuccDep->isScheduled
866 && !D.isCtrl() && NewSU->NumRegDefsLeft > 0)
867 --NewSU->NumRegDefsLeft;
Evan Cheng79e97132007-10-05 01:39:18 +0000868 }
869 for (unsigned i = 0, e = ChainSuccs.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000870 SDep D = ChainSuccs[i];
871 SUnit *SuccDep = D.getSUnit();
872 D.setSUnit(SU);
873 RemovePred(SuccDep, D);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000874 if (isNewLoad) {
Dan Gohman2d170892008-12-09 22:54:47 +0000875 D.setSUnit(LoadSU);
876 AddPred(SuccDep, D);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000877 }
Andrew Trick2085a962010-12-21 22:25:04 +0000878 }
Dan Gohmaned0e8d42009-03-23 20:20:43 +0000879
880 // Add a data dependency to reflect that NewSU reads the value defined
881 // by LoadSU.
882 AddPred(NewSU, SDep(LoadSU, SDep::Data, LoadSU->Latency));
Evan Cheng79e97132007-10-05 01:39:18 +0000883
Evan Cheng91e0fc92007-12-18 08:42:10 +0000884 if (isNewLoad)
885 AvailableQueue->addNode(LoadSU);
Evan Cheng79e97132007-10-05 01:39:18 +0000886 AvailableQueue->addNode(NewSU);
887
888 ++NumUnfolds;
889
890 if (NewSU->NumSuccsLeft == 0) {
891 NewSU->isAvailable = true;
892 return NewSU;
Evan Cheng91e0fc92007-12-18 08:42:10 +0000893 }
894 SU = NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000895 }
896
Evan Chengbdd062d2010-05-20 06:13:19 +0000897 DEBUG(dbgs() << " Duplicating SU #" << SU->NodeNum << "\n");
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000898 NewSU = CreateClone(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000899
900 // New SUnit has the exact same predecessors.
901 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
902 I != E; ++I)
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000903 if (!I->isArtificial())
Dan Gohman2d170892008-12-09 22:54:47 +0000904 AddPred(NewSU, *I);
Evan Cheng5924bf72007-09-25 01:54:36 +0000905
906 // Only copy scheduled successors. Cut them from old node's successor
907 // list and move them over.
Dan Gohman2d170892008-12-09 22:54:47 +0000908 SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
Evan Cheng5924bf72007-09-25 01:54:36 +0000909 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
910 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000911 if (I->isArtificial())
Evan Cheng5924bf72007-09-25 01:54:36 +0000912 continue;
Dan Gohman2d170892008-12-09 22:54:47 +0000913 SUnit *SuccSU = I->getSUnit();
914 if (SuccSU->isScheduled) {
Dan Gohman2d170892008-12-09 22:54:47 +0000915 SDep D = *I;
916 D.setSUnit(NewSU);
917 AddPred(SuccSU, D);
918 D.setSUnit(SU);
919 DelDeps.push_back(std::make_pair(SuccSU, D));
Evan Cheng5924bf72007-09-25 01:54:36 +0000920 }
921 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000922 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
Dan Gohman2d170892008-12-09 22:54:47 +0000923 RemovePred(DelDeps[i].first, DelDeps[i].second);
Evan Cheng5924bf72007-09-25 01:54:36 +0000924
925 AvailableQueue->updateNode(SU);
926 AvailableQueue->addNode(NewSU);
927
Evan Cheng1ec79b42007-09-27 07:09:03 +0000928 ++NumDups;
Evan Cheng5924bf72007-09-25 01:54:36 +0000929 return NewSU;
930}
931
Evan Chengb2c42c62009-01-12 03:19:55 +0000932/// InsertCopiesAndMoveSuccs - Insert register copies and move all
933/// scheduled successors of the given SUnit to the last copy.
934void ScheduleDAGRRList::InsertCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
935 const TargetRegisterClass *DestRC,
936 const TargetRegisterClass *SrcRC,
Evan Cheng1ec79b42007-09-27 07:09:03 +0000937 SmallVector<SUnit*, 2> &Copies) {
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000938 SUnit *CopyFromSU = CreateNewSUnit(NULL);
Evan Cheng8e136a92007-09-26 21:36:17 +0000939 CopyFromSU->CopySrcRC = SrcRC;
940 CopyFromSU->CopyDstRC = DestRC;
Evan Cheng8e136a92007-09-26 21:36:17 +0000941
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000942 SUnit *CopyToSU = CreateNewSUnit(NULL);
Evan Cheng8e136a92007-09-26 21:36:17 +0000943 CopyToSU->CopySrcRC = DestRC;
944 CopyToSU->CopyDstRC = SrcRC;
945
946 // Only copy scheduled successors. Cut them from old node's successor
947 // list and move them over.
Dan Gohman2d170892008-12-09 22:54:47 +0000948 SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
Evan Cheng8e136a92007-09-26 21:36:17 +0000949 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
950 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000951 if (I->isArtificial())
Evan Cheng8e136a92007-09-26 21:36:17 +0000952 continue;
Dan Gohman2d170892008-12-09 22:54:47 +0000953 SUnit *SuccSU = I->getSUnit();
954 if (SuccSU->isScheduled) {
955 SDep D = *I;
956 D.setSUnit(CopyToSU);
957 AddPred(SuccSU, D);
958 DelDeps.push_back(std::make_pair(SuccSU, *I));
Evan Cheng8e136a92007-09-26 21:36:17 +0000959 }
Andrew Trick13acae02011-03-23 20:42:39 +0000960 else {
961 // Avoid scheduling the def-side copy before other successors. Otherwise
962 // we could introduce another physreg interference on the copy and
963 // continue inserting copies indefinitely.
964 SDep D(CopyFromSU, SDep::Order, /*Latency=*/0,
965 /*Reg=*/0, /*isNormalMemory=*/false,
966 /*isMustAlias=*/false, /*isArtificial=*/true);
967 AddPred(SuccSU, D);
968 }
Evan Cheng8e136a92007-09-26 21:36:17 +0000969 }
Evan Chengb2c42c62009-01-12 03:19:55 +0000970 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
Dan Gohman2d170892008-12-09 22:54:47 +0000971 RemovePred(DelDeps[i].first, DelDeps[i].second);
Evan Cheng8e136a92007-09-26 21:36:17 +0000972
Dan Gohman2d170892008-12-09 22:54:47 +0000973 AddPred(CopyFromSU, SDep(SU, SDep::Data, SU->Latency, Reg));
974 AddPred(CopyToSU, SDep(CopyFromSU, SDep::Data, CopyFromSU->Latency, 0));
Evan Cheng8e136a92007-09-26 21:36:17 +0000975
976 AvailableQueue->updateNode(SU);
977 AvailableQueue->addNode(CopyFromSU);
978 AvailableQueue->addNode(CopyToSU);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000979 Copies.push_back(CopyFromSU);
980 Copies.push_back(CopyToSU);
Evan Cheng8e136a92007-09-26 21:36:17 +0000981
Evan Chengb2c42c62009-01-12 03:19:55 +0000982 ++NumPRCopies;
Evan Cheng8e136a92007-09-26 21:36:17 +0000983}
984
985/// getPhysicalRegisterVT - Returns the ValueType of the physical register
986/// definition of the specified node.
987/// FIXME: Move to SelectionDAG?
Owen Anderson53aa7a92009-08-10 22:56:29 +0000988static EVT getPhysicalRegisterVT(SDNode *N, unsigned Reg,
Duncan Sands13237ac2008-06-06 12:08:01 +0000989 const TargetInstrInfo *TII) {
Dan Gohman17059682008-07-17 19:10:17 +0000990 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Cheng8e136a92007-09-26 21:36:17 +0000991 assert(TID.ImplicitDefs && "Physical reg def must be in implicit def list!");
Chris Lattnerb0d06b42008-01-07 03:13:06 +0000992 unsigned NumRes = TID.getNumDefs();
993 for (const unsigned *ImpDef = TID.getImplicitDefs(); *ImpDef; ++ImpDef) {
Evan Cheng8e136a92007-09-26 21:36:17 +0000994 if (Reg == *ImpDef)
995 break;
996 ++NumRes;
997 }
998 return N->getValueType(NumRes);
999}
1000
Evan Chengb8905c42009-03-04 01:41:49 +00001001/// CheckForLiveRegDef - Return true and update live register vector if the
1002/// specified register def of the specified SUnit clobbers any "live" registers.
Chris Lattner0cfe8842010-12-20 00:51:56 +00001003static void CheckForLiveRegDef(SUnit *SU, unsigned Reg,
Evan Chengb8905c42009-03-04 01:41:49 +00001004 std::vector<SUnit*> &LiveRegDefs,
1005 SmallSet<unsigned, 4> &RegAdded,
1006 SmallVector<unsigned, 4> &LRegs,
1007 const TargetRegisterInfo *TRI) {
Andrew Trick12acde112010-12-23 03:43:21 +00001008 for (const unsigned *AliasI = TRI->getOverlaps(Reg); *AliasI; ++AliasI) {
1009
1010 // Check if Ref is live.
Andrew Trick0af2e472011-06-07 00:38:12 +00001011 if (!LiveRegDefs[*AliasI]) continue;
Andrew Trick12acde112010-12-23 03:43:21 +00001012
1013 // Allow multiple uses of the same def.
Andrew Trick0af2e472011-06-07 00:38:12 +00001014 if (LiveRegDefs[*AliasI] == SU) continue;
Andrew Trick12acde112010-12-23 03:43:21 +00001015
1016 // Add Reg to the set of interfering live regs.
Andrew Trick0af2e472011-06-07 00:38:12 +00001017 if (RegAdded.insert(*AliasI)) {
1018 assert(*AliasI == Reg && "alias clobber"); //!!!
1019 LRegs.push_back(*AliasI);
1020 }
Evan Chengb8905c42009-03-04 01:41:49 +00001021 }
Evan Chengb8905c42009-03-04 01:41:49 +00001022}
1023
Evan Cheng5924bf72007-09-25 01:54:36 +00001024/// DelayForLiveRegsBottomUp - Returns true if it is necessary to delay
1025/// scheduling of the given node to satisfy live physical register dependencies.
1026/// If the specific node is the last one that's available to schedule, do
1027/// whatever is necessary (i.e. backtracking or cloning) to make it possible.
Chris Lattner0cfe8842010-12-20 00:51:56 +00001028bool ScheduleDAGRRList::
1029DelayForLiveRegsBottomUp(SUnit *SU, SmallVector<unsigned, 4> &LRegs) {
Dan Gohmanc07f6862008-09-23 18:50:48 +00001030 if (NumLiveRegs == 0)
Evan Cheng5924bf72007-09-25 01:54:36 +00001031 return false;
1032
Evan Chenge6f92252007-09-27 18:46:06 +00001033 SmallSet<unsigned, 4> RegAdded;
Evan Cheng5924bf72007-09-25 01:54:36 +00001034 // If this node would clobber any "live" register, then it's not ready.
Andrew Trickfbb3ed82010-12-21 22:27:44 +00001035 //
1036 // If SU is the currently live definition of the same register that it uses,
1037 // then we are free to schedule it.
Evan Cheng5924bf72007-09-25 01:54:36 +00001038 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1039 I != E; ++I) {
Andrew Trickfbb3ed82010-12-21 22:27:44 +00001040 if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] != SU)
Evan Chengb8905c42009-03-04 01:41:49 +00001041 CheckForLiveRegDef(I->getSUnit(), I->getReg(), LiveRegDefs,
1042 RegAdded, LRegs, TRI);
Evan Cheng5924bf72007-09-25 01:54:36 +00001043 }
1044
Chris Lattner11a33812010-12-23 17:24:32 +00001045 for (SDNode *Node = SU->getNode(); Node; Node = Node->getGluedNode()) {
Evan Chengb8905c42009-03-04 01:41:49 +00001046 if (Node->getOpcode() == ISD::INLINEASM) {
1047 // Inline asm can clobber physical defs.
1048 unsigned NumOps = Node->getNumOperands();
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001049 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner11a33812010-12-23 17:24:32 +00001050 --NumOps; // Ignore the glue operand.
Evan Chengb8905c42009-03-04 01:41:49 +00001051
Chris Lattner3b9f02a2010-04-07 05:20:54 +00001052 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Evan Chengb8905c42009-03-04 01:41:49 +00001053 unsigned Flags =
1054 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00001055 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Evan Chengb8905c42009-03-04 01:41:49 +00001056
1057 ++i; // Skip the ID value.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00001058 if (InlineAsm::isRegDefKind(Flags) ||
1059 InlineAsm::isRegDefEarlyClobberKind(Flags)) {
Evan Chengb8905c42009-03-04 01:41:49 +00001060 // Check for def of register or earlyclobber register.
1061 for (; NumVals; --NumVals, ++i) {
1062 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
1063 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1064 CheckForLiveRegDef(SU, Reg, LiveRegDefs, RegAdded, LRegs, TRI);
1065 }
1066 } else
1067 i += NumVals;
1068 }
1069 continue;
1070 }
1071
Dan Gohman072734e2008-11-13 23:24:17 +00001072 if (!Node->isMachineOpcode())
Evan Cheng5924bf72007-09-25 01:54:36 +00001073 continue;
Dan Gohman17059682008-07-17 19:10:17 +00001074 const TargetInstrDesc &TID = TII->get(Node->getMachineOpcode());
Evan Cheng5924bf72007-09-25 01:54:36 +00001075 if (!TID.ImplicitDefs)
1076 continue;
Evan Chengb8905c42009-03-04 01:41:49 +00001077 for (const unsigned *Reg = TID.ImplicitDefs; *Reg; ++Reg)
1078 CheckForLiveRegDef(SU, *Reg, LiveRegDefs, RegAdded, LRegs, TRI);
Evan Cheng5924bf72007-09-25 01:54:36 +00001079 }
Andrew Trick2085a962010-12-21 22:25:04 +00001080
Evan Cheng5924bf72007-09-25 01:54:36 +00001081 return !LRegs.empty();
Evan Chengd38c22b2006-05-11 23:55:42 +00001082}
1083
Andrew Trick528fad92010-12-23 05:42:20 +00001084/// Return a node that can be scheduled in this cycle. Requirements:
1085/// (1) Ready: latency has been satisfied
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001086/// (2) No Hazards: resources are available
Andrew Trick528fad92010-12-23 05:42:20 +00001087/// (3) No Interferences: may unschedule to break register interferences.
1088SUnit *ScheduleDAGRRList::PickNodeToScheduleBottomUp() {
1089 SmallVector<SUnit*, 4> Interferences;
1090 DenseMap<SUnit*, SmallVector<unsigned, 4> > LRegsMap;
1091
1092 SUnit *CurSU = AvailableQueue->pop();
1093 while (CurSU) {
1094 SmallVector<unsigned, 4> LRegs;
1095 if (!DelayForLiveRegsBottomUp(CurSU, LRegs))
1096 break;
1097 LRegsMap.insert(std::make_pair(CurSU, LRegs));
1098
1099 CurSU->isPending = true; // This SU is not in AvailableQueue right now.
1100 Interferences.push_back(CurSU);
1101 CurSU = AvailableQueue->pop();
1102 }
1103 if (CurSU) {
1104 // Add the nodes that aren't ready back onto the available list.
1105 for (unsigned i = 0, e = Interferences.size(); i != e; ++i) {
1106 Interferences[i]->isPending = false;
1107 assert(Interferences[i]->isAvailable && "must still be available");
1108 AvailableQueue->push(Interferences[i]);
1109 }
1110 return CurSU;
1111 }
1112
1113 // All candidates are delayed due to live physical reg dependencies.
1114 // Try backtracking, code duplication, or inserting cross class copies
1115 // to resolve it.
1116 for (unsigned i = 0, e = Interferences.size(); i != e; ++i) {
1117 SUnit *TrySU = Interferences[i];
1118 SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
1119
1120 // Try unscheduling up to the point where it's safe to schedule
1121 // this node.
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001122 SUnit *BtSU = NULL;
1123 unsigned LiveCycle = UINT_MAX;
Andrew Trick528fad92010-12-23 05:42:20 +00001124 for (unsigned j = 0, ee = LRegs.size(); j != ee; ++j) {
1125 unsigned Reg = LRegs[j];
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001126 if (LiveRegGens[Reg]->getHeight() < LiveCycle) {
1127 BtSU = LiveRegGens[Reg];
1128 LiveCycle = BtSU->getHeight();
1129 }
Andrew Trick528fad92010-12-23 05:42:20 +00001130 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001131 if (!WillCreateCycle(TrySU, BtSU)) {
1132 BacktrackBottomUp(TrySU, BtSU);
Andrew Trick528fad92010-12-23 05:42:20 +00001133
1134 // Force the current node to be scheduled before the node that
1135 // requires the physical reg dep.
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001136 if (BtSU->isAvailable) {
1137 BtSU->isAvailable = false;
1138 if (!BtSU->isPending)
1139 AvailableQueue->remove(BtSU);
Andrew Trick528fad92010-12-23 05:42:20 +00001140 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001141 AddPred(TrySU, SDep(BtSU, SDep::Order, /*Latency=*/1,
Andrew Trick528fad92010-12-23 05:42:20 +00001142 /*Reg=*/0, /*isNormalMemory=*/false,
1143 /*isMustAlias=*/false, /*isArtificial=*/true));
1144
1145 // If one or more successors has been unscheduled, then the current
1146 // node is no longer avaialable. Schedule a successor that's now
1147 // available instead.
1148 if (!TrySU->isAvailable) {
1149 CurSU = AvailableQueue->pop();
1150 }
1151 else {
1152 CurSU = TrySU;
1153 TrySU->isPending = false;
1154 Interferences.erase(Interferences.begin()+i);
1155 }
1156 break;
1157 }
1158 }
1159
1160 if (!CurSU) {
1161 // Can't backtrack. If it's too expensive to copy the value, then try
1162 // duplicate the nodes that produces these "too expensive to copy"
1163 // values to break the dependency. In case even that doesn't work,
1164 // insert cross class copies.
1165 // If it's not too expensive, i.e. cost != -1, issue copies.
1166 SUnit *TrySU = Interferences[0];
1167 SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
1168 assert(LRegs.size() == 1 && "Can't handle this yet!");
1169 unsigned Reg = LRegs[0];
1170 SUnit *LRDef = LiveRegDefs[Reg];
1171 EVT VT = getPhysicalRegisterVT(LRDef->getNode(), Reg, TII);
1172 const TargetRegisterClass *RC =
1173 TRI->getMinimalPhysRegClass(Reg, VT);
1174 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC);
1175
Evan Chengb4c6a342011-03-10 00:16:32 +00001176 // If cross copy register class is the same as RC, then it must be possible
1177 // copy the value directly. Do not try duplicate the def.
1178 // If cross copy register class is not the same as RC, then it's possible to
1179 // copy the value but it require cross register class copies and it is
1180 // expensive.
1181 // If cross copy register class is null, then it's not possible to copy
1182 // the value at all.
Andrew Trick528fad92010-12-23 05:42:20 +00001183 SUnit *NewDef = 0;
Evan Chengb4c6a342011-03-10 00:16:32 +00001184 if (DestRC != RC) {
Andrew Trick528fad92010-12-23 05:42:20 +00001185 NewDef = CopyAndMoveSuccessors(LRDef);
Evan Chengb4c6a342011-03-10 00:16:32 +00001186 if (!DestRC && !NewDef)
1187 report_fatal_error("Can't handle live physical register dependency!");
1188 }
Andrew Trick528fad92010-12-23 05:42:20 +00001189 if (!NewDef) {
1190 // Issue copies, these can be expensive cross register class copies.
1191 SmallVector<SUnit*, 2> Copies;
1192 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies);
1193 DEBUG(dbgs() << " Adding an edge from SU #" << TrySU->NodeNum
1194 << " to SU #" << Copies.front()->NodeNum << "\n");
1195 AddPred(TrySU, SDep(Copies.front(), SDep::Order, /*Latency=*/1,
1196 /*Reg=*/0, /*isNormalMemory=*/false,
1197 /*isMustAlias=*/false,
1198 /*isArtificial=*/true));
1199 NewDef = Copies.back();
1200 }
1201
1202 DEBUG(dbgs() << " Adding an edge from SU #" << NewDef->NodeNum
1203 << " to SU #" << TrySU->NodeNum << "\n");
1204 LiveRegDefs[Reg] = NewDef;
1205 AddPred(NewDef, SDep(TrySU, SDep::Order, /*Latency=*/1,
1206 /*Reg=*/0, /*isNormalMemory=*/false,
1207 /*isMustAlias=*/false,
1208 /*isArtificial=*/true));
1209 TrySU->isAvailable = false;
1210 CurSU = NewDef;
1211 }
1212
1213 assert(CurSU && "Unable to resolve live physical register dependencies!");
1214
1215 // Add the nodes that aren't ready back onto the available list.
1216 for (unsigned i = 0, e = Interferences.size(); i != e; ++i) {
1217 Interferences[i]->isPending = false;
1218 // May no longer be available due to backtracking.
1219 if (Interferences[i]->isAvailable) {
1220 AvailableQueue->push(Interferences[i]);
1221 }
1222 }
1223 return CurSU;
1224}
Evan Cheng1ec79b42007-09-27 07:09:03 +00001225
Evan Chengd38c22b2006-05-11 23:55:42 +00001226/// ListScheduleBottomUp - The main loop of list scheduling for bottom-up
1227/// schedulers.
1228void ScheduleDAGRRList::ListScheduleBottomUp() {
Dan Gohmanb9543432009-02-10 23:27:53 +00001229 // Release any predecessors of the special Exit node.
Andrew Tricka52f3252010-12-23 04:16:14 +00001230 ReleasePredecessors(&ExitSU);
Dan Gohmanb9543432009-02-10 23:27:53 +00001231
Evan Chengd38c22b2006-05-11 23:55:42 +00001232 // Add root to Available queue.
Dan Gohman4370f262008-04-15 01:22:18 +00001233 if (!SUnits.empty()) {
Dan Gohman5a390b92008-11-13 21:21:28 +00001234 SUnit *RootSU = &SUnits[DAG->getRoot().getNode()->getNodeId()];
Dan Gohman4370f262008-04-15 01:22:18 +00001235 assert(RootSU->Succs.empty() && "Graph root shouldn't have successors!");
1236 RootSU->isAvailable = true;
1237 AvailableQueue->push(RootSU);
1238 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001239
1240 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +00001241 // priority. If it is not ready put it back. Schedule the node.
Dan Gohmane6e13482008-06-21 15:52:51 +00001242 Sequence.reserve(SUnits.size());
Evan Chengd38c22b2006-05-11 23:55:42 +00001243 while (!AvailableQueue->empty()) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00001244 DEBUG(dbgs() << "\nExamining Available:\n";
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001245 AvailableQueue->dump(this));
1246
Andrew Trick528fad92010-12-23 05:42:20 +00001247 // Pick the best node to schedule taking all constraints into
1248 // consideration.
1249 SUnit *SU = PickNodeToScheduleBottomUp();
Evan Cheng1ec79b42007-09-27 07:09:03 +00001250
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001251 AdvancePastStalls(SU);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001252
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001253 ScheduleNodeBottomUp(SU);
1254
1255 while (AvailableQueue->empty() && !PendingQueue.empty()) {
1256 // Advance the cycle to free resources. Skip ahead to the next ready SU.
1257 assert(MinAvailableCycle < UINT_MAX && "MinAvailableCycle uninitialized");
1258 AdvanceToCycle(std::max(CurCycle + 1, MinAvailableCycle));
1259 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001260 }
1261
Evan Chengd38c22b2006-05-11 23:55:42 +00001262 // Reverse the order if it is bottom up.
1263 std::reverse(Sequence.begin(), Sequence.end());
Andrew Trick2085a962010-12-21 22:25:04 +00001264
Evan Chengd38c22b2006-05-11 23:55:42 +00001265#ifndef NDEBUG
Dan Gohman4ce15e12008-11-20 01:26:25 +00001266 VerifySchedule(isBottomUp);
Evan Chengd38c22b2006-05-11 23:55:42 +00001267#endif
1268}
1269
1270//===----------------------------------------------------------------------===//
1271// Top-Down Scheduling
1272//===----------------------------------------------------------------------===//
1273
1274/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +00001275/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman60d68442009-01-29 19:49:27 +00001276void ScheduleDAGRRList::ReleaseSucc(SUnit *SU, const SDep *SuccEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +00001277 SUnit *SuccSU = SuccEdge->getSUnit();
Reid Kleckner8ff5c192009-09-30 20:15:38 +00001278
Evan Chengd38c22b2006-05-11 23:55:42 +00001279#ifndef NDEBUG
Reid Kleckner8ff5c192009-09-30 20:15:38 +00001280 if (SuccSU->NumPredsLeft == 0) {
David Greenef34d7ac2010-01-05 01:24:54 +00001281 dbgs() << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +00001282 SuccSU->dump(this);
David Greenef34d7ac2010-01-05 01:24:54 +00001283 dbgs() << " has been released too many times!\n";
Torok Edwinfbcc6632009-07-14 16:55:14 +00001284 llvm_unreachable(0);
Evan Chengd38c22b2006-05-11 23:55:42 +00001285 }
1286#endif
Reid Kleckner8ff5c192009-09-30 20:15:38 +00001287 --SuccSU->NumPredsLeft;
1288
Dan Gohmanb9543432009-02-10 23:27:53 +00001289 // If all the node's predecessors are scheduled, this node is ready
1290 // to be scheduled. Ignore the special ExitSU node.
1291 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU) {
Evan Chengd38c22b2006-05-11 23:55:42 +00001292 SuccSU->isAvailable = true;
1293 AvailableQueue->push(SuccSU);
1294 }
1295}
1296
Dan Gohmanb9543432009-02-10 23:27:53 +00001297void ScheduleDAGRRList::ReleaseSuccessors(SUnit *SU) {
1298 // Top down: release successors
1299 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1300 I != E; ++I) {
1301 assert(!I->isAssignedRegDep() &&
1302 "The list-tdrr scheduler doesn't yet support physreg dependencies!");
1303
1304 ReleaseSucc(SU, &*I);
1305 }
1306}
1307
Evan Chengd38c22b2006-05-11 23:55:42 +00001308/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
1309/// count of its successors. If a successor pending count is zero, add it to
1310/// the Available queue.
Andrew Trick528fad92010-12-23 05:42:20 +00001311void ScheduleDAGRRList::ScheduleNodeTopDown(SUnit *SU) {
David Greenef34d7ac2010-01-05 01:24:54 +00001312 DEBUG(dbgs() << "*** Scheduling [" << CurCycle << "]: ");
Dan Gohman22d07b12008-11-18 02:06:40 +00001313 DEBUG(SU->dump(this));
Evan Chengd38c22b2006-05-11 23:55:42 +00001314
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001315 assert(CurCycle >= SU->getDepth() && "Node scheduled above its depth!");
1316 SU->setDepthToAtLeast(CurCycle);
Dan Gohman92a36d72008-11-17 21:31:02 +00001317 Sequence.push_back(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +00001318
Dan Gohmanb9543432009-02-10 23:27:53 +00001319 ReleaseSuccessors(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +00001320 SU->isScheduled = true;
Dan Gohman92a36d72008-11-17 21:31:02 +00001321 AvailableQueue->ScheduledNode(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +00001322}
1323
Dan Gohman54a187e2007-08-20 19:28:38 +00001324/// ListScheduleTopDown - The main loop of list scheduling for top-down
1325/// schedulers.
Evan Chengd38c22b2006-05-11 23:55:42 +00001326void ScheduleDAGRRList::ListScheduleTopDown() {
Evan Chengbdd062d2010-05-20 06:13:19 +00001327 AvailableQueue->setCurCycle(CurCycle);
Evan Chengd38c22b2006-05-11 23:55:42 +00001328
Dan Gohmanb9543432009-02-10 23:27:53 +00001329 // Release any successors of the special Entry node.
1330 ReleaseSuccessors(&EntrySU);
1331
Evan Chengd38c22b2006-05-11 23:55:42 +00001332 // All leaves to Available queue.
1333 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
1334 // It is available if it has no predecessors.
Dan Gohman4370f262008-04-15 01:22:18 +00001335 if (SUnits[i].Preds.empty()) {
Evan Chengd38c22b2006-05-11 23:55:42 +00001336 AvailableQueue->push(&SUnits[i]);
1337 SUnits[i].isAvailable = true;
1338 }
1339 }
Andrew Trick2085a962010-12-21 22:25:04 +00001340
Evan Chengd38c22b2006-05-11 23:55:42 +00001341 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +00001342 // priority. If it is not ready put it back. Schedule the node.
Dan Gohmane6e13482008-06-21 15:52:51 +00001343 Sequence.reserve(SUnits.size());
Evan Chengd38c22b2006-05-11 23:55:42 +00001344 while (!AvailableQueue->empty()) {
Evan Cheng5924bf72007-09-25 01:54:36 +00001345 SUnit *CurSU = AvailableQueue->pop();
Andrew Trick2085a962010-12-21 22:25:04 +00001346
Dan Gohmanc602dd42008-11-21 00:10:42 +00001347 if (CurSU)
Andrew Trick528fad92010-12-23 05:42:20 +00001348 ScheduleNodeTopDown(CurSU);
Dan Gohman4370f262008-04-15 01:22:18 +00001349 ++CurCycle;
Evan Chengbdd062d2010-05-20 06:13:19 +00001350 AvailableQueue->setCurCycle(CurCycle);
Evan Chengd38c22b2006-05-11 23:55:42 +00001351 }
Andrew Trick2085a962010-12-21 22:25:04 +00001352
Evan Chengd38c22b2006-05-11 23:55:42 +00001353#ifndef NDEBUG
Dan Gohman4ce15e12008-11-20 01:26:25 +00001354 VerifySchedule(isBottomUp);
Evan Chengd38c22b2006-05-11 23:55:42 +00001355#endif
1356}
1357
1358
Evan Chengd38c22b2006-05-11 23:55:42 +00001359//===----------------------------------------------------------------------===//
Andrew Trick9ccce772011-01-14 21:11:41 +00001360// RegReductionPriorityQueue Definition
Evan Chengd38c22b2006-05-11 23:55:42 +00001361//===----------------------------------------------------------------------===//
1362//
1363// This is a SchedulingPriorityQueue that schedules using Sethi Ullman numbers
1364// to reduce register pressure.
Andrew Trick2085a962010-12-21 22:25:04 +00001365//
Evan Chengd38c22b2006-05-11 23:55:42 +00001366namespace {
Andrew Trick9ccce772011-01-14 21:11:41 +00001367class RegReductionPQBase;
Andrew Trick2085a962010-12-21 22:25:04 +00001368
Andrew Trick9ccce772011-01-14 21:11:41 +00001369struct queue_sort : public std::binary_function<SUnit*, SUnit*, bool> {
1370 bool isReady(SUnit* SU, unsigned CurCycle) const { return true; }
1371};
1372
1373/// bu_ls_rr_sort - Priority function for bottom up register pressure
1374// reduction scheduler.
1375struct bu_ls_rr_sort : public queue_sort {
1376 enum {
1377 IsBottomUp = true,
1378 HasReadyFilter = false
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001379 };
1380
Andrew Trick9ccce772011-01-14 21:11:41 +00001381 RegReductionPQBase *SPQ;
1382 bu_ls_rr_sort(RegReductionPQBase *spq) : SPQ(spq) {}
1383 bu_ls_rr_sort(const bu_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001384
Andrew Trick9ccce772011-01-14 21:11:41 +00001385 bool operator()(SUnit* left, SUnit* right) const;
1386};
Andrew Trick2085a962010-12-21 22:25:04 +00001387
Andrew Trick9ccce772011-01-14 21:11:41 +00001388// td_ls_rr_sort - Priority function for top down register pressure reduction
1389// scheduler.
1390struct td_ls_rr_sort : public queue_sort {
1391 enum {
1392 IsBottomUp = false,
1393 HasReadyFilter = false
Evan Chengd38c22b2006-05-11 23:55:42 +00001394 };
1395
Andrew Trick9ccce772011-01-14 21:11:41 +00001396 RegReductionPQBase *SPQ;
1397 td_ls_rr_sort(RegReductionPQBase *spq) : SPQ(spq) {}
1398 td_ls_rr_sort(const td_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001399
Andrew Trick9ccce772011-01-14 21:11:41 +00001400 bool operator()(const SUnit* left, const SUnit* right) const;
1401};
Andrew Trick2085a962010-12-21 22:25:04 +00001402
Andrew Trick9ccce772011-01-14 21:11:41 +00001403// src_ls_rr_sort - Priority function for source order scheduler.
1404struct src_ls_rr_sort : public queue_sort {
1405 enum {
1406 IsBottomUp = true,
1407 HasReadyFilter = false
Evan Chengd38c22b2006-05-11 23:55:42 +00001408 };
Bill Wendling8cbc25d2010-01-23 10:26:57 +00001409
Andrew Trick9ccce772011-01-14 21:11:41 +00001410 RegReductionPQBase *SPQ;
1411 src_ls_rr_sort(RegReductionPQBase *spq)
1412 : SPQ(spq) {}
1413 src_ls_rr_sort(const src_ls_rr_sort &RHS)
1414 : SPQ(RHS.SPQ) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001415
Andrew Trick9ccce772011-01-14 21:11:41 +00001416 bool operator()(SUnit* left, SUnit* right) const;
1417};
Andrew Trick2085a962010-12-21 22:25:04 +00001418
Andrew Trick9ccce772011-01-14 21:11:41 +00001419// hybrid_ls_rr_sort - Priority function for hybrid scheduler.
1420struct hybrid_ls_rr_sort : public queue_sort {
1421 enum {
1422 IsBottomUp = true,
Andrew Trickc88b7ec2011-03-04 02:03:45 +00001423 HasReadyFilter = false
Bill Wendling8cbc25d2010-01-23 10:26:57 +00001424 };
Evan Chengbdd062d2010-05-20 06:13:19 +00001425
Andrew Trick9ccce772011-01-14 21:11:41 +00001426 RegReductionPQBase *SPQ;
1427 hybrid_ls_rr_sort(RegReductionPQBase *spq)
1428 : SPQ(spq) {}
1429 hybrid_ls_rr_sort(const hybrid_ls_rr_sort &RHS)
1430 : SPQ(RHS.SPQ) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001431
Andrew Trick9ccce772011-01-14 21:11:41 +00001432 bool isReady(SUnit *SU, unsigned CurCycle) const;
Evan Chenga77f3d32010-07-21 06:09:07 +00001433
Andrew Trick9ccce772011-01-14 21:11:41 +00001434 bool operator()(SUnit* left, SUnit* right) const;
1435};
1436
1437// ilp_ls_rr_sort - Priority function for ILP (instruction level parallelism)
1438// scheduler.
1439struct ilp_ls_rr_sort : public queue_sort {
1440 enum {
1441 IsBottomUp = true,
Andrew Trickc88b7ec2011-03-04 02:03:45 +00001442 HasReadyFilter = false
Evan Chengbdd062d2010-05-20 06:13:19 +00001443 };
Evan Cheng37b740c2010-07-24 00:39:05 +00001444
Andrew Trick9ccce772011-01-14 21:11:41 +00001445 RegReductionPQBase *SPQ;
1446 ilp_ls_rr_sort(RegReductionPQBase *spq)
1447 : SPQ(spq) {}
1448 ilp_ls_rr_sort(const ilp_ls_rr_sort &RHS)
1449 : SPQ(RHS.SPQ) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001450
Andrew Trick9ccce772011-01-14 21:11:41 +00001451 bool isReady(SUnit *SU, unsigned CurCycle) const;
Evan Cheng37b740c2010-07-24 00:39:05 +00001452
Andrew Trick9ccce772011-01-14 21:11:41 +00001453 bool operator()(SUnit* left, SUnit* right) const;
1454};
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001455
Andrew Trick9ccce772011-01-14 21:11:41 +00001456class RegReductionPQBase : public SchedulingPriorityQueue {
1457protected:
1458 std::vector<SUnit*> Queue;
1459 unsigned CurQueueId;
1460 bool TracksRegPressure;
1461
1462 // SUnits - The SUnits for the current graph.
1463 std::vector<SUnit> *SUnits;
1464
1465 MachineFunction &MF;
1466 const TargetInstrInfo *TII;
1467 const TargetRegisterInfo *TRI;
1468 const TargetLowering *TLI;
1469 ScheduleDAGRRList *scheduleDAG;
1470
1471 // SethiUllmanNumbers - The SethiUllman number for each node.
1472 std::vector<unsigned> SethiUllmanNumbers;
1473
1474 /// RegPressure - Tracking current reg pressure per register class.
1475 ///
1476 std::vector<unsigned> RegPressure;
1477
1478 /// RegLimit - Tracking the number of allocatable registers per register
1479 /// class.
1480 std::vector<unsigned> RegLimit;
1481
1482public:
1483 RegReductionPQBase(MachineFunction &mf,
1484 bool hasReadyFilter,
1485 bool tracksrp,
1486 const TargetInstrInfo *tii,
1487 const TargetRegisterInfo *tri,
1488 const TargetLowering *tli)
1489 : SchedulingPriorityQueue(hasReadyFilter),
1490 CurQueueId(0), TracksRegPressure(tracksrp),
1491 MF(mf), TII(tii), TRI(tri), TLI(tli), scheduleDAG(NULL) {
1492 if (TracksRegPressure) {
1493 unsigned NumRC = TRI->getNumRegClasses();
1494 RegLimit.resize(NumRC);
1495 RegPressure.resize(NumRC);
1496 std::fill(RegLimit.begin(), RegLimit.end(), 0);
1497 std::fill(RegPressure.begin(), RegPressure.end(), 0);
1498 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
1499 E = TRI->regclass_end(); I != E; ++I)
Cameron Zwarichdf616942011-03-07 21:56:36 +00001500 RegLimit[(*I)->getID()] = tri->getRegPressureLimit(*I, MF);
Andrew Trick9ccce772011-01-14 21:11:41 +00001501 }
1502 }
1503
1504 void setScheduleDAG(ScheduleDAGRRList *scheduleDag) {
1505 scheduleDAG = scheduleDag;
1506 }
1507
1508 ScheduleHazardRecognizer* getHazardRec() {
1509 return scheduleDAG->getHazardRec();
1510 }
1511
1512 void initNodes(std::vector<SUnit> &sunits);
1513
1514 void addNode(const SUnit *SU);
1515
1516 void updateNode(const SUnit *SU);
1517
1518 void releaseState() {
1519 SUnits = 0;
1520 SethiUllmanNumbers.clear();
1521 std::fill(RegPressure.begin(), RegPressure.end(), 0);
1522 }
1523
1524 unsigned getNodePriority(const SUnit *SU) const;
1525
1526 unsigned getNodeOrdering(const SUnit *SU) const {
Andrew Trick3bd8b7a2011-03-25 06:40:55 +00001527 if (!SU->getNode()) return 0;
1528
Andrew Trick9ccce772011-01-14 21:11:41 +00001529 return scheduleDAG->DAG->GetOrdering(SU->getNode());
1530 }
1531
1532 bool empty() const { return Queue.empty(); }
1533
1534 void push(SUnit *U) {
1535 assert(!U->NodeQueueId && "Node in the queue already");
1536 U->NodeQueueId = ++CurQueueId;
1537 Queue.push_back(U);
1538 }
1539
1540 void remove(SUnit *SU) {
1541 assert(!Queue.empty() && "Queue is empty!");
1542 assert(SU->NodeQueueId != 0 && "Not in queue!");
1543 std::vector<SUnit *>::iterator I = std::find(Queue.begin(), Queue.end(),
1544 SU);
1545 if (I != prior(Queue.end()))
1546 std::swap(*I, Queue.back());
1547 Queue.pop_back();
1548 SU->NodeQueueId = 0;
1549 }
1550
Andrew Trickd0548ae2011-02-04 03:18:17 +00001551 bool tracksRegPressure() const { return TracksRegPressure; }
1552
Andrew Trick9ccce772011-01-14 21:11:41 +00001553 void dumpRegPressure() const;
1554
1555 bool HighRegPressure(const SUnit *SU) const;
1556
Andrew Trick641e2d42011-03-05 08:00:22 +00001557 bool MayReduceRegPressure(SUnit *SU) const;
1558
1559 int RegPressureDiff(SUnit *SU, unsigned &LiveUses) const;
Andrew Trick9ccce772011-01-14 21:11:41 +00001560
1561 void ScheduledNode(SUnit *SU);
1562
1563 void UnscheduledNode(SUnit *SU);
1564
1565protected:
1566 bool canClobber(const SUnit *SU, const SUnit *Op);
1567 void AddPseudoTwoAddrDeps();
1568 void PrescheduleNodesWithMultipleUses();
1569 void CalculateSethiUllmanNumbers();
1570};
1571
1572template<class SF>
1573class RegReductionPriorityQueue : public RegReductionPQBase {
1574 static SUnit *popFromQueue(std::vector<SUnit*> &Q, SF &Picker) {
1575 std::vector<SUnit *>::iterator Best = Q.begin();
1576 for (std::vector<SUnit *>::iterator I = llvm::next(Q.begin()),
1577 E = Q.end(); I != E; ++I)
1578 if (Picker(*Best, *I))
1579 Best = I;
1580 SUnit *V = *Best;
1581 if (Best != prior(Q.end()))
1582 std::swap(*Best, Q.back());
1583 Q.pop_back();
1584 return V;
1585 }
1586
1587 SF Picker;
1588
1589public:
1590 RegReductionPriorityQueue(MachineFunction &mf,
1591 bool tracksrp,
1592 const TargetInstrInfo *tii,
1593 const TargetRegisterInfo *tri,
1594 const TargetLowering *tli)
1595 : RegReductionPQBase(mf, SF::HasReadyFilter, tracksrp, tii, tri, tli),
1596 Picker(this) {}
1597
1598 bool isBottomUp() const { return SF::IsBottomUp; }
1599
1600 bool isReady(SUnit *U) const {
1601 return Picker.HasReadyFilter && Picker.isReady(U, getCurCycle());
1602 }
1603
1604 SUnit *pop() {
1605 if (Queue.empty()) return NULL;
1606
1607 SUnit *V = popFromQueue(Queue, Picker);
1608 V->NodeQueueId = 0;
1609 return V;
1610 }
1611
1612 void dump(ScheduleDAG *DAG) const {
1613 // Emulate pop() without clobbering NodeQueueIds.
1614 std::vector<SUnit*> DumpQueue = Queue;
1615 SF DumpPicker = Picker;
1616 while (!DumpQueue.empty()) {
1617 SUnit *SU = popFromQueue(DumpQueue, DumpPicker);
1618 if (isBottomUp())
1619 dbgs() << "Height " << SU->getHeight() << ": ";
1620 else
1621 dbgs() << "Depth " << SU->getDepth() << ": ";
1622 SU->dump(DAG);
1623 }
1624 }
1625};
1626
1627typedef RegReductionPriorityQueue<bu_ls_rr_sort>
1628BURegReductionPriorityQueue;
1629
1630typedef RegReductionPriorityQueue<td_ls_rr_sort>
1631TDRegReductionPriorityQueue;
1632
1633typedef RegReductionPriorityQueue<src_ls_rr_sort>
1634SrcRegReductionPriorityQueue;
1635
1636typedef RegReductionPriorityQueue<hybrid_ls_rr_sort>
1637HybridBURRPriorityQueue;
1638
1639typedef RegReductionPriorityQueue<ilp_ls_rr_sort>
1640ILPBURRPriorityQueue;
1641} // end anonymous namespace
1642
1643//===----------------------------------------------------------------------===//
1644// Static Node Priority for Register Pressure Reduction
1645//===----------------------------------------------------------------------===//
Evan Chengd38c22b2006-05-11 23:55:42 +00001646
Andrew Trickbfbd9722011-04-14 05:15:06 +00001647// Check for special nodes that bypass scheduling heuristics.
1648// Currently this pushes TokenFactor nodes down, but may be used for other
1649// pseudo-ops as well.
1650//
1651// Return -1 to schedule right above left, 1 for left above right.
1652// Return 0 if no bias exists.
1653static int checkSpecialNodes(const SUnit *left, const SUnit *right) {
1654 bool LSchedLow = left->isScheduleLow;
1655 bool RSchedLow = right->isScheduleLow;
1656 if (LSchedLow != RSchedLow)
1657 return LSchedLow < RSchedLow ? 1 : -1;
1658 return 0;
1659}
1660
Dan Gohman186f65d2008-11-20 03:30:37 +00001661/// CalcNodeSethiUllmanNumber - Compute Sethi Ullman number.
1662/// Smaller number is the higher priority.
Evan Cheng7e4abde2008-07-02 09:23:51 +00001663static unsigned
Dan Gohman186f65d2008-11-20 03:30:37 +00001664CalcNodeSethiUllmanNumber(const SUnit *SU, std::vector<unsigned> &SUNumbers) {
Evan Cheng7e4abde2008-07-02 09:23:51 +00001665 unsigned &SethiUllmanNumber = SUNumbers[SU->NodeNum];
1666 if (SethiUllmanNumber != 0)
1667 return SethiUllmanNumber;
1668
1669 unsigned Extra = 0;
1670 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1671 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001672 if (I->isCtrl()) continue; // ignore chain preds
1673 SUnit *PredSU = I->getSUnit();
Dan Gohman186f65d2008-11-20 03:30:37 +00001674 unsigned PredSethiUllman = CalcNodeSethiUllmanNumber(PredSU, SUNumbers);
Evan Cheng7e4abde2008-07-02 09:23:51 +00001675 if (PredSethiUllman > SethiUllmanNumber) {
1676 SethiUllmanNumber = PredSethiUllman;
1677 Extra = 0;
Evan Cheng3a14efa2009-02-12 08:59:45 +00001678 } else if (PredSethiUllman == SethiUllmanNumber)
Evan Cheng7e4abde2008-07-02 09:23:51 +00001679 ++Extra;
1680 }
1681
1682 SethiUllmanNumber += Extra;
1683
1684 if (SethiUllmanNumber == 0)
1685 SethiUllmanNumber = 1;
Andrew Trick2085a962010-12-21 22:25:04 +00001686
Evan Cheng7e4abde2008-07-02 09:23:51 +00001687 return SethiUllmanNumber;
1688}
1689
Andrew Trick9ccce772011-01-14 21:11:41 +00001690/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
1691/// scheduling units.
1692void RegReductionPQBase::CalculateSethiUllmanNumbers() {
1693 SethiUllmanNumbers.assign(SUnits->size(), 0);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001694
Andrew Trick9ccce772011-01-14 21:11:41 +00001695 for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
1696 CalcNodeSethiUllmanNumber(&(*SUnits)[i], SethiUllmanNumbers);
Evan Chengd38c22b2006-05-11 23:55:42 +00001697}
1698
Andrew Trick9ccce772011-01-14 21:11:41 +00001699void RegReductionPQBase::addNode(const SUnit *SU) {
1700 unsigned SUSize = SethiUllmanNumbers.size();
1701 if (SUnits->size() > SUSize)
1702 SethiUllmanNumbers.resize(SUSize*2, 0);
1703 CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
1704}
1705
1706void RegReductionPQBase::updateNode(const SUnit *SU) {
1707 SethiUllmanNumbers[SU->NodeNum] = 0;
1708 CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
1709}
1710
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00001711// Lower priority means schedule further down. For bottom-up scheduling, lower
1712// priority SUs are scheduled before higher priority SUs.
Andrew Trick9ccce772011-01-14 21:11:41 +00001713unsigned RegReductionPQBase::getNodePriority(const SUnit *SU) const {
1714 assert(SU->NodeNum < SethiUllmanNumbers.size());
1715 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
1716 if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
1717 // CopyToReg should be close to its uses to facilitate coalescing and
1718 // avoid spilling.
1719 return 0;
1720 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
1721 Opc == TargetOpcode::SUBREG_TO_REG ||
1722 Opc == TargetOpcode::INSERT_SUBREG)
1723 // EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG nodes should be
1724 // close to their uses to facilitate coalescing.
1725 return 0;
1726 if (SU->NumSuccs == 0 && SU->NumPreds != 0)
1727 // If SU does not have a register use, i.e. it doesn't produce a value
1728 // that would be consumed (e.g. store), then it terminates a chain of
1729 // computation. Give it a large SethiUllman number so it will be
1730 // scheduled right before its predecessors that it doesn't lengthen
1731 // their live ranges.
1732 return 0xffff;
1733 if (SU->NumPreds == 0 && SU->NumSuccs != 0)
1734 // If SU does not have a register def, schedule it close to its uses
1735 // because it does not lengthen any live ranges.
1736 return 0;
Evan Cheng1355bbd2011-04-26 21:31:35 +00001737#if 1
Andrew Trick9ccce772011-01-14 21:11:41 +00001738 return SethiUllmanNumbers[SU->NodeNum];
Evan Cheng1355bbd2011-04-26 21:31:35 +00001739#else
1740 unsigned Priority = SethiUllmanNumbers[SU->NodeNum];
1741 if (SU->isCallOp) {
1742 // FIXME: This assumes all of the defs are used as call operands.
1743 int NP = (int)Priority - SU->getNode()->getNumValues();
1744 return (NP > 0) ? NP : 0;
1745 }
1746 return Priority;
1747#endif
Andrew Trick9ccce772011-01-14 21:11:41 +00001748}
1749
1750//===----------------------------------------------------------------------===//
1751// Register Pressure Tracking
1752//===----------------------------------------------------------------------===//
1753
1754void RegReductionPQBase::dumpRegPressure() const {
1755 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
1756 E = TRI->regclass_end(); I != E; ++I) {
1757 const TargetRegisterClass *RC = *I;
1758 unsigned Id = RC->getID();
1759 unsigned RP = RegPressure[Id];
1760 if (!RP) continue;
1761 DEBUG(dbgs() << RC->getName() << ": " << RP << " / " << RegLimit[Id]
1762 << '\n');
1763 }
1764}
1765
1766bool RegReductionPQBase::HighRegPressure(const SUnit *SU) const {
1767 if (!TLI)
1768 return false;
1769
1770 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
1771 I != E; ++I) {
1772 if (I->isCtrl())
1773 continue;
1774 SUnit *PredSU = I->getSUnit();
Andrew Trickd0548ae2011-02-04 03:18:17 +00001775 // NumRegDefsLeft is zero when enough uses of this node have been scheduled
1776 // to cover the number of registers defined (they are all live).
1777 if (PredSU->NumRegDefsLeft == 0) {
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00001778 continue;
1779 }
Andrew Trickd0548ae2011-02-04 03:18:17 +00001780 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
1781 RegDefPos.IsValid(); RegDefPos.Advance()) {
1782 EVT VT = RegDefPos.GetValue();
Andrew Trick9ccce772011-01-14 21:11:41 +00001783 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1784 unsigned Cost = TLI->getRepRegClassCostFor(VT);
Andrew Trick9ccce772011-01-14 21:11:41 +00001785 if ((RegPressure[RCId] + Cost) >= RegLimit[RCId])
1786 return true;
1787 }
1788 }
Andrew Trick9ccce772011-01-14 21:11:41 +00001789 return false;
1790}
1791
Andrew Trick641e2d42011-03-05 08:00:22 +00001792bool RegReductionPQBase::MayReduceRegPressure(SUnit *SU) const {
Andrew Trick9ccce772011-01-14 21:11:41 +00001793 const SDNode *N = SU->getNode();
1794
1795 if (!N->isMachineOpcode() || !SU->NumSuccs)
1796 return false;
1797
1798 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
1799 for (unsigned i = 0; i != NumDefs; ++i) {
1800 EVT VT = N->getValueType(i);
1801 if (!N->hasAnyUseOfValue(i))
1802 continue;
1803 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1804 if (RegPressure[RCId] >= RegLimit[RCId])
1805 return true;
1806 }
1807 return false;
1808}
1809
Andrew Trick641e2d42011-03-05 08:00:22 +00001810// Compute the register pressure contribution by this instruction by count up
1811// for uses that are not live and down for defs. Only count register classes
1812// that are already under high pressure. As a side effect, compute the number of
1813// uses of registers that are already live.
1814//
1815// FIXME: This encompasses the logic in HighRegPressure and MayReduceRegPressure
1816// so could probably be factored.
1817int RegReductionPQBase::RegPressureDiff(SUnit *SU, unsigned &LiveUses) const {
1818 LiveUses = 0;
1819 int PDiff = 0;
1820 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
1821 I != E; ++I) {
1822 if (I->isCtrl())
1823 continue;
1824 SUnit *PredSU = I->getSUnit();
1825 // NumRegDefsLeft is zero when enough uses of this node have been scheduled
1826 // to cover the number of registers defined (they are all live).
1827 if (PredSU->NumRegDefsLeft == 0) {
1828 if (PredSU->getNode()->isMachineOpcode())
1829 ++LiveUses;
1830 continue;
1831 }
1832 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
1833 RegDefPos.IsValid(); RegDefPos.Advance()) {
1834 EVT VT = RegDefPos.GetValue();
1835 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1836 if (RegPressure[RCId] >= RegLimit[RCId])
1837 ++PDiff;
1838 }
1839 }
1840 const SDNode *N = SU->getNode();
1841
Eric Christopher7238cba2011-03-08 19:35:47 +00001842 if (!N || !N->isMachineOpcode() || !SU->NumSuccs)
Andrew Trick641e2d42011-03-05 08:00:22 +00001843 return PDiff;
1844
1845 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
1846 for (unsigned i = 0; i != NumDefs; ++i) {
1847 EVT VT = N->getValueType(i);
1848 if (!N->hasAnyUseOfValue(i))
1849 continue;
1850 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1851 if (RegPressure[RCId] >= RegLimit[RCId])
1852 --PDiff;
1853 }
1854 return PDiff;
1855}
1856
Andrew Trick9ccce772011-01-14 21:11:41 +00001857void RegReductionPQBase::ScheduledNode(SUnit *SU) {
1858 if (!TracksRegPressure)
1859 return;
1860
Eric Christopher7238cba2011-03-08 19:35:47 +00001861 if (!SU->getNode())
1862 return;
Andrew Tricka8846e02011-03-23 20:40:18 +00001863
Andrew Trick9ccce772011-01-14 21:11:41 +00001864 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1865 I != E; ++I) {
1866 if (I->isCtrl())
1867 continue;
1868 SUnit *PredSU = I->getSUnit();
Andrew Trickd0548ae2011-02-04 03:18:17 +00001869 // NumRegDefsLeft is zero when enough uses of this node have been scheduled
1870 // to cover the number of registers defined (they are all live).
1871 if (PredSU->NumRegDefsLeft == 0) {
Andrew Trick9ccce772011-01-14 21:11:41 +00001872 continue;
1873 }
Andrew Trickd0548ae2011-02-04 03:18:17 +00001874 // FIXME: The ScheduleDAG currently loses information about which of a
1875 // node's values is consumed by each dependence. Consequently, if the node
1876 // defines multiple register classes, we don't know which to pressurize
1877 // here. Instead the following loop consumes the register defs in an
1878 // arbitrary order. At least it handles the common case of clustered loads
1879 // to the same class. For precise liveness, each SDep needs to indicate the
1880 // result number. But that tightly couples the ScheduleDAG with the
1881 // SelectionDAG making updates tricky. A simpler hack would be to attach a
1882 // value type or register class to SDep.
1883 //
1884 // The most important aspect of register tracking is balancing the increase
1885 // here with the reduction further below. Note that this SU may use multiple
1886 // defs in PredSU. The can't be determined here, but we've already
1887 // compensated by reducing NumRegDefsLeft in PredSU during
1888 // ScheduleDAGSDNodes::AddSchedEdges.
1889 --PredSU->NumRegDefsLeft;
1890 unsigned SkipRegDefs = PredSU->NumRegDefsLeft;
1891 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
1892 RegDefPos.IsValid(); RegDefPos.Advance(), --SkipRegDefs) {
1893 if (SkipRegDefs)
Andrew Trick9ccce772011-01-14 21:11:41 +00001894 continue;
Andrew Trickd0548ae2011-02-04 03:18:17 +00001895 EVT VT = RegDefPos.GetValue();
Andrew Trick9ccce772011-01-14 21:11:41 +00001896 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1897 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
Andrew Trickd0548ae2011-02-04 03:18:17 +00001898 break;
Andrew Trick9ccce772011-01-14 21:11:41 +00001899 }
1900 }
1901
Andrew Trickd0548ae2011-02-04 03:18:17 +00001902 // We should have this assert, but there may be dead SDNodes that never
1903 // materialize as SUnits, so they don't appear to generate liveness.
1904 //assert(SU->NumRegDefsLeft == 0 && "not all regdefs have scheduled uses");
1905 int SkipRegDefs = (int)SU->NumRegDefsLeft;
1906 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(SU, scheduleDAG);
1907 RegDefPos.IsValid(); RegDefPos.Advance(), --SkipRegDefs) {
1908 if (SkipRegDefs > 0)
1909 continue;
1910 EVT VT = RegDefPos.GetValue();
1911 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1912 if (RegPressure[RCId] < TLI->getRepRegClassCostFor(VT)) {
1913 // Register pressure tracking is imprecise. This can happen. But we try
1914 // hard not to let it happen because it likely results in poor scheduling.
1915 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") has too many regdefs\n");
1916 RegPressure[RCId] = 0;
1917 }
1918 else {
1919 RegPressure[RCId] -= TLI->getRepRegClassCostFor(VT);
Andrew Trick9ccce772011-01-14 21:11:41 +00001920 }
1921 }
Andrew Trick9ccce772011-01-14 21:11:41 +00001922 dumpRegPressure();
1923}
1924
1925void RegReductionPQBase::UnscheduledNode(SUnit *SU) {
1926 if (!TracksRegPressure)
1927 return;
1928
1929 const SDNode *N = SU->getNode();
Eric Christopher7238cba2011-03-08 19:35:47 +00001930 if (!N) return;
Andrew Tricka8846e02011-03-23 20:40:18 +00001931
Andrew Trick9ccce772011-01-14 21:11:41 +00001932 if (!N->isMachineOpcode()) {
1933 if (N->getOpcode() != ISD::CopyToReg)
1934 return;
1935 } else {
1936 unsigned Opc = N->getMachineOpcode();
1937 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
1938 Opc == TargetOpcode::INSERT_SUBREG ||
1939 Opc == TargetOpcode::SUBREG_TO_REG ||
1940 Opc == TargetOpcode::REG_SEQUENCE ||
1941 Opc == TargetOpcode::IMPLICIT_DEF)
1942 return;
1943 }
1944
1945 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1946 I != E; ++I) {
1947 if (I->isCtrl())
1948 continue;
1949 SUnit *PredSU = I->getSUnit();
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00001950 // NumSuccsLeft counts all deps. Don't compare it with NumSuccs which only
1951 // counts data deps.
1952 if (PredSU->NumSuccsLeft != PredSU->Succs.size())
Andrew Trick9ccce772011-01-14 21:11:41 +00001953 continue;
1954 const SDNode *PN = PredSU->getNode();
1955 if (!PN->isMachineOpcode()) {
1956 if (PN->getOpcode() == ISD::CopyFromReg) {
1957 EVT VT = PN->getValueType(0);
1958 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1959 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
1960 }
1961 continue;
1962 }
1963 unsigned POpc = PN->getMachineOpcode();
1964 if (POpc == TargetOpcode::IMPLICIT_DEF)
1965 continue;
1966 if (POpc == TargetOpcode::EXTRACT_SUBREG) {
1967 EVT VT = PN->getOperand(0).getValueType();
1968 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1969 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
1970 continue;
1971 } else if (POpc == TargetOpcode::INSERT_SUBREG ||
1972 POpc == TargetOpcode::SUBREG_TO_REG) {
1973 EVT VT = PN->getValueType(0);
1974 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1975 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
1976 continue;
1977 }
1978 unsigned NumDefs = TII->get(PN->getMachineOpcode()).getNumDefs();
1979 for (unsigned i = 0; i != NumDefs; ++i) {
1980 EVT VT = PN->getValueType(i);
1981 if (!PN->hasAnyUseOfValue(i))
1982 continue;
1983 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1984 if (RegPressure[RCId] < TLI->getRepRegClassCostFor(VT))
1985 // Register pressure tracking is imprecise. This can happen.
1986 RegPressure[RCId] = 0;
1987 else
1988 RegPressure[RCId] -= TLI->getRepRegClassCostFor(VT);
1989 }
1990 }
1991
1992 // Check for isMachineOpcode() as PrescheduleNodesWithMultipleUses()
1993 // may transfer data dependencies to CopyToReg.
1994 if (SU->NumSuccs && N->isMachineOpcode()) {
1995 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
1996 for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
1997 EVT VT = N->getValueType(i);
1998 if (VT == MVT::Glue || VT == MVT::Other)
1999 continue;
2000 if (!N->hasAnyUseOfValue(i))
2001 continue;
2002 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2003 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
2004 }
2005 }
2006
2007 dumpRegPressure();
2008}
2009
2010//===----------------------------------------------------------------------===//
2011// Dynamic Node Priority for Register Pressure Reduction
2012//===----------------------------------------------------------------------===//
2013
Evan Chengb9e3db62007-03-14 22:43:40 +00002014/// closestSucc - Returns the scheduled cycle of the successor which is
Dan Gohmana19c6622009-03-12 23:55:10 +00002015/// closest to the current cycle.
Evan Cheng28748552007-03-13 23:25:11 +00002016static unsigned closestSucc(const SUnit *SU) {
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002017 unsigned MaxHeight = 0;
Evan Cheng28748552007-03-13 23:25:11 +00002018 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
Evan Chengb9e3db62007-03-14 22:43:40 +00002019 I != E; ++I) {
Evan Chengce3bbe52009-02-10 08:30:11 +00002020 if (I->isCtrl()) continue; // ignore chain succs
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002021 unsigned Height = I->getSUnit()->getHeight();
Evan Chengb9e3db62007-03-14 22:43:40 +00002022 // If there are bunch of CopyToRegs stacked up, they should be considered
2023 // to be at the same position.
Dan Gohman2d170892008-12-09 22:54:47 +00002024 if (I->getSUnit()->getNode() &&
2025 I->getSUnit()->getNode()->getOpcode() == ISD::CopyToReg)
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002026 Height = closestSucc(I->getSUnit())+1;
2027 if (Height > MaxHeight)
2028 MaxHeight = Height;
Evan Chengb9e3db62007-03-14 22:43:40 +00002029 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002030 return MaxHeight;
Evan Cheng28748552007-03-13 23:25:11 +00002031}
2032
Evan Cheng61bc51e2007-12-20 02:22:36 +00002033/// calcMaxScratches - Returns an cost estimate of the worse case requirement
Evan Cheng3a14efa2009-02-12 08:59:45 +00002034/// for scratch registers, i.e. number of data dependencies.
Evan Cheng61bc51e2007-12-20 02:22:36 +00002035static unsigned calcMaxScratches(const SUnit *SU) {
2036 unsigned Scratches = 0;
2037 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Evan Chengb5704992009-02-12 09:52:13 +00002038 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00002039 if (I->isCtrl()) continue; // ignore chain preds
Evan Chengb5704992009-02-12 09:52:13 +00002040 Scratches++;
2041 }
Evan Cheng61bc51e2007-12-20 02:22:36 +00002042 return Scratches;
2043}
2044
Andrew Trickb53a00d2011-04-13 00:38:32 +00002045/// hasOnlyLiveInOpers - Return true if SU has only value predecessors that are
2046/// CopyFromReg from a virtual register.
2047static bool hasOnlyLiveInOpers(const SUnit *SU) {
2048 bool RetVal = false;
2049 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
2050 I != E; ++I) {
2051 if (I->isCtrl()) continue;
2052 const SUnit *PredSU = I->getSUnit();
2053 if (PredSU->getNode() &&
2054 PredSU->getNode()->getOpcode() == ISD::CopyFromReg) {
2055 unsigned Reg =
2056 cast<RegisterSDNode>(PredSU->getNode()->getOperand(1))->getReg();
2057 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
2058 RetVal = true;
2059 continue;
2060 }
2061 }
2062 return false;
2063 }
2064 return RetVal;
2065}
2066
2067/// hasOnlyLiveOutUses - Return true if SU has only value successors that are
Evan Cheng6c1414f2010-10-29 18:09:28 +00002068/// CopyToReg to a virtual register. This SU def is probably a liveout and
2069/// it has no other use. It should be scheduled closer to the terminator.
2070static bool hasOnlyLiveOutUses(const SUnit *SU) {
2071 bool RetVal = false;
2072 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
2073 I != E; ++I) {
2074 if (I->isCtrl()) continue;
2075 const SUnit *SuccSU = I->getSUnit();
2076 if (SuccSU->getNode() && SuccSU->getNode()->getOpcode() == ISD::CopyToReg) {
2077 unsigned Reg =
2078 cast<RegisterSDNode>(SuccSU->getNode()->getOperand(1))->getReg();
2079 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
2080 RetVal = true;
2081 continue;
2082 }
2083 }
2084 return false;
2085 }
2086 return RetVal;
2087}
2088
Andrew Trickb53a00d2011-04-13 00:38:32 +00002089// Set isVRegCycle for a node with only live in opers and live out uses. Also
2090// set isVRegCycle for its CopyFromReg operands.
2091//
2092// This is only relevant for single-block loops, in which case the VRegCycle
2093// node is likely an induction variable in which the operand and target virtual
2094// registers should be coalesced (e.g. pre/post increment values). Setting the
2095// isVRegCycle flag helps the scheduler prioritize other uses of the same
2096// CopyFromReg so that this node becomes the virtual register "kill". This
2097// avoids interference between the values live in and out of the block and
2098// eliminates a copy inside the loop.
2099static void initVRegCycle(SUnit *SU) {
2100 if (DisableSchedVRegCycle)
2101 return;
2102
2103 if (!hasOnlyLiveInOpers(SU) || !hasOnlyLiveOutUses(SU))
2104 return;
2105
2106 DEBUG(dbgs() << "VRegCycle: SU(" << SU->NodeNum << ")\n");
2107
2108 SU->isVRegCycle = true;
2109
2110 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickc5dd24a2011-04-12 19:54:36 +00002111 I != E; ++I) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002112 if (I->isCtrl()) continue;
2113 I->getSUnit()->isVRegCycle = true;
Andrew Trickc5dd24a2011-04-12 19:54:36 +00002114 }
Andrew Trick1b60ad62011-04-12 20:14:07 +00002115}
2116
Andrew Trickb53a00d2011-04-13 00:38:32 +00002117// After scheduling the definition of a VRegCycle, clear the isVRegCycle flag of
2118// CopyFromReg operands. We should no longer penalize other uses of this VReg.
2119static void resetVRegCycle(SUnit *SU) {
2120 if (!SU->isVRegCycle)
2121 return;
2122
2123 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
2124 I != E; ++I) {
Andrew Trick1b60ad62011-04-12 20:14:07 +00002125 if (I->isCtrl()) continue; // ignore chain preds
Andrew Trickb53a00d2011-04-13 00:38:32 +00002126 SUnit *PredSU = I->getSUnit();
2127 if (PredSU->isVRegCycle) {
2128 assert(PredSU->getNode()->getOpcode() == ISD::CopyFromReg &&
2129 "VRegCycle def must be CopyFromReg");
2130 I->getSUnit()->isVRegCycle = 0;
2131 }
2132 }
2133}
2134
2135// Return true if this SUnit uses a CopyFromReg node marked as a VRegCycle. This
2136// means a node that defines the VRegCycle has not been scheduled yet.
2137static bool hasVRegCycleUse(const SUnit *SU) {
2138 // If this SU also defines the VReg, don't hoist it as a "use".
2139 if (SU->isVRegCycle)
2140 return false;
2141
2142 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
2143 I != E; ++I) {
2144 if (I->isCtrl()) continue; // ignore chain preds
2145 if (I->getSUnit()->isVRegCycle &&
2146 I->getSUnit()->getNode()->getOpcode() == ISD::CopyFromReg) {
2147 DEBUG(dbgs() << " VReg cycle use: SU (" << SU->NodeNum << ")\n");
2148 return true;
Andrew Trick2ad0b372011-04-07 19:54:57 +00002149 }
2150 }
2151 return false;
2152}
2153
Andrew Trick9ccce772011-01-14 21:11:41 +00002154// Check for either a dependence (latency) or resource (hazard) stall.
2155//
2156// Note: The ScheduleHazardRecognizer interface requires a non-const SU.
2157static bool BUHasStall(SUnit *SU, int Height, RegReductionPQBase *SPQ) {
2158 if ((int)SPQ->getCurCycle() < Height) return true;
2159 if (SPQ->getHazardRec()->getHazardType(SU, 0)
2160 != ScheduleHazardRecognizer::NoHazard)
2161 return true;
2162 return false;
2163}
2164
2165// Return -1 if left has higher priority, 1 if right has higher priority.
2166// Return 0 if latency-based priority is equivalent.
2167static int BUCompareLatency(SUnit *left, SUnit *right, bool checkPref,
2168 RegReductionPQBase *SPQ) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002169 // Scheduling an instruction that uses a VReg whose postincrement has not yet
2170 // been scheduled will induce a copy. Model this as an extra cycle of latency.
2171 int LPenalty = hasVRegCycleUse(left) ? 1 : 0;
2172 int RPenalty = hasVRegCycleUse(right) ? 1 : 0;
2173 int LHeight = (int)left->getHeight() + LPenalty;
2174 int RHeight = (int)right->getHeight() + RPenalty;
Andrew Trick9ccce772011-01-14 21:11:41 +00002175
2176 bool LStall = (!checkPref || left->SchedulingPref == Sched::Latency) &&
2177 BUHasStall(left, LHeight, SPQ);
2178 bool RStall = (!checkPref || right->SchedulingPref == Sched::Latency) &&
2179 BUHasStall(right, RHeight, SPQ);
2180
2181 // If scheduling one of the node will cause a pipeline stall, delay it.
2182 // If scheduling either one of the node will cause a pipeline stall, sort
2183 // them according to their height.
2184 if (LStall) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002185 if (!RStall) {
2186 DEBUG(++FactorCount[FactStall]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002187 return 1;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002188 }
2189 if (LHeight != RHeight) {
2190 DEBUG(++FactorCount[FactStall]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002191 return LHeight > RHeight ? 1 : -1;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002192 }
2193 } else if (RStall) {
2194 DEBUG(++FactorCount[FactStall]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002195 return -1;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002196 }
Andrew Trick9ccce772011-01-14 21:11:41 +00002197
Andrew Trick47ff14b2011-01-21 05:51:33 +00002198 // If either node is scheduling for latency, sort them by height/depth
Andrew Trick9ccce772011-01-14 21:11:41 +00002199 // and latency.
2200 if (!checkPref || (left->SchedulingPref == Sched::Latency ||
2201 right->SchedulingPref == Sched::Latency)) {
Andrew Trick47ff14b2011-01-21 05:51:33 +00002202 if (DisableSchedCycles) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002203 if (LHeight != RHeight) {
2204 DEBUG(++FactorCount[FactHeight]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002205 return LHeight > RHeight ? 1 : -1;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002206 }
Andrew Trick9ccce772011-01-14 21:11:41 +00002207 }
Andrew Trick47ff14b2011-01-21 05:51:33 +00002208 else {
2209 // If neither instruction stalls (!LStall && !RStall) then
Eric Christopher9cb33de2011-03-06 21:13:45 +00002210 // its height is already covered so only its depth matters. We also reach
Andrew Trick47ff14b2011-01-21 05:51:33 +00002211 // this if both stall but have the same height.
Andrew Trickb53a00d2011-04-13 00:38:32 +00002212 int LDepth = left->getDepth() - LPenalty;
2213 int RDepth = right->getDepth() - RPenalty;
Andrew Trick47ff14b2011-01-21 05:51:33 +00002214 if (LDepth != RDepth) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002215 DEBUG(++FactorCount[FactDepth]);
Andrew Trick47ff14b2011-01-21 05:51:33 +00002216 DEBUG(dbgs() << " Comparing latency of SU (" << left->NodeNum
2217 << ") depth " << LDepth << " vs SU (" << right->NodeNum
2218 << ") depth " << RDepth << "\n");
2219 return LDepth < RDepth ? 1 : -1;
2220 }
2221 }
Andrew Trickb53a00d2011-04-13 00:38:32 +00002222 if (left->Latency != right->Latency) {
2223 DEBUG(++FactorCount[FactOther]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002224 return left->Latency > right->Latency ? 1 : -1;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002225 }
Andrew Trick9ccce772011-01-14 21:11:41 +00002226 }
2227 return 0;
2228}
2229
2230static bool BURRSort(SUnit *left, SUnit *right, RegReductionPQBase *SPQ) {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002231 // Schedule physical register definitions close to their use. This is
2232 // motivated by microarchitectures that can fuse cmp+jump macro-ops. But as
2233 // long as shortening physreg live ranges is generally good, we can defer
2234 // creating a subtarget hook.
2235 if (!DisableSchedPhysRegJoin) {
2236 bool LHasPhysReg = left->hasPhysRegDefs;
2237 bool RHasPhysReg = right->hasPhysRegDefs;
2238 if (LHasPhysReg != RHasPhysReg) {
2239 DEBUG(++FactorCount[FactRegUses]);
2240 #ifndef NDEBUG
2241 const char *PhysRegMsg[] = {" has no physreg", " defines a physreg"};
2242 #endif
2243 DEBUG(dbgs() << " SU (" << left->NodeNum << ") "
2244 << PhysRegMsg[LHasPhysReg] << " SU(" << right->NodeNum << ") "
2245 << PhysRegMsg[RHasPhysReg] << "\n");
2246 return LHasPhysReg < RHasPhysReg;
2247 }
2248 }
2249
Evan Cheng2f647542011-04-26 04:57:37 +00002250 // Prioritize by Sethi-Ulmann number and push CopyToReg nodes down.
Evan Cheng6730f032007-01-08 23:55:53 +00002251 unsigned LPriority = SPQ->getNodePriority(left);
2252 unsigned RPriority = SPQ->getNodePriority(right);
Evan Cheng1355bbd2011-04-26 21:31:35 +00002253
2254 // Be really careful about hoisting call operands above previous calls.
2255 // Only allows it if it would reduce register pressure.
2256 if (left->isCall && right->isCallOp) {
2257 unsigned RNumVals = right->getNode()->getNumValues();
2258 RPriority = (RPriority > RNumVals) ? (RPriority - RNumVals) : 0;
2259 }
2260 if (right->isCall && left->isCallOp) {
2261 unsigned LNumVals = left->getNode()->getNumValues();
2262 LPriority = (LPriority > LNumVals) ? (LPriority - LNumVals) : 0;
2263 }
2264
Andrew Trick641e2d42011-03-05 08:00:22 +00002265 if (LPriority != RPriority) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002266 DEBUG(++FactorCount[FactStatic]);
Evan Cheng73bdf042008-03-01 00:39:47 +00002267 return LPriority > RPriority;
Andrew Trick641e2d42011-03-05 08:00:22 +00002268 }
Andrew Trick52b3e382011-03-08 01:51:56 +00002269
Evan Cheng1355bbd2011-04-26 21:31:35 +00002270 // One or both of the nodes are calls and their sethi-ullman numbers are the
2271 // same, then keep source order.
2272 if (left->isCall || right->isCall) {
2273 unsigned LOrder = SPQ->getNodeOrdering(left);
2274 unsigned ROrder = SPQ->getNodeOrdering(right);
2275
2276 // Prefer an ordering where the lower the non-zero order number, the higher
2277 // the preference.
2278 if ((LOrder || ROrder) && LOrder != ROrder)
2279 return LOrder != 0 && (LOrder < ROrder || ROrder == 0);
2280 }
2281
Evan Cheng73bdf042008-03-01 00:39:47 +00002282 // Try schedule def + use closer when Sethi-Ullman numbers are the same.
2283 // e.g.
2284 // t1 = op t2, c1
2285 // t3 = op t4, c2
2286 //
2287 // and the following instructions are both ready.
2288 // t2 = op c3
2289 // t4 = op c4
2290 //
2291 // Then schedule t2 = op first.
2292 // i.e.
2293 // t4 = op c4
2294 // t2 = op c3
2295 // t1 = op t2, c1
2296 // t3 = op t4, c2
2297 //
2298 // This creates more short live intervals.
2299 unsigned LDist = closestSucc(left);
2300 unsigned RDist = closestSucc(right);
Andrew Trickb53a00d2011-04-13 00:38:32 +00002301 if (LDist != RDist) {
2302 DEBUG(++FactorCount[FactOther]);
Evan Cheng73bdf042008-03-01 00:39:47 +00002303 return LDist < RDist;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002304 }
Evan Cheng73bdf042008-03-01 00:39:47 +00002305
Evan Cheng3a14efa2009-02-12 08:59:45 +00002306 // How many registers becomes live when the node is scheduled.
Evan Cheng73bdf042008-03-01 00:39:47 +00002307 unsigned LScratch = calcMaxScratches(left);
2308 unsigned RScratch = calcMaxScratches(right);
Andrew Trickb53a00d2011-04-13 00:38:32 +00002309 if (LScratch != RScratch) {
2310 DEBUG(++FactorCount[FactOther]);
Evan Cheng73bdf042008-03-01 00:39:47 +00002311 return LScratch > RScratch;
Andrew Trickb53a00d2011-04-13 00:38:32 +00002312 }
Evan Cheng73bdf042008-03-01 00:39:47 +00002313
Evan Cheng1355bbd2011-04-26 21:31:35 +00002314 // Comparing latency against a call makes little sense unless the node
2315 // is register pressure-neutral.
2316 if ((left->isCall && RPriority > 0) || (right->isCall && LPriority > 0))
2317 return (left->NodeQueueId > right->NodeQueueId);
2318
2319 // Do not compare latencies when one or both of the nodes are calls.
2320 if (!DisableSchedCycles &&
2321 !(left->isCall || right->isCall)) {
Andrew Trick9ccce772011-01-14 21:11:41 +00002322 int result = BUCompareLatency(left, right, false /*checkPref*/, SPQ);
2323 if (result != 0)
2324 return result > 0;
2325 }
2326 else {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002327 if (left->getHeight() != right->getHeight()) {
2328 DEBUG(++FactorCount[FactHeight]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002329 return left->getHeight() > right->getHeight();
Andrew Trickb53a00d2011-04-13 00:38:32 +00002330 }
Andrew Trick2085a962010-12-21 22:25:04 +00002331
Andrew Trickb53a00d2011-04-13 00:38:32 +00002332 if (left->getDepth() != right->getDepth()) {
2333 DEBUG(++FactorCount[FactDepth]);
Andrew Trick9ccce772011-01-14 21:11:41 +00002334 return left->getDepth() < right->getDepth();
Andrew Trickb53a00d2011-04-13 00:38:32 +00002335 }
Andrew Trick9ccce772011-01-14 21:11:41 +00002336 }
Evan Cheng73bdf042008-03-01 00:39:47 +00002337
Andrew Trick2085a962010-12-21 22:25:04 +00002338 assert(left->NodeQueueId && right->NodeQueueId &&
Roman Levenstein6b371142008-04-29 09:07:59 +00002339 "NodeQueueId cannot be zero");
Andrew Trickb53a00d2011-04-13 00:38:32 +00002340 DEBUG(++FactorCount[FactOther]);
Roman Levenstein6b371142008-04-29 09:07:59 +00002341 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00002342}
2343
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002344// Bottom up
Andrew Trick9ccce772011-01-14 21:11:41 +00002345bool bu_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002346 if (int res = checkSpecialNodes(left, right))
2347 return res > 0;
2348
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002349 return BURRSort(left, right, SPQ);
2350}
2351
2352// Source order, otherwise bottom up.
Andrew Trick9ccce772011-01-14 21:11:41 +00002353bool src_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002354 if (int res = checkSpecialNodes(left, right))
2355 return res > 0;
2356
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002357 unsigned LOrder = SPQ->getNodeOrdering(left);
2358 unsigned ROrder = SPQ->getNodeOrdering(right);
2359
2360 // Prefer an ordering where the lower the non-zero order number, the higher
2361 // the preference.
2362 if ((LOrder || ROrder) && LOrder != ROrder)
2363 return LOrder != 0 && (LOrder < ROrder || ROrder == 0);
2364
2365 return BURRSort(left, right, SPQ);
2366}
2367
Andrew Trick9ccce772011-01-14 21:11:41 +00002368// If the time between now and when the instruction will be ready can cover
2369// the spill code, then avoid adding it to the ready queue. This gives long
2370// stalls highest priority and allows hoisting across calls. It should also
2371// speed up processing the available queue.
2372bool hybrid_ls_rr_sort::isReady(SUnit *SU, unsigned CurCycle) const {
2373 static const unsigned ReadyDelay = 3;
2374
2375 if (SPQ->MayReduceRegPressure(SU)) return true;
2376
2377 if (SU->getHeight() > (CurCycle + ReadyDelay)) return false;
2378
2379 if (SPQ->getHazardRec()->getHazardType(SU, -ReadyDelay)
2380 != ScheduleHazardRecognizer::NoHazard)
2381 return false;
2382
2383 return true;
2384}
2385
2386// Return true if right should be scheduled with higher priority than left.
2387bool hybrid_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002388 if (int res = checkSpecialNodes(left, right))
2389 return res > 0;
2390
Evan Chengdebf9c52010-11-03 00:45:17 +00002391 if (left->isCall || right->isCall)
2392 // No way to compute latency of calls.
2393 return BURRSort(left, right, SPQ);
2394
Evan Chenge6d6c5d2010-07-26 21:49:07 +00002395 bool LHigh = SPQ->HighRegPressure(left);
2396 bool RHigh = SPQ->HighRegPressure(right);
Evan Cheng37b740c2010-07-24 00:39:05 +00002397 // Avoid causing spills. If register pressure is high, schedule for
2398 // register pressure reduction.
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002399 if (LHigh && !RHigh) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002400 DEBUG(++FactorCount[FactPressureDiff]);
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002401 DEBUG(dbgs() << " pressure SU(" << left->NodeNum << ") > SU("
2402 << right->NodeNum << ")\n");
Evan Cheng28590382010-07-21 23:53:58 +00002403 return true;
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002404 }
2405 else if (!LHigh && RHigh) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002406 DEBUG(++FactorCount[FactPressureDiff]);
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002407 DEBUG(dbgs() << " pressure SU(" << right->NodeNum << ") > SU("
2408 << left->NodeNum << ")\n");
Evan Cheng28590382010-07-21 23:53:58 +00002409 return false;
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002410 }
Andrew Trickb53a00d2011-04-13 00:38:32 +00002411 if (!LHigh && !RHigh) {
2412 int result = BUCompareLatency(left, right, true /*checkPref*/, SPQ);
2413 if (result != 0)
2414 return result > 0;
Evan Chengcc2efe12010-05-28 23:26:21 +00002415 }
Evan Chengbdd062d2010-05-20 06:13:19 +00002416 return BURRSort(left, right, SPQ);
2417}
2418
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002419// Schedule as many instructions in each cycle as possible. So don't make an
2420// instruction available unless it is ready in the current cycle.
2421bool ilp_ls_rr_sort::isReady(SUnit *SU, unsigned CurCycle) const {
Andrew Trick9ccce772011-01-14 21:11:41 +00002422 if (SU->getHeight() > CurCycle) return false;
2423
2424 if (SPQ->getHazardRec()->getHazardType(SU, 0)
2425 != ScheduleHazardRecognizer::NoHazard)
2426 return false;
2427
Andrew Trickc88b7ec2011-03-04 02:03:45 +00002428 return true;
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002429}
2430
Benjamin Kramerb2e4d842011-03-09 16:19:12 +00002431static bool canEnableCoalescing(SUnit *SU) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002432 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
2433 if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
2434 // CopyToReg should be close to its uses to facilitate coalescing and
2435 // avoid spilling.
2436 return true;
2437
2438 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
2439 Opc == TargetOpcode::SUBREG_TO_REG ||
2440 Opc == TargetOpcode::INSERT_SUBREG)
2441 // EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG nodes should be
2442 // close to their uses to facilitate coalescing.
2443 return true;
2444
2445 if (SU->NumPreds == 0 && SU->NumSuccs != 0)
2446 // If SU does not have a register def, schedule it close to its uses
2447 // because it does not lengthen any live ranges.
2448 return true;
2449
2450 return false;
2451}
2452
Andrew Trickb8390b72011-03-05 08:04:11 +00002453// list-ilp is currently an experimental scheduler that allows various
2454// heuristics to be enabled prior to the normal register reduction logic.
Andrew Trick9ccce772011-01-14 21:11:41 +00002455bool ilp_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002456 if (int res = checkSpecialNodes(left, right))
2457 return res > 0;
2458
Evan Chengdebf9c52010-11-03 00:45:17 +00002459 if (left->isCall || right->isCall)
2460 // No way to compute latency of calls.
2461 return BURRSort(left, right, SPQ);
2462
Andrew Trick52b3e382011-03-08 01:51:56 +00002463 unsigned LLiveUses = 0, RLiveUses = 0;
2464 int LPDiff = 0, RPDiff = 0;
2465 if (!DisableSchedRegPressure || !DisableSchedLiveUses) {
2466 LPDiff = SPQ->RegPressureDiff(left, LLiveUses);
2467 RPDiff = SPQ->RegPressureDiff(right, RLiveUses);
2468 }
Andrew Trick641e2d42011-03-05 08:00:22 +00002469 if (!DisableSchedRegPressure && LPDiff != RPDiff) {
2470 DEBUG(++FactorCount[FactPressureDiff]);
Andrew Trick52b3e382011-03-08 01:51:56 +00002471 DEBUG(dbgs() << "RegPressureDiff SU(" << left->NodeNum << "): " << LPDiff
2472 << " != SU(" << right->NodeNum << "): " << RPDiff << "\n");
Andrew Trick641e2d42011-03-05 08:00:22 +00002473 return LPDiff > RPDiff;
2474 }
2475
Andrew Trick52b3e382011-03-08 01:51:56 +00002476 if (!DisableSchedRegPressure && (LPDiff > 0 || RPDiff > 0)) {
Benjamin Kramerb2e4d842011-03-09 16:19:12 +00002477 bool LReduce = canEnableCoalescing(left);
2478 bool RReduce = canEnableCoalescing(right);
Andrew Trick52b3e382011-03-08 01:51:56 +00002479 DEBUG(if (LReduce != RReduce) ++FactorCount[FactPressureDiff]);
2480 if (LReduce && !RReduce) return false;
2481 if (RReduce && !LReduce) return true;
2482 }
2483
2484 if (!DisableSchedLiveUses && (LLiveUses != RLiveUses)) {
2485 DEBUG(dbgs() << "Live uses SU(" << left->NodeNum << "): " << LLiveUses
2486 << " != SU(" << right->NodeNum << "): " << RLiveUses << "\n");
Andrew Trick641e2d42011-03-05 08:00:22 +00002487 DEBUG(++FactorCount[FactRegUses]);
2488 return LLiveUses < RLiveUses;
2489 }
2490
Andrew Trick52b3e382011-03-08 01:51:56 +00002491 if (!DisableSchedStalls) {
2492 bool LStall = BUHasStall(left, left->getHeight(), SPQ);
2493 bool RStall = BUHasStall(right, right->getHeight(), SPQ);
2494 if (LStall != RStall) {
2495 DEBUG(++FactorCount[FactHeight]);
2496 return left->getHeight() > right->getHeight();
2497 }
Andrew Trick641e2d42011-03-05 08:00:22 +00002498 }
2499
Andrew Trick25cedf32011-03-05 10:29:25 +00002500 if (!DisableSchedCriticalPath) {
2501 int spread = (int)left->getDepth() - (int)right->getDepth();
2502 if (std::abs(spread) > MaxReorderWindow) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002503 DEBUG(dbgs() << "Depth of SU(" << left->NodeNum << "): "
2504 << left->getDepth() << " != SU(" << right->NodeNum << "): "
2505 << right->getDepth() << "\n");
Andrew Trick25cedf32011-03-05 10:29:25 +00002506 DEBUG(++FactorCount[FactDepth]);
2507 return left->getDepth() < right->getDepth();
2508 }
Andrew Trick641e2d42011-03-05 08:00:22 +00002509 }
2510
2511 if (!DisableSchedHeight && left->getHeight() != right->getHeight()) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002512 int spread = (int)left->getHeight() - (int)right->getHeight();
2513 if (std::abs(spread) > MaxReorderWindow) {
2514 DEBUG(++FactorCount[FactHeight]);
2515 return left->getHeight() > right->getHeight();
2516 }
Evan Cheng37b740c2010-07-24 00:39:05 +00002517 }
2518
2519 return BURRSort(left, right, SPQ);
2520}
2521
Andrew Trickb53a00d2011-04-13 00:38:32 +00002522void RegReductionPQBase::initNodes(std::vector<SUnit> &sunits) {
2523 SUnits = &sunits;
2524 // Add pseudo dependency edges for two-address nodes.
2525 AddPseudoTwoAddrDeps();
2526 // Reroute edges to nodes with multiple uses.
2527 if (!TracksRegPressure)
2528 PrescheduleNodesWithMultipleUses();
2529 // Calculate node priorities.
2530 CalculateSethiUllmanNumbers();
2531
2532 // For single block loops, mark nodes that look like canonical IV increments.
2533 if (scheduleDAG->BB->isSuccessor(scheduleDAG->BB)) {
2534 for (unsigned i = 0, e = sunits.size(); i != e; ++i) {
2535 initVRegCycle(&sunits[i]);
2536 }
2537 }
2538}
2539
Andrew Trick9ccce772011-01-14 21:11:41 +00002540//===----------------------------------------------------------------------===//
2541// Preschedule for Register Pressure
2542//===----------------------------------------------------------------------===//
2543
2544bool RegReductionPQBase::canClobber(const SUnit *SU, const SUnit *Op) {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002545 if (SU->isTwoAddress) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002546 unsigned Opc = SU->getNode()->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00002547 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +00002548 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +00002549 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002550 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +00002551 if (TID.getOperandConstraint(i+NumRes, TOI::TIED_TO) != -1) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002552 SDNode *DU = SU->getNode()->getOperand(i).getNode();
Dan Gohman46520a22008-06-21 19:18:17 +00002553 if (DU->getNodeId() != -1 &&
2554 Op->OrigNode == &(*SUnits)[DU->getNodeId()])
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002555 return true;
2556 }
2557 }
Evan Chengd38c22b2006-05-11 23:55:42 +00002558 }
Evan Chengd38c22b2006-05-11 23:55:42 +00002559 return false;
2560}
2561
Evan Chengf9891412007-12-20 09:25:31 +00002562/// canClobberPhysRegDefs - True if SU would clobber one of SuccSU's
Dan Gohmanea045202008-06-21 22:05:24 +00002563/// physical register defs.
Dan Gohmane955c482008-08-05 14:45:15 +00002564static bool canClobberPhysRegDefs(const SUnit *SuccSU, const SUnit *SU,
Evan Chengf9891412007-12-20 09:25:31 +00002565 const TargetInstrInfo *TII,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002566 const TargetRegisterInfo *TRI) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002567 SDNode *N = SuccSU->getNode();
Dan Gohman17059682008-07-17 19:10:17 +00002568 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
2569 const unsigned *ImpDefs = TII->get(N->getMachineOpcode()).getImplicitDefs();
Dan Gohmanea045202008-06-21 22:05:24 +00002570 assert(ImpDefs && "Caller should check hasPhysRegDefs");
Dan Gohmana366da12009-03-23 16:23:01 +00002571 for (const SDNode *SUNode = SU->getNode(); SUNode;
Chris Lattner11a33812010-12-23 17:24:32 +00002572 SUNode = SUNode->getGluedNode()) {
Dan Gohmana366da12009-03-23 16:23:01 +00002573 if (!SUNode->isMachineOpcode())
Evan Chengf9891412007-12-20 09:25:31 +00002574 continue;
Dan Gohmana366da12009-03-23 16:23:01 +00002575 const unsigned *SUImpDefs =
2576 TII->get(SUNode->getMachineOpcode()).getImplicitDefs();
2577 if (!SUImpDefs)
2578 return false;
2579 for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002580 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002581 if (VT == MVT::Glue || VT == MVT::Other)
Dan Gohmana366da12009-03-23 16:23:01 +00002582 continue;
2583 if (!N->hasAnyUseOfValue(i))
2584 continue;
2585 unsigned Reg = ImpDefs[i - NumDefs];
2586 for (;*SUImpDefs; ++SUImpDefs) {
2587 unsigned SUReg = *SUImpDefs;
2588 if (TRI->regsOverlap(Reg, SUReg))
2589 return true;
2590 }
Evan Chengf9891412007-12-20 09:25:31 +00002591 }
2592 }
2593 return false;
2594}
2595
Dan Gohman9a658d72009-03-24 00:49:12 +00002596/// PrescheduleNodesWithMultipleUses - Nodes with multiple uses
2597/// are not handled well by the general register pressure reduction
2598/// heuristics. When presented with code like this:
2599///
2600/// N
2601/// / |
2602/// / |
2603/// U store
2604/// |
2605/// ...
2606///
2607/// the heuristics tend to push the store up, but since the
2608/// operand of the store has another use (U), this would increase
2609/// the length of that other use (the U->N edge).
2610///
2611/// This function transforms code like the above to route U's
2612/// dependence through the store when possible, like this:
2613///
2614/// N
2615/// ||
2616/// ||
2617/// store
2618/// |
2619/// U
2620/// |
2621/// ...
2622///
2623/// This results in the store being scheduled immediately
2624/// after N, which shortens the U->N live range, reducing
2625/// register pressure.
2626///
Andrew Trick9ccce772011-01-14 21:11:41 +00002627void RegReductionPQBase::PrescheduleNodesWithMultipleUses() {
Dan Gohman9a658d72009-03-24 00:49:12 +00002628 // Visit all the nodes in topological order, working top-down.
2629 for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
2630 SUnit *SU = &(*SUnits)[i];
2631 // For now, only look at nodes with no data successors, such as stores.
2632 // These are especially important, due to the heuristics in
2633 // getNodePriority for nodes with no data successors.
2634 if (SU->NumSuccs != 0)
2635 continue;
2636 // For now, only look at nodes with exactly one data predecessor.
2637 if (SU->NumPreds != 1)
2638 continue;
2639 // Avoid prescheduling copies to virtual registers, which don't behave
2640 // like other nodes from the perspective of scheduling heuristics.
2641 if (SDNode *N = SU->getNode())
2642 if (N->getOpcode() == ISD::CopyToReg &&
2643 TargetRegisterInfo::isVirtualRegister
2644 (cast<RegisterSDNode>(N->getOperand(1))->getReg()))
2645 continue;
2646
2647 // Locate the single data predecessor.
2648 SUnit *PredSU = 0;
2649 for (SUnit::const_pred_iterator II = SU->Preds.begin(),
2650 EE = SU->Preds.end(); II != EE; ++II)
2651 if (!II->isCtrl()) {
2652 PredSU = II->getSUnit();
2653 break;
2654 }
2655 assert(PredSU);
2656
2657 // Don't rewrite edges that carry physregs, because that requires additional
2658 // support infrastructure.
2659 if (PredSU->hasPhysRegDefs)
2660 continue;
2661 // Short-circuit the case where SU is PredSU's only data successor.
2662 if (PredSU->NumSuccs == 1)
2663 continue;
2664 // Avoid prescheduling to copies from virtual registers, which don't behave
Andrew Trickd0548ae2011-02-04 03:18:17 +00002665 // like other nodes from the perspective of scheduling heuristics.
Dan Gohman9a658d72009-03-24 00:49:12 +00002666 if (SDNode *N = SU->getNode())
2667 if (N->getOpcode() == ISD::CopyFromReg &&
2668 TargetRegisterInfo::isVirtualRegister
2669 (cast<RegisterSDNode>(N->getOperand(1))->getReg()))
2670 continue;
2671
2672 // Perform checks on the successors of PredSU.
2673 for (SUnit::const_succ_iterator II = PredSU->Succs.begin(),
2674 EE = PredSU->Succs.end(); II != EE; ++II) {
2675 SUnit *PredSuccSU = II->getSUnit();
2676 if (PredSuccSU == SU) continue;
2677 // If PredSU has another successor with no data successors, for
2678 // now don't attempt to choose either over the other.
2679 if (PredSuccSU->NumSuccs == 0)
2680 goto outer_loop_continue;
2681 // Don't break physical register dependencies.
2682 if (SU->hasPhysRegClobbers && PredSuccSU->hasPhysRegDefs)
2683 if (canClobberPhysRegDefs(PredSuccSU, SU, TII, TRI))
2684 goto outer_loop_continue;
2685 // Don't introduce graph cycles.
2686 if (scheduleDAG->IsReachable(SU, PredSuccSU))
2687 goto outer_loop_continue;
2688 }
2689
2690 // Ok, the transformation is safe and the heuristics suggest it is
2691 // profitable. Update the graph.
Evan Chengbdd062d2010-05-20 06:13:19 +00002692 DEBUG(dbgs() << " Prescheduling SU #" << SU->NodeNum
2693 << " next to PredSU #" << PredSU->NodeNum
Chris Lattner4dc3edd2009-08-23 06:35:02 +00002694 << " to guide scheduling in the presence of multiple uses\n");
Dan Gohman9a658d72009-03-24 00:49:12 +00002695 for (unsigned i = 0; i != PredSU->Succs.size(); ++i) {
2696 SDep Edge = PredSU->Succs[i];
2697 assert(!Edge.isAssignedRegDep());
2698 SUnit *SuccSU = Edge.getSUnit();
2699 if (SuccSU != SU) {
2700 Edge.setSUnit(PredSU);
2701 scheduleDAG->RemovePred(SuccSU, Edge);
2702 scheduleDAG->AddPred(SU, Edge);
2703 Edge.setSUnit(SU);
2704 scheduleDAG->AddPred(SuccSU, Edge);
2705 --i;
2706 }
2707 }
2708 outer_loop_continue:;
2709 }
2710}
2711
Evan Chengd38c22b2006-05-11 23:55:42 +00002712/// AddPseudoTwoAddrDeps - If two nodes share an operand and one of them uses
2713/// it as a def&use operand. Add a pseudo control edge from it to the other
2714/// node (if it won't create a cycle) so the two-address one will be scheduled
Evan Chenga5e595d2007-09-28 22:32:30 +00002715/// first (lower in the schedule). If both nodes are two-address, favor the
2716/// one that has a CopyToReg use (more likely to be a loop induction update).
2717/// If both are two-address, but one is commutable while the other is not
2718/// commutable, favor the one that's not commutable.
Andrew Trick9ccce772011-01-14 21:11:41 +00002719void RegReductionPQBase::AddPseudoTwoAddrDeps() {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002720 for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
Dan Gohmane955c482008-08-05 14:45:15 +00002721 SUnit *SU = &(*SUnits)[i];
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002722 if (!SU->isTwoAddress)
2723 continue;
2724
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002725 SDNode *Node = SU->getNode();
Chris Lattner11a33812010-12-23 17:24:32 +00002726 if (!Node || !Node->isMachineOpcode() || SU->getNode()->getGluedNode())
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002727 continue;
2728
Evan Cheng6c1414f2010-10-29 18:09:28 +00002729 bool isLiveOut = hasOnlyLiveOutUses(SU);
Dan Gohman17059682008-07-17 19:10:17 +00002730 unsigned Opc = Node->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00002731 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +00002732 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +00002733 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002734 for (unsigned j = 0; j != NumOps; ++j) {
Dan Gohman82016c22008-11-19 02:00:32 +00002735 if (TID.getOperandConstraint(j+NumRes, TOI::TIED_TO) == -1)
2736 continue;
2737 SDNode *DU = SU->getNode()->getOperand(j).getNode();
2738 if (DU->getNodeId() == -1)
2739 continue;
2740 const SUnit *DUSU = &(*SUnits)[DU->getNodeId()];
2741 if (!DUSU) continue;
2742 for (SUnit::const_succ_iterator I = DUSU->Succs.begin(),
2743 E = DUSU->Succs.end(); I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00002744 if (I->isCtrl()) continue;
2745 SUnit *SuccSU = I->getSUnit();
Dan Gohman82016c22008-11-19 02:00:32 +00002746 if (SuccSU == SU)
Evan Cheng1bf166312007-11-09 01:27:11 +00002747 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00002748 // Be conservative. Ignore if nodes aren't at roughly the same
2749 // depth and height.
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002750 if (SuccSU->getHeight() < SU->getHeight() &&
2751 (SU->getHeight() - SuccSU->getHeight()) > 1)
Dan Gohman82016c22008-11-19 02:00:32 +00002752 continue;
Dan Gohmaneefba6b2009-04-16 20:59:02 +00002753 // Skip past COPY_TO_REGCLASS nodes, so that the pseudo edge
2754 // constrains whatever is using the copy, instead of the copy
2755 // itself. In the case that the copy is coalesced, this
2756 // preserves the intent of the pseudo two-address heurietics.
2757 while (SuccSU->Succs.size() == 1 &&
2758 SuccSU->getNode()->isMachineOpcode() &&
2759 SuccSU->getNode()->getMachineOpcode() ==
Chris Lattnerb06015a2010-02-09 19:54:29 +00002760 TargetOpcode::COPY_TO_REGCLASS)
Dan Gohmaneefba6b2009-04-16 20:59:02 +00002761 SuccSU = SuccSU->Succs.front().getSUnit();
2762 // Don't constrain non-instruction nodes.
Dan Gohman82016c22008-11-19 02:00:32 +00002763 if (!SuccSU->getNode() || !SuccSU->getNode()->isMachineOpcode())
2764 continue;
2765 // Don't constrain nodes with physical register defs if the
2766 // predecessor can clobber them.
Dan Gohmanf3746cb2009-03-24 00:50:07 +00002767 if (SuccSU->hasPhysRegDefs && SU->hasPhysRegClobbers) {
Dan Gohman82016c22008-11-19 02:00:32 +00002768 if (canClobberPhysRegDefs(SuccSU, SU, TII, TRI))
Evan Cheng5924bf72007-09-25 01:54:36 +00002769 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00002770 }
Dan Gohman3027bb62009-04-16 20:57:10 +00002771 // Don't constrain EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG;
2772 // these may be coalesced away. We want them close to their uses.
Dan Gohman82016c22008-11-19 02:00:32 +00002773 unsigned SuccOpc = SuccSU->getNode()->getMachineOpcode();
Chris Lattnerb06015a2010-02-09 19:54:29 +00002774 if (SuccOpc == TargetOpcode::EXTRACT_SUBREG ||
2775 SuccOpc == TargetOpcode::INSERT_SUBREG ||
2776 SuccOpc == TargetOpcode::SUBREG_TO_REG)
Dan Gohman82016c22008-11-19 02:00:32 +00002777 continue;
2778 if ((!canClobber(SuccSU, DUSU) ||
Evan Cheng6c1414f2010-10-29 18:09:28 +00002779 (isLiveOut && !hasOnlyLiveOutUses(SuccSU)) ||
Dan Gohman82016c22008-11-19 02:00:32 +00002780 (!SU->isCommutable && SuccSU->isCommutable)) &&
2781 !scheduleDAG->IsReachable(SuccSU, SU)) {
Evan Chengbdd062d2010-05-20 06:13:19 +00002782 DEBUG(dbgs() << " Adding a pseudo-two-addr edge from SU #"
Chris Lattner4dc3edd2009-08-23 06:35:02 +00002783 << SU->NodeNum << " to SU #" << SuccSU->NodeNum << "\n");
Dan Gohman79c35162009-01-06 01:19:04 +00002784 scheduleDAG->AddPred(SU, SDep(SuccSU, SDep::Order, /*Latency=*/0,
Dan Gohmanbf8e5202009-01-06 01:28:56 +00002785 /*Reg=*/0, /*isNormalMemory=*/false,
2786 /*isMustAlias=*/false,
Dan Gohman2d170892008-12-09 22:54:47 +00002787 /*isArtificial=*/true));
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002788 }
2789 }
2790 }
2791 }
Evan Chengd38c22b2006-05-11 23:55:42 +00002792}
2793
Roman Levenstein30d09512008-03-27 09:44:37 +00002794/// LimitedSumOfUnscheduledPredsOfSuccs - Compute the sum of the unscheduled
Roman Levensteinbc674502008-03-27 09:14:57 +00002795/// predecessors of the successors of the SUnit SU. Stop when the provided
2796/// limit is exceeded.
Andrew Trick2085a962010-12-21 22:25:04 +00002797static unsigned LimitedSumOfUnscheduledPredsOfSuccs(const SUnit *SU,
Roman Levensteinbc674502008-03-27 09:14:57 +00002798 unsigned Limit) {
2799 unsigned Sum = 0;
2800 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
2801 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00002802 const SUnit *SuccSU = I->getSUnit();
Roman Levensteinbc674502008-03-27 09:14:57 +00002803 for (SUnit::const_pred_iterator II = SuccSU->Preds.begin(),
2804 EE = SuccSU->Preds.end(); II != EE; ++II) {
Dan Gohman2d170892008-12-09 22:54:47 +00002805 SUnit *PredSU = II->getSUnit();
Evan Cheng16d72072008-03-29 18:34:22 +00002806 if (!PredSU->isScheduled)
2807 if (++Sum > Limit)
2808 return Sum;
Roman Levensteinbc674502008-03-27 09:14:57 +00002809 }
2810 }
2811 return Sum;
2812}
2813
Evan Chengd38c22b2006-05-11 23:55:42 +00002814
2815// Top down
2816bool td_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002817 if (int res = checkSpecialNodes(left, right))
2818 return res < 0;
2819
Evan Cheng6730f032007-01-08 23:55:53 +00002820 unsigned LPriority = SPQ->getNodePriority(left);
2821 unsigned RPriority = SPQ->getNodePriority(right);
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002822 bool LIsTarget = left->getNode() && left->getNode()->isMachineOpcode();
2823 bool RIsTarget = right->getNode() && right->getNode()->isMachineOpcode();
Evan Chengd38c22b2006-05-11 23:55:42 +00002824 bool LIsFloater = LIsTarget && left->NumPreds == 0;
2825 bool RIsFloater = RIsTarget && right->NumPreds == 0;
Roman Levensteinbc674502008-03-27 09:14:57 +00002826 unsigned LBonus = (LimitedSumOfUnscheduledPredsOfSuccs(left,1) == 1) ? 2 : 0;
2827 unsigned RBonus = (LimitedSumOfUnscheduledPredsOfSuccs(right,1) == 1) ? 2 : 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00002828
2829 if (left->NumSuccs == 0 && right->NumSuccs != 0)
2830 return false;
2831 else if (left->NumSuccs != 0 && right->NumSuccs == 0)
2832 return true;
2833
Evan Chengd38c22b2006-05-11 23:55:42 +00002834 if (LIsFloater)
2835 LBonus -= 2;
2836 if (RIsFloater)
2837 RBonus -= 2;
2838 if (left->NumSuccs == 1)
2839 LBonus += 2;
2840 if (right->NumSuccs == 1)
2841 RBonus += 2;
2842
Evan Cheng73bdf042008-03-01 00:39:47 +00002843 if (LPriority+LBonus != RPriority+RBonus)
2844 return LPriority+LBonus < RPriority+RBonus;
Anton Korobeynikov035eaac2008-02-20 11:10:28 +00002845
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002846 if (left->getDepth() != right->getDepth())
2847 return left->getDepth() < right->getDepth();
Evan Cheng73bdf042008-03-01 00:39:47 +00002848
2849 if (left->NumSuccsLeft != right->NumSuccsLeft)
2850 return left->NumSuccsLeft > right->NumSuccsLeft;
2851
Andrew Trick2085a962010-12-21 22:25:04 +00002852 assert(left->NodeQueueId && right->NodeQueueId &&
Roman Levenstein6b371142008-04-29 09:07:59 +00002853 "NodeQueueId cannot be zero");
2854 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00002855}
2856
Evan Chengd38c22b2006-05-11 23:55:42 +00002857//===----------------------------------------------------------------------===//
2858// Public Constructor Functions
2859//===----------------------------------------------------------------------===//
2860
Dan Gohmandfaf6462009-02-11 04:27:20 +00002861llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002862llvm::createBURRListDAGScheduler(SelectionDAGISel *IS,
2863 CodeGenOpt::Level OptLevel) {
Dan Gohman619ef482009-01-15 19:20:50 +00002864 const TargetMachine &TM = IS->TM;
2865 const TargetInstrInfo *TII = TM.getInstrInfo();
2866 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Andrew Trick2085a962010-12-21 22:25:04 +00002867
Evan Chenga77f3d32010-07-21 06:09:07 +00002868 BURegReductionPriorityQueue *PQ =
Evan Chengbf32e542010-07-22 06:24:48 +00002869 new BURegReductionPriorityQueue(*IS->MF, false, TII, TRI, 0);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002870 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
Evan Cheng7e4abde2008-07-02 09:23:51 +00002871 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00002872 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00002873}
2874
Dan Gohmandfaf6462009-02-11 04:27:20 +00002875llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002876llvm::createTDRRListDAGScheduler(SelectionDAGISel *IS,
2877 CodeGenOpt::Level OptLevel) {
Dan Gohman619ef482009-01-15 19:20:50 +00002878 const TargetMachine &TM = IS->TM;
2879 const TargetInstrInfo *TII = TM.getInstrInfo();
2880 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Andrew Trick2085a962010-12-21 22:25:04 +00002881
Evan Chenga77f3d32010-07-21 06:09:07 +00002882 TDRegReductionPriorityQueue *PQ =
2883 new TDRegReductionPriorityQueue(*IS->MF, false, TII, TRI, 0);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002884 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
Dan Gohman3f656df2008-11-20 02:45:51 +00002885 PQ->setScheduleDAG(SD);
2886 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00002887}
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002888
2889llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002890llvm::createSourceListDAGScheduler(SelectionDAGISel *IS,
2891 CodeGenOpt::Level OptLevel) {
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002892 const TargetMachine &TM = IS->TM;
2893 const TargetInstrInfo *TII = TM.getInstrInfo();
2894 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Andrew Trick2085a962010-12-21 22:25:04 +00002895
Evan Chenga77f3d32010-07-21 06:09:07 +00002896 SrcRegReductionPriorityQueue *PQ =
Evan Chengbf32e542010-07-22 06:24:48 +00002897 new SrcRegReductionPriorityQueue(*IS->MF, false, TII, TRI, 0);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002898 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
Evan Chengbdd062d2010-05-20 06:13:19 +00002899 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00002900 return SD;
Evan Chengbdd062d2010-05-20 06:13:19 +00002901}
2902
2903llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002904llvm::createHybridListDAGScheduler(SelectionDAGISel *IS,
2905 CodeGenOpt::Level OptLevel) {
Evan Chengbdd062d2010-05-20 06:13:19 +00002906 const TargetMachine &TM = IS->TM;
2907 const TargetInstrInfo *TII = TM.getInstrInfo();
2908 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Evan Chenga77f3d32010-07-21 06:09:07 +00002909 const TargetLowering *TLI = &IS->getTargetLowering();
Andrew Trick2085a962010-12-21 22:25:04 +00002910
Evan Chenga77f3d32010-07-21 06:09:07 +00002911 HybridBURRPriorityQueue *PQ =
Evan Chengdf907f42010-07-23 22:39:59 +00002912 new HybridBURRPriorityQueue(*IS->MF, true, TII, TRI, TLI);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002913
2914 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, true, PQ, OptLevel);
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002915 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00002916 return SD;
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002917}
Evan Cheng37b740c2010-07-24 00:39:05 +00002918
2919llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002920llvm::createILPListDAGScheduler(SelectionDAGISel *IS,
2921 CodeGenOpt::Level OptLevel) {
Evan Cheng37b740c2010-07-24 00:39:05 +00002922 const TargetMachine &TM = IS->TM;
2923 const TargetInstrInfo *TII = TM.getInstrInfo();
2924 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
2925 const TargetLowering *TLI = &IS->getTargetLowering();
Andrew Trick2085a962010-12-21 22:25:04 +00002926
Evan Cheng37b740c2010-07-24 00:39:05 +00002927 ILPBURRPriorityQueue *PQ =
2928 new ILPBURRPriorityQueue(*IS->MF, true, TII, TRI, TLI);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002929 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, true, PQ, OptLevel);
Evan Cheng37b740c2010-07-24 00:39:05 +00002930 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00002931 return SD;
Evan Cheng37b740c2010-07-24 00:39:05 +00002932}