blob: daf22a13c44492ef9ad6d56c8b4d34d4502ed3ca [file] [log] [blame]
Hal Finkel27774d92014-03-13 07:58:58 +00001//===- PPCInstrVSX.td - The PowerPC VSX Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the VSX extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Bill Schmidtfe723b92015-04-27 19:57:34 +000014// *********************************** NOTE ***********************************
15// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing **
16// ** which VMX and VSX instructions are lane-sensitive and which are not. **
17// ** A lane-sensitive instruction relies, implicitly or explicitly, on **
18// ** whether lanes are numbered from left to right. An instruction like **
19// ** VADDFP is not lane-sensitive, because each lane of the result vector **
20// ** relies only on the corresponding lane of the source vectors. However, **
21// ** an instruction like VMULESB is lane-sensitive, because "even" and **
22// ** "odd" lanes are different for big-endian and little-endian numbering. **
23// ** **
24// ** When adding new VMX and VSX instructions, please consider whether they **
25// ** are lane-sensitive. If so, they must be added to a switch statement **
26// ** in PPCVSXSwapRemoval::gatherVectorInstructions(). **
27// ****************************************************************************
28
Hal Finkel27774d92014-03-13 07:58:58 +000029def PPCRegVSRCAsmOperand : AsmOperandClass {
30 let Name = "RegVSRC"; let PredicateMethod = "isVSRegNumber";
31}
32def vsrc : RegisterOperand<VSRC> {
33 let ParserMatchClass = PPCRegVSRCAsmOperand;
34}
35
Hal Finkel19be5062014-03-29 05:29:01 +000036def PPCRegVSFRCAsmOperand : AsmOperandClass {
37 let Name = "RegVSFRC"; let PredicateMethod = "isVSRegNumber";
38}
39def vsfrc : RegisterOperand<VSFRC> {
40 let ParserMatchClass = PPCRegVSFRCAsmOperand;
41}
42
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +000043def PPCRegVSSRCAsmOperand : AsmOperandClass {
44 let Name = "RegVSSRC"; let PredicateMethod = "isVSRegNumber";
45}
46def vssrc : RegisterOperand<VSSRC> {
47 let ParserMatchClass = PPCRegVSSRCAsmOperand;
48}
49
Bill Schmidtfae5d712014-12-09 16:35:51 +000050// Little-endian-specific nodes.
51def SDT_PPClxvd2x : SDTypeProfile<1, 1, [
52 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
53]>;
54def SDT_PPCstxvd2x : SDTypeProfile<0, 2, [
55 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
56]>;
57def SDT_PPCxxswapd : SDTypeProfile<1, 1, [
58 SDTCisSameAs<0, 1>
59]>;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +000060def SDTVecConv : SDTypeProfile<1, 2, [
61 SDTCisVec<0>, SDTCisVec<1>, SDTCisPtrTy<2>
62]>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000063
64def PPClxvd2x : SDNode<"PPCISD::LXVD2X", SDT_PPClxvd2x,
65 [SDNPHasChain, SDNPMayLoad]>;
66def PPCstxvd2x : SDNode<"PPCISD::STXVD2X", SDT_PPCstxvd2x,
67 [SDNPHasChain, SDNPMayStore]>;
68def PPCxxswapd : SDNode<"PPCISD::XXSWAPD", SDT_PPCxxswapd, [SDNPHasChain]>;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +000069def PPCmfvsr : SDNode<"PPCISD::MFVSR", SDTUnaryOp, []>;
70def PPCmtvsra : SDNode<"PPCISD::MTVSRA", SDTUnaryOp, []>;
71def PPCmtvsrz : SDNode<"PPCISD::MTVSRZ", SDTUnaryOp, []>;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +000072def PPCsvec2fp : SDNode<"PPCISD::SINT_VEC_TO_FP", SDTVecConv, []>;
73def PPCuvec2fp: SDNode<"PPCISD::UINT_VEC_TO_FP", SDTVecConv, []>;
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +000074def PPCswapNoChain : SDNode<"PPCISD::SWAP_NO_CHAIN", SDT_PPCxxswapd>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000075
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000076multiclass XX3Form_Rcr<bits<6> opcode, bits<7> xo, string asmbase,
77 string asmstr, InstrItinClass itin, Intrinsic Int,
78 ValueType OutTy, ValueType InTy> {
Hal Finkel27774d92014-03-13 07:58:58 +000079 let BaseName = asmbase in {
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000080 def NAME : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +000081 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000082 [(set OutTy:$XT, (Int InTy:$XA, InTy:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +000083 let Defs = [CR6] in
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000084 def o : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +000085 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000086 [(set InTy:$XT,
87 (InTy (PPCvcmp_o InTy:$XA, InTy:$XB, xo)))]>,
88 isDOT;
Hal Finkel27774d92014-03-13 07:58:58 +000089 }
90}
91
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000092// Instruction form with a single input register for instructions such as
93// XXPERMDI. The reason for defining this is that specifying multiple chained
94// operands (such as loads) to an instruction will perform both chained
95// operations rather than coalescing them into a single register - even though
96// the source memory location is the same. This simply forces the instruction
97// to use the same register for both inputs.
98// For example, an output DAG such as this:
99// (XXPERMDI (LXSIBZX xoaddr:$src), (LXSIBZX xoaddr:$src ), 0))
100// would result in two load instructions emitted and used as separate inputs
101// to the XXPERMDI instruction.
102class XX3Form_2s<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
103 InstrItinClass itin, list<dag> pattern>
104 : XX3Form_2<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
105 let XB = XA;
106}
107
Eric Christopher1b8e7632014-05-22 01:07:24 +0000108def HasVSX : Predicate<"PPCSubTarget->hasVSX()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000109def IsLittleEndian : Predicate<"PPCSubTarget->isLittleEndian()">;
110def IsBigEndian : Predicate<"!PPCSubTarget->isLittleEndian()">;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000111def HasOnlySwappingMemOps : Predicate<"!PPCSubTarget->hasP9Vector()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000112
Hal Finkel27774d92014-03-13 07:58:58 +0000113let Predicates = [HasVSX] in {
114let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000115let UseVSXReg = 1 in {
Craig Topperc50d64b2014-11-26 00:46:26 +0000116let hasSideEffects = 0 in { // VSX instructions don't have side effects.
Hal Finkel27774d92014-03-13 07:58:58 +0000117let Uses = [RM] in {
118
119 // Load indexed instructions
Hal Finkel6a778fb2015-03-11 23:28:38 +0000120 let mayLoad = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +0000121 let CodeSize = 3 in
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000122 def LXSDX : XX1Form<31, 588,
Hal Finkel19be5062014-03-29 05:29:01 +0000123 (outs vsfrc:$XT), (ins memrr:$src),
Hal Finkel27774d92014-03-13 07:58:58 +0000124 "lxsdx $XT, $src", IIC_LdStLFD,
125 [(set f64:$XT, (load xoaddr:$src))]>;
126
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000127 let Predicates = [HasVSX, HasOnlySwappingMemOps] in
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000128 def LXVD2X : XX1Form<31, 844,
Hal Finkel27774d92014-03-13 07:58:58 +0000129 (outs vsrc:$XT), (ins memrr:$src),
130 "lxvd2x $XT, $src", IIC_LdStLFD,
Bill Schmidt72954782014-11-12 04:19:40 +0000131 [(set v2f64:$XT, (int_ppc_vsx_lxvd2x xoaddr:$src))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000132
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000133 def LXVDSX : XX1Form<31, 332,
Hal Finkel27774d92014-03-13 07:58:58 +0000134 (outs vsrc:$XT), (ins memrr:$src),
135 "lxvdsx $XT, $src", IIC_LdStLFD, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000136
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000137 let Predicates = [HasVSX, HasOnlySwappingMemOps] in
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000138 def LXVW4X : XX1Form<31, 780,
Hal Finkel27774d92014-03-13 07:58:58 +0000139 (outs vsrc:$XT), (ins memrr:$src),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000140 "lxvw4x $XT, $src", IIC_LdStLFD,
Nemanja Ivanovicb8e30d62016-11-22 19:02:07 +0000141 []>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000142 } // mayLoad
Hal Finkel27774d92014-03-13 07:58:58 +0000143
144 // Store indexed instructions
145 let mayStore = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +0000146 let CodeSize = 3 in
Hal Finkel27774d92014-03-13 07:58:58 +0000147 def STXSDX : XX1Form<31, 716,
Hal Finkel19be5062014-03-29 05:29:01 +0000148 (outs), (ins vsfrc:$XT, memrr:$dst),
Hal Finkel27774d92014-03-13 07:58:58 +0000149 "stxsdx $XT, $dst", IIC_LdStSTFD,
150 [(store f64:$XT, xoaddr:$dst)]>;
151
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000152 let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +0000153 // The behaviour of this instruction is endianness-specific so we provide no
154 // pattern to match it without considering endianness.
Hal Finkel27774d92014-03-13 07:58:58 +0000155 def STXVD2X : XX1Form<31, 972,
156 (outs), (ins vsrc:$XT, memrr:$dst),
157 "stxvd2x $XT, $dst", IIC_LdStSTFD,
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +0000158 []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000159
160 def STXVW4X : XX1Form<31, 908,
161 (outs), (ins vsrc:$XT, memrr:$dst),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000162 "stxvw4x $XT, $dst", IIC_LdStSTFD,
Nemanja Ivanovicb8e30d62016-11-22 19:02:07 +0000163 []>;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000164 }
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000165 } // mayStore
Hal Finkel27774d92014-03-13 07:58:58 +0000166
167 // Add/Mul Instructions
168 let isCommutable = 1 in {
169 def XSADDDP : XX3Form<60, 32,
Hal Finkel19be5062014-03-29 05:29:01 +0000170 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000171 "xsadddp $XT, $XA, $XB", IIC_VecFP,
172 [(set f64:$XT, (fadd f64:$XA, f64:$XB))]>;
173 def XSMULDP : XX3Form<60, 48,
Hal Finkel19be5062014-03-29 05:29:01 +0000174 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000175 "xsmuldp $XT, $XA, $XB", IIC_VecFP,
176 [(set f64:$XT, (fmul f64:$XA, f64:$XB))]>;
177
178 def XVADDDP : XX3Form<60, 96,
179 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
180 "xvadddp $XT, $XA, $XB", IIC_VecFP,
181 [(set v2f64:$XT, (fadd v2f64:$XA, v2f64:$XB))]>;
182
183 def XVADDSP : XX3Form<60, 64,
184 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
185 "xvaddsp $XT, $XA, $XB", IIC_VecFP,
186 [(set v4f32:$XT, (fadd v4f32:$XA, v4f32:$XB))]>;
187
188 def XVMULDP : XX3Form<60, 112,
189 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
190 "xvmuldp $XT, $XA, $XB", IIC_VecFP,
191 [(set v2f64:$XT, (fmul v2f64:$XA, v2f64:$XB))]>;
192
193 def XVMULSP : XX3Form<60, 80,
194 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
195 "xvmulsp $XT, $XA, $XB", IIC_VecFP,
196 [(set v4f32:$XT, (fmul v4f32:$XA, v4f32:$XB))]>;
197 }
198
199 // Subtract Instructions
200 def XSSUBDP : XX3Form<60, 40,
Hal Finkel19be5062014-03-29 05:29:01 +0000201 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000202 "xssubdp $XT, $XA, $XB", IIC_VecFP,
203 [(set f64:$XT, (fsub f64:$XA, f64:$XB))]>;
204
205 def XVSUBDP : XX3Form<60, 104,
206 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
207 "xvsubdp $XT, $XA, $XB", IIC_VecFP,
208 [(set v2f64:$XT, (fsub v2f64:$XA, v2f64:$XB))]>;
209 def XVSUBSP : XX3Form<60, 72,
210 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
211 "xvsubsp $XT, $XA, $XB", IIC_VecFP,
212 [(set v4f32:$XT, (fsub v4f32:$XA, v4f32:$XB))]>;
213
214 // FMA Instructions
Hal Finkel25e04542014-03-25 18:55:11 +0000215 let BaseName = "XSMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000216 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000217 def XSMADDADP : XX3Form<60, 33,
Hal Finkel19be5062014-03-29 05:29:01 +0000218 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000219 "xsmaddadp $XT, $XA, $XB", IIC_VecFP,
220 [(set f64:$XT, (fma f64:$XA, f64:$XB, f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000221 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
222 AltVSXFMARel;
223 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000224 def XSMADDMDP : XX3Form<60, 41,
Hal Finkel19be5062014-03-29 05:29:01 +0000225 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000226 "xsmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000227 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
228 AltVSXFMARel;
229 }
Hal Finkel27774d92014-03-13 07:58:58 +0000230
Hal Finkel25e04542014-03-25 18:55:11 +0000231 let BaseName = "XSMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000232 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000233 def XSMSUBADP : XX3Form<60, 49,
Hal Finkel19be5062014-03-29 05:29:01 +0000234 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000235 "xsmsubadp $XT, $XA, $XB", IIC_VecFP,
236 [(set f64:$XT, (fma f64:$XA, f64:$XB, (fneg f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000237 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
238 AltVSXFMARel;
239 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000240 def XSMSUBMDP : XX3Form<60, 57,
Hal Finkel19be5062014-03-29 05:29:01 +0000241 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000242 "xsmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000243 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
244 AltVSXFMARel;
245 }
Hal Finkel27774d92014-03-13 07:58:58 +0000246
Hal Finkel25e04542014-03-25 18:55:11 +0000247 let BaseName = "XSNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000248 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000249 def XSNMADDADP : XX3Form<60, 161,
Hal Finkel19be5062014-03-29 05:29:01 +0000250 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000251 "xsnmaddadp $XT, $XA, $XB", IIC_VecFP,
252 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000253 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
254 AltVSXFMARel;
255 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000256 def XSNMADDMDP : XX3Form<60, 169,
Hal Finkel19be5062014-03-29 05:29:01 +0000257 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000258 "xsnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000259 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
260 AltVSXFMARel;
261 }
Hal Finkel27774d92014-03-13 07:58:58 +0000262
Hal Finkel25e04542014-03-25 18:55:11 +0000263 let BaseName = "XSNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000264 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000265 def XSNMSUBADP : XX3Form<60, 177,
Hal Finkel19be5062014-03-29 05:29:01 +0000266 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000267 "xsnmsubadp $XT, $XA, $XB", IIC_VecFP,
268 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, (fneg f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000269 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
270 AltVSXFMARel;
271 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000272 def XSNMSUBMDP : XX3Form<60, 185,
Hal Finkel19be5062014-03-29 05:29:01 +0000273 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000274 "xsnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000275 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
276 AltVSXFMARel;
277 }
Hal Finkel27774d92014-03-13 07:58:58 +0000278
Hal Finkel25e04542014-03-25 18:55:11 +0000279 let BaseName = "XVMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000280 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000281 def XVMADDADP : XX3Form<60, 97,
282 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
283 "xvmaddadp $XT, $XA, $XB", IIC_VecFP,
284 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000285 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
286 AltVSXFMARel;
287 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000288 def XVMADDMDP : XX3Form<60, 105,
289 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
290 "xvmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000291 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
292 AltVSXFMARel;
293 }
Hal Finkel27774d92014-03-13 07:58:58 +0000294
Hal Finkel25e04542014-03-25 18:55:11 +0000295 let BaseName = "XVMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000296 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000297 def XVMADDASP : XX3Form<60, 65,
298 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
299 "xvmaddasp $XT, $XA, $XB", IIC_VecFP,
300 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000301 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
302 AltVSXFMARel;
303 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000304 def XVMADDMSP : XX3Form<60, 73,
305 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
306 "xvmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000307 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
308 AltVSXFMARel;
309 }
Hal Finkel27774d92014-03-13 07:58:58 +0000310
Hal Finkel25e04542014-03-25 18:55:11 +0000311 let BaseName = "XVMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000312 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000313 def XVMSUBADP : XX3Form<60, 113,
314 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
315 "xvmsubadp $XT, $XA, $XB", IIC_VecFP,
316 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000317 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
318 AltVSXFMARel;
319 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000320 def XVMSUBMDP : XX3Form<60, 121,
321 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
322 "xvmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000323 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
324 AltVSXFMARel;
325 }
Hal Finkel27774d92014-03-13 07:58:58 +0000326
Hal Finkel25e04542014-03-25 18:55:11 +0000327 let BaseName = "XVMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000328 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000329 def XVMSUBASP : XX3Form<60, 81,
330 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
331 "xvmsubasp $XT, $XA, $XB", IIC_VecFP,
332 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000333 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
334 AltVSXFMARel;
335 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000336 def XVMSUBMSP : XX3Form<60, 89,
337 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
338 "xvmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000339 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
340 AltVSXFMARel;
341 }
Hal Finkel27774d92014-03-13 07:58:58 +0000342
Hal Finkel25e04542014-03-25 18:55:11 +0000343 let BaseName = "XVNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000344 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000345 def XVNMADDADP : XX3Form<60, 225,
346 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
347 "xvnmaddadp $XT, $XA, $XB", IIC_VecFP,
348 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000349 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
350 AltVSXFMARel;
351 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000352 def XVNMADDMDP : XX3Form<60, 233,
353 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
354 "xvnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000355 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
356 AltVSXFMARel;
357 }
Hal Finkel27774d92014-03-13 07:58:58 +0000358
Hal Finkel25e04542014-03-25 18:55:11 +0000359 let BaseName = "XVNMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000360 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000361 def XVNMADDASP : XX3Form<60, 193,
362 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
363 "xvnmaddasp $XT, $XA, $XB", IIC_VecFP,
364 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000365 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
366 AltVSXFMARel;
367 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000368 def XVNMADDMSP : XX3Form<60, 201,
369 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
370 "xvnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000371 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
372 AltVSXFMARel;
373 }
Hal Finkel27774d92014-03-13 07:58:58 +0000374
Hal Finkel25e04542014-03-25 18:55:11 +0000375 let BaseName = "XVNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000376 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000377 def XVNMSUBADP : XX3Form<60, 241,
378 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
379 "xvnmsubadp $XT, $XA, $XB", IIC_VecFP,
380 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000381 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
382 AltVSXFMARel;
383 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000384 def XVNMSUBMDP : XX3Form<60, 249,
385 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
386 "xvnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000387 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
388 AltVSXFMARel;
389 }
Hal Finkel27774d92014-03-13 07:58:58 +0000390
Hal Finkel25e04542014-03-25 18:55:11 +0000391 let BaseName = "XVNMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000392 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000393 def XVNMSUBASP : XX3Form<60, 209,
394 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
395 "xvnmsubasp $XT, $XA, $XB", IIC_VecFP,
396 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000397 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
398 AltVSXFMARel;
399 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000400 def XVNMSUBMSP : XX3Form<60, 217,
401 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
402 "xvnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000403 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
404 AltVSXFMARel;
405 }
Hal Finkel27774d92014-03-13 07:58:58 +0000406
407 // Division Instructions
408 def XSDIVDP : XX3Form<60, 56,
Hal Finkel19be5062014-03-29 05:29:01 +0000409 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000410 "xsdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000411 [(set f64:$XT, (fdiv f64:$XA, f64:$XB))]>;
412 def XSSQRTDP : XX2Form<60, 75,
Hal Finkel19be5062014-03-29 05:29:01 +0000413 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000414 "xssqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000415 [(set f64:$XT, (fsqrt f64:$XB))]>;
416
417 def XSREDP : XX2Form<60, 90,
Hal Finkel19be5062014-03-29 05:29:01 +0000418 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000419 "xsredp $XT, $XB", IIC_VecFP,
420 [(set f64:$XT, (PPCfre f64:$XB))]>;
421 def XSRSQRTEDP : XX2Form<60, 74,
Hal Finkel19be5062014-03-29 05:29:01 +0000422 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000423 "xsrsqrtedp $XT, $XB", IIC_VecFP,
424 [(set f64:$XT, (PPCfrsqrte f64:$XB))]>;
425
426 def XSTDIVDP : XX3Form_1<60, 61,
Hal Finkel19be5062014-03-29 05:29:01 +0000427 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000428 "xstdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000429 def XSTSQRTDP : XX2Form_1<60, 106,
Hal Finkel19be5062014-03-29 05:29:01 +0000430 (outs crrc:$crD), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000431 "xstsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000432
433 def XVDIVDP : XX3Form<60, 120,
434 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000435 "xvdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000436 [(set v2f64:$XT, (fdiv v2f64:$XA, v2f64:$XB))]>;
437 def XVDIVSP : XX3Form<60, 88,
438 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000439 "xvdivsp $XT, $XA, $XB", IIC_FPDivS,
Hal Finkel27774d92014-03-13 07:58:58 +0000440 [(set v4f32:$XT, (fdiv v4f32:$XA, v4f32:$XB))]>;
441
442 def XVSQRTDP : XX2Form<60, 203,
443 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000444 "xvsqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000445 [(set v2f64:$XT, (fsqrt v2f64:$XB))]>;
446 def XVSQRTSP : XX2Form<60, 139,
447 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000448 "xvsqrtsp $XT, $XB", IIC_FPSqrtS,
Hal Finkel27774d92014-03-13 07:58:58 +0000449 [(set v4f32:$XT, (fsqrt v4f32:$XB))]>;
450
451 def XVTDIVDP : XX3Form_1<60, 125,
452 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000453 "xvtdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000454 def XVTDIVSP : XX3Form_1<60, 93,
455 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000456 "xvtdivsp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000457
458 def XVTSQRTDP : XX2Form_1<60, 234,
459 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000460 "xvtsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000461 def XVTSQRTSP : XX2Form_1<60, 170,
462 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000463 "xvtsqrtsp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000464
465 def XVREDP : XX2Form<60, 218,
466 (outs vsrc:$XT), (ins vsrc:$XB),
467 "xvredp $XT, $XB", IIC_VecFP,
468 [(set v2f64:$XT, (PPCfre v2f64:$XB))]>;
469 def XVRESP : XX2Form<60, 154,
470 (outs vsrc:$XT), (ins vsrc:$XB),
471 "xvresp $XT, $XB", IIC_VecFP,
472 [(set v4f32:$XT, (PPCfre v4f32:$XB))]>;
473
474 def XVRSQRTEDP : XX2Form<60, 202,
475 (outs vsrc:$XT), (ins vsrc:$XB),
476 "xvrsqrtedp $XT, $XB", IIC_VecFP,
477 [(set v2f64:$XT, (PPCfrsqrte v2f64:$XB))]>;
478 def XVRSQRTESP : XX2Form<60, 138,
479 (outs vsrc:$XT), (ins vsrc:$XB),
480 "xvrsqrtesp $XT, $XB", IIC_VecFP,
481 [(set v4f32:$XT, (PPCfrsqrte v4f32:$XB))]>;
482
483 // Compare Instructions
484 def XSCMPODP : XX3Form_1<60, 43,
Hal Finkel19be5062014-03-29 05:29:01 +0000485 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000486 "xscmpodp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000487 def XSCMPUDP : XX3Form_1<60, 35,
Hal Finkel19be5062014-03-29 05:29:01 +0000488 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000489 "xscmpudp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000490
491 defm XVCMPEQDP : XX3Form_Rcr<60, 99,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000492 "xvcmpeqdp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000493 int_ppc_vsx_xvcmpeqdp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000494 defm XVCMPEQSP : XX3Form_Rcr<60, 67,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000495 "xvcmpeqsp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000496 int_ppc_vsx_xvcmpeqsp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000497 defm XVCMPGEDP : XX3Form_Rcr<60, 115,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000498 "xvcmpgedp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000499 int_ppc_vsx_xvcmpgedp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000500 defm XVCMPGESP : XX3Form_Rcr<60, 83,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000501 "xvcmpgesp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000502 int_ppc_vsx_xvcmpgesp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000503 defm XVCMPGTDP : XX3Form_Rcr<60, 107,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000504 "xvcmpgtdp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000505 int_ppc_vsx_xvcmpgtdp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000506 defm XVCMPGTSP : XX3Form_Rcr<60, 75,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000507 "xvcmpgtsp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000508 int_ppc_vsx_xvcmpgtsp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000509
510 // Move Instructions
511 def XSABSDP : XX2Form<60, 345,
Hal Finkel19be5062014-03-29 05:29:01 +0000512 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000513 "xsabsdp $XT, $XB", IIC_VecFP,
514 [(set f64:$XT, (fabs f64:$XB))]>;
515 def XSNABSDP : XX2Form<60, 361,
Hal Finkel19be5062014-03-29 05:29:01 +0000516 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000517 "xsnabsdp $XT, $XB", IIC_VecFP,
518 [(set f64:$XT, (fneg (fabs f64:$XB)))]>;
519 def XSNEGDP : XX2Form<60, 377,
Hal Finkel19be5062014-03-29 05:29:01 +0000520 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000521 "xsnegdp $XT, $XB", IIC_VecFP,
522 [(set f64:$XT, (fneg f64:$XB))]>;
523 def XSCPSGNDP : XX3Form<60, 176,
Hal Finkel19be5062014-03-29 05:29:01 +0000524 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000525 "xscpsgndp $XT, $XA, $XB", IIC_VecFP,
526 [(set f64:$XT, (fcopysign f64:$XB, f64:$XA))]>;
527
528 def XVABSDP : XX2Form<60, 473,
529 (outs vsrc:$XT), (ins vsrc:$XB),
530 "xvabsdp $XT, $XB", IIC_VecFP,
531 [(set v2f64:$XT, (fabs v2f64:$XB))]>;
532
533 def XVABSSP : XX2Form<60, 409,
534 (outs vsrc:$XT), (ins vsrc:$XB),
535 "xvabssp $XT, $XB", IIC_VecFP,
536 [(set v4f32:$XT, (fabs v4f32:$XB))]>;
537
538 def XVCPSGNDP : XX3Form<60, 240,
539 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
540 "xvcpsgndp $XT, $XA, $XB", IIC_VecFP,
541 [(set v2f64:$XT, (fcopysign v2f64:$XB, v2f64:$XA))]>;
542 def XVCPSGNSP : XX3Form<60, 208,
543 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
544 "xvcpsgnsp $XT, $XA, $XB", IIC_VecFP,
545 [(set v4f32:$XT, (fcopysign v4f32:$XB, v4f32:$XA))]>;
546
547 def XVNABSDP : XX2Form<60, 489,
548 (outs vsrc:$XT), (ins vsrc:$XB),
549 "xvnabsdp $XT, $XB", IIC_VecFP,
550 [(set v2f64:$XT, (fneg (fabs v2f64:$XB)))]>;
551 def XVNABSSP : XX2Form<60, 425,
552 (outs vsrc:$XT), (ins vsrc:$XB),
553 "xvnabssp $XT, $XB", IIC_VecFP,
554 [(set v4f32:$XT, (fneg (fabs v4f32:$XB)))]>;
555
556 def XVNEGDP : XX2Form<60, 505,
557 (outs vsrc:$XT), (ins vsrc:$XB),
558 "xvnegdp $XT, $XB", IIC_VecFP,
559 [(set v2f64:$XT, (fneg v2f64:$XB))]>;
560 def XVNEGSP : XX2Form<60, 441,
561 (outs vsrc:$XT), (ins vsrc:$XB),
562 "xvnegsp $XT, $XB", IIC_VecFP,
563 [(set v4f32:$XT, (fneg v4f32:$XB))]>;
564
565 // Conversion Instructions
566 def XSCVDPSP : XX2Form<60, 265,
Hal Finkel19be5062014-03-29 05:29:01 +0000567 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000568 "xscvdpsp $XT, $XB", IIC_VecFP, []>;
569 def XSCVDPSXDS : XX2Form<60, 344,
Hal Finkel19be5062014-03-29 05:29:01 +0000570 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000571 "xscvdpsxds $XT, $XB", IIC_VecFP,
572 [(set f64:$XT, (PPCfctidz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000573 def XSCVDPSXWS : XX2Form<60, 88,
Hal Finkel19be5062014-03-29 05:29:01 +0000574 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000575 "xscvdpsxws $XT, $XB", IIC_VecFP,
576 [(set f64:$XT, (PPCfctiwz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000577 def XSCVDPUXDS : XX2Form<60, 328,
Hal Finkel19be5062014-03-29 05:29:01 +0000578 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000579 "xscvdpuxds $XT, $XB", IIC_VecFP,
580 [(set f64:$XT, (PPCfctiduz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000581 def XSCVDPUXWS : XX2Form<60, 72,
Hal Finkel19be5062014-03-29 05:29:01 +0000582 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000583 "xscvdpuxws $XT, $XB", IIC_VecFP,
584 [(set f64:$XT, (PPCfctiwuz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000585 def XSCVSPDP : XX2Form<60, 329,
Hal Finkel19be5062014-03-29 05:29:01 +0000586 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000587 "xscvspdp $XT, $XB", IIC_VecFP, []>;
588 def XSCVSXDDP : XX2Form<60, 376,
Hal Finkel19be5062014-03-29 05:29:01 +0000589 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000590 "xscvsxddp $XT, $XB", IIC_VecFP,
591 [(set f64:$XT, (PPCfcfid f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000592 def XSCVUXDDP : XX2Form<60, 360,
Hal Finkel19be5062014-03-29 05:29:01 +0000593 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000594 "xscvuxddp $XT, $XB", IIC_VecFP,
595 [(set f64:$XT, (PPCfcfidu f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000596
597 def XVCVDPSP : XX2Form<60, 393,
598 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000599 "xvcvdpsp $XT, $XB", IIC_VecFP,
600 [(set v4f32:$XT, (int_ppc_vsx_xvcvdpsp v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000601 def XVCVDPSXDS : XX2Form<60, 472,
602 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000603 "xvcvdpsxds $XT, $XB", IIC_VecFP,
604 [(set v2i64:$XT, (fp_to_sint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000605 def XVCVDPSXWS : XX2Form<60, 216,
606 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000607 "xvcvdpsxws $XT, $XB", IIC_VecFP,
608 [(set v4i32:$XT, (int_ppc_vsx_xvcvdpsxws v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000609 def XVCVDPUXDS : XX2Form<60, 456,
610 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000611 "xvcvdpuxds $XT, $XB", IIC_VecFP,
612 [(set v2i64:$XT, (fp_to_uint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000613 def XVCVDPUXWS : XX2Form<60, 200,
614 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000615 "xvcvdpuxws $XT, $XB", IIC_VecFP,
616 [(set v4i32:$XT, (int_ppc_vsx_xvcvdpuxws v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000617
618 def XVCVSPDP : XX2Form<60, 457,
619 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000620 "xvcvspdp $XT, $XB", IIC_VecFP,
621 [(set v2f64:$XT, (int_ppc_vsx_xvcvspdp v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000622 def XVCVSPSXDS : XX2Form<60, 408,
623 (outs vsrc:$XT), (ins vsrc:$XB),
624 "xvcvspsxds $XT, $XB", IIC_VecFP, []>;
625 def XVCVSPSXWS : XX2Form<60, 152,
626 (outs vsrc:$XT), (ins vsrc:$XB),
627 "xvcvspsxws $XT, $XB", IIC_VecFP, []>;
628 def XVCVSPUXDS : XX2Form<60, 392,
629 (outs vsrc:$XT), (ins vsrc:$XB),
630 "xvcvspuxds $XT, $XB", IIC_VecFP, []>;
631 def XVCVSPUXWS : XX2Form<60, 136,
632 (outs vsrc:$XT), (ins vsrc:$XB),
633 "xvcvspuxws $XT, $XB", IIC_VecFP, []>;
634 def XVCVSXDDP : XX2Form<60, 504,
635 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000636 "xvcvsxddp $XT, $XB", IIC_VecFP,
637 [(set v2f64:$XT, (sint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000638 def XVCVSXDSP : XX2Form<60, 440,
639 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000640 "xvcvsxdsp $XT, $XB", IIC_VecFP,
641 [(set v4f32:$XT, (int_ppc_vsx_xvcvsxdsp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000642 def XVCVSXWDP : XX2Form<60, 248,
643 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000644 "xvcvsxwdp $XT, $XB", IIC_VecFP,
645 [(set v2f64:$XT, (int_ppc_vsx_xvcvsxwdp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000646 def XVCVSXWSP : XX2Form<60, 184,
647 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000648 "xvcvsxwsp $XT, $XB", IIC_VecFP,
649 [(set v4f32:$XT, (sint_to_fp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000650 def XVCVUXDDP : XX2Form<60, 488,
651 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000652 "xvcvuxddp $XT, $XB", IIC_VecFP,
653 [(set v2f64:$XT, (uint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000654 def XVCVUXDSP : XX2Form<60, 424,
655 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000656 "xvcvuxdsp $XT, $XB", IIC_VecFP,
657 [(set v4f32:$XT, (int_ppc_vsx_xvcvuxdsp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000658 def XVCVUXWDP : XX2Form<60, 232,
659 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000660 "xvcvuxwdp $XT, $XB", IIC_VecFP,
661 [(set v2f64:$XT, (int_ppc_vsx_xvcvuxwdp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000662 def XVCVUXWSP : XX2Form<60, 168,
663 (outs vsrc:$XT), (ins vsrc:$XB),
664 "xvcvuxwsp $XT, $XB", IIC_VecFP, []>;
665
666 // Rounding Instructions
667 def XSRDPI : XX2Form<60, 73,
Hal Finkel19be5062014-03-29 05:29:01 +0000668 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000669 "xsrdpi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000670 [(set f64:$XT, (fround f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000671 def XSRDPIC : XX2Form<60, 107,
Hal Finkel19be5062014-03-29 05:29:01 +0000672 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000673 "xsrdpic $XT, $XB", IIC_VecFP,
674 [(set f64:$XT, (fnearbyint f64:$XB))]>;
675 def XSRDPIM : XX2Form<60, 121,
Hal Finkel19be5062014-03-29 05:29:01 +0000676 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000677 "xsrdpim $XT, $XB", IIC_VecFP,
678 [(set f64:$XT, (ffloor f64:$XB))]>;
679 def XSRDPIP : XX2Form<60, 105,
Hal Finkel19be5062014-03-29 05:29:01 +0000680 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000681 "xsrdpip $XT, $XB", IIC_VecFP,
682 [(set f64:$XT, (fceil f64:$XB))]>;
683 def XSRDPIZ : XX2Form<60, 89,
Hal Finkel19be5062014-03-29 05:29:01 +0000684 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000685 "xsrdpiz $XT, $XB", IIC_VecFP,
686 [(set f64:$XT, (ftrunc f64:$XB))]>;
687
688 def XVRDPI : XX2Form<60, 201,
689 (outs vsrc:$XT), (ins vsrc:$XB),
690 "xvrdpi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000691 [(set v2f64:$XT, (fround v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000692 def XVRDPIC : XX2Form<60, 235,
693 (outs vsrc:$XT), (ins vsrc:$XB),
694 "xvrdpic $XT, $XB", IIC_VecFP,
695 [(set v2f64:$XT, (fnearbyint v2f64:$XB))]>;
696 def XVRDPIM : XX2Form<60, 249,
697 (outs vsrc:$XT), (ins vsrc:$XB),
698 "xvrdpim $XT, $XB", IIC_VecFP,
699 [(set v2f64:$XT, (ffloor v2f64:$XB))]>;
700 def XVRDPIP : XX2Form<60, 233,
701 (outs vsrc:$XT), (ins vsrc:$XB),
702 "xvrdpip $XT, $XB", IIC_VecFP,
703 [(set v2f64:$XT, (fceil v2f64:$XB))]>;
704 def XVRDPIZ : XX2Form<60, 217,
705 (outs vsrc:$XT), (ins vsrc:$XB),
706 "xvrdpiz $XT, $XB", IIC_VecFP,
707 [(set v2f64:$XT, (ftrunc v2f64:$XB))]>;
708
709 def XVRSPI : XX2Form<60, 137,
710 (outs vsrc:$XT), (ins vsrc:$XB),
711 "xvrspi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000712 [(set v4f32:$XT, (fround v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000713 def XVRSPIC : XX2Form<60, 171,
714 (outs vsrc:$XT), (ins vsrc:$XB),
715 "xvrspic $XT, $XB", IIC_VecFP,
716 [(set v4f32:$XT, (fnearbyint v4f32:$XB))]>;
717 def XVRSPIM : XX2Form<60, 185,
718 (outs vsrc:$XT), (ins vsrc:$XB),
719 "xvrspim $XT, $XB", IIC_VecFP,
720 [(set v4f32:$XT, (ffloor v4f32:$XB))]>;
721 def XVRSPIP : XX2Form<60, 169,
722 (outs vsrc:$XT), (ins vsrc:$XB),
723 "xvrspip $XT, $XB", IIC_VecFP,
724 [(set v4f32:$XT, (fceil v4f32:$XB))]>;
725 def XVRSPIZ : XX2Form<60, 153,
726 (outs vsrc:$XT), (ins vsrc:$XB),
727 "xvrspiz $XT, $XB", IIC_VecFP,
728 [(set v4f32:$XT, (ftrunc v4f32:$XB))]>;
729
730 // Max/Min Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000731 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000732 def XSMAXDP : XX3Form<60, 160,
Hal Finkel19be5062014-03-29 05:29:01 +0000733 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000734 "xsmaxdp $XT, $XA, $XB", IIC_VecFP,
735 [(set vsfrc:$XT,
736 (int_ppc_vsx_xsmaxdp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000737 def XSMINDP : XX3Form<60, 168,
Hal Finkel19be5062014-03-29 05:29:01 +0000738 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000739 "xsmindp $XT, $XA, $XB", IIC_VecFP,
740 [(set vsfrc:$XT,
741 (int_ppc_vsx_xsmindp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000742
743 def XVMAXDP : XX3Form<60, 224,
744 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000745 "xvmaxdp $XT, $XA, $XB", IIC_VecFP,
746 [(set vsrc:$XT,
747 (int_ppc_vsx_xvmaxdp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000748 def XVMINDP : XX3Form<60, 232,
749 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000750 "xvmindp $XT, $XA, $XB", IIC_VecFP,
751 [(set vsrc:$XT,
752 (int_ppc_vsx_xvmindp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000753
754 def XVMAXSP : XX3Form<60, 192,
755 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000756 "xvmaxsp $XT, $XA, $XB", IIC_VecFP,
757 [(set vsrc:$XT,
758 (int_ppc_vsx_xvmaxsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000759 def XVMINSP : XX3Form<60, 200,
760 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000761 "xvminsp $XT, $XA, $XB", IIC_VecFP,
762 [(set vsrc:$XT,
763 (int_ppc_vsx_xvminsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000764 } // isCommutable
Hal Finkel27774d92014-03-13 07:58:58 +0000765} // Uses = [RM]
766
767 // Logical Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000768 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000769 def XXLAND : XX3Form<60, 130,
770 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000771 "xxland $XT, $XA, $XB", IIC_VecGeneral,
772 [(set v4i32:$XT, (and v4i32:$XA, v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000773 def XXLANDC : XX3Form<60, 138,
774 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000775 "xxlandc $XT, $XA, $XB", IIC_VecGeneral,
776 [(set v4i32:$XT, (and v4i32:$XA,
777 (vnot_ppc v4i32:$XB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000778 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000779 def XXLNOR : XX3Form<60, 162,
780 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000781 "xxlnor $XT, $XA, $XB", IIC_VecGeneral,
782 [(set v4i32:$XT, (vnot_ppc (or v4i32:$XA,
783 v4i32:$XB)))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000784 def XXLOR : XX3Form<60, 146,
785 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000786 "xxlor $XT, $XA, $XB", IIC_VecGeneral,
787 [(set v4i32:$XT, (or v4i32:$XA, v4i32:$XB))]>;
Hal Finkel19be5062014-03-29 05:29:01 +0000788 let isCodeGenOnly = 1 in
789 def XXLORf: XX3Form<60, 146,
790 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
791 "xxlor $XT, $XA, $XB", IIC_VecGeneral, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000792 def XXLXOR : XX3Form<60, 154,
793 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000794 "xxlxor $XT, $XA, $XB", IIC_VecGeneral,
795 [(set v4i32:$XT, (xor v4i32:$XA, v4i32:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000796 } // isCommutable
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +0000797 let isCodeGenOnly = 1 in
798 def XXLXORz : XX3Form_Zero<60, 154, (outs vsrc:$XT), (ins),
799 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
800 [(set v4i32:$XT, (v4i32 immAllZerosV))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000801
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000802 let isCodeGenOnly = 1 in {
803 def XXLXORdpz : XX3Form_SetZero<60, 154,
804 (outs vsfrc:$XT), (ins),
805 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
806 [(set f64:$XT, (fpimm0))]>;
807 def XXLXORspz : XX3Form_SetZero<60, 154,
808 (outs vssrc:$XT), (ins),
809 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
810 [(set f32:$XT, (fpimm0))]>;
811 }
812
Hal Finkel27774d92014-03-13 07:58:58 +0000813 // Permutation Instructions
814 def XXMRGHW : XX3Form<60, 18,
815 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
816 "xxmrghw $XT, $XA, $XB", IIC_VecPerm, []>;
817 def XXMRGLW : XX3Form<60, 50,
818 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
819 "xxmrglw $XT, $XA, $XB", IIC_VecPerm, []>;
820
821 def XXPERMDI : XX3Form_2<60, 10,
822 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$DM),
823 "xxpermdi $XT, $XA, $XB, $DM", IIC_VecPerm, []>;
Nemanja Ivanovic10fc3cf2016-11-23 15:51:52 +0000824 let isCodeGenOnly = 1 in {
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000825 def XXPERMDIs : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vfrc:$XA, u2imm:$DM),
826 "xxpermdi $XT, $XA, $XA, $DM", IIC_VecPerm, []>;
Nemanja Ivanovic10fc3cf2016-11-23 15:51:52 +0000827 let D = 0 in
828 def XXSPLTD0s : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vfrc:$XA),
829 "xxspltd $XT, $XA, 0", IIC_VecPerm, []>;
830 let D = 1 in
831 def XXSPLTD1s : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vfrc:$XA),
832 "xxspltd $XT, $XA, 1", IIC_VecPerm, []>;
833 let D = 2 in
834 def XXSWAPDs : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vfrc:$XA),
835 "xxswapd $XT, $XA", IIC_VecPerm, []>;
836 }
Hal Finkel27774d92014-03-13 07:58:58 +0000837 def XXSEL : XX4Form<60, 3,
838 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, vsrc:$XC),
839 "xxsel $XT, $XA, $XB, $XC", IIC_VecPerm, []>;
840
841 def XXSLDWI : XX3Form_2<60, 2,
842 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$SHW),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000843 "xxsldwi $XT, $XA, $XB, $SHW", IIC_VecPerm,
844 [(set v4i32:$XT, (PPCvecshl v4i32:$XA, v4i32:$XB,
845 imm32SExt16:$SHW))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000846 def XXSPLTW : XX2Form_2<60, 164,
847 (outs vsrc:$XT), (ins vsrc:$XB, u2imm:$UIM),
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +0000848 "xxspltw $XT, $XB, $UIM", IIC_VecPerm,
849 [(set v4i32:$XT,
850 (PPCxxsplt v4i32:$XB, imm32SExt16:$UIM))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000851 let isCodeGenOnly = 1 in
852 def XXSPLTWs : XX2Form_2<60, 164,
853 (outs vsrc:$XT), (ins vfrc:$XB, u2imm:$UIM),
854 "xxspltw $XT, $XB, $UIM", IIC_VecPerm, []>;
Craig Topperc50d64b2014-11-26 00:46:26 +0000855} // hasSideEffects
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000856} // UseVSXReg = 1
Hal Finkel27774d92014-03-13 07:58:58 +0000857
Bill Schmidt61e65232014-10-22 13:13:40 +0000858// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
859// instruction selection into a branch sequence.
860let usesCustomInserter = 1, // Expanded after instruction selection.
861 PPC970_Single = 1 in {
862
863 def SELECT_CC_VSRC: Pseudo<(outs vsrc:$dst),
864 (ins crrc:$cond, vsrc:$T, vsrc:$F, i32imm:$BROPC),
865 "#SELECT_CC_VSRC",
866 []>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000867 def SELECT_VSRC: Pseudo<(outs vsrc:$dst),
868 (ins crbitrc:$cond, vsrc:$T, vsrc:$F),
869 "#SELECT_VSRC",
Bill Schmidt61e65232014-10-22 13:13:40 +0000870 [(set v2f64:$dst,
871 (select i1:$cond, v2f64:$T, v2f64:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000872 def SELECT_CC_VSFRC: Pseudo<(outs f8rc:$dst),
873 (ins crrc:$cond, f8rc:$T, f8rc:$F,
874 i32imm:$BROPC), "#SELECT_CC_VSFRC",
875 []>;
876 def SELECT_VSFRC: Pseudo<(outs f8rc:$dst),
877 (ins crbitrc:$cond, f8rc:$T, f8rc:$F),
878 "#SELECT_VSFRC",
879 [(set f64:$dst,
880 (select i1:$cond, f64:$T, f64:$F))]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000881 def SELECT_CC_VSSRC: Pseudo<(outs f4rc:$dst),
882 (ins crrc:$cond, f4rc:$T, f4rc:$F,
883 i32imm:$BROPC), "#SELECT_CC_VSSRC",
884 []>;
885 def SELECT_VSSRC: Pseudo<(outs f4rc:$dst),
886 (ins crbitrc:$cond, f4rc:$T, f4rc:$F),
887 "#SELECT_VSSRC",
888 [(set f32:$dst,
889 (select i1:$cond, f32:$T, f32:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000890} // usesCustomInserter
891} // AddedComplexity
Bill Schmidt61e65232014-10-22 13:13:40 +0000892
Hal Finkel27774d92014-03-13 07:58:58 +0000893def : InstAlias<"xvmovdp $XT, $XB",
894 (XVCPSGNDP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
895def : InstAlias<"xvmovsp $XT, $XB",
896 (XVCPSGNSP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
897
898def : InstAlias<"xxspltd $XT, $XB, 0",
899 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 0)>;
900def : InstAlias<"xxspltd $XT, $XB, 1",
901 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 3)>;
902def : InstAlias<"xxmrghd $XT, $XA, $XB",
903 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 0)>;
904def : InstAlias<"xxmrgld $XT, $XA, $XB",
905 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 3)>;
906def : InstAlias<"xxswapd $XT, $XB",
907 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 2)>;
908
909let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000910
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +0000911def : Pat<(v4i32 (vnot_ppc v4i32:$A)),
912 (v4i32 (XXLNOR $A, $A))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000913let Predicates = [IsBigEndian] in {
Hal Finkel27774d92014-03-13 07:58:58 +0000914def : Pat<(v2f64 (scalar_to_vector f64:$A)),
Hal Finkel19be5062014-03-29 05:29:01 +0000915 (v2f64 (SUBREG_TO_REG (i64 1), $A, sub_64))>;
Hal Finkel27774d92014-03-13 07:58:58 +0000916
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000917def : Pat<(f64 (extractelt v2f64:$S, 0)),
Hal Finkel19be5062014-03-29 05:29:01 +0000918 (f64 (EXTRACT_SUBREG $S, sub_64))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000919def : Pat<(f64 (extractelt v2f64:$S, 1)),
Hal Finkel19be5062014-03-29 05:29:01 +0000920 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000921}
922
923let Predicates = [IsLittleEndian] in {
924def : Pat<(v2f64 (scalar_to_vector f64:$A)),
925 (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64),
926 (SUBREG_TO_REG (i64 1), $A, sub_64), 0))>;
927
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000928def : Pat<(f64 (extractelt v2f64:$S, 0)),
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000929 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000930def : Pat<(f64 (extractelt v2f64:$S, 1)),
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000931 (f64 (EXTRACT_SUBREG $S, sub_64))>;
932}
Hal Finkel27774d92014-03-13 07:58:58 +0000933
934// Additional fnmsub patterns: -a*c + b == -(a*c - b)
935def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
936 (XSNMSUBADP $B, $C, $A)>;
937def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
938 (XSNMSUBADP $B, $C, $A)>;
939
940def : Pat<(fma (fneg v2f64:$A), v2f64:$C, v2f64:$B),
941 (XVNMSUBADP $B, $C, $A)>;
942def : Pat<(fma v2f64:$A, (fneg v2f64:$C), v2f64:$B),
943 (XVNMSUBADP $B, $C, $A)>;
944
945def : Pat<(fma (fneg v4f32:$A), v4f32:$C, v4f32:$B),
946 (XVNMSUBASP $B, $C, $A)>;
947def : Pat<(fma v4f32:$A, (fneg v4f32:$C), v4f32:$B),
948 (XVNMSUBASP $B, $C, $A)>;
949
Hal Finkel9e0baa62014-04-01 19:24:27 +0000950def : Pat<(v2f64 (bitconvert v4f32:$A)),
951 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000952def : Pat<(v2f64 (bitconvert v4i32:$A)),
953 (COPY_TO_REGCLASS $A, VSRC)>;
954def : Pat<(v2f64 (bitconvert v8i16:$A)),
955 (COPY_TO_REGCLASS $A, VSRC)>;
956def : Pat<(v2f64 (bitconvert v16i8:$A)),
957 (COPY_TO_REGCLASS $A, VSRC)>;
958
Hal Finkel9e0baa62014-04-01 19:24:27 +0000959def : Pat<(v4f32 (bitconvert v2f64:$A)),
960 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000961def : Pat<(v4i32 (bitconvert v2f64:$A)),
962 (COPY_TO_REGCLASS $A, VRRC)>;
963def : Pat<(v8i16 (bitconvert v2f64:$A)),
964 (COPY_TO_REGCLASS $A, VRRC)>;
965def : Pat<(v16i8 (bitconvert v2f64:$A)),
966 (COPY_TO_REGCLASS $A, VRRC)>;
967
Hal Finkel9e0baa62014-04-01 19:24:27 +0000968def : Pat<(v2i64 (bitconvert v4f32:$A)),
969 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +0000970def : Pat<(v2i64 (bitconvert v4i32:$A)),
971 (COPY_TO_REGCLASS $A, VSRC)>;
972def : Pat<(v2i64 (bitconvert v8i16:$A)),
973 (COPY_TO_REGCLASS $A, VSRC)>;
974def : Pat<(v2i64 (bitconvert v16i8:$A)),
975 (COPY_TO_REGCLASS $A, VSRC)>;
976
Hal Finkel9e0baa62014-04-01 19:24:27 +0000977def : Pat<(v4f32 (bitconvert v2i64:$A)),
978 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +0000979def : Pat<(v4i32 (bitconvert v2i64:$A)),
980 (COPY_TO_REGCLASS $A, VRRC)>;
981def : Pat<(v8i16 (bitconvert v2i64:$A)),
982 (COPY_TO_REGCLASS $A, VRRC)>;
983def : Pat<(v16i8 (bitconvert v2i64:$A)),
984 (COPY_TO_REGCLASS $A, VRRC)>;
985
Hal Finkel9281c9a2014-03-26 18:26:30 +0000986def : Pat<(v2f64 (bitconvert v2i64:$A)),
987 (COPY_TO_REGCLASS $A, VRRC)>;
988def : Pat<(v2i64 (bitconvert v2f64:$A)),
989 (COPY_TO_REGCLASS $A, VRRC)>;
990
Kit Bartond4eb73c2015-05-05 16:10:44 +0000991def : Pat<(v2f64 (bitconvert v1i128:$A)),
992 (COPY_TO_REGCLASS $A, VRRC)>;
993def : Pat<(v1i128 (bitconvert v2f64:$A)),
994 (COPY_TO_REGCLASS $A, VRRC)>;
995
Hal Finkel5c0d1452014-03-30 13:22:59 +0000996// sign extension patterns
997// To extend "in place" from v2i32 to v2i64, we have input data like:
998// | undef | i32 | undef | i32 |
999// but xvcvsxwdp expects the input in big-Endian format:
1000// | i32 | undef | i32 | undef |
1001// so we need to shift everything to the left by one i32 (word) before
1002// the conversion.
1003def : Pat<(sext_inreg v2i64:$C, v2i32),
1004 (XVCVDPSXDS (XVCVSXWDP (XXSLDWI $C, $C, 1)))>;
1005def : Pat<(v2f64 (sint_to_fp (sext_inreg v2i64:$C, v2i32))),
1006 (XVCVSXWDP (XXSLDWI $C, $C, 1))>;
1007
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001008def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 0)),
1009 (v2f64 (XVCVSXWDP (v2i64 (XXMRGHW $C, $C))))>;
1010def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 1)),
1011 (v2f64 (XVCVSXWDP (v2i64 (XXMRGLW $C, $C))))>;
1012
1013def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 0)),
1014 (v2f64 (XVCVUXWDP (v2i64 (XXMRGHW $C, $C))))>;
1015def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 1)),
1016 (v2f64 (XVCVUXWDP (v2i64 (XXMRGLW $C, $C))))>;
1017
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001018// Loads.
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001019let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001020 def : Pat<(v2f64 (PPClxvd2x xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001021
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001022 // Stores.
1023 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
1024 (STXVD2X $rS, xoaddr:$dst)>;
Tony Jiang5f850cd2016-11-15 14:25:56 +00001025 def : Pat<(int_ppc_vsx_stxvd2x_be v2f64:$rS, xoaddr:$dst),
1026 (STXVD2X $rS, xoaddr:$dst)>;
1027 def : Pat<(int_ppc_vsx_stxvw4x_be v4i32:$rS, xoaddr:$dst),
1028 (STXVW4X $rS, xoaddr:$dst)>;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001029 def : Pat<(PPCstxvd2x v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1030}
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001031let Predicates = [IsBigEndian, HasVSX, HasOnlySwappingMemOps] in {
1032 def : Pat<(v2f64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
1033 def : Pat<(v2i64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
1034 def : Pat<(v4i32 (load xoaddr:$src)), (LXVW4X xoaddr:$src)>;
Nemanja Ivanovicb8e30d62016-11-22 19:02:07 +00001035 def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVW4X xoaddr:$src)>;
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001036 def : Pat<(store v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1037 def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
Nemanja Ivanovicb8e30d62016-11-22 19:02:07 +00001038 def : Pat<(store v4i32:$XT, xoaddr:$dst), (STXVW4X $XT, xoaddr:$dst)>;
1039 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
1040 (STXVW4X $rS, xoaddr:$dst)>;
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001041}
Bill Schmidtfae5d712014-12-09 16:35:51 +00001042
1043// Permutes.
1044def : Pat<(v2f64 (PPCxxswapd v2f64:$src)), (XXPERMDI $src, $src, 2)>;
1045def : Pat<(v2i64 (PPCxxswapd v2i64:$src)), (XXPERMDI $src, $src, 2)>;
1046def : Pat<(v4f32 (PPCxxswapd v4f32:$src)), (XXPERMDI $src, $src, 2)>;
1047def : Pat<(v4i32 (PPCxxswapd v4i32:$src)), (XXPERMDI $src, $src, 2)>;
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001048def : Pat<(v2f64 (PPCswapNoChain v2f64:$src)), (XXPERMDI $src, $src, 2)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001049
Bill Schmidt61e65232014-10-22 13:13:40 +00001050// Selects.
1051def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001052 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1053def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULT)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001054 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1055def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001056 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1057def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULE)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001058 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1059def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETEQ)),
1060 (SELECT_VSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1061def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001062 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1063def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGE)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001064 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1065def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001066 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1067def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGT)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001068 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1069def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETNE)),
1070 (SELECT_VSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
1071
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001072def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001073 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1074def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001075 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1076def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001077 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
1078def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001079 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
1080def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
1081 (SELECT_VSFRC (CREQV $lhs, $rhs), $tval, $fval)>;
1082def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001083 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
1084def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001085 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
1086def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001087 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1088def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001089 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1090def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
1091 (SELECT_VSFRC (CRXOR $lhs, $rhs), $tval, $fval)>;
1092
Bill Schmidt76746922014-11-14 12:10:40 +00001093// Divides.
1094def : Pat<(int_ppc_vsx_xvdivsp v4f32:$A, v4f32:$B),
1095 (XVDIVSP $A, $B)>;
1096def : Pat<(int_ppc_vsx_xvdivdp v2f64:$A, v2f64:$B),
1097 (XVDIVDP $A, $B)>;
1098
Nemanja Ivanovic984a3612015-07-14 17:25:20 +00001099// Reciprocal estimate
1100def : Pat<(int_ppc_vsx_xvresp v4f32:$A),
1101 (XVRESP $A)>;
1102def : Pat<(int_ppc_vsx_xvredp v2f64:$A),
1103 (XVREDP $A)>;
1104
Nemanja Ivanovicd358b8f2015-07-05 06:03:51 +00001105// Recip. square root estimate
1106def : Pat<(int_ppc_vsx_xvrsqrtesp v4f32:$A),
1107 (XVRSQRTESP $A)>;
1108def : Pat<(int_ppc_vsx_xvrsqrtedp v2f64:$A),
1109 (XVRSQRTEDP $A)>;
1110
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001111let Predicates = [IsLittleEndian] in {
1112def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1113 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1114def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1115 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1116def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1117 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1118def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1119 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1120} // IsLittleEndian
1121
1122let Predicates = [IsBigEndian] in {
1123def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1124 (f64 (XSCVSXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
1125def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1126 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1127def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1128 (f64 (XSCVUXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
1129def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1130 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1131} // IsBigEndian
1132
Hal Finkel27774d92014-03-13 07:58:58 +00001133} // AddedComplexity
1134} // HasVSX
1135
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001136def ScalarLoads {
1137 dag Li8 = (i32 (extloadi8 xoaddr:$src));
1138 dag ZELi8 = (i32 (zextloadi8 xoaddr:$src));
1139 dag ZELi8i64 = (i64 (zextloadi8 xoaddr:$src));
1140 dag SELi8 = (i32 (sext_inreg (extloadi8 xoaddr:$src), i8));
1141 dag SELi8i64 = (i64 (sext_inreg (extloadi8 xoaddr:$src), i8));
1142
1143 dag Li16 = (i32 (extloadi16 xoaddr:$src));
1144 dag ZELi16 = (i32 (zextloadi16 xoaddr:$src));
1145 dag ZELi16i64 = (i64 (zextloadi16 xoaddr:$src));
1146 dag SELi16 = (i32 (sextloadi16 xoaddr:$src));
1147 dag SELi16i64 = (i64 (sextloadi16 xoaddr:$src));
1148
1149 dag Li32 = (i32 (load xoaddr:$src));
1150}
1151
Kit Barton298beb52015-02-18 16:21:46 +00001152// The following VSX instructions were introduced in Power ISA 2.07
1153/* FIXME: if the operands are v2i64, these patterns will not match.
1154 we should define new patterns or otherwise match the same patterns
1155 when the elements are larger than i32.
1156*/
1157def HasP8Vector : Predicate<"PPCSubTarget->hasP8Vector()">;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001158def HasDirectMove : Predicate<"PPCSubTarget->hasDirectMove()">;
Kit Barton298beb52015-02-18 16:21:46 +00001159let Predicates = [HasP8Vector] in {
1160let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001161 let isCommutable = 1, UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001162 def XXLEQV : XX3Form<60, 186,
1163 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1164 "xxleqv $XT, $XA, $XB", IIC_VecGeneral,
1165 [(set v4i32:$XT, (vnot_ppc (xor v4i32:$XA, v4i32:$XB)))]>;
1166 def XXLNAND : XX3Form<60, 178,
1167 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1168 "xxlnand $XT, $XA, $XB", IIC_VecGeneral,
1169 [(set v4i32:$XT, (vnot_ppc (and v4i32:$XA,
Kit Barton298beb52015-02-18 16:21:46 +00001170 v4i32:$XB)))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001171 } // isCommutable, UseVSXReg
Nemanja Ivanovicd9e4b4f2015-07-10 14:25:17 +00001172
Nemanja Ivanovic5655fb32015-07-10 12:38:08 +00001173 def : Pat<(int_ppc_vsx_xxleqv v4i32:$A, v4i32:$B),
1174 (XXLEQV $A, $B)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001175
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001176 let UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001177 def XXLORC : XX3Form<60, 170,
1178 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1179 "xxlorc $XT, $XA, $XB", IIC_VecGeneral,
1180 [(set v4i32:$XT, (or v4i32:$XA, (vnot_ppc v4i32:$XB)))]>;
1181
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001182 // VSX scalar loads introduced in ISA 2.07
1183 let mayLoad = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00001184 let CodeSize = 3 in
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001185 def LXSSPX : XX1Form<31, 524, (outs vssrc:$XT), (ins memrr:$src),
1186 "lxsspx $XT, $src", IIC_LdStLFD,
1187 [(set f32:$XT, (load xoaddr:$src))]>;
1188 def LXSIWAX : XX1Form<31, 76, (outs vsfrc:$XT), (ins memrr:$src),
1189 "lxsiwax $XT, $src", IIC_LdStLFD,
1190 [(set f64:$XT, (PPClfiwax xoaddr:$src))]>;
1191 def LXSIWZX : XX1Form<31, 12, (outs vsfrc:$XT), (ins memrr:$src),
1192 "lxsiwzx $XT, $src", IIC_LdStLFD,
1193 [(set f64:$XT, (PPClfiwzx xoaddr:$src))]>;
1194 } // mayLoad
1195
1196 // VSX scalar stores introduced in ISA 2.07
1197 let mayStore = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00001198 let CodeSize = 3 in
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001199 def STXSSPX : XX1Form<31, 652, (outs), (ins vssrc:$XT, memrr:$dst),
1200 "stxsspx $XT, $dst", IIC_LdStSTFD,
1201 [(store f32:$XT, xoaddr:$dst)]>;
1202 def STXSIWX : XX1Form<31, 140, (outs), (ins vsfrc:$XT, memrr:$dst),
1203 "stxsiwx $XT, $dst", IIC_LdStSTFD,
1204 [(PPCstfiwx f64:$XT, xoaddr:$dst)]>;
1205 } // mayStore
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001206 } // UseVSXReg = 1
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001207
1208 def : Pat<(f64 (extloadf32 xoaddr:$src)),
1209 (COPY_TO_REGCLASS (LXSSPX xoaddr:$src), VSFRC)>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001210 def : Pat<(f64 (fpextend f32:$src)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001211 (COPY_TO_REGCLASS $src, VSFRC)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00001212
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001213 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001214 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1215 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001216 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1217 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001218 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1219 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001220 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1221 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
1222 (SELECT_VSSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1223 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001224 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1225 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001226 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1227 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001228 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1229 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001230 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1231 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001232 (SELECT_VSSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001233
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001234 let UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001235 // VSX Elementary Scalar FP arithmetic (SP)
1236 let isCommutable = 1 in {
1237 def XSADDSP : XX3Form<60, 0,
1238 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1239 "xsaddsp $XT, $XA, $XB", IIC_VecFP,
1240 [(set f32:$XT, (fadd f32:$XA, f32:$XB))]>;
1241 def XSMULSP : XX3Form<60, 16,
1242 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1243 "xsmulsp $XT, $XA, $XB", IIC_VecFP,
1244 [(set f32:$XT, (fmul f32:$XA, f32:$XB))]>;
1245 } // isCommutable
1246
1247 def XSDIVSP : XX3Form<60, 24,
1248 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1249 "xsdivsp $XT, $XA, $XB", IIC_FPDivS,
1250 [(set f32:$XT, (fdiv f32:$XA, f32:$XB))]>;
1251 def XSRESP : XX2Form<60, 26,
1252 (outs vssrc:$XT), (ins vssrc:$XB),
1253 "xsresp $XT, $XB", IIC_VecFP,
1254 [(set f32:$XT, (PPCfre f32:$XB))]>;
1255 def XSSQRTSP : XX2Form<60, 11,
1256 (outs vssrc:$XT), (ins vssrc:$XB),
1257 "xssqrtsp $XT, $XB", IIC_FPSqrtS,
1258 [(set f32:$XT, (fsqrt f32:$XB))]>;
1259 def XSRSQRTESP : XX2Form<60, 10,
1260 (outs vssrc:$XT), (ins vssrc:$XB),
1261 "xsrsqrtesp $XT, $XB", IIC_VecFP,
1262 [(set f32:$XT, (PPCfrsqrte f32:$XB))]>;
1263 def XSSUBSP : XX3Form<60, 8,
1264 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1265 "xssubsp $XT, $XA, $XB", IIC_VecFP,
1266 [(set f32:$XT, (fsub f32:$XA, f32:$XB))]>;
Nemanja Ivanovic376e1732015-05-29 17:13:25 +00001267
1268 // FMA Instructions
1269 let BaseName = "XSMADDASP" in {
1270 let isCommutable = 1 in
1271 def XSMADDASP : XX3Form<60, 1,
1272 (outs vssrc:$XT),
1273 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1274 "xsmaddasp $XT, $XA, $XB", IIC_VecFP,
1275 [(set f32:$XT, (fma f32:$XA, f32:$XB, f32:$XTi))]>,
1276 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1277 AltVSXFMARel;
1278 let IsVSXFMAAlt = 1 in
1279 def XSMADDMSP : XX3Form<60, 9,
1280 (outs vssrc:$XT),
1281 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1282 "xsmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1283 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1284 AltVSXFMARel;
1285 }
1286
1287 let BaseName = "XSMSUBASP" in {
1288 let isCommutable = 1 in
1289 def XSMSUBASP : XX3Form<60, 17,
1290 (outs vssrc:$XT),
1291 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1292 "xsmsubasp $XT, $XA, $XB", IIC_VecFP,
1293 [(set f32:$XT, (fma f32:$XA, f32:$XB,
1294 (fneg f32:$XTi)))]>,
1295 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1296 AltVSXFMARel;
1297 let IsVSXFMAAlt = 1 in
1298 def XSMSUBMSP : XX3Form<60, 25,
1299 (outs vssrc:$XT),
1300 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1301 "xsmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1302 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1303 AltVSXFMARel;
1304 }
1305
1306 let BaseName = "XSNMADDASP" in {
1307 let isCommutable = 1 in
1308 def XSNMADDASP : XX3Form<60, 129,
1309 (outs vssrc:$XT),
1310 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1311 "xsnmaddasp $XT, $XA, $XB", IIC_VecFP,
1312 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1313 f32:$XTi)))]>,
1314 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1315 AltVSXFMARel;
1316 let IsVSXFMAAlt = 1 in
1317 def XSNMADDMSP : XX3Form<60, 137,
1318 (outs vssrc:$XT),
1319 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1320 "xsnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1321 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1322 AltVSXFMARel;
1323 }
1324
1325 let BaseName = "XSNMSUBASP" in {
1326 let isCommutable = 1 in
1327 def XSNMSUBASP : XX3Form<60, 145,
1328 (outs vssrc:$XT),
1329 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1330 "xsnmsubasp $XT, $XA, $XB", IIC_VecFP,
1331 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1332 (fneg f32:$XTi))))]>,
1333 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1334 AltVSXFMARel;
1335 let IsVSXFMAAlt = 1 in
1336 def XSNMSUBMSP : XX3Form<60, 153,
1337 (outs vssrc:$XT),
1338 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1339 "xsnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1340 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1341 AltVSXFMARel;
1342 }
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001343
1344 // Single Precision Conversions (FP <-> INT)
1345 def XSCVSXDSP : XX2Form<60, 312,
1346 (outs vssrc:$XT), (ins vsfrc:$XB),
1347 "xscvsxdsp $XT, $XB", IIC_VecFP,
1348 [(set f32:$XT, (PPCfcfids f64:$XB))]>;
1349 def XSCVUXDSP : XX2Form<60, 296,
1350 (outs vssrc:$XT), (ins vsfrc:$XB),
1351 "xscvuxdsp $XT, $XB", IIC_VecFP,
1352 [(set f32:$XT, (PPCfcfidus f64:$XB))]>;
1353
1354 // Conversions between vector and scalar single precision
1355 def XSCVDPSPN : XX2Form<60, 267, (outs vsrc:$XT), (ins vssrc:$XB),
1356 "xscvdpspn $XT, $XB", IIC_VecFP, []>;
1357 def XSCVSPDPN : XX2Form<60, 331, (outs vssrc:$XT), (ins vsrc:$XB),
1358 "xscvspdpn $XT, $XB", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001359 } // UseVSXReg = 1
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001360
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001361 let Predicates = [IsLittleEndian] in {
1362 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1363 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1364 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1365 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1366 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1367 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1368 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1369 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1370 }
1371
1372 let Predicates = [IsBigEndian] in {
1373 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1374 (f32 (XSCVSXDSP (COPY_TO_REGCLASS $S, VSFRC)))>;
1375 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1376 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1377 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1378 (f32 (XSCVUXDSP (COPY_TO_REGCLASS $S, VSFRC)))>;
1379 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1380 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1381 }
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001382 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.Li32)),
1383 (v4i32 (XXSPLTWs (LXSIWAX xoaddr:$src), 1))>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001384} // AddedComplexity = 400
Kit Barton298beb52015-02-18 16:21:46 +00001385} // HasP8Vector
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001386
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001387let UseVSXReg = 1 in {
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001388let Predicates = [HasDirectMove] in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001389 // VSX direct move instructions
1390 def MFVSRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsfrc:$XT),
1391 "mfvsrd $rA, $XT", IIC_VecGeneral,
1392 [(set i64:$rA, (PPCmfvsr f64:$XT))]>,
1393 Requires<[In64BitMode]>;
1394 def MFVSRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsfrc:$XT),
1395 "mfvsrwz $rA, $XT", IIC_VecGeneral,
1396 [(set i32:$rA, (PPCmfvsr f64:$XT))]>;
1397 def MTVSRD : XX1_RS6_RD5_XO<31, 179, (outs vsfrc:$XT), (ins g8rc:$rA),
1398 "mtvsrd $XT, $rA", IIC_VecGeneral,
1399 [(set f64:$XT, (PPCmtvsra i64:$rA))]>,
1400 Requires<[In64BitMode]>;
1401 def MTVSRWA : XX1_RS6_RD5_XO<31, 211, (outs vsfrc:$XT), (ins gprc:$rA),
1402 "mtvsrwa $XT, $rA", IIC_VecGeneral,
1403 [(set f64:$XT, (PPCmtvsra i32:$rA))]>;
1404 def MTVSRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsfrc:$XT), (ins gprc:$rA),
1405 "mtvsrwz $XT, $rA", IIC_VecGeneral,
1406 [(set f64:$XT, (PPCmtvsrz i32:$rA))]>;
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001407} // HasDirectMove
1408
1409let Predicates = [IsISA3_0, HasDirectMove] in {
1410 def MTVSRWS: XX1_RS6_RD5_XO<31, 403, (outs vsrc:$XT), (ins gprc:$rA),
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00001411 "mtvsrws $XT, $rA", IIC_VecGeneral, []>;
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001412
1413 def MTVSRDD: XX1Form<31, 435, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB),
1414 "mtvsrdd $XT, $rA, $rB", IIC_VecGeneral,
1415 []>, Requires<[In64BitMode]>;
1416
1417 def MFVSRLD: XX1_RS6_RD5_XO<31, 307, (outs g8rc:$rA), (ins vsrc:$XT),
1418 "mfvsrld $rA, $XT", IIC_VecGeneral,
1419 []>, Requires<[In64BitMode]>;
1420
1421} // IsISA3_0, HasDirectMove
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001422} // UseVSXReg = 1
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001423
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001424/* Direct moves of various widths from GPR's into VSR's. Each move lines
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001425 the value up into element 0 (both BE and LE). Namely, entities smaller than
1426 a doubleword are shifted left and moved for BE. For LE, they're moved, then
1427 swapped to go into the least significant element of the VSR.
1428*/
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001429def MovesToVSR {
1430 dag BE_BYTE_0 =
1431 (MTVSRD
1432 (RLDICR
1433 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 56, 7));
1434 dag BE_HALF_0 =
1435 (MTVSRD
1436 (RLDICR
1437 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 48, 15));
1438 dag BE_WORD_0 =
1439 (MTVSRD
1440 (RLDICR
1441 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 32, 31));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001442 dag BE_DWORD_0 = (MTVSRD $A);
1443
1444 dag LE_MTVSRW = (MTVSRD (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001445 dag LE_WORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1446 LE_MTVSRW, sub_64));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001447 dag LE_WORD_0 = (XXPERMDI LE_WORD_1, LE_WORD_1, 2);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001448 dag LE_DWORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1449 BE_DWORD_0, sub_64));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001450 dag LE_DWORD_0 = (XXPERMDI LE_DWORD_1, LE_DWORD_1, 2);
1451}
1452
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001453/* Patterns for extracting elements out of vectors. Integer elements are
1454 extracted using direct move operations. Patterns for extracting elements
1455 whose indices are not available at compile time are also provided with
1456 various _VARIABLE_ patterns.
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001457 The numbering for the DAG's is for LE, but when used on BE, the correct
1458 LE element can just be used (i.e. LE_BYTE_2 == BE_BYTE_13).
1459*/
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001460def VectorExtractions {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001461 // Doubleword extraction
1462 dag LE_DWORD_0 =
1463 (MFVSRD
1464 (EXTRACT_SUBREG
1465 (XXPERMDI (COPY_TO_REGCLASS $S, VSRC),
1466 (COPY_TO_REGCLASS $S, VSRC), 2), sub_64));
1467 dag LE_DWORD_1 = (MFVSRD
1468 (EXTRACT_SUBREG
1469 (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
1470
1471 // Word extraction
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001472 dag LE_WORD_0 = (MFVSRWZ (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001473 dag LE_WORD_1 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 1), sub_64));
1474 dag LE_WORD_2 = (MFVSRWZ (EXTRACT_SUBREG
1475 (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
1476 dag LE_WORD_3 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 3), sub_64));
1477
1478 // Halfword extraction
1479 dag LE_HALF_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 48), sub_32));
1480 dag LE_HALF_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 48), sub_32));
1481 dag LE_HALF_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 48), sub_32));
1482 dag LE_HALF_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 48), sub_32));
1483 dag LE_HALF_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 48), sub_32));
1484 dag LE_HALF_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 48), sub_32));
1485 dag LE_HALF_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 48), sub_32));
1486 dag LE_HALF_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 48), sub_32));
1487
1488 // Byte extraction
1489 dag LE_BYTE_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 56), sub_32));
1490 dag LE_BYTE_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 56, 56), sub_32));
1491 dag LE_BYTE_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 56), sub_32));
1492 dag LE_BYTE_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 40, 56), sub_32));
1493 dag LE_BYTE_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 56), sub_32));
1494 dag LE_BYTE_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 24, 56), sub_32));
1495 dag LE_BYTE_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 56), sub_32));
1496 dag LE_BYTE_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 8, 56), sub_32));
1497 dag LE_BYTE_8 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 56), sub_32));
1498 dag LE_BYTE_9 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 56, 56), sub_32));
1499 dag LE_BYTE_10 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 56), sub_32));
1500 dag LE_BYTE_11 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 40, 56), sub_32));
1501 dag LE_BYTE_12 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 56), sub_32));
1502 dag LE_BYTE_13 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 24, 56), sub_32));
1503 dag LE_BYTE_14 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 56), sub_32));
1504 dag LE_BYTE_15 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 8, 56), sub_32));
1505
1506 /* Variable element number (BE and LE patterns must be specified separately)
1507 This is a rather involved process.
1508
1509 Conceptually, this is how the move is accomplished:
1510 1. Identify which doubleword contains the element
1511 2. Shift in the VMX register so that the correct doubleword is correctly
1512 lined up for the MFVSRD
1513 3. Perform the move so that the element (along with some extra stuff)
1514 is in the GPR
1515 4. Right shift within the GPR so that the element is right-justified
1516
1517 Of course, the index is an element number which has a different meaning
1518 on LE/BE so the patterns have to be specified separately.
1519
1520 Note: The final result will be the element right-justified with high
1521 order bits being arbitrarily defined (namely, whatever was in the
1522 vector register to the left of the value originally).
1523 */
1524
1525 /* LE variable byte
1526 Number 1. above:
1527 - For elements 0-7, we shift left by 8 bytes since they're on the right
1528 - For elements 8-15, we need not shift (shift left by zero bytes)
1529 This is accomplished by inverting the bits of the index and AND-ing
1530 with 0x8 (i.e. clearing all bits of the index and inverting bit 60).
1531 */
1532 dag LE_VBYTE_PERM_VEC = (LVSL ZERO8, (ANDC8 (LI8 8), $Idx));
1533
1534 // Number 2. above:
1535 // - Now that we set up the shift amount, we shift in the VMX register
1536 dag LE_VBYTE_PERMUTE = (VPERM $S, $S, LE_VBYTE_PERM_VEC);
1537
1538 // Number 3. above:
1539 // - The doubleword containing our element is moved to a GPR
1540 dag LE_MV_VBYTE = (MFVSRD
1541 (EXTRACT_SUBREG
1542 (v2i64 (COPY_TO_REGCLASS LE_VBYTE_PERMUTE, VSRC)),
1543 sub_64));
1544
1545 /* Number 4. above:
1546 - Truncate the element number to the range 0-7 (8-15 are symmetrical
1547 and out of range values are truncated accordingly)
1548 - Multiply by 8 as we need to shift right by the number of bits, not bytes
1549 - Shift right in the GPR by the calculated value
1550 */
1551 dag LE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 7), $Idx), 3, 60),
1552 sub_32);
1553 dag LE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD LE_MV_VBYTE, LE_VBYTE_SHIFT),
1554 sub_32);
1555
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001556 /* LE variable halfword
1557 Number 1. above:
1558 - For elements 0-3, we shift left by 8 since they're on the right
1559 - For elements 4-7, we need not shift (shift left by zero bytes)
1560 Similarly to the byte pattern, we invert the bits of the index, but we
1561 AND with 0x4 (i.e. clear all bits of the index and invert bit 61).
1562 Of course, the shift is still by 8 bytes, so we must multiply by 2.
1563 */
1564 dag LE_VHALF_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDC8 (LI8 4), $Idx), 1, 62));
1565
1566 // Number 2. above:
1567 // - Now that we set up the shift amount, we shift in the VMX register
1568 dag LE_VHALF_PERMUTE = (VPERM $S, $S, LE_VHALF_PERM_VEC);
1569
1570 // Number 3. above:
1571 // - The doubleword containing our element is moved to a GPR
1572 dag LE_MV_VHALF = (MFVSRD
1573 (EXTRACT_SUBREG
1574 (v2i64 (COPY_TO_REGCLASS LE_VHALF_PERMUTE, VSRC)),
1575 sub_64));
1576
1577 /* Number 4. above:
1578 - Truncate the element number to the range 0-3 (4-7 are symmetrical
1579 and out of range values are truncated accordingly)
1580 - Multiply by 16 as we need to shift right by the number of bits
1581 - Shift right in the GPR by the calculated value
1582 */
1583 dag LE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 3), $Idx), 4, 59),
1584 sub_32);
1585 dag LE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD LE_MV_VHALF, LE_VHALF_SHIFT),
1586 sub_32);
1587
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001588 /* LE variable word
1589 Number 1. above:
1590 - For elements 0-1, we shift left by 8 since they're on the right
1591 - For elements 2-3, we need not shift
1592 */
1593 dag LE_VWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDC8 (LI8 2), $Idx), 2, 61));
1594
1595 // Number 2. above:
1596 // - Now that we set up the shift amount, we shift in the VMX register
1597 dag LE_VWORD_PERMUTE = (VPERM $S, $S, LE_VWORD_PERM_VEC);
1598
1599 // Number 3. above:
1600 // - The doubleword containing our element is moved to a GPR
1601 dag LE_MV_VWORD = (MFVSRD
1602 (EXTRACT_SUBREG
1603 (v2i64 (COPY_TO_REGCLASS LE_VWORD_PERMUTE, VSRC)),
1604 sub_64));
1605
1606 /* Number 4. above:
1607 - Truncate the element number to the range 0-1 (2-3 are symmetrical
1608 and out of range values are truncated accordingly)
1609 - Multiply by 32 as we need to shift right by the number of bits
1610 - Shift right in the GPR by the calculated value
1611 */
1612 dag LE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 1), $Idx), 5, 58),
1613 sub_32);
1614 dag LE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD LE_MV_VWORD, LE_VWORD_SHIFT),
1615 sub_32);
1616
1617 /* LE variable doubleword
1618 Number 1. above:
1619 - For element 0, we shift left by 8 since it's on the right
1620 - For element 1, we need not shift
1621 */
1622 dag LE_VDWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDC8 (LI8 1), $Idx), 3, 60));
1623
1624 // Number 2. above:
1625 // - Now that we set up the shift amount, we shift in the VMX register
1626 dag LE_VDWORD_PERMUTE = (VPERM $S, $S, LE_VDWORD_PERM_VEC);
1627
1628 // Number 3. above:
1629 // - The doubleword containing our element is moved to a GPR
1630 // - Number 4. is not needed for the doubleword as the value is 64-bits
1631 dag LE_VARIABLE_DWORD =
1632 (MFVSRD (EXTRACT_SUBREG
1633 (v2i64 (COPY_TO_REGCLASS LE_VDWORD_PERMUTE, VSRC)),
1634 sub_64));
1635
1636 /* LE variable float
1637 - Shift the vector to line up the desired element to BE Word 0
1638 - Convert 32-bit float to a 64-bit single precision float
1639 */
1640 dag LE_VFLOAT_PERM_VEC = (LVSL ZERO8, (RLDICR (XOR8 (LI8 3), $Idx), 2, 61));
1641 dag LE_VFLOAT_PERMUTE = (VPERM $S, $S, LE_VFLOAT_PERM_VEC);
1642 dag LE_VARIABLE_FLOAT = (XSCVSPDPN LE_VFLOAT_PERMUTE);
1643
1644 /* LE variable double
1645 Same as the LE doubleword except there is no move.
1646 */
1647 dag LE_VDOUBLE_PERMUTE = (VPERM (COPY_TO_REGCLASS $S, VRRC),
1648 (COPY_TO_REGCLASS $S, VRRC),
1649 LE_VDWORD_PERM_VEC);
1650 dag LE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS LE_VDOUBLE_PERMUTE, VSRC);
1651
1652 /* BE variable byte
1653 The algorithm here is the same as the LE variable byte except:
1654 - The shift in the VMX register is by 0/8 for opposite element numbers so
1655 we simply AND the element number with 0x8
1656 - The order of elements after the move to GPR is reversed, so we invert
1657 the bits of the index prior to truncating to the range 0-7
1658 */
1659 dag BE_VBYTE_PERM_VEC = (LVSL ZERO8, (ANDIo8 $Idx, 8));
1660 dag BE_VBYTE_PERMUTE = (VPERM $S, $S, BE_VBYTE_PERM_VEC);
1661 dag BE_MV_VBYTE = (MFVSRD
1662 (EXTRACT_SUBREG
1663 (v2i64 (COPY_TO_REGCLASS BE_VBYTE_PERMUTE, VSRC)),
1664 sub_64));
1665 dag BE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 7), $Idx), 3, 60),
1666 sub_32);
1667 dag BE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD BE_MV_VBYTE, BE_VBYTE_SHIFT),
1668 sub_32);
1669
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001670 /* BE variable halfword
1671 The algorithm here is the same as the LE variable halfword except:
1672 - The shift in the VMX register is by 0/8 for opposite element numbers so
1673 we simply AND the element number with 0x4 and multiply by 2
1674 - The order of elements after the move to GPR is reversed, so we invert
1675 the bits of the index prior to truncating to the range 0-3
1676 */
1677 dag BE_VHALF_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDIo8 $Idx, 4), 1, 62));
1678 dag BE_VHALF_PERMUTE = (VPERM $S, $S, BE_VHALF_PERM_VEC);
1679 dag BE_MV_VHALF = (MFVSRD
1680 (EXTRACT_SUBREG
1681 (v2i64 (COPY_TO_REGCLASS BE_VHALF_PERMUTE, VSRC)),
1682 sub_64));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001683 dag BE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 3), $Idx), 4, 59),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001684 sub_32);
1685 dag BE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD BE_MV_VHALF, BE_VHALF_SHIFT),
1686 sub_32);
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001687
1688 /* BE variable word
1689 The algorithm is the same as the LE variable word except:
1690 - The shift in the VMX register happens for opposite element numbers
1691 - The order of elements after the move to GPR is reversed, so we invert
1692 the bits of the index prior to truncating to the range 0-1
1693 */
1694 dag BE_VWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDIo8 $Idx, 2), 2, 61));
1695 dag BE_VWORD_PERMUTE = (VPERM $S, $S, BE_VWORD_PERM_VEC);
1696 dag BE_MV_VWORD = (MFVSRD
1697 (EXTRACT_SUBREG
1698 (v2i64 (COPY_TO_REGCLASS BE_VWORD_PERMUTE, VSRC)),
1699 sub_64));
1700 dag BE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 1), $Idx), 5, 58),
1701 sub_32);
1702 dag BE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD BE_MV_VWORD, BE_VWORD_SHIFT),
1703 sub_32);
1704
1705 /* BE variable doubleword
1706 Same as the LE doubleword except we shift in the VMX register for opposite
1707 element indices.
1708 */
1709 dag BE_VDWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDIo8 $Idx, 1), 3, 60));
1710 dag BE_VDWORD_PERMUTE = (VPERM $S, $S, BE_VDWORD_PERM_VEC);
1711 dag BE_VARIABLE_DWORD =
1712 (MFVSRD (EXTRACT_SUBREG
1713 (v2i64 (COPY_TO_REGCLASS BE_VDWORD_PERMUTE, VSRC)),
1714 sub_64));
1715
1716 /* BE variable float
1717 - Shift the vector to line up the desired element to BE Word 0
1718 - Convert 32-bit float to a 64-bit single precision float
1719 */
1720 dag BE_VFLOAT_PERM_VEC = (LVSL ZERO8, (RLDICR $Idx, 2, 61));
1721 dag BE_VFLOAT_PERMUTE = (VPERM $S, $S, BE_VFLOAT_PERM_VEC);
1722 dag BE_VARIABLE_FLOAT = (XSCVSPDPN BE_VFLOAT_PERMUTE);
1723
1724 /* BE variable double
1725 Same as the BE doubleword except there is no move.
1726 */
1727 dag BE_VDOUBLE_PERMUTE = (VPERM (COPY_TO_REGCLASS $S, VRRC),
1728 (COPY_TO_REGCLASS $S, VRRC),
1729 BE_VDWORD_PERM_VEC);
1730 dag BE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS BE_VDOUBLE_PERMUTE, VSRC);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001731}
1732
1733// v4f32 scalar <-> vector conversions (BE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001734let Predicates = [IsBigEndian, HasP8Vector] in {
1735 def : Pat<(v4f32 (scalar_to_vector f32:$A)),
1736 (v4f32 (XSCVDPSPN $A))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001737 def : Pat<(f32 (vector_extract v4f32:$S, 0)),
1738 (f32 (XSCVSPDPN $S))>;
1739 def : Pat<(f32 (vector_extract v4f32:$S, 1)),
1740 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
1741 def : Pat<(f32 (vector_extract v4f32:$S, 2)),
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001742 (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001743 def : Pat<(f32 (vector_extract v4f32:$S, 3)),
1744 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001745 def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
1746 (f32 VectorExtractions.BE_VARIABLE_FLOAT)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001747} // IsBigEndian, HasP8Vector
1748
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001749// Variable index vector_extract for v2f64 does not require P8Vector
1750let Predicates = [IsBigEndian, HasVSX] in
1751 def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
1752 (f64 VectorExtractions.BE_VARIABLE_DOUBLE)>;
1753
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001754let Predicates = [IsBigEndian, HasDirectMove] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001755 // v16i8 scalar <-> vector conversions (BE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001756 def : Pat<(v16i8 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001757 (v16i8 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_BYTE_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001758 def : Pat<(v8i16 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001759 (v8i16 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_HALF_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001760 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001761 (v4i32 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_WORD_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001762 def : Pat<(v2i64 (scalar_to_vector i64:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001763 (v2i64 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_DWORD_0, sub_64))>;
1764 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001765 (i32 VectorExtractions.LE_BYTE_15)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001766 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001767 (i32 VectorExtractions.LE_BYTE_14)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001768 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001769 (i32 VectorExtractions.LE_BYTE_13)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001770 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001771 (i32 VectorExtractions.LE_BYTE_12)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001772 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001773 (i32 VectorExtractions.LE_BYTE_11)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001774 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001775 (i32 VectorExtractions.LE_BYTE_10)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001776 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001777 (i32 VectorExtractions.LE_BYTE_9)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001778 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001779 (i32 VectorExtractions.LE_BYTE_8)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001780 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001781 (i32 VectorExtractions.LE_BYTE_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001782 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001783 (i32 VectorExtractions.LE_BYTE_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001784 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001785 (i32 VectorExtractions.LE_BYTE_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001786 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001787 (i32 VectorExtractions.LE_BYTE_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001788 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001789 (i32 VectorExtractions.LE_BYTE_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001790 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001791 (i32 VectorExtractions.LE_BYTE_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001792 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001793 (i32 VectorExtractions.LE_BYTE_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001794 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001795 (i32 VectorExtractions.LE_BYTE_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001796 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001797 (i32 VectorExtractions.BE_VARIABLE_BYTE)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001798
1799 // v8i16 scalar <-> vector conversions (BE)
1800 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001801 (i32 VectorExtractions.LE_HALF_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001802 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001803 (i32 VectorExtractions.LE_HALF_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001804 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001805 (i32 VectorExtractions.LE_HALF_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001806 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001807 (i32 VectorExtractions.LE_HALF_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001808 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001809 (i32 VectorExtractions.LE_HALF_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001810 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001811 (i32 VectorExtractions.LE_HALF_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001812 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001813 (i32 VectorExtractions.LE_HALF_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001814 def : Pat<(i32 (vector_extract v8i16:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001815 (i32 VectorExtractions.LE_HALF_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001816 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001817 (i32 VectorExtractions.BE_VARIABLE_HALF)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001818
1819 // v4i32 scalar <-> vector conversions (BE)
1820 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001821 (i32 VectorExtractions.LE_WORD_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001822 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001823 (i32 VectorExtractions.LE_WORD_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001824 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001825 (i32 VectorExtractions.LE_WORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001826 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001827 (i32 VectorExtractions.LE_WORD_0)>;
1828 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
1829 (i32 VectorExtractions.BE_VARIABLE_WORD)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001830
1831 // v2i64 scalar <-> vector conversions (BE)
1832 def : Pat<(i64 (vector_extract v2i64:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001833 (i64 VectorExtractions.LE_DWORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001834 def : Pat<(i64 (vector_extract v2i64:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001835 (i64 VectorExtractions.LE_DWORD_0)>;
1836 def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
1837 (i64 VectorExtractions.BE_VARIABLE_DWORD)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001838} // IsBigEndian, HasDirectMove
1839
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001840// v4f32 scalar <-> vector conversions (LE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001841let Predicates = [IsLittleEndian, HasP8Vector] in {
1842 def : Pat<(v4f32 (scalar_to_vector f32:$A)),
1843 (v4f32 (XXSLDWI (XSCVDPSPN $A), (XSCVDPSPN $A), 1))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001844 def : Pat<(f32 (vector_extract v4f32:$S, 0)),
1845 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
1846 def : Pat<(f32 (vector_extract v4f32:$S, 1)),
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001847 (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001848 def : Pat<(f32 (vector_extract v4f32:$S, 2)),
1849 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
1850 def : Pat<(f32 (vector_extract v4f32:$S, 3)),
1851 (f32 (XSCVSPDPN $S))>;
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001852 def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
1853 (f32 VectorExtractions.LE_VARIABLE_FLOAT)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001854} // IsLittleEndian, HasP8Vector
1855
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001856// Variable index vector_extract for v2f64 does not require P8Vector
1857let Predicates = [IsLittleEndian, HasVSX] in
1858 def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
1859 (f64 VectorExtractions.LE_VARIABLE_DOUBLE)>;
1860
Nemanja Ivanovicb8e30d62016-11-22 19:02:07 +00001861def : Pat<(v4i32 (int_ppc_vsx_lxvw4x_be xoaddr:$src)), (LXVW4X xoaddr:$src)>;
1862def : Pat<(v2f64 (int_ppc_vsx_lxvd2x_be xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Tony Jiang5f850cd2016-11-15 14:25:56 +00001863
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001864let Predicates = [IsLittleEndian, HasDirectMove] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001865 // v16i8 scalar <-> vector conversions (LE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001866 def : Pat<(v16i8 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001867 (v16i8 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001868 def : Pat<(v8i16 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001869 (v8i16 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001870 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001871 (v4i32 MovesToVSR.LE_WORD_0)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001872 def : Pat<(v2i64 (scalar_to_vector i64:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001873 (v2i64 MovesToVSR.LE_DWORD_0)>;
1874 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001875 (i32 VectorExtractions.LE_BYTE_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001876 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001877 (i32 VectorExtractions.LE_BYTE_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001878 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001879 (i32 VectorExtractions.LE_BYTE_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001880 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001881 (i32 VectorExtractions.LE_BYTE_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001882 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001883 (i32 VectorExtractions.LE_BYTE_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001884 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001885 (i32 VectorExtractions.LE_BYTE_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001886 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001887 (i32 VectorExtractions.LE_BYTE_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001888 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001889 (i32 VectorExtractions.LE_BYTE_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001890 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001891 (i32 VectorExtractions.LE_BYTE_8)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001892 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001893 (i32 VectorExtractions.LE_BYTE_9)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001894 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001895 (i32 VectorExtractions.LE_BYTE_10)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001896 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001897 (i32 VectorExtractions.LE_BYTE_11)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001898 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001899 (i32 VectorExtractions.LE_BYTE_12)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001900 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001901 (i32 VectorExtractions.LE_BYTE_13)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001902 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001903 (i32 VectorExtractions.LE_BYTE_14)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001904 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001905 (i32 VectorExtractions.LE_BYTE_15)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001906 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001907 (i32 VectorExtractions.LE_VARIABLE_BYTE)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001908
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001909 // v8i16 scalar <-> vector conversions (LE)
1910 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001911 (i32 VectorExtractions.LE_HALF_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001912 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001913 (i32 VectorExtractions.LE_HALF_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001914 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001915 (i32 VectorExtractions.LE_HALF_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001916 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001917 (i32 VectorExtractions.LE_HALF_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001918 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001919 (i32 VectorExtractions.LE_HALF_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001920 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001921 (i32 VectorExtractions.LE_HALF_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001922 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001923 (i32 VectorExtractions.LE_HALF_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001924 def : Pat<(i32 (vector_extract v8i16:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001925 (i32 VectorExtractions.LE_HALF_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001926 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001927 (i32 VectorExtractions.LE_VARIABLE_HALF)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001928
1929 // v4i32 scalar <-> vector conversions (LE)
1930 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001931 (i32 VectorExtractions.LE_WORD_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001932 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001933 (i32 VectorExtractions.LE_WORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001934 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001935 (i32 VectorExtractions.LE_WORD_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001936 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001937 (i32 VectorExtractions.LE_WORD_3)>;
1938 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
1939 (i32 VectorExtractions.LE_VARIABLE_WORD)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001940
1941 // v2i64 scalar <-> vector conversions (LE)
1942 def : Pat<(i64 (vector_extract v2i64:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001943 (i64 VectorExtractions.LE_DWORD_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001944 def : Pat<(i64 (vector_extract v2i64:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001945 (i64 VectorExtractions.LE_DWORD_1)>;
1946 def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
1947 (i64 VectorExtractions.LE_VARIABLE_DWORD)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001948} // IsLittleEndian, HasDirectMove
Nemanja Ivanovic89224762015-12-15 14:50:34 +00001949
1950let Predicates = [HasDirectMove, HasVSX] in {
1951// bitconvert f32 -> i32
1952// (convert to 32-bit fp single, shift right 1 word, move to GPR)
1953def : Pat<(i32 (bitconvert f32:$S)),
1954 (i32 (MFVSRWZ (EXTRACT_SUBREG
1955 (XXSLDWI (XSCVDPSPN $S),(XSCVDPSPN $S), 3),
1956 sub_64)))>;
1957// bitconvert i32 -> f32
1958// (move to FPR, shift left 1 word, convert to 64-bit fp single)
1959def : Pat<(f32 (bitconvert i32:$A)),
1960 (f32 (XSCVSPDPN
1961 (XXSLDWI MovesToVSR.LE_WORD_1, MovesToVSR.LE_WORD_1, 1)))>;
1962
1963// bitconvert f64 -> i64
1964// (move to GPR, nothing else needed)
1965def : Pat<(i64 (bitconvert f64:$S)),
1966 (i64 (MFVSRD $S))>;
1967
1968// bitconvert i64 -> f64
1969// (move to FPR, nothing else needed)
1970def : Pat<(f64 (bitconvert i64:$S)),
1971 (f64 (MTVSRD $S))>;
1972}
Kit Barton93612ec2016-02-26 21:11:55 +00001973
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00001974def AlignValues {
1975 dag F32_TO_BE_WORD1 = (v4f32 (XXSLDWI (XSCVDPSPN $B), (XSCVDPSPN $B), 3));
1976 dag I32_TO_BE_WORD1 = (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC);
1977}
1978
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00001979// Materialize a zero-vector of long long
1980def : Pat<(v2i64 immAllZerosV),
1981 (v2i64 (XXLXORz))>;
1982
Kit Barton93612ec2016-02-26 21:11:55 +00001983// The following VSX instructions were introduced in Power ISA 3.0
1984def HasP9Vector : Predicate<"PPCSubTarget->hasP9Vector()">;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00001985let AddedComplexity = 400, Predicates = [HasP9Vector] in {
Kit Barton93612ec2016-02-26 21:11:55 +00001986
1987 // [PO VRT XO VRB XO /]
1988 class X_VT5_XO5_VB5<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1989 list<dag> pattern>
1990 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vrrc:$vB),
1991 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
1992
1993 // [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /]
1994 class X_VT5_XO5_VB5_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1995 list<dag> pattern>
1996 : X_VT5_XO5_VB5<opcode, xo2, xo, opc, pattern>, isDOT;
1997
1998 // [PO VRT XO VRB XO /], but the VRB is only used the left 64 bits (or less),
1999 // So we use different operand class for VRB
2000 class X_VT5_XO5_VB5_TyVB<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
2001 RegisterOperand vbtype, list<dag> pattern>
2002 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vbtype:$vB),
2003 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
2004
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002005 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002006 // [PO T XO B XO BX /]
2007 class XX2_RT5_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2008 list<dag> pattern>
2009 : XX2_RD5_XO5_RS6<opcode, xo2, xo, (outs g8rc:$rT), (ins vsfrc:$XB),
2010 !strconcat(opc, " $rT, $XB"), IIC_VecFP, pattern>;
2011
Kit Barton93612ec2016-02-26 21:11:55 +00002012 // [PO T XO B XO BX TX]
2013 class XX2_XT6_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2014 RegisterOperand vtype, list<dag> pattern>
2015 : XX2_RD6_XO5_RS6<opcode, xo2, xo, (outs vtype:$XT), (ins vtype:$XB),
2016 !strconcat(opc, " $XT, $XB"), IIC_VecFP, pattern>;
2017
2018 // [PO T A B XO AX BX TX], src and dest register use different operand class
2019 class XX3_XT5_XA5_XB5<bits<6> opcode, bits<8> xo, string opc,
2020 RegisterOperand xty, RegisterOperand aty, RegisterOperand bty,
2021 InstrItinClass itin, list<dag> pattern>
2022 : XX3Form<opcode, xo, (outs xty:$XT), (ins aty:$XA, bty:$XB),
2023 !strconcat(opc, " $XT, $XA, $XB"), itin, pattern>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002024 } // UseVSXReg = 1
Kit Barton93612ec2016-02-26 21:11:55 +00002025
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002026 // [PO VRT VRA VRB XO /]
2027 class X_VT5_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2028 list<dag> pattern>
2029 : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vA, vrrc:$vB),
2030 !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>;
2031
2032 // [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /]
2033 class X_VT5_VA5_VB5_Ro<bits<6> opcode, bits<10> xo, string opc,
2034 list<dag> pattern>
2035 : X_VT5_VA5_VB5<opcode, xo, opc, pattern>, isDOT;
2036
2037 //===--------------------------------------------------------------------===//
2038 // Quad-Precision Scalar Move Instructions:
2039
2040 // Copy Sign
2041 def XSCPSGNQP : X_VT5_VA5_VB5<63, 100, "xscpsgnqp", []>;
2042
2043 // Absolute/Negative-Absolute/Negate
2044 def XSABSQP : X_VT5_XO5_VB5<63, 0, 804, "xsabsqp" , []>;
2045 def XSNABSQP : X_VT5_XO5_VB5<63, 8, 804, "xsnabsqp", []>;
2046 def XSNEGQP : X_VT5_XO5_VB5<63, 16, 804, "xsnegqp" , []>;
2047
2048 //===--------------------------------------------------------------------===//
2049 // Quad-Precision Scalar Floating-Point Arithmetic Instructions:
2050
2051 // Add/Divide/Multiply/Subtract
2052 def XSADDQP : X_VT5_VA5_VB5 <63, 4, "xsaddqp" , []>;
2053 def XSADDQPO : X_VT5_VA5_VB5_Ro<63, 4, "xsaddqpo", []>;
2054 def XSDIVQP : X_VT5_VA5_VB5 <63, 548, "xsdivqp" , []>;
2055 def XSDIVQPO : X_VT5_VA5_VB5_Ro<63, 548, "xsdivqpo", []>;
2056 def XSMULQP : X_VT5_VA5_VB5 <63, 36, "xsmulqp" , []>;
2057 def XSMULQPO : X_VT5_VA5_VB5_Ro<63, 36, "xsmulqpo", []>;
2058 def XSSUBQP : X_VT5_VA5_VB5 <63, 516, "xssubqp" , []>;
2059 def XSSUBQPO : X_VT5_VA5_VB5_Ro<63, 516, "xssubqpo", []>;
2060
2061 // Square-Root
2062 def XSSQRTQP : X_VT5_XO5_VB5 <63, 27, 804, "xssqrtqp" , []>;
2063 def XSSQRTQPO : X_VT5_XO5_VB5_Ro<63, 27, 804, "xssqrtqpo", []>;
2064
2065 // (Negative) Multiply-{Add/Subtract}
2066 def XSMADDQP : X_VT5_VA5_VB5 <63, 388, "xsmaddqp" , []>;
2067 def XSMADDQPO : X_VT5_VA5_VB5_Ro<63, 388, "xsmaddqpo" , []>;
2068 def XSMSUBQP : X_VT5_VA5_VB5 <63, 420, "xsmsubqp" , []>;
2069 def XSMSUBQPO : X_VT5_VA5_VB5_Ro<63, 420, "xsmsubqpo" , []>;
2070 def XSNMADDQP : X_VT5_VA5_VB5 <63, 452, "xsnmaddqp" , []>;
2071 def XSNMADDQPO: X_VT5_VA5_VB5_Ro<63, 452, "xsnmaddqpo", []>;
2072 def XSNMSUBQP : X_VT5_VA5_VB5 <63, 484, "xsnmsubqp" , []>;
2073 def XSNMSUBQPO: X_VT5_VA5_VB5_Ro<63, 484, "xsnmsubqpo", []>;
2074
Kit Barton93612ec2016-02-26 21:11:55 +00002075 //===--------------------------------------------------------------------===//
2076 // Quad/Double-Precision Compare Instructions:
2077
2078 // [PO BF // VRA VRB XO /]
2079 class X_BF3_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2080 list<dag> pattern>
2081 : XForm_17<opcode, xo, (outs crrc:$crD), (ins vrrc:$VA, vrrc:$VB),
2082 !strconcat(opc, " $crD, $VA, $VB"), IIC_FPCompare> {
2083 let Pattern = pattern;
2084 }
2085
2086 // QP Compare Ordered/Unordered
2087 def XSCMPOQP : X_BF3_VA5_VB5<63, 132, "xscmpoqp", []>;
2088 def XSCMPUQP : X_BF3_VA5_VB5<63, 644, "xscmpuqp", []>;
2089
2090 // DP/QP Compare Exponents
2091 def XSCMPEXPDP : XX3Form_1<60, 59,
2092 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002093 "xscmpexpdp $crD, $XA, $XB", IIC_FPCompare, []>,
2094 UseVSXReg;
Kit Barton93612ec2016-02-26 21:11:55 +00002095 def XSCMPEXPQP : X_BF3_VA5_VB5<63, 164, "xscmpexpqp", []>;
2096
2097 // DP Compare ==, >=, >, !=
2098 // Use vsrc for XT, because the entire register of XT is set.
2099 // XT.dword[1] = 0x0000_0000_0000_0000
2100 def XSCMPEQDP : XX3_XT5_XA5_XB5<60, 3, "xscmpeqdp", vsrc, vsfrc, vsfrc,
2101 IIC_FPCompare, []>;
2102 def XSCMPGEDP : XX3_XT5_XA5_XB5<60, 19, "xscmpgedp", vsrc, vsfrc, vsfrc,
2103 IIC_FPCompare, []>;
2104 def XSCMPGTDP : XX3_XT5_XA5_XB5<60, 11, "xscmpgtdp", vsrc, vsfrc, vsfrc,
2105 IIC_FPCompare, []>;
2106 def XSCMPNEDP : XX3_XT5_XA5_XB5<60, 27, "xscmpnedp", vsrc, vsfrc, vsfrc,
2107 IIC_FPCompare, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002108 let UseVSXReg = 1 in {
Kit Barton93612ec2016-02-26 21:11:55 +00002109 // Vector Compare Not Equal
2110 def XVCMPNEDP : XX3Form_Rc<60, 123,
2111 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2112 "xvcmpnedp $XT, $XA, $XB", IIC_VecFPCompare, []>;
2113 let Defs = [CR6] in
2114 def XVCMPNEDPo : XX3Form_Rc<60, 123,
2115 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2116 "xvcmpnedp. $XT, $XA, $XB", IIC_VecFPCompare, []>,
2117 isDOT;
2118 def XVCMPNESP : XX3Form_Rc<60, 91,
2119 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2120 "xvcmpnesp $XT, $XA, $XB", IIC_VecFPCompare, []>;
2121 let Defs = [CR6] in
2122 def XVCMPNESPo : XX3Form_Rc<60, 91,
2123 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2124 "xvcmpnesp. $XT, $XA, $XB", IIC_VecFPCompare, []>,
2125 isDOT;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002126 } // UseVSXReg = 1
Kit Barton93612ec2016-02-26 21:11:55 +00002127
2128 //===--------------------------------------------------------------------===//
2129 // Quad-Precision Floating-Point Conversion Instructions:
2130
2131 // Convert DP -> QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002132 def XSCVDPQP : X_VT5_XO5_VB5_TyVB<63, 22, 836, "xscvdpqp", vfrc, []>;
Kit Barton93612ec2016-02-26 21:11:55 +00002133
2134 // Round & Convert QP -> DP (dword[1] is set to zero)
2135 def XSCVQPDP : X_VT5_XO5_VB5 <63, 20, 836, "xscvqpdp" , []>;
2136 def XSCVQPDPO : X_VT5_XO5_VB5_Ro<63, 20, 836, "xscvqpdpo", []>;
2137
2138 // Truncate & Convert QP -> (Un)Signed (D)Word (dword[1] is set to zero)
2139 def XSCVQPSDZ : X_VT5_XO5_VB5<63, 25, 836, "xscvqpsdz", []>;
2140 def XSCVQPSWZ : X_VT5_XO5_VB5<63, 9, 836, "xscvqpswz", []>;
2141 def XSCVQPUDZ : X_VT5_XO5_VB5<63, 17, 836, "xscvqpudz", []>;
2142 def XSCVQPUWZ : X_VT5_XO5_VB5<63, 1, 836, "xscvqpuwz", []>;
2143
2144 // Convert (Un)Signed DWord -> QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002145 def XSCVSDQP : X_VT5_XO5_VB5_TyVB<63, 10, 836, "xscvsdqp", vfrc, []>;
2146 def XSCVUDQP : X_VT5_XO5_VB5_TyVB<63, 2, 836, "xscvudqp", vfrc, []>;
Kit Barton93612ec2016-02-26 21:11:55 +00002147
Sean Fertilea435e072016-11-14 18:43:59 +00002148 let UseVSXReg = 1 in {
Kit Barton93612ec2016-02-26 21:11:55 +00002149 //===--------------------------------------------------------------------===//
2150 // Round to Floating-Point Integer Instructions
2151
2152 // (Round &) Convert DP <-> HP
2153 // Note! xscvdphp's src and dest register both use the left 64 bits, so we use
2154 // vsfrc for src and dest register. xscvhpdp's src only use the left 16 bits,
2155 // but we still use vsfrc for it.
2156 def XSCVDPHP : XX2_XT6_XO5_XB6<60, 17, 347, "xscvdphp", vsfrc, []>;
2157 def XSCVHPDP : XX2_XT6_XO5_XB6<60, 16, 347, "xscvhpdp", vsfrc, []>;
2158
2159 // Vector HP -> SP
2160 def XVCVHPSP : XX2_XT6_XO5_XB6<60, 24, 475, "xvcvhpsp", vsrc, []>;
Nemanja Ivanovicec4b0c32016-11-11 21:42:01 +00002161 def XVCVSPHP : XX2_XT6_XO5_XB6<60, 25, 475, "xvcvsphp", vsrc,
2162 [(set v4f32:$XT,
2163 (int_ppc_vsx_xvcvsphp v4f32:$XB))]>;
Kit Barton93612ec2016-02-26 21:11:55 +00002164
Sean Fertilea435e072016-11-14 18:43:59 +00002165 } // UseVSXReg = 1
2166
2167 // Pattern for matching Vector HP -> Vector SP intrinsic. Defined as a
2168 // seperate pattern so that it can convert the input register class from
2169 // VRRC(v8i16) to VSRC.
2170 def : Pat<(v4f32 (int_ppc_vsx_xvcvhpsp v8i16:$A)),
2171 (v4f32 (XVCVHPSP (COPY_TO_REGCLASS $A, VSRC)))>;
2172
Kit Barton93612ec2016-02-26 21:11:55 +00002173 class Z23_VT5_R1_VB5_RMC2_EX1<bits<6> opcode, bits<8> xo, bit ex, string opc,
2174 list<dag> pattern>
2175 : Z23Form_1<opcode, xo,
2176 (outs vrrc:$vT), (ins u1imm:$r, vrrc:$vB, u2imm:$rmc),
2177 !strconcat(opc, " $r, $vT, $vB, $rmc"), IIC_VecFP, pattern> {
2178 let RC = ex;
2179 }
2180
2181 // Round to Quad-Precision Integer [with Inexact]
2182 def XSRQPI : Z23_VT5_R1_VB5_RMC2_EX1<63, 5, 0, "xsrqpi" , []>;
2183 def XSRQPIX : Z23_VT5_R1_VB5_RMC2_EX1<63, 5, 1, "xsrqpix", []>;
2184
2185 // Round Quad-Precision to Double-Extended Precision (fp80)
2186 def XSRQPXP : Z23_VT5_R1_VB5_RMC2_EX1<63, 37, 0, "xsrqpxp", []>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002187
2188 //===--------------------------------------------------------------------===//
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002189 // Insert/Extract Instructions
2190
2191 // Insert Exponent DP/QP
2192 // XT NOTE: XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU
2193 def XSIEXPDP : XX1Form <60, 918, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002194 "xsiexpdp $XT, $rA, $rB", IIC_VecFP, []>, UseVSXReg;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002195 // vB NOTE: only vB.dword[0] is used, that's why we don't use
2196 // X_VT5_VA5_VB5 form
2197 def XSIEXPQP : XForm_18<63, 868, (outs vrrc:$vT), (ins vrrc:$vA, vsfrc:$vB),
2198 "xsiexpqp $vT, $vA, $vB", IIC_VecFP, []>;
2199
2200 // Extract Exponent/Significand DP/QP
2201 def XSXEXPDP : XX2_RT5_XO5_XB6<60, 0, 347, "xsxexpdp", []>;
2202 def XSXSIGDP : XX2_RT5_XO5_XB6<60, 1, 347, "xsxsigdp", []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002203
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002204 def XSXEXPQP : X_VT5_XO5_VB5 <63, 2, 804, "xsxexpqp", []>;
2205 def XSXSIGQP : X_VT5_XO5_VB5 <63, 18, 804, "xsxsigqp", []>;
2206
2207 // Vector Insert Word
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002208 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002209 // XB NOTE: Only XB.dword[1] is used, but we use vsrc on XB.
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002210 def XXINSERTW :
2211 XX2_RD6_UIM5_RS6<60, 181, (outs vsrc:$XT),
2212 (ins vsrc:$XTi, vsrc:$XB, u4imm:$UIM),
2213 "xxinsertw $XT, $XB, $UIM", IIC_VecFP,
2214 [(set v4i32:$XT, (PPCxxinsert v4i32:$XTi, v4i32:$XB,
2215 imm32SExt16:$UIM))]>,
2216 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002217
2218 // Vector Extract Unsigned Word
2219 def XXEXTRACTUW : XX2_RD6_UIM5_RS6<60, 165,
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002220 (outs vsfrc:$XT), (ins vsrc:$XB, u4imm:$UIMM),
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002221 "xxextractuw $XT, $XB, $UIMM", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002222 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002223
2224 // Vector Insert Exponent DP/SP
2225 def XVIEXPDP : XX3_XT5_XA5_XB5<60, 248, "xviexpdp", vsrc, vsrc, vsrc,
Nemanja Ivanovic0f459982016-10-26 19:03:40 +00002226 IIC_VecFP, [(set v2f64: $XT,(int_ppc_vsx_xviexpdp v2i64:$XA, v2i64:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002227 def XVIEXPSP : XX3_XT5_XA5_XB5<60, 216, "xviexpsp", vsrc, vsrc, vsrc,
Nemanja Ivanovic0f459982016-10-26 19:03:40 +00002228 IIC_VecFP, [(set v4f32: $XT,(int_ppc_vsx_xviexpsp v4i32:$XA, v4i32:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002229
2230 // Vector Extract Exponent/Significand DP/SP
Sean Fertileadda5b22016-11-14 14:42:37 +00002231 def XVXEXPDP : XX2_XT6_XO5_XB6<60, 0, 475, "xvxexpdp", vsrc,
2232 [(set v2i64: $XT,
2233 (int_ppc_vsx_xvxexpdp v2f64:$XB))]>;
2234 def XVXEXPSP : XX2_XT6_XO5_XB6<60, 8, 475, "xvxexpsp", vsrc,
2235 [(set v4i32: $XT,
2236 (int_ppc_vsx_xvxexpsp v4f32:$XB))]>;
2237 def XVXSIGDP : XX2_XT6_XO5_XB6<60, 1, 475, "xvxsigdp", vsrc,
2238 [(set v2i64: $XT,
2239 (int_ppc_vsx_xvxsigdp v2f64:$XB))]>;
2240 def XVXSIGSP : XX2_XT6_XO5_XB6<60, 9, 475, "xvxsigsp", vsrc,
2241 [(set v4i32: $XT,
2242 (int_ppc_vsx_xvxsigsp v4f32:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002243
2244 //===--------------------------------------------------------------------===//
2245
2246 // Test Data Class SP/DP/QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002247 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002248 def XSTSTDCSP : XX2_BF3_DCMX7_RS6<60, 298,
2249 (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
2250 "xststdcsp $BF, $XB, $DCMX", IIC_VecFP, []>;
2251 def XSTSTDCDP : XX2_BF3_DCMX7_RS6<60, 362,
2252 (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
2253 "xststdcdp $BF, $XB, $DCMX", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002254 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002255 def XSTSTDCQP : X_BF3_DCMX7_RS5 <63, 708,
2256 (outs crrc:$BF), (ins u7imm:$DCMX, vrrc:$vB),
2257 "xststdcqp $BF, $vB, $DCMX", IIC_VecFP, []>;
2258
2259 // Vector Test Data Class SP/DP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002260 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002261 def XVTSTDCSP : XX2_RD6_DCMX7_RS6<60, 13, 5,
2262 (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
Sean Fertileadda5b22016-11-14 14:42:37 +00002263 "xvtstdcsp $XT, $XB, $DCMX", IIC_VecFP,
2264 [(set v4i32: $XT,
2265 (int_ppc_vsx_xvtstdcsp v4f32:$XB, imm:$DCMX))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002266 def XVTSTDCDP : XX2_RD6_DCMX7_RS6<60, 15, 5,
2267 (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
Sean Fertileadda5b22016-11-14 14:42:37 +00002268 "xvtstdcdp $XT, $XB, $DCMX", IIC_VecFP,
2269 [(set v2i64: $XT,
2270 (int_ppc_vsx_xvtstdcdp v2f64:$XB, imm:$DCMX))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002271 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002272
2273 //===--------------------------------------------------------------------===//
2274
2275 // Maximum/Minimum Type-C/Type-J DP
2276 // XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU, so we use vsrc for XT
2277 def XSMAXCDP : XX3_XT5_XA5_XB5<60, 128, "xsmaxcdp", vsrc, vsfrc, vsfrc,
2278 IIC_VecFP, []>;
2279 def XSMAXJDP : XX3_XT5_XA5_XB5<60, 144, "xsmaxjdp", vsrc, vsfrc, vsfrc,
2280 IIC_VecFP, []>;
2281 def XSMINCDP : XX3_XT5_XA5_XB5<60, 136, "xsmincdp", vsrc, vsfrc, vsfrc,
2282 IIC_VecFP, []>;
2283 def XSMINJDP : XX3_XT5_XA5_XB5<60, 152, "xsminjdp", vsrc, vsfrc, vsfrc,
2284 IIC_VecFP, []>;
2285
2286 //===--------------------------------------------------------------------===//
2287
2288 // Vector Byte-Reverse H/W/D/Q Word
2289 def XXBRH : XX2_XT6_XO5_XB6<60, 7, 475, "xxbrh", vsrc, []>;
2290 def XXBRW : XX2_XT6_XO5_XB6<60, 15, 475, "xxbrw", vsrc, []>;
2291 def XXBRD : XX2_XT6_XO5_XB6<60, 23, 475, "xxbrd", vsrc, []>;
2292 def XXBRQ : XX2_XT6_XO5_XB6<60, 31, 475, "xxbrq", vsrc, []>;
2293
2294 // Vector Permute
2295 def XXPERM : XX3_XT5_XA5_XB5<60, 26, "xxperm" , vsrc, vsrc, vsrc,
2296 IIC_VecPerm, []>;
2297 def XXPERMR : XX3_XT5_XA5_XB5<60, 58, "xxpermr", vsrc, vsrc, vsrc,
2298 IIC_VecPerm, []>;
2299
2300 // Vector Splat Immediate Byte
2301 def XXSPLTIB : X_RD6_IMM8<60, 360, (outs vsrc:$XT), (ins u8imm:$IMM8),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002302 "xxspltib $XT, $IMM8", IIC_VecPerm, []>, UseVSXReg;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002303
2304 //===--------------------------------------------------------------------===//
Kit Bartonba532dc2016-03-08 03:49:13 +00002305 // Vector/Scalar Load/Store Instructions
2306
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002307 // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
2308 // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
Kit Bartonba532dc2016-03-08 03:49:13 +00002309 let mayLoad = 1 in {
2310 // Load Vector
2311 def LXV : DQ_RD6_RS5_DQ12<61, 1, (outs vsrc:$XT), (ins memrix16:$src),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002312 "lxv $XT, $src", IIC_LdStLFD, []>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002313 // Load DWord
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002314 def LXSD : DSForm_1<57, 2, (outs vfrc:$vD), (ins memrix:$src),
Kit Bartonba532dc2016-03-08 03:49:13 +00002315 "lxsd $vD, $src", IIC_LdStLFD, []>;
2316 // Load SP from src, convert it to DP, and place in dword[0]
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002317 def LXSSP : DSForm_1<57, 3, (outs vfrc:$vD), (ins memrix:$src),
Kit Bartonba532dc2016-03-08 03:49:13 +00002318 "lxssp $vD, $src", IIC_LdStLFD, []>;
2319
2320 // [PO T RA RB XO TX] almost equal to [PO S RA RB XO SX], but has different
2321 // "out" and "in" dag
2322 class X_XT6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2323 RegisterOperand vtype, list<dag> pattern>
2324 : XX1Form<opcode, xo, (outs vtype:$XT), (ins memrr:$src),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002325 !strconcat(opc, " $XT, $src"), IIC_LdStLFD, pattern>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002326
2327 // Load as Integer Byte/Halfword & Zero Indexed
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002328 def LXSIBZX : X_XT6_RA5_RB5<31, 781, "lxsibzx", vsfrc,
2329 [(set f64:$XT, (PPClxsizx xoaddr:$src, 1))]>;
2330 def LXSIHZX : X_XT6_RA5_RB5<31, 813, "lxsihzx", vsfrc,
2331 [(set f64:$XT, (PPClxsizx xoaddr:$src, 2))]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002332
2333 // Load Vector Halfword*8/Byte*16 Indexed
2334 def LXVH8X : X_XT6_RA5_RB5<31, 812, "lxvh8x" , vsrc, []>;
2335 def LXVB16X : X_XT6_RA5_RB5<31, 876, "lxvb16x", vsrc, []>;
2336
2337 // Load Vector Indexed
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002338 def LXVX : X_XT6_RA5_RB5<31, 268, "lxvx" , vsrc,
2339 [(set v2f64:$XT, (load xoaddr:$src))]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002340
2341 // Load Vector (Left-justified) with Length
Zaara Syedaa19c9e62016-11-15 17:54:19 +00002342 def LXVL : XX1Form<31, 269, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB),
2343 "lxvl $XT, $src, $rB", IIC_LdStLoad,
2344 [(set v4i32:$XT, (int_ppc_vsx_lxvl addr:$src, i64:$rB))]>,
2345 UseVSXReg;
2346 def LXVLL : XX1Form<31,301, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB),
2347 "lxvll $XT, $src, $rB", IIC_LdStLoad,
2348 [(set v4i32:$XT, (int_ppc_vsx_lxvll addr:$src, i64:$rB))]>,
2349 UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002350
2351 // Load Vector Word & Splat Indexed
2352 def LXVWSX : X_XT6_RA5_RB5<31, 364, "lxvwsx" , vsrc, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002353 } // mayLoad
Kit Bartonba532dc2016-03-08 03:49:13 +00002354
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002355 // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
2356 // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
Kit Bartonba532dc2016-03-08 03:49:13 +00002357 let mayStore = 1 in {
2358 // Store Vector
2359 def STXV : DQ_RD6_RS5_DQ12<61, 5, (outs), (ins vsrc:$XT, memrix16:$dst),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002360 "stxv $XT, $dst", IIC_LdStSTFD, []>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002361 // Store DWord
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002362 def STXSD : DSForm_1<61, 2, (outs), (ins vfrc:$vS, memrix:$dst),
Kit Bartonba532dc2016-03-08 03:49:13 +00002363 "stxsd $vS, $dst", IIC_LdStSTFD, []>;
2364 // Convert DP of dword[0] to SP, and Store to dst
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002365 def STXSSP : DSForm_1<61, 3, (outs), (ins vfrc:$vS, memrix:$dst),
Kit Bartonba532dc2016-03-08 03:49:13 +00002366 "stxssp $vS, $dst", IIC_LdStSTFD, []>;
2367
2368 // [PO S RA RB XO SX]
2369 class X_XS6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2370 RegisterOperand vtype, list<dag> pattern>
2371 : XX1Form<opcode, xo, (outs), (ins vtype:$XT, memrr:$dst),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002372 !strconcat(opc, " $XT, $dst"), IIC_LdStSTFD, pattern>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002373
2374 // Store as Integer Byte/Halfword Indexed
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002375 def STXSIBX : X_XS6_RA5_RB5<31, 909, "stxsibx" , vsfrc,
2376 [(PPCstxsix f64:$XT, xoaddr:$dst, 1)]>;
2377 def STXSIHX : X_XS6_RA5_RB5<31, 941, "stxsihx" , vsfrc,
2378 [(PPCstxsix f64:$XT, xoaddr:$dst, 2)]>;
2379 let isCodeGenOnly = 1 in {
2380 def STXSIBXv : X_XS6_RA5_RB5<31, 909, "stxsibx" , vrrc, []>;
2381 def STXSIHXv : X_XS6_RA5_RB5<31, 941, "stxsihx" , vrrc, []>;
2382 }
Kit Bartonba532dc2016-03-08 03:49:13 +00002383
2384 // Store Vector Halfword*8/Byte*16 Indexed
2385 def STXVH8X : X_XS6_RA5_RB5<31, 940, "stxvh8x" , vsrc, []>;
2386 def STXVB16X : X_XS6_RA5_RB5<31, 1004, "stxvb16x", vsrc, []>;
2387
2388 // Store Vector Indexed
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002389 def STXVX : X_XS6_RA5_RB5<31, 396, "stxvx" , vsrc,
2390 [(store v2f64:$XT, xoaddr:$dst)]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002391
2392 // Store Vector (Left-justified) with Length
Zaara Syedaa19c9e62016-11-15 17:54:19 +00002393 def STXVL : XX1Form<31, 397, (outs), (ins vsrc:$XT, memr:$dst, g8rc:$rB),
2394 "stxvl $XT, $dst, $rB", IIC_LdStLoad,
2395 [(int_ppc_vsx_stxvl v4i32:$XT, addr:$dst, i64:$rB)]>,
2396 UseVSXReg;
2397 def STXVLL : XX1Form<31, 429, (outs), (ins vsrc:$XT, memr:$dst, g8rc:$rB),
2398 "stxvll $XT, $dst, $rB", IIC_LdStLoad,
2399 [(int_ppc_vsx_stxvll v4i32:$XT, addr:$dst, i64:$rB)]>,
2400 UseVSXReg;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002401 } // mayStore
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002402
2403 // Patterns for which instructions from ISA 3.0 are a better match
2404 let Predicates = [IsLittleEndian, HasP9Vector] in {
2405 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 0))))),
2406 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
2407 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 1))))),
2408 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
2409 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 2))))),
2410 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
2411 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 3))))),
2412 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
2413 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
2414 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
2415 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
2416 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
2417 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
2418 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
2419 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
2420 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
2421 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
2422 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
2423 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
2424 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
2425 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
2426 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
2427 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
2428 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
2429 } // IsLittleEndian, HasP9Vector
2430
2431 let Predicates = [IsBigEndian, HasP9Vector] in {
2432 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 0))))),
2433 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
2434 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 1))))),
2435 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
2436 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 2))))),
2437 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
2438 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 3))))),
2439 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
2440 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
2441 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
2442 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
2443 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
2444 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
2445 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
2446 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
2447 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
2448 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
2449 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
2450 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
2451 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
2452 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
2453 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
2454 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
2455 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
2456 } // IsLittleEndian, HasP9Vector
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002457
2458 def : Pat<(v2f64 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2459 def : Pat<(v2i64 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2460 def : Pat<(v4f32 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2461 def : Pat<(v4i32 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2462 def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVX xoaddr:$src)>;
2463 def : Pat<(v2f64 (int_ppc_vsx_lxvd2x xoaddr:$src)), (LXVX xoaddr:$src)>;
2464 def : Pat<(store v2f64:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2465 def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2466 def : Pat<(store v4f32:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2467 def : Pat<(store v4i32:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2468 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
2469 (STXVX $rS, xoaddr:$dst)>;
2470 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
2471 (STXVX $rS, xoaddr:$dst)>;
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00002472
2473 def : Pat<(v4i32 (scalar_to_vector (i32 (load xoaddr:$src)))),
2474 (v4i32 (LXVWSX xoaddr:$src))>;
2475 def : Pat<(v4f32 (scalar_to_vector (f32 (load xoaddr:$src)))),
2476 (v4f32 (LXVWSX xoaddr:$src))>;
2477 def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
2478 (v4i32 (MTVSRWS $A))>;
2479 def : Pat<(v16i8 (build_vector immSExt8:$A, immSExt8:$A, immSExt8:$A,
2480 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2481 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2482 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2483 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2484 immSExt8:$A)),
2485 (v16i8 (COPY_TO_REGCLASS (XXSPLTIB imm:$A), VSRC))>;
2486 def : Pat<(v16i8 immAllOnesV),
2487 (v16i8 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>;
2488 def : Pat<(v8i16 immAllOnesV),
2489 (v8i16 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>;
2490 def : Pat<(v4i32 immAllOnesV),
2491 (v4i32 (XXSPLTIB 255))>;
2492 def : Pat<(v2i64 immAllOnesV),
2493 (v2i64 (XXSPLTIB 255))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002494
2495 // Build vectors from i8 loads
2496 def : Pat<(v16i8 (scalar_to_vector ScalarLoads.Li8)),
2497 (v16i8 (VSPLTBs 7, (LXSIBZX xoaddr:$src)))>;
2498 def : Pat<(v8i16 (scalar_to_vector ScalarLoads.ZELi8)),
2499 (v8i16 (VSPLTHs 3, (LXSIBZX xoaddr:$src)))>;
2500 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi8)),
2501 (v4i32 (XXSPLTWs (LXSIBZX xoaddr:$src), 1))>;
2502 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi8i64)),
Nemanja Ivanovic10fc3cf2016-11-23 15:51:52 +00002503 (v2i64 (XXSPLTD0s (LXSIBZX xoaddr:$src)))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002504 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi8)),
2505 (v4i32 (XXSPLTWs (VEXTSB2Ws (LXSIBZX xoaddr:$src)), 1))>;
2506 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi8i64)),
Nemanja Ivanovic10fc3cf2016-11-23 15:51:52 +00002507 (v2i64 (XXSPLTD0s (VEXTSB2Ds (LXSIBZX xoaddr:$src))))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002508
2509 // Build vectors from i16 loads
2510 def : Pat<(v8i16 (scalar_to_vector ScalarLoads.Li16)),
2511 (v8i16 (VSPLTHs 3, (LXSIHZX xoaddr:$src)))>;
2512 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi16)),
2513 (v4i32 (XXSPLTWs (LXSIHZX xoaddr:$src), 1))>;
2514 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi16i64)),
Nemanja Ivanovic10fc3cf2016-11-23 15:51:52 +00002515 (v2i64 (XXSPLTD0s (LXSIHZX xoaddr:$src)))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002516 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi16)),
2517 (v4i32 (XXSPLTWs (VEXTSH2Ws (LXSIHZX xoaddr:$src)), 1))>;
2518 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi16i64)),
Nemanja Ivanovic10fc3cf2016-11-23 15:51:52 +00002519 (v2i64 (XXSPLTD0s (VEXTSH2Ds (LXSIHZX xoaddr:$src))))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002520
2521 let Predicates = [IsBigEndian, HasP9Vector] in {
2522 // Scalar stores of i8
2523 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst),
2524 (STXSIBXv (VSLDOI $S, $S, 9), xoaddr:$dst)>;
2525 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst),
2526 (STXSIBXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2527 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst),
2528 (STXSIBXv (VSLDOI $S, $S, 11), xoaddr:$dst)>;
2529 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst),
2530 (STXSIBXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2531 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst),
2532 (STXSIBXv (VSLDOI $S, $S, 13), xoaddr:$dst)>;
2533 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst),
2534 (STXSIBXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2535 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst),
2536 (STXSIBXv (VSLDOI $S, $S, 15), xoaddr:$dst)>;
2537 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst),
2538 (STXSIBXv $S, xoaddr:$dst)>;
2539 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst),
2540 (STXSIBXv (VSLDOI $S, $S, 1), xoaddr:$dst)>;
2541 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst),
2542 (STXSIBXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2543 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst),
2544 (STXSIBXv (VSLDOI $S, $S, 3), xoaddr:$dst)>;
2545 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst),
2546 (STXSIBXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2547 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst),
2548 (STXSIBXv (VSLDOI $S, $S, 5), xoaddr:$dst)>;
2549 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst),
2550 (STXSIBXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2551 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst),
2552 (STXSIBXv (VSLDOI $S, $S, 7), xoaddr:$dst)>;
2553 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst),
2554 (STXSIBXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2555
2556 // Scalar stores of i16
2557 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst),
2558 (STXSIHXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2559 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst),
2560 (STXSIHXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2561 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst),
2562 (STXSIHXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2563 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst),
2564 (STXSIHXv $S, xoaddr:$dst)>;
2565 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst),
2566 (STXSIHXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2567 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst),
2568 (STXSIHXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2569 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst),
2570 (STXSIHXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2571 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst),
2572 (STXSIHXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2573 } // IsBigEndian, HasP9Vector
2574
2575 let Predicates = [IsLittleEndian, HasP9Vector] in {
2576 // Scalar stores of i8
2577 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst),
2578 (STXSIBXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2579 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst),
2580 (STXSIBXv (VSLDOI $S, $S, 7), xoaddr:$dst)>;
2581 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst),
2582 (STXSIBXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2583 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst),
2584 (STXSIBXv (VSLDOI $S, $S, 5), xoaddr:$dst)>;
2585 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst),
2586 (STXSIBXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2587 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst),
2588 (STXSIBXv (VSLDOI $S, $S, 3), xoaddr:$dst)>;
2589 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst),
2590 (STXSIBXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2591 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst),
2592 (STXSIBXv (VSLDOI $S, $S, 1), xoaddr:$dst)>;
2593 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst),
2594 (STXSIBXv $S, xoaddr:$dst)>;
2595 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst),
2596 (STXSIBXv (VSLDOI $S, $S, 15), xoaddr:$dst)>;
2597 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst),
2598 (STXSIBXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2599 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst),
2600 (STXSIBXv (VSLDOI $S, $S, 13), xoaddr:$dst)>;
2601 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst),
2602 (STXSIBXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2603 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst),
2604 (STXSIBXv (VSLDOI $S, $S, 11), xoaddr:$dst)>;
2605 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst),
2606 (STXSIBXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2607 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst),
2608 (STXSIBXv (VSLDOI $S, $S, 9), xoaddr:$dst)>;
2609
2610 // Scalar stores of i16
2611 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst),
2612 (STXSIHXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2613 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst),
2614 (STXSIHXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2615 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst),
2616 (STXSIHXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2617 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst),
2618 (STXSIHXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2619 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst),
2620 (STXSIHXv $S, xoaddr:$dst)>;
2621 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst),
2622 (STXSIHXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2623 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst),
2624 (STXSIHXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2625 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst),
2626 (STXSIHXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2627 } // IsLittleEndian, HasP9Vector
2628
2629 // Vector sign extensions
2630 def : Pat<(f64 (PPCVexts f64:$A, 1)),
2631 (f64 (COPY_TO_REGCLASS (VEXTSB2Ds $A), VSFRC))>;
2632 def : Pat<(f64 (PPCVexts f64:$A, 2)),
2633 (f64 (COPY_TO_REGCLASS (VEXTSH2Ds $A), VSFRC))>;
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002634 let isPseudo = 1 in {
2635 def DFLOADf32 : Pseudo<(outs vssrc:$XT), (ins memrix:$src),
2636 "#DFLOADf32",
2637 [(set f32:$XT, (load iaddr:$src))]>;
2638 def DFLOADf64 : Pseudo<(outs vsfrc:$XT), (ins memrix:$src),
2639 "#DFLOADf64",
2640 [(set f64:$XT, (load iaddr:$src))]>;
2641 def DFSTOREf32 : Pseudo<(outs), (ins vssrc:$XT, memrix:$dst),
2642 "#DFSTOREf32",
2643 [(store f32:$XT, iaddr:$dst)]>;
2644 def DFSTOREf64 : Pseudo<(outs), (ins vsfrc:$XT, memrix:$dst),
2645 "#DFSTOREf64",
2646 [(store f64:$XT, iaddr:$dst)]>;
2647 }
2648 def : Pat<(f64 (extloadf32 iaddr:$src)),
2649 (COPY_TO_REGCLASS (DFLOADf32 iaddr:$src), VSFRC)>;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002650} // end HasP9Vector, AddedComplexity
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00002651
2652let Predicates = [IsISA3_0, HasDirectMove, IsLittleEndian] in {
2653def : Pat<(v2i64 (build_vector i64:$rA, i64:$rB)),
2654 (v2i64 (MTVSRDD $rB, $rA))>;
2655def : Pat<(i64 (extractelt v2i64:$A, 0)),
2656 (i64 (MFVSRLD $A))>;
2657}
2658
2659let Predicates = [IsISA3_0, HasDirectMove, IsBigEndian] in {
2660def : Pat<(v2i64 (build_vector i64:$rB, i64:$rA)),
2661 (v2i64 (MTVSRDD $rB, $rA))>;
2662def : Pat<(i64 (extractelt v2i64:$A, 1)),
2663 (i64 (MFVSRLD $A))>;
2664}