blob: 410a3ed38bb08288111e9dad47c626885baf13af [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000015#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000016#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000017#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000018#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000019#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000021#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000022#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000023#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000024#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000025#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000026#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000027#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000028#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000029#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000030#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000031#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000033#include "llvm/CodeGen/MachineLoopInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
Wei Mi9a16d652016-04-13 03:08:27 +000035#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000036#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000037#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/CodeGen/VirtRegMap.h"
Quentin Colombet96bd2a12014-04-04 02:05:21 +000039#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/PassAnalysisSupport.h"
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +000041#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000042#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000043#include "llvm/Support/Debug.h"
44#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000045#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/raw_ostream.h"
Wei Mi9a16d652016-04-13 03:08:27 +000047#include "llvm/Target/TargetInstrInfo.h"
Quentin Colombet5caa6a22014-07-02 18:32:04 +000048#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000049#include <queue>
50
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000051using namespace llvm;
52
Chandler Carruth1b9dde02014-04-22 02:02:50 +000053#define DEBUG_TYPE "regalloc"
54
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000055STATISTIC(NumGlobalSplits, "Number of split global live ranges");
56STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000057STATISTIC(NumEvicted, "Number of interferences evicted");
58
Wei Mi9a16d652016-04-13 03:08:27 +000059static cl::opt<SplitEditor::ComplementSpillMode> SplitSpillMode(
60 "split-spill-mode", cl::Hidden,
61 cl::desc("Spill mode for splitting live ranges"),
62 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
63 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
64 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
65 clEnumValEnd),
66 cl::init(SplitEditor::SM_Speed));
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000067
Quentin Colombet87769712014-02-05 22:13:59 +000068static cl::opt<unsigned>
69LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
70 cl::desc("Last chance recoloring max depth"),
71 cl::init(5));
72
73static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
74 "lcr-max-interf", cl::Hidden,
75 cl::desc("Last chance recoloring maximum number of considered"
76 " interference at a time"),
77 cl::init(8));
78
Quentin Colombet567e30b2014-04-11 21:39:44 +000079static cl::opt<bool>
Quentin Colombet4344da12014-04-11 21:51:09 +000080ExhaustiveSearch("exhaustive-register-search", cl::NotHidden,
Quentin Colombet567e30b2014-04-11 21:39:44 +000081 cl::desc("Exhaustive Search for registers bypassing the depth "
82 "and interference cutoffs of last chance recoloring"));
83
Quentin Colombete1a36632014-07-01 14:08:37 +000084static cl::opt<bool> EnableLocalReassignment(
85 "enable-local-reassign", cl::Hidden,
86 cl::desc("Local reassignment can yield better allocation decisions, but "
87 "may be compile time intensive"),
Quentin Colombet5caa6a22014-07-02 18:32:04 +000088 cl::init(false));
Quentin Colombete1a36632014-07-01 14:08:37 +000089
Quentin Colombet11922942015-07-17 23:04:06 +000090static cl::opt<bool> EnableDeferredSpilling(
91 "enable-deferred-spilling", cl::Hidden,
92 cl::desc("Instead of spilling a variable right away, defer the actual "
93 "code insertion to the end of the allocation. That way the "
94 "allocator might still find a suitable coloring for this "
95 "variable because of other evicted variables."),
96 cl::init(false));
97
Manman Ren78cf02a2014-03-25 00:16:25 +000098// FIXME: Find a good default for this flag and remove the flag.
99static cl::opt<unsigned>
100CSRFirstTimeCost("regalloc-csr-first-time-cost",
101 cl::desc("Cost for first time use of callee-saved register."),
102 cl::init(0), cl::Hidden);
103
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000104static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
105 createGreedyRegisterAllocator);
106
107namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000108class RAGreedy : public MachineFunctionPass,
109 public RegAllocBase,
110 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +0000111 // Convenient shortcuts.
112 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
113 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
114 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000115
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000116 // context
117 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000118
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000119 // Shortcuts to some useful interface.
120 const TargetInstrInfo *TII;
121 const TargetRegisterInfo *TRI;
122 RegisterClassInfo RCI;
123
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000124 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000125 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000126 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000127 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +0000128 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000129 EdgeBundles *Bundles;
130 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000131 LiveDebugVariables *DebugVars;
Wei Mic0223702016-07-08 21:08:09 +0000132 AliasAnalysis *AA;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000133
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000134 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000135 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000136 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000137 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000138
139 // Live ranges pass through a number of stages as we try to allocate them.
140 // Some of the stages may also create new live ranges:
141 //
142 // - Region splitting.
143 // - Per-block splitting.
144 // - Local splitting.
145 // - Spilling.
146 //
147 // Ranges produced by one of the stages skip the previous stages when they are
148 // dequeued. This improves performance because we can skip interference checks
149 // that are unlikely to give any results. It also guarantees that the live
150 // range splitting algorithm terminates, something that is otherwise hard to
151 // ensure.
152 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000153 /// Newly created live range that has never been queued.
154 RS_New,
155
156 /// Only attempt assignment and eviction. Then requeue as RS_Split.
157 RS_Assign,
158
159 /// Attempt live range splitting if assignment is impossible.
160 RS_Split,
161
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000162 /// Attempt more aggressive live range splitting that is guaranteed to make
163 /// progress. This is used for split products that may not be making
164 /// progress.
165 RS_Split2,
166
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000167 /// Live range will be spilled. No more splitting will be attempted.
168 RS_Spill,
169
Quentin Colombet11922942015-07-17 23:04:06 +0000170
171 /// Live range is in memory. Because of other evictions, it might get moved
172 /// in a register in the end.
173 RS_Memory,
174
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000175 /// There is nothing more we can do to this live range. Abort compilation
176 /// if it can't be assigned.
177 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000178 };
179
Quentin Colombet96bd2a12014-04-04 02:05:21 +0000180 // Enum CutOffStage to keep a track whether the register allocation failed
181 // because of the cutoffs encountered in last chance recoloring.
182 // Note: This is used as bitmask. New value should be next power of 2.
183 enum CutOffStage {
184 // No cutoffs encountered
185 CO_None = 0,
186
187 // lcr-max-depth cutoff encountered
188 CO_Depth = 1,
189
190 // lcr-max-interf cutoff encountered
191 CO_Interf = 2
192 };
193
194 uint8_t CutOffInfo;
195
Eli Friedman78bffa52013-09-10 23:18:14 +0000196#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000197 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000198#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000199
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000200 // RegInfo - Keep additional information about each live range.
201 struct RegInfo {
202 LiveRangeStage Stage;
203
204 // Cascade - Eviction loop prevention. See canEvictInterference().
205 unsigned Cascade;
206
207 RegInfo() : Stage(RS_New), Cascade(0) {}
208 };
209
210 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000211
212 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000213 return ExtraRegInfo[VirtReg.reg].Stage;
214 }
215
216 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
217 ExtraRegInfo.resize(MRI->getNumVirtRegs());
218 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000219 }
220
221 template<typename Iterator>
222 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000223 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000224 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000225 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000226 if (ExtraRegInfo[Reg].Stage == RS_New)
227 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000228 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000229 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000230
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000231 /// Cost of evicting interference.
232 struct EvictionCost {
233 unsigned BrokenHints; ///< Total number of broken hints.
234 float MaxWeight; ///< Maximum spill weight evicted.
235
Andrew Trick3621b8a2013-11-22 19:07:38 +0000236 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000237
Andrew Trick84852572013-07-25 18:35:14 +0000238 bool isMax() const { return BrokenHints == ~0u; }
239
Andrew Trick3621b8a2013-11-22 19:07:38 +0000240 void setMax() { BrokenHints = ~0u; }
241
242 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
243
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000244 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000245 return std::tie(BrokenHints, MaxWeight) <
246 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000247 }
248 };
249
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000250 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000251 std::unique_ptr<SplitAnalysis> SA;
252 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000253
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000254 /// Cached per-block interference maps
255 InterferenceCache IntfCache;
256
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000257 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000258 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000259
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000260 /// Global live range splitting candidate info.
261 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000262 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000263 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000264
265 // SplitKit interval index for this candidate.
266 unsigned IntvIdx;
267
268 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000269 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000270
271 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000272 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000273 SmallVector<unsigned, 8> ActiveBlocks;
274
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000275 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000276 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000277 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000278 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000279 LiveBundles.clear();
280 ActiveBlocks.clear();
281 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000282
283 // Set B[i] = C for every live bundle where B[i] was NoCand.
284 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
285 unsigned Count = 0;
286 for (int i = LiveBundles.find_first(); i >= 0;
287 i = LiveBundles.find_next(i))
288 if (B[i] == NoCand) {
289 B[i] = C;
290 Count++;
291 }
292 return Count;
293 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000294 };
295
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000296 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000297 /// This vector never shrinks, but grows to the size of the largest register
298 /// class.
299 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
300
Alp Toker61007d82014-03-02 03:20:38 +0000301 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000302
303 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
304 /// NoCand which indicates the stack interval.
305 SmallVector<unsigned, 32> BundleCand;
306
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000307 /// Callee-save register cost, calculated once per machine function.
308 BlockFrequency CSRCost;
309
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000310 /// Run or not the local reassignment heuristic. This information is
311 /// obtained from the TargetSubtargetInfo.
312 bool EnableLocalReassign;
313
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000314 /// Set of broken hints that may be reconciled later because of eviction.
315 SmallSetVector<LiveInterval *, 8> SetOfBrokenHints;
316
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000317public:
318 RAGreedy();
319
320 /// Return the pass name.
Mehdi Amini117296c2016-10-01 02:56:57 +0000321 StringRef getPassName() const override { return "Greedy Register Allocator"; }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000322
323 /// RAGreedy analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000324 void getAnalysisUsage(AnalysisUsage &AU) const override;
325 void releaseMemory() override;
326 Spiller &spiller() override { return *SpillerInstance; }
327 void enqueue(LiveInterval *LI) override;
328 LiveInterval *dequeue() override;
329 unsigned selectOrSplit(LiveInterval&, SmallVectorImpl<unsigned>&) override;
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000330 void aboutToRemoveInterval(LiveInterval &) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000331
332 /// Perform register allocation.
Craig Topper4584cd52014-03-07 09:26:03 +0000333 bool runOnMachineFunction(MachineFunction &mf) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000334
Matthias Braun90799ce2016-08-23 21:19:49 +0000335 MachineFunctionProperties getRequiredProperties() const override {
336 return MachineFunctionProperties().set(
337 MachineFunctionProperties::Property::NoPHIs);
338 }
339
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000340 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000341
342private:
Quentin Colombet87769712014-02-05 22:13:59 +0000343 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
344 SmallVirtRegSet &, unsigned = 0);
345
Craig Topper4584cd52014-03-07 09:26:03 +0000346 bool LRE_CanEraseVirtReg(unsigned) override;
347 void LRE_WillShrinkVirtReg(unsigned) override;
348 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Quentin Colombet87769712014-02-05 22:13:59 +0000349 void enqueue(PQueue &CurQueue, LiveInterval *LI);
350 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000351
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000352 BlockFrequency calcSpillCost();
353 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000354 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000355 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000356 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000357 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000358 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000359 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000360 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000361 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
362 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
363 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000364 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000365 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
366 SmallLISet &RecoloringCandidates,
367 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000368
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000369 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000370 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000371 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000372 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000373 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000374 SmallVectorImpl<unsigned>&);
Manman Ren9db66b32014-03-24 23:23:42 +0000375 /// Calculate cost of region splitting.
376 unsigned calculateRegionSplitCost(LiveInterval &VirtReg,
377 AllocationOrder &Order,
378 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +0000379 unsigned &NumCands, bool IgnoreCSR);
Manman Ren9db66b32014-03-24 23:23:42 +0000380 /// Perform region splitting.
381 unsigned doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
382 bool HasCompact,
383 SmallVectorImpl<unsigned> &NewVRegs);
Manman Ren9dee4492014-03-27 21:21:57 +0000384 /// Check other options before using a callee-saved register for the first
385 /// time.
386 unsigned tryAssignCSRFirstTime(LiveInterval &VirtReg, AllocationOrder &Order,
387 unsigned PhysReg, unsigned &CostPerUseLimit,
388 SmallVectorImpl<unsigned> &NewVRegs);
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000389 void initializeCSRCost();
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000390 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000391 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000392 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000393 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000394 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000395 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000396 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000397 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000398 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
399 SmallVectorImpl<unsigned> &,
400 SmallVirtRegSet &, unsigned);
401 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
402 SmallVirtRegSet &, unsigned);
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000403 void tryHintRecoloring(LiveInterval &);
404 void tryHintsRecoloring();
405
406 /// Model the information carried by one end of a copy.
407 struct HintInfo {
408 /// The frequency of the copy.
409 BlockFrequency Freq;
410 /// The virtual register or physical register.
411 unsigned Reg;
412 /// Its currently assigned register.
413 /// In case of a physical register Reg == PhysReg.
414 unsigned PhysReg;
415 HintInfo(BlockFrequency Freq, unsigned Reg, unsigned PhysReg)
416 : Freq(Freq), Reg(Reg), PhysReg(PhysReg) {}
417 };
418 typedef SmallVector<HintInfo, 4> HintsInfo;
419 BlockFrequency getBrokenHintFreq(const HintsInfo &, unsigned);
420 void collectHintInfo(unsigned, HintsInfo &);
Matthias Braun953393a2015-07-14 17:38:17 +0000421
422 bool isUnusedCalleeSavedReg(unsigned PhysReg) const;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000423};
424} // end anonymous namespace
425
426char RAGreedy::ID = 0;
427
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000428#ifndef NDEBUG
429const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000430 "RS_New",
431 "RS_Assign",
432 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000433 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000434 "RS_Spill",
Quentin Colombet11922942015-07-17 23:04:06 +0000435 "RS_Memory",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000436 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000437};
438#endif
439
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000440// Hysteresis to use when comparing floats.
441// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000442const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000443
444
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000445FunctionPass* llvm::createGreedyRegisterAllocator() {
446 return new RAGreedy();
447}
448
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000449RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000450 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000451 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000452 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
453 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Rafael Espindola676c4052011-06-26 22:34:10 +0000454 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Tricke1c034f2012-01-17 06:55:03 +0000455 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000456 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
457 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
458 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
459 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000460 initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000461 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
462 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000463}
464
465void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
466 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000467 AU.addRequired<MachineBlockFrequencyInfo>();
468 AU.addPreserved<MachineBlockFrequencyInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000469 AU.addRequired<AAResultsWrapperPass>();
470 AU.addPreserved<AAResultsWrapperPass>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000471 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000472 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000473 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000474 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000475 AU.addRequired<LiveDebugVariables>();
476 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000477 AU.addRequired<LiveStacks>();
478 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000479 AU.addRequired<MachineDominatorTree>();
480 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000481 AU.addRequired<MachineLoopInfo>();
482 AU.addPreserved<MachineLoopInfo>();
483 AU.addRequired<VirtRegMap>();
484 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000485 AU.addRequired<LiveRegMatrix>();
486 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000487 AU.addRequired<EdgeBundles>();
488 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000489 MachineFunctionPass::getAnalysisUsage(AU);
490}
491
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000492
493//===----------------------------------------------------------------------===//
494// LiveRangeEdit delegate methods
495//===----------------------------------------------------------------------===//
496
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000497bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000498 if (VRM->hasPhys(VirtReg)) {
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000499 LiveInterval &LI = LIS->getInterval(VirtReg);
500 Matrix->unassign(LI);
501 aboutToRemoveInterval(LI);
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000502 return true;
503 }
504 // Unassigned virtreg is probably in the priority queue.
505 // RegAllocBase will erase it after dequeueing.
506 return false;
507}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000508
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000509void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000510 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000511 return;
512
513 // Register is assigned, put it back on the queue for reassignment.
514 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000515 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000516 enqueue(&LI);
517}
518
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000519void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000520 // Cloning a register we haven't even heard about yet? Just ignore it.
521 if (!ExtraRegInfo.inBounds(Old))
522 return;
523
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000524 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000525 // be split into connected components. The new components are much smaller
526 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000527 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000528 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000529 ExtraRegInfo.grow(New);
530 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000531}
532
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000533void RAGreedy::releaseMemory() {
David Blaikieb61064e2014-07-19 01:05:11 +0000534 SpillerInstance.reset();
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000535 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000536 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000537}
538
Quentin Colombet87769712014-02-05 22:13:59 +0000539void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
540
541void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000542 // Prioritize live ranges by size, assigning larger ranges first.
543 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000544 const unsigned Size = LI->getSize();
545 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000546 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
547 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000548 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000549
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000550 ExtraRegInfo.grow(Reg);
551 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000552 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000553
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000554 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000555 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000556 // everything else has been allocated.
557 Prio = Size;
Quentin Colombet11922942015-07-17 23:04:06 +0000558 } else if (ExtraRegInfo[Reg].Stage == RS_Memory) {
559 // Memory operand should be considered last.
560 // Change the priority such that Memory operand are assigned in
561 // the reverse order that they came in.
562 // TODO: Make this a member variable and probably do something about hints.
563 static unsigned MemOp = 0;
564 Prio = MemOp++;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000565 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000566 // Giant live ranges fall back to the global assignment heuristic, which
567 // prevents excessive spilling in pathological cases.
568 bool ReverseLocal = TRI->reverseLocalAssignment();
Matthias Brauna354cdd2015-03-31 19:57:53 +0000569 const TargetRegisterClass &RC = *MRI->getRegClass(Reg);
Renato Golin4e31ae12014-10-03 12:20:53 +0000570 bool ForceGlobal = !ReverseLocal &&
Matthias Brauna354cdd2015-03-31 19:57:53 +0000571 (Size / SlotIndex::InstrDist) > (2 * RC.getNumRegs());
Andrew Trick52a00932014-02-26 22:07:26 +0000572
573 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000574 LIS->intervalIsInOneMBB(*LI)) {
575 // Allocate original local ranges in linear instruction order. Since they
576 // are singly defined, this produces optimal coloring in the absence of
577 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000578 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000579 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
580 else {
581 // Allocating bottom up may allow many short LRGs to be assigned first
582 // to one of the cheap registers. This could be much faster for very
583 // large blocks on targets with many physical registers.
Matthias Braunf5f89b92015-03-31 19:57:49 +0000584 Prio = Indexes->getZeroIndex().getInstrDistance(LI->endIndex());
Andrew Trick2d8826a2013-12-11 03:40:15 +0000585 }
Matthias Brauna354cdd2015-03-31 19:57:53 +0000586 Prio |= RC.AllocationPriority << 24;
587 } else {
Andrew Trick84852572013-07-25 18:35:14 +0000588 // Allocate global and split ranges in long->short order. Long ranges that
589 // don't fit should be spilled (or split) ASAP so they don't create
590 // interference. Mark a bit to prioritize global above local ranges.
591 Prio = (1u << 29) + Size;
592 }
593 // Mark a higher bit to prioritize global and local above RS_Split.
594 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000595
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000596 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000597 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000598 Prio |= (1u << 30);
599 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000600 // The virtual register number is a tie breaker for same-sized ranges.
601 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000602 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000603}
604
Quentin Colombet87769712014-02-05 22:13:59 +0000605LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
606
607LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
608 if (CurQueue.empty())
Craig Topperc0196b12014-04-14 00:51:57 +0000609 return nullptr;
Quentin Colombet87769712014-02-05 22:13:59 +0000610 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
611 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000612 return LI;
613}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000614
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000615
616//===----------------------------------------------------------------------===//
617// Direct Assignment
618//===----------------------------------------------------------------------===//
619
620/// tryAssign - Try to assign VirtReg to an available register.
621unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
622 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000623 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000624 Order.rewind();
625 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000626 while ((PhysReg = Order.next()))
627 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000628 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000629 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000630 return PhysReg;
631
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000632 // PhysReg is available, but there may be a better choice.
633
634 // If we missed a simple hint, try to cheaply evict interference from the
635 // preferred register.
636 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000637 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000638 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000639 EvictionCost MaxCost;
640 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000641 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
642 evictInterference(VirtReg, Hint, NewVRegs);
643 return Hint;
644 }
645 }
646
647 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000648 unsigned Cost = TRI->getCostPerUse(PhysReg);
649
650 // Most registers have 0 additional cost.
651 if (!Cost)
652 return PhysReg;
653
654 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
655 << '\n');
656 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
657 return CheapReg ? CheapReg : PhysReg;
658}
659
660
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000661//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000662// Interference eviction
663//===----------------------------------------------------------------------===//
664
Andrew Trick8bb0a252013-07-25 18:35:19 +0000665unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
Matthias Braun5d1f12d2015-07-15 22:16:00 +0000666 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo, Matrix);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000667 unsigned PhysReg;
668 while ((PhysReg = Order.next())) {
669 if (PhysReg == PrevReg)
670 continue;
671
672 MCRegUnitIterator Units(PhysReg, TRI);
673 for (; Units.isValid(); ++Units) {
674 // Instantiate a "subquery", not to be confused with the Queries array.
675 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
676 if (subQ.checkInterference())
677 break;
678 }
679 // If no units have interference, break out with the current PhysReg.
680 if (!Units.isValid())
681 break;
682 }
683 if (PhysReg)
684 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
685 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
686 << '\n');
687 return PhysReg;
688}
689
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000690/// shouldEvict - determine if A should evict the assigned live range B. The
691/// eviction policy defined by this function together with the allocation order
692/// defined by enqueue() decides which registers ultimately end up being split
693/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000694///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000695/// Cascade numbers are used to prevent infinite loops if this function is a
696/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000697///
698/// @param A The live range to be assigned.
699/// @param IsHint True when A is about to be assigned to its preferred
700/// register.
701/// @param B The live range to be evicted.
702/// @param BreaksHint True when B is already assigned to its preferred register.
703bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
704 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000705 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000706
707 // Be fairly aggressive about following hints as long as the evictee can be
708 // split.
709 if (CanSplit && IsHint && !BreaksHint)
710 return true;
711
Andrew Trick059e8002013-11-22 19:07:42 +0000712 if (A.weight > B.weight) {
713 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
714 return true;
715 }
716 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000717}
718
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000719/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000720/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000721///
722/// @param VirtReg Live range that is about to be assigned.
723/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000724/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000725/// @param MaxCost Only look for cheaper candidates and update with new cost
726/// when returning true.
727/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000728bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000729 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000730 // It is only possible to evict virtual register interference.
731 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
732 return false;
733
Andrew Trick84852572013-07-25 18:35:14 +0000734 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
735
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000736 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
737 // involved in an eviction before. If a cascade number was assigned, deny
738 // evicting anything with the same or a newer cascade number. This prevents
739 // infinite eviction loops.
740 //
741 // This works out so a register without a cascade number is allowed to evict
742 // anything, and it can be evicted by anything.
743 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
744 if (!Cascade)
745 Cascade = NextCascade;
746
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000747 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000748 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
749 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000750 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000751 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000752 return false;
753
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000754 // Check if any interfering live range is heavier than MaxWeight.
755 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
756 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000757 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
758 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000759 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000760 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000761 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000762 // Once a live range becomes small enough, it is urgent that we find a
763 // register for it. This is indicated by an infinite spill weight. These
764 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000765 //
766 // Also allow urgent evictions of unspillable ranges from a strictly
767 // larger allocation order.
768 bool Urgent = !VirtReg.isSpillable() &&
769 (Intf->isSpillable() ||
770 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
771 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000772 // Only evict older cascades or live ranges without a cascade.
773 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
774 if (Cascade <= IntfCascade) {
775 if (!Urgent)
776 return false;
777 // We permit breaking cascades for urgent evictions. It should be the
778 // last resort, though, so make it really expensive.
779 Cost.BrokenHints += 10;
780 }
781 // Would this break a satisfied hint?
782 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
783 // Update eviction cost.
784 Cost.BrokenHints += BreaksHint;
785 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
786 // Abort if this would be too expensive.
787 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000788 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000789 if (Urgent)
790 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000791 // Apply the eviction policy for non-urgent evictions.
792 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
793 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000794 // If !MaxCost.isMax(), then we're just looking for a cheap register.
795 // Evicting another local live range in this case could lead to suboptimal
796 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000797 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000798 (!EnableLocalReassign || !canReassign(*Intf, PhysReg))) {
Andrew Trick84852572013-07-25 18:35:14 +0000799 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000800 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000801 }
802 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000803 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000804 return true;
805}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000806
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000807/// evictInterference - Evict any interferring registers that prevent VirtReg
808/// from being assigned to Physreg. This assumes that canEvictInterference
809/// returned true.
810void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000811 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000812 // Make sure that VirtReg has a cascade number, and assign that cascade
813 // number to every evicted register. These live ranges than then only be
814 // evicted by a newer cascade, preventing infinite loops.
815 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
816 if (!Cascade)
817 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
818
819 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
820 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000821
822 // Collect all interfering virtregs first.
823 SmallVector<LiveInterval*, 8> Intfs;
824 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
825 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000826 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000827 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
828 Intfs.append(IVR.begin(), IVR.end());
829 }
830
831 // Evict them second. This will invalidate the queries.
832 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
833 LiveInterval *Intf = Intfs[i];
834 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
835 if (!VRM->hasPhys(Intf->reg))
836 continue;
837 Matrix->unassign(*Intf);
838 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
839 VirtReg.isSpillable() < Intf->isSpillable()) &&
840 "Cannot decrease cascade number, illegal eviction");
841 ExtraRegInfo[Intf->reg].Cascade = Cascade;
842 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000843 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000844 }
845}
846
Matthias Braun953393a2015-07-14 17:38:17 +0000847/// Returns true if the given \p PhysReg is a callee saved register and has not
848/// been used for allocation yet.
849bool RAGreedy::isUnusedCalleeSavedReg(unsigned PhysReg) const {
850 unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg);
851 if (CSR == 0)
852 return false;
853
854 return !Matrix->isPhysRegUsed(PhysReg);
855}
856
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000857/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000858/// @param VirtReg Currently unassigned virtual register.
859/// @param Order Physregs to try.
860/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000861unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
862 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000863 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000864 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000865 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
866
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000867 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000868 EvictionCost BestCost;
869 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000870 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000871 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000872
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000873 // When we are just looking for a reduced cost per use, don't break any
874 // hints, and only evict smaller spill weights.
875 if (CostPerUseLimit < ~0u) {
876 BestCost.BrokenHints = 0;
877 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000878
879 // Check of any registers in RC are below CostPerUseLimit.
880 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
881 unsigned MinCost = RegClassInfo.getMinCost(RC);
882 if (MinCost >= CostPerUseLimit) {
Craig Toppercf0444b2014-11-17 05:50:14 +0000883 DEBUG(dbgs() << TRI->getRegClassName(RC) << " minimum cost = " << MinCost
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000884 << ", no cheaper registers to be found.\n");
885 return 0;
886 }
887
888 // It is normal for register classes to have a long tail of registers with
889 // the same cost. We don't need to look at them if they're too expensive.
890 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
891 OrderLimit = RegClassInfo.getLastCostChange(RC);
892 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
893 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000894 }
895
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000896 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000897 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000898 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
899 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000900 // The first use of a callee-saved register in a function has cost 1.
901 // Don't start using a CSR when the CostPerUseLimit is low.
Matthias Braun953393a2015-07-14 17:38:17 +0000902 if (CostPerUseLimit == 1 && isUnusedCalleeSavedReg(PhysReg)) {
903 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
904 << PrintReg(RegClassInfo.getLastCalleeSavedAlias(PhysReg), TRI)
905 << '\n');
906 continue;
907 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000908
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000909 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000910 continue;
911
912 // Best so far.
913 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000914
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000915 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000916 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000917 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000918 }
919
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000920 if (!BestPhys)
921 return 0;
922
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000923 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000924 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000925}
926
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000927
928//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000929// Region Splitting
930//===----------------------------------------------------------------------===//
931
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000932/// addSplitConstraints - Fill out the SplitConstraints vector based on the
933/// interference pattern in Physreg and its aliases. Add the constraints to
934/// SpillPlacement and return the static cost of this split in Cost, assuming
935/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000936/// Return false if there are no bundles with positive bias.
937bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000938 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000939 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000940
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000941 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000942 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000943 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000944 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
945 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000946 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000947
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000948 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000949 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000950 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
951 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000952 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000953
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000954 if (!Intf.hasInterference())
955 continue;
956
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000957 // Number of spill code instructions to insert.
958 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000959
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000960 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000961 if (BI.LiveIn) {
Richard Trieu7a083812016-02-18 22:09:30 +0000962 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number)) {
963 BC.Entry = SpillPlacement::MustSpill;
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000964 ++Ins;
Richard Trieu7a083812016-02-18 22:09:30 +0000965 } else if (Intf.first() < BI.FirstInstr) {
966 BC.Entry = SpillPlacement::PrefSpill;
967 ++Ins;
968 } else if (Intf.first() < BI.LastInstr) {
969 ++Ins;
970 }
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000971 }
972
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000973 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000974 if (BI.LiveOut) {
Richard Trieu7a083812016-02-18 22:09:30 +0000975 if (Intf.last() >= SA->getLastSplitPoint(BC.Number)) {
976 BC.Exit = SpillPlacement::MustSpill;
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000977 ++Ins;
Richard Trieu7a083812016-02-18 22:09:30 +0000978 } else if (Intf.last() > BI.LastInstr) {
979 BC.Exit = SpillPlacement::PrefSpill;
980 ++Ins;
981 } else if (Intf.last() > BI.FirstInstr) {
982 ++Ins;
983 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000984 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000985
986 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000987 while (Ins--)
988 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000989 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000990 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000991
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000992 // Add constraints for use-blocks. Note that these are the only constraints
993 // that may add a positive bias, it is downhill from here.
994 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000995 return SpillPlacer->scanActiveBundles();
996}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000997
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000998
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000999/// addThroughConstraints - Add constraints and links to SpillPlacer from the
1000/// live-through blocks in Blocks.
1001void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
1002 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001003 const unsigned GroupSize = 8;
1004 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001005 unsigned TBS[GroupSize];
1006 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001007
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001008 for (unsigned i = 0; i != Blocks.size(); ++i) {
1009 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001010 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001011
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001012 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001013 assert(T < GroupSize && "Array overflow");
1014 TBS[T] = Number;
1015 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001016 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001017 T = 0;
1018 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001019 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001020 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001021
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001022 assert(B < GroupSize && "Array overflow");
1023 BCS[B].Number = Number;
1024
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001025 // Interference for the live-in value.
1026 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
1027 BCS[B].Entry = SpillPlacement::MustSpill;
1028 else
1029 BCS[B].Entry = SpillPlacement::PrefSpill;
1030
1031 // Interference for the live-out value.
1032 if (Intf.last() >= SA->getLastSplitPoint(Number))
1033 BCS[B].Exit = SpillPlacement::MustSpill;
1034 else
1035 BCS[B].Exit = SpillPlacement::PrefSpill;
1036
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001037 if (++B == GroupSize) {
Craig Toppere1d12942014-08-27 05:25:25 +00001038 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001039 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001040 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001041 }
1042
Craig Toppere1d12942014-08-27 05:25:25 +00001043 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001044 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001045}
1046
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001047void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001048 // Keep track of through blocks that have not been added to SpillPlacer.
1049 BitVector Todo = SA->getThroughBlocks();
1050 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
1051 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001052#ifndef NDEBUG
1053 unsigned Visited = 0;
1054#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001055
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001056 for (;;) {
1057 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001058 // Find new through blocks in the periphery of PrefRegBundles.
1059 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
1060 unsigned Bundle = NewBundles[i];
1061 // Look at all blocks connected to Bundle in the full graph.
1062 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
1063 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
1064 I != E; ++I) {
1065 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001066 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001067 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001068 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001069 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001070 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001071#ifndef NDEBUG
1072 ++Visited;
1073#endif
1074 }
1075 }
1076 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001077 if (ActiveBlocks.size() == AddedTo)
1078 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001079
1080 // Compute through constraints from the interference, or assume that all
1081 // through blocks prefer spilling when forming compact regions.
Craig Toppere1d12942014-08-27 05:25:25 +00001082 auto NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001083 if (Cand.PhysReg)
1084 addThroughConstraints(Cand.Intf, NewBlocks);
1085 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +00001086 // Provide a strong negative bias on through blocks to prevent unwanted
1087 // liveness on loop backedges.
1088 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001089 AddedTo = ActiveBlocks.size();
1090
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001091 // Perhaps iterating can enable more bundles?
1092 SpillPlacer->iterate();
1093 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001094 DEBUG(dbgs() << ", v=" << Visited);
1095}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001096
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001097/// calcCompactRegion - Compute the set of edge bundles that should be live
1098/// when splitting the current live range into compact regions. Compact
1099/// regions can be computed without looking at interference. They are the
1100/// regions formed by removing all the live-through blocks from the live range.
1101///
1102/// Returns false if the current live range is already compact, or if the
1103/// compact regions would form single block regions anyway.
1104bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
1105 // Without any through blocks, the live range is already compact.
1106 if (!SA->getNumThroughBlocks())
1107 return false;
1108
1109 // Compact regions don't correspond to any physreg.
1110 Cand.reset(IntfCache, 0);
1111
1112 DEBUG(dbgs() << "Compact region bundles");
1113
1114 // Use the spill placer to determine the live bundles. GrowRegion pretends
1115 // that all the through blocks have interference when PhysReg is unset.
1116 SpillPlacer->prepare(Cand.LiveBundles);
1117
1118 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001119 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001120 if (!addSplitConstraints(Cand.Intf, Cost)) {
1121 DEBUG(dbgs() << ", none.\n");
1122 return false;
1123 }
1124
1125 growRegion(Cand);
1126 SpillPlacer->finish();
1127
1128 if (!Cand.LiveBundles.any()) {
1129 DEBUG(dbgs() << ", none.\n");
1130 return false;
1131 }
1132
1133 DEBUG({
1134 for (int i = Cand.LiveBundles.find_first(); i>=0;
1135 i = Cand.LiveBundles.find_next(i))
1136 dbgs() << " EB#" << i;
1137 dbgs() << ".\n";
1138 });
1139 return true;
1140}
1141
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001142/// calcSpillCost - Compute how expensive it would be to split the live range in
1143/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001144BlockFrequency RAGreedy::calcSpillCost() {
1145 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001146 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1147 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1148 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1149 unsigned Number = BI.MBB->getNumber();
1150 // We normally only need one spill instruction - a load or a store.
1151 Cost += SpillPlacer->getBlockFrequency(Number);
1152
1153 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001154 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1155 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001156 }
1157 return Cost;
1158}
1159
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001160/// calcGlobalSplitCost - Return the global split cost of following the split
1161/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001162/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001163///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001164BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1165 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001166 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001167 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1168 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1169 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001170 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001171 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1172 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1173 unsigned Ins = 0;
1174
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001175 if (BI.LiveIn)
1176 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1177 if (BI.LiveOut)
1178 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001179 while (Ins--)
1180 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001181 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001182
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001183 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1184 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001185 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1186 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001187 if (!RegIn && !RegOut)
1188 continue;
1189 if (RegIn && RegOut) {
1190 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001191 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001192 if (Cand.Intf.hasInterference()) {
1193 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1194 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1195 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001196 continue;
1197 }
1198 // live-in / stack-out or stack-in live-out.
1199 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001200 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001201 return GlobalCost;
1202}
1203
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001204/// splitAroundRegion - Split the current live range around the regions
1205/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001206///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001207/// Before calling this function, GlobalCand and BundleCand must be initialized
1208/// so each bundle is assigned to a valid candidate, or NoCand for the
1209/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1210/// objects must be initialized for the current live range, and intervals
1211/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001212///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001213/// @param LREdit The LiveRangeEdit object handling the current split.
1214/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1215/// must appear in this list.
1216void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1217 ArrayRef<unsigned> UsedCands) {
1218 // These are the intervals created for new global ranges. We may create more
1219 // intervals for local ranges.
1220 const unsigned NumGlobalIntvs = LREdit.size();
1221 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1222 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001223
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001224 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001225 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001226 // is all copies.
1227 unsigned Reg = SA->getParent().reg;
1228 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1229
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001230 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001231 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1232 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1233 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001234 unsigned Number = BI.MBB->getNumber();
1235 unsigned IntvIn = 0, IntvOut = 0;
1236 SlotIndex IntfIn, IntfOut;
1237 if (BI.LiveIn) {
1238 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1239 if (CandIn != NoCand) {
1240 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1241 IntvIn = Cand.IntvIdx;
1242 Cand.Intf.moveToBlock(Number);
1243 IntfIn = Cand.Intf.first();
1244 }
1245 }
1246 if (BI.LiveOut) {
1247 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1248 if (CandOut != NoCand) {
1249 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1250 IntvOut = Cand.IntvIdx;
1251 Cand.Intf.moveToBlock(Number);
1252 IntfOut = Cand.Intf.last();
1253 }
1254 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001255
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001256 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001257 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001258 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001259 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001260 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001261 continue;
1262 }
1263
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001264 if (IntvIn && IntvOut)
1265 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1266 else if (IntvIn)
1267 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001268 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001269 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001270 }
1271
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001272 // Handle live-through blocks. The relevant live-through blocks are stored in
1273 // the ActiveBlocks list with each candidate. We need to filter out
1274 // duplicates.
1275 BitVector Todo = SA->getThroughBlocks();
1276 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1277 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1278 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1279 unsigned Number = Blocks[i];
1280 if (!Todo.test(Number))
1281 continue;
1282 Todo.reset(Number);
1283
1284 unsigned IntvIn = 0, IntvOut = 0;
1285 SlotIndex IntfIn, IntfOut;
1286
1287 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1288 if (CandIn != NoCand) {
1289 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1290 IntvIn = Cand.IntvIdx;
1291 Cand.Intf.moveToBlock(Number);
1292 IntfIn = Cand.Intf.first();
1293 }
1294
1295 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1296 if (CandOut != NoCand) {
1297 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1298 IntvOut = Cand.IntvIdx;
1299 Cand.Intf.moveToBlock(Number);
1300 IntfOut = Cand.Intf.last();
1301 }
1302 if (!IntvIn && !IntvOut)
1303 continue;
1304 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1305 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001306 }
1307
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001308 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001309
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001310 SmallVector<unsigned, 8> IntvMap;
1311 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001312 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001313
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001314 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001315 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001316
1317 // Sort out the new intervals created by splitting. We get four kinds:
1318 // - Remainder intervals should not be split again.
1319 // - Candidate intervals can be assigned to Cand.PhysReg.
1320 // - Block-local splits are candidates for local splitting.
1321 // - DCE leftovers should go back on the queue.
1322 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001323 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001324
1325 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001326 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001327 continue;
1328
1329 // Remainder interval. Don't try splitting again, spill if it doesn't
1330 // allocate.
1331 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001332 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001333 continue;
1334 }
1335
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001336 // Global intervals. Allow repeated splitting as long as the number of live
1337 // blocks is strictly decreasing.
1338 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001339 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001340 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1341 << " blocks as original.\n");
1342 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001343 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001344 }
1345 continue;
1346 }
1347
1348 // Other intervals are treated as new. This includes local intervals created
1349 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001350 }
1351
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001352 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001353 MF->verify(this, "After splitting live range around region");
1354}
1355
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001356unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001357 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001358 unsigned NumCands = 0;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001359 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001360
1361 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001362 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001363 if (HasCompact) {
1364 // Yes, keep GlobalCand[0] as the compact region candidate.
1365 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001366 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001367 } else {
1368 // No benefit from the compact region, our fallback will be per-block
1369 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001370 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001371 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1372 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001373 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001374
Manman Ren9db66b32014-03-24 23:23:42 +00001375 unsigned BestCand =
Manman Ren78cf02a2014-03-25 00:16:25 +00001376 calculateRegionSplitCost(VirtReg, Order, BestCost, NumCands,
1377 false/*IgnoreCSR*/);
Manman Ren9db66b32014-03-24 23:23:42 +00001378
1379 // No solutions found, fall back to single block splitting.
1380 if (!HasCompact && BestCand == NoCand)
1381 return 0;
1382
1383 return doRegionSplit(VirtReg, BestCand, HasCompact, NewVRegs);
1384}
1385
1386unsigned RAGreedy::calculateRegionSplitCost(LiveInterval &VirtReg,
1387 AllocationOrder &Order,
1388 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +00001389 unsigned &NumCands,
1390 bool IgnoreCSR) {
Manman Ren9db66b32014-03-24 23:23:42 +00001391 unsigned BestCand = NoCand;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001392 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001393 while (unsigned PhysReg = Order.next()) {
Matthias Braun953393a2015-07-14 17:38:17 +00001394 if (IgnoreCSR && isUnusedCalleeSavedReg(PhysReg))
1395 continue;
Manman Ren78cf02a2014-03-25 00:16:25 +00001396
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001397 // Discard bad candidates before we run out of interference cache cursors.
1398 // This will only affect register classes with a lot of registers (>32).
1399 if (NumCands == IntfCache.getMaxCursors()) {
1400 unsigned WorstCount = ~0u;
1401 unsigned Worst = 0;
1402 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001403 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001404 continue;
1405 unsigned Count = GlobalCand[i].LiveBundles.count();
Richard Trieu7a083812016-02-18 22:09:30 +00001406 if (Count < WorstCount) {
1407 Worst = i;
1408 WorstCount = Count;
1409 }
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001410 }
1411 --NumCands;
1412 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001413 if (BestCand == NumCands)
1414 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001415 }
1416
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001417 if (GlobalCand.size() <= NumCands)
1418 GlobalCand.resize(NumCands+1);
1419 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1420 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001421
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001422 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001423 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001424 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001425 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001426 continue;
1427 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001428 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1429 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001430 if (Cost >= BestCost) {
1431 DEBUG({
1432 if (BestCand == NoCand)
1433 dbgs() << " worse than no bundles\n";
1434 else
1435 dbgs() << " worse than "
1436 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1437 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001438 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001439 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001440 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001441
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001442 SpillPlacer->finish();
1443
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001444 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001445 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001446 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001447 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001448 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001449
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001450 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001451 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001452 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1453 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001454 for (int i = Cand.LiveBundles.find_first(); i>=0;
1455 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001456 dbgs() << " EB#" << i;
1457 dbgs() << ".\n";
1458 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001459 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001460 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001461 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001462 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001463 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001464 }
Manman Ren9db66b32014-03-24 23:23:42 +00001465 return BestCand;
1466}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001467
Manman Ren9db66b32014-03-24 23:23:42 +00001468unsigned RAGreedy::doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
1469 bool HasCompact,
1470 SmallVectorImpl<unsigned> &NewVRegs) {
1471 SmallVector<unsigned, 8> UsedCands;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001472 // Prepare split editor.
Wei Mi9a16d652016-04-13 03:08:27 +00001473 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001474 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001475
1476 // Assign all edge bundles to the preferred candidate, or NoCand.
1477 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1478
1479 // Assign bundles for the best candidate region.
1480 if (BestCand != NoCand) {
1481 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1482 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1483 UsedCands.push_back(BestCand);
1484 Cand.IntvIdx = SE->openIntv();
1485 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1486 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001487 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001488 }
1489 }
1490
1491 // Assign bundles for the compact region.
1492 if (HasCompact) {
1493 GlobalSplitCandidate &Cand = GlobalCand.front();
1494 assert(!Cand.PhysReg && "Compact region has no physreg");
1495 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1496 UsedCands.push_back(0);
1497 Cand.IntvIdx = SE->openIntv();
1498 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1499 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001500 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001501 }
1502 }
1503
1504 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001505 return 0;
1506}
1507
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001508
1509//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001510// Per-Block Splitting
1511//===----------------------------------------------------------------------===//
1512
1513/// tryBlockSplit - Split a global live range around every block with uses. This
1514/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1515/// they don't allocate.
1516unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001517 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001518 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1519 unsigned Reg = VirtReg.reg;
1520 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Wei Mi9a16d652016-04-13 03:08:27 +00001521 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001522 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001523 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1524 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1525 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1526 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1527 SE->splitSingleBlock(BI);
1528 }
1529 // No blocks were split.
1530 if (LREdit.empty())
1531 return 0;
1532
1533 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001534 SmallVector<unsigned, 8> IntvMap;
1535 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001536
1537 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001538 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001539
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001540 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1541
1542 // Sort out the new intervals created by splitting. The remainder interval
1543 // goes straight to spilling, the new local ranges get to stay RS_New.
1544 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001545 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001546 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1547 setStage(LI, RS_Spill);
1548 }
1549
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001550 if (VerifyEnabled)
1551 MF->verify(this, "After splitting live range around basic blocks");
1552 return 0;
1553}
1554
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001555
1556//===----------------------------------------------------------------------===//
1557// Per-Instruction Splitting
1558//===----------------------------------------------------------------------===//
1559
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001560/// Get the number of allocatable registers that match the constraints of \p Reg
1561/// on \p MI and that are also in \p SuperRC.
1562static unsigned getNumAllocatableRegsForConstraints(
1563 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1564 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1565 const RegisterClassInfo &RCI) {
1566 assert(SuperRC && "Invalid register class");
1567
1568 const TargetRegisterClass *ConstrainedRC =
1569 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1570 /* ExploreBundle */ true);
1571 if (!ConstrainedRC)
1572 return 0;
1573 return RCI.getNumAllocatableRegs(ConstrainedRC);
1574}
1575
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001576/// tryInstructionSplit - Split a live range around individual instructions.
1577/// This is normally not worthwhile since the spiller is doing essentially the
1578/// same thing. However, when the live range is in a constrained register
1579/// class, it may help to insert copies such that parts of the live range can
1580/// be moved to a larger register class.
1581///
1582/// This is similar to spilling to a larger register class.
1583unsigned
1584RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001585 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001586 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001587 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001588 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001589 return 0;
1590
1591 // Always enable split spill mode, since we're effectively spilling to a
1592 // register.
Wei Mi9a16d652016-04-13 03:08:27 +00001593 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001594 SE->reset(LREdit, SplitEditor::SM_Size);
1595
1596 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1597 if (Uses.size() <= 1)
1598 return 0;
1599
1600 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1601
Eric Christopher433c4322015-03-10 23:46:01 +00001602 const TargetRegisterClass *SuperRC =
1603 TRI->getLargestLegalSuperClass(CurRC, *MF);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001604 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1605 // Split around every non-copy instruction if this split will relax
1606 // the constraints on the virtual register.
1607 // Otherwise, splitting just inserts uncoalescable copies that do not help
1608 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001609 for (unsigned i = 0; i != Uses.size(); ++i) {
1610 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001611 if (MI->isFullCopy() ||
1612 SuperRCNumAllocatableRegs ==
1613 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1614 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001615 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1616 continue;
1617 }
1618 SE->openIntv();
1619 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1620 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1621 SE->useIntv(SegStart, SegStop);
1622 }
1623
1624 if (LREdit.empty()) {
1625 DEBUG(dbgs() << "All uses were copies.\n");
1626 return 0;
1627 }
1628
1629 SmallVector<unsigned, 8> IntvMap;
1630 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001631 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001632 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1633
1634 // Assign all new registers to RS_Spill. This was the last chance.
1635 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1636 return 0;
1637}
1638
1639
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001640//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001641// Local Splitting
1642//===----------------------------------------------------------------------===//
1643
1644
1645/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1646/// in order to use PhysReg between two entries in SA->UseSlots.
1647///
1648/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1649///
1650void RAGreedy::calcGapWeights(unsigned PhysReg,
1651 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001652 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1653 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001654 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001655 const unsigned NumGaps = Uses.size()-1;
1656
1657 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001658 SlotIndex StartIdx =
1659 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1660 SlotIndex StopIdx =
1661 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001662
1663 GapWeight.assign(NumGaps, 0.0f);
1664
1665 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001666 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1667 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1668 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001669 continue;
1670
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001671 // We know that VirtReg is a continuous interval from FirstInstr to
1672 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001673 //
1674 // Interference that overlaps an instruction is counted in both gaps
1675 // surrounding the instruction. The exception is interference before
1676 // StartIdx and after StopIdx.
1677 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001678 LiveIntervalUnion::SegmentIter IntI =
1679 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001680 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1681 // Skip the gaps before IntI.
1682 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1683 if (++Gap == NumGaps)
1684 break;
1685 if (Gap == NumGaps)
1686 break;
1687
1688 // Update the gaps covered by IntI.
1689 const float weight = IntI.value()->weight;
1690 for (; Gap != NumGaps; ++Gap) {
1691 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1692 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1693 break;
1694 }
1695 if (Gap == NumGaps)
1696 break;
1697 }
1698 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001699
1700 // Add fixed interference.
1701 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001702 const LiveRange &LR = LIS->getRegUnit(*Units);
1703 LiveRange::const_iterator I = LR.find(StartIdx);
1704 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001705
1706 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1707 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1708 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1709 if (++Gap == NumGaps)
1710 break;
1711 if (Gap == NumGaps)
1712 break;
1713
1714 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001715 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001716 if (Uses[Gap+1].getBaseIndex() >= I->end)
1717 break;
1718 }
1719 if (Gap == NumGaps)
1720 break;
1721 }
1722 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001723}
1724
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001725/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1726/// basic block.
1727///
1728unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001729 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001730 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1731 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001732
1733 // Note that it is possible to have an interval that is live-in or live-out
1734 // while only covering a single block - A phi-def can use undef values from
1735 // predecessors, and the block could be a single-block loop.
1736 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001737 // that the interval is continuous from FirstInstr to LastInstr. We should
1738 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001739
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001740 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001741 if (Uses.size() <= 2)
1742 return 0;
1743 const unsigned NumGaps = Uses.size()-1;
1744
1745 DEBUG({
1746 dbgs() << "tryLocalSplit: ";
1747 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001748 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001749 dbgs() << '\n';
1750 });
1751
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001752 // If VirtReg is live across any register mask operands, compute a list of
1753 // gaps with register masks.
1754 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001755 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001756 // Get regmask slots for the whole block.
1757 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001758 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001759 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001760 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1761 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001762 unsigned re = RMS.size();
1763 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001764 // Look for Uses[i] <= RMS <= Uses[i+1].
1765 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1766 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001767 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001768 // Skip a regmask on the same instruction as the last use. It doesn't
1769 // overlap the live range.
1770 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1771 break;
1772 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001773 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001774 // Advance ri to the next gap. A regmask on one of the uses counts in
1775 // both gaps.
1776 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1777 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001778 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001779 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001780 }
1781
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001782 // Since we allow local split results to be split again, there is a risk of
1783 // creating infinite loops. It is tempting to require that the new live
1784 // ranges have less instructions than the original. That would guarantee
1785 // convergence, but it is too strict. A live range with 3 instructions can be
1786 // split 2+3 (including the COPY), and we want to allow that.
1787 //
1788 // Instead we use these rules:
1789 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001790 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001791 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001792 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001793 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001794 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001795 // smaller ranges are marked RS_New.
1796 //
1797 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1798 // excessive splitting and infinite loops.
1799 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001800 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001801
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001802 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001803 unsigned BestBefore = NumGaps;
1804 unsigned BestAfter = 0;
1805 float BestDiff = 0;
1806
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001807 const float blockFreq =
1808 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001809 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001810 SmallVector<float, 8> GapWeight;
1811
1812 Order.rewind();
1813 while (unsigned PhysReg = Order.next()) {
1814 // Keep track of the largest spill weight that would need to be evicted in
1815 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1816 calcGapWeights(PhysReg, GapWeight);
1817
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001818 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001819 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001820 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001821 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001822
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001823 // Try to find the best sequence of gaps to close.
1824 // The new spill weight must be larger than any gap interference.
1825
1826 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001827 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001828
1829 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1830 // It is the spill weight that needs to be evicted.
1831 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001832
1833 for (;;) {
1834 // Live before/after split?
1835 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1836 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1837
1838 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1839 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1840 << " i=" << MaxGap);
1841
1842 // Stop before the interval gets so big we wouldn't be making progress.
1843 if (!LiveBefore && !LiveAfter) {
1844 DEBUG(dbgs() << " all\n");
1845 break;
1846 }
1847 // Should the interval be extended or shrunk?
1848 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001849
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001850 // How many gaps would the new range have?
1851 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1852
1853 // Legally, without causing looping?
1854 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1855
Aaron Ballman04999042013-11-13 00:15:44 +00001856 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001857 // Estimate the new spill weight. Each instruction reads or writes the
1858 // register. Conservatively assume there are no read-modify-write
1859 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001860 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001861 // Try to guess the size of the new interval.
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +00001862 const float EstWeight = normalizeSpillWeight(
1863 blockFreq * (NewGaps + 1),
1864 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1865 (LiveBefore + LiveAfter) * SlotIndex::InstrDist,
1866 1);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001867 // Would this split be possible to allocate?
1868 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001869 DEBUG(dbgs() << " w=" << EstWeight);
1870 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001871 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001872 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001873 if (Diff > BestDiff) {
1874 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001875 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001876 BestBefore = SplitBefore;
1877 BestAfter = SplitAfter;
1878 }
1879 }
1880 }
1881
1882 // Try to shrink.
1883 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001884 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001885 DEBUG(dbgs() << " shrink\n");
1886 // Recompute the max when necessary.
1887 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1888 MaxGap = GapWeight[SplitBefore];
1889 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1890 MaxGap = std::max(MaxGap, GapWeight[i]);
1891 }
1892 continue;
1893 }
1894 MaxGap = 0;
1895 }
1896
1897 // Try to extend the interval.
1898 if (SplitAfter >= NumGaps) {
1899 DEBUG(dbgs() << " end\n");
1900 break;
1901 }
1902
1903 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001904 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001905 }
1906 }
1907
1908 // Didn't find any candidates?
1909 if (BestBefore == NumGaps)
1910 return 0;
1911
1912 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1913 << '-' << Uses[BestAfter] << ", " << BestDiff
1914 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1915
Wei Mi9a16d652016-04-13 03:08:27 +00001916 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001917 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001918
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001919 SE->openIntv();
1920 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1921 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1922 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001923 SmallVector<unsigned, 8> IntvMap;
1924 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001925 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001926
1927 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001928 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001929 // leave the new intervals as RS_New so they can compete.
1930 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1931 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1932 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1933 if (NewGaps >= NumGaps) {
1934 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1935 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001936 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1937 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001938 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1939 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001940 }
1941 DEBUG(dbgs() << '\n');
1942 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001943 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001944
1945 return 0;
1946}
1947
1948//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001949// Live Range Splitting
1950//===----------------------------------------------------------------------===//
1951
1952/// trySplit - Try to split VirtReg or one of its interferences, making it
1953/// assignable.
1954/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1955unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001956 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001957 // Ranges must be Split2 or less.
1958 if (getStage(VirtReg) >= RS_Spill)
1959 return 0;
1960
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001961 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001962 if (LIS->intervalIsInOneMBB(VirtReg)) {
1963 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001964 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001965 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1966 if (PhysReg || !NewVRegs.empty())
1967 return PhysReg;
1968 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001969 }
1970
1971 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001972
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001973 SA->analyze(&VirtReg);
1974
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001975 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1976 // coalescer. That may cause the range to become allocatable which means that
1977 // tryRegionSplit won't be making progress. This check should be replaced with
1978 // an assertion when the coalescer is fixed.
1979 if (SA->didRepairRange()) {
1980 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001981 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001982 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1983 return PhysReg;
1984 }
1985
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001986 // First try to split around a region spanning multiple blocks. RS_Split2
1987 // ranges already made dubious progress with region splitting, so they go
1988 // straight to single block splitting.
1989 if (getStage(VirtReg) < RS_Split2) {
1990 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1991 if (PhysReg || !NewVRegs.empty())
1992 return PhysReg;
1993 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001994
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001995 // Then isolate blocks.
1996 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001997}
1998
Quentin Colombet87769712014-02-05 22:13:59 +00001999//===----------------------------------------------------------------------===//
2000// Last Chance Recoloring
2001//===----------------------------------------------------------------------===//
2002
2003/// mayRecolorAllInterferences - Check if the virtual registers that
2004/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
2005/// recolored to free \p PhysReg.
2006/// When true is returned, \p RecoloringCandidates has been augmented with all
2007/// the live intervals that need to be recolored in order to free \p PhysReg
2008/// for \p VirtReg.
2009/// \p FixedRegisters contains all the virtual registers that cannot be
2010/// recolored.
2011bool
2012RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
2013 SmallLISet &RecoloringCandidates,
2014 const SmallVirtRegSet &FixedRegisters) {
2015 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
2016
2017 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
2018 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
2019 // If there is LastChanceRecoloringMaxInterference or more interferences,
2020 // chances are one would not be recolorable.
2021 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
Quentin Colombet567e30b2014-04-11 21:39:44 +00002022 LastChanceRecoloringMaxInterference && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002023 DEBUG(dbgs() << "Early abort: too many interferences.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002024 CutOffInfo |= CO_Interf;
Quentin Colombet87769712014-02-05 22:13:59 +00002025 return false;
2026 }
2027 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
2028 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
2029 // If Intf is done and sit on the same register class as VirtReg,
2030 // it would not be recolorable as it is in the same state as VirtReg.
2031 if ((getStage(*Intf) == RS_Done &&
2032 MRI->getRegClass(Intf->reg) == CurRC) ||
2033 FixedRegisters.count(Intf->reg)) {
2034 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
2035 return false;
2036 }
2037 RecoloringCandidates.insert(Intf);
2038 }
2039 }
2040 return true;
2041}
2042
2043/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
2044/// its interferences.
2045/// Last chance recoloring chooses a color for \p VirtReg and recolors every
2046/// virtual register that was using it. The recoloring process may recursively
2047/// use the last chance recoloring. Therefore, when a virtual register has been
2048/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
2049/// be last-chance-recolored again during this recoloring "session".
2050/// E.g.,
2051/// Let
2052/// vA can use {R1, R2 }
2053/// vB can use { R2, R3}
2054/// vC can use {R1 }
2055/// Where vA, vB, and vC cannot be split anymore (they are reloads for
2056/// instance) and they all interfere.
2057///
2058/// vA is assigned R1
2059/// vB is assigned R2
2060/// vC tries to evict vA but vA is already done.
2061/// Regular register allocation fails.
2062///
2063/// Last chance recoloring kicks in:
2064/// vC does as if vA was evicted => vC uses R1.
2065/// vC is marked as fixed.
2066/// vA needs to find a color.
2067/// None are available.
2068/// vA cannot evict vC: vC is a fixed virtual register now.
2069/// vA does as if vB was evicted => vA uses R2.
2070/// vB needs to find a color.
2071/// R3 is available.
2072/// Recoloring => vC = R1, vA = R2, vB = R3
2073///
Alp Toker70b36992014-02-25 04:21:15 +00002074/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00002075/// \p NewRegs will contain any new virtual register that have been created
2076/// (split, spill) during the process and that must be assigned.
2077/// \p FixedRegisters contains all the virtual registers that cannot be
2078/// recolored.
2079/// \p Depth gives the current depth of the last chance recoloring.
2080/// \return a physical register that can be used for VirtReg or ~0u if none
2081/// exists.
2082unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
2083 AllocationOrder &Order,
2084 SmallVectorImpl<unsigned> &NewVRegs,
2085 SmallVirtRegSet &FixedRegisters,
2086 unsigned Depth) {
2087 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
2088 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00002089 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00002090 "Last chance recoloring should really be last chance");
2091 // Set the max depth to LastChanceRecoloringMaxDepth.
2092 // We may want to reconsider that if we end up with a too large search space
2093 // for target with hundreds of registers.
2094 // Indeed, in that case we may want to cut the search space earlier.
Quentin Colombet567e30b2014-04-11 21:39:44 +00002095 if (Depth >= LastChanceRecoloringMaxDepth && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002096 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002097 CutOffInfo |= CO_Depth;
Quentin Colombet87769712014-02-05 22:13:59 +00002098 return ~0u;
2099 }
2100
2101 // Set of Live intervals that will need to be recolored.
2102 SmallLISet RecoloringCandidates;
2103 // Record the original mapping virtual register to physical register in case
2104 // the recoloring fails.
2105 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
2106 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
2107 // this recoloring "session".
2108 FixedRegisters.insert(VirtReg.reg);
Quentin Colombet318582f2016-09-16 22:00:50 +00002109 // Remember the ID of the last vreg in case the recoloring fails.
2110 unsigned LastVReg =
2111 TargetRegisterInfo::index2VirtReg(MRI->getNumVirtRegs() - 1);
2112 SmallVector<unsigned, 4> CurrentNewVRegs;
Quentin Colombet87769712014-02-05 22:13:59 +00002113
2114 Order.rewind();
2115 while (unsigned PhysReg = Order.next()) {
2116 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
2117 << PrintReg(PhysReg, TRI) << '\n');
2118 RecoloringCandidates.clear();
2119 VirtRegToPhysReg.clear();
Quentin Colombet318582f2016-09-16 22:00:50 +00002120 CurrentNewVRegs.clear();
Quentin Colombet87769712014-02-05 22:13:59 +00002121
2122 // It is only possible to recolor virtual register interference.
2123 if (Matrix->checkInterference(VirtReg, PhysReg) >
2124 LiveRegMatrix::IK_VirtReg) {
2125 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
2126
2127 continue;
2128 }
2129
2130 // Early give up on this PhysReg if it is obvious we cannot recolor all
2131 // the interferences.
2132 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
2133 FixedRegisters)) {
2134 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
2135 continue;
2136 }
2137
2138 // RecoloringCandidates contains all the virtual registers that interfer
2139 // with VirtReg on PhysReg (or one of its aliases).
2140 // Enqueue them for recoloring and perform the actual recoloring.
2141 PQueue RecoloringQueue;
2142 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2143 EndIt = RecoloringCandidates.end();
2144 It != EndIt; ++It) {
2145 unsigned ItVirtReg = (*It)->reg;
2146 enqueue(RecoloringQueue, *It);
2147 assert(VRM->hasPhys(ItVirtReg) &&
2148 "Interferences are supposed to be with allocated vairables");
2149
2150 // Record the current allocation.
2151 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
2152 // unset the related struct.
2153 Matrix->unassign(**It);
2154 }
2155
2156 // Do as if VirtReg was assigned to PhysReg so that the underlying
2157 // recoloring has the right information about the interferes and
2158 // available colors.
2159 Matrix->assign(VirtReg, PhysReg);
2160
2161 // Save the current recoloring state.
2162 // If we cannot recolor all the interferences, we will have to start again
2163 // at this point for the next physical register.
2164 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
Quentin Colombet318582f2016-09-16 22:00:50 +00002165 if (tryRecoloringCandidates(RecoloringQueue, CurrentNewVRegs,
2166 FixedRegisters, Depth)) {
2167 // Push the queued vregs into the main queue.
2168 for (unsigned NewVReg : CurrentNewVRegs)
2169 NewVRegs.push_back(NewVReg);
Quentin Colombet87769712014-02-05 22:13:59 +00002170 // Do not mess up with the global assignment process.
2171 // I.e., VirtReg must be unassigned.
2172 Matrix->unassign(VirtReg);
2173 return PhysReg;
2174 }
2175
2176 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2177 << PrintReg(PhysReg, TRI) << '\n');
2178
2179 // The recoloring attempt failed, undo the changes.
2180 FixedRegisters = SaveFixedRegisters;
2181 Matrix->unassign(VirtReg);
2182
Quentin Colombet318582f2016-09-16 22:00:50 +00002183 // When we move a register from RS_Assign to RS_Split, we do not
2184 // actually do anything with it. I.e., it should not end up in NewVRegs.
2185 // For the other cases, since we created new live-ranges, we need to
2186 // process them.
2187 for (SmallVectorImpl<unsigned>::iterator Next = CurrentNewVRegs.begin(),
2188 End = CurrentNewVRegs.end();
2189 Next != End; ++Next) {
2190 if (*Next <= LastVReg && getStage(LIS->getInterval(*Next)) == RS_Split)
2191 continue;
2192 NewVRegs.push_back(*Next);
2193 }
2194
Quentin Colombet87769712014-02-05 22:13:59 +00002195 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2196 EndIt = RecoloringCandidates.end();
2197 It != EndIt; ++It) {
2198 unsigned ItVirtReg = (*It)->reg;
2199 if (VRM->hasPhys(ItVirtReg))
2200 Matrix->unassign(**It);
Matthias Braun953393a2015-07-14 17:38:17 +00002201 unsigned ItPhysReg = VirtRegToPhysReg[ItVirtReg];
2202 Matrix->assign(**It, ItPhysReg);
Quentin Colombet87769712014-02-05 22:13:59 +00002203 }
2204 }
2205
2206 // Last chance recoloring did not worked either, give up.
2207 return ~0u;
2208}
2209
2210/// tryRecoloringCandidates - Try to assign a new color to every register
2211/// in \RecoloringQueue.
2212/// \p NewRegs will contain any new virtual register created during the
2213/// recoloring process.
2214/// \p FixedRegisters[in/out] contains all the registers that have been
2215/// recolored.
2216/// \return true if all virtual registers in RecoloringQueue were successfully
2217/// recolored, false otherwise.
2218bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2219 SmallVectorImpl<unsigned> &NewVRegs,
2220 SmallVirtRegSet &FixedRegisters,
2221 unsigned Depth) {
2222 while (!RecoloringQueue.empty()) {
2223 LiveInterval *LI = dequeue(RecoloringQueue);
2224 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2225 unsigned PhysReg;
2226 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
2227 if (PhysReg == ~0u || !PhysReg)
2228 return false;
2229 DEBUG(dbgs() << "Recoloring of " << *LI
2230 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
2231 Matrix->assign(*LI, PhysReg);
2232 FixedRegisters.insert(LI->reg);
2233 }
2234 return true;
2235}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002236
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002237//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002238// Main Entry Point
2239//===----------------------------------------------------------------------===//
2240
2241unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002242 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002243 CutOffInfo = CO_None;
2244 LLVMContext &Ctx = MF->getFunction()->getContext();
Quentin Colombet87769712014-02-05 22:13:59 +00002245 SmallVirtRegSet FixedRegisters;
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002246 unsigned Reg = selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2247 if (Reg == ~0U && (CutOffInfo != CO_None)) {
2248 uint8_t CutOffEncountered = CutOffInfo & (CO_Depth | CO_Interf);
2249 if (CutOffEncountered == CO_Depth)
Quentin Colombet567e30b2014-04-11 21:39:44 +00002250 Ctx.emitError("register allocation failed: maximum depth for recoloring "
2251 "reached. Use -fexhaustive-register-search to skip "
2252 "cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002253 else if (CutOffEncountered == CO_Interf)
2254 Ctx.emitError("register allocation failed: maximum interference for "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002255 "recoloring reached. Use -fexhaustive-register-search "
2256 "to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002257 else if (CutOffEncountered == (CO_Depth | CO_Interf))
2258 Ctx.emitError("register allocation failed: maximum interference and "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002259 "depth for recoloring reached. Use "
2260 "-fexhaustive-register-search to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002261 }
2262 return Reg;
Quentin Colombet87769712014-02-05 22:13:59 +00002263}
2264
Manman Ren9dee4492014-03-27 21:21:57 +00002265/// Using a CSR for the first time has a cost because it causes push|pop
2266/// to be added to prologue|epilogue. Splitting a cold section of the live
2267/// range can have lower cost than using the CSR for the first time;
2268/// Spilling a live range in the cold path can have lower cost than using
2269/// the CSR for the first time. Returns the physical register if we decide
2270/// to use the CSR; otherwise return 0.
2271unsigned RAGreedy::tryAssignCSRFirstTime(LiveInterval &VirtReg,
2272 AllocationOrder &Order,
2273 unsigned PhysReg,
2274 unsigned &CostPerUseLimit,
2275 SmallVectorImpl<unsigned> &NewVRegs) {
Manman Ren9dee4492014-03-27 21:21:57 +00002276 if (getStage(VirtReg) == RS_Spill && VirtReg.isSpillable()) {
2277 // We choose spill over using the CSR for the first time if the spill cost
2278 // is lower than CSRCost.
2279 SA->analyze(&VirtReg);
2280 if (calcSpillCost() >= CSRCost)
2281 return PhysReg;
2282
2283 // We are going to spill, set CostPerUseLimit to 1 to make sure that
2284 // we will not use a callee-saved register in tryEvict.
2285 CostPerUseLimit = 1;
2286 return 0;
2287 }
2288 if (getStage(VirtReg) < RS_Split) {
2289 // We choose pre-splitting over using the CSR for the first time if
2290 // the cost of splitting is lower than CSRCost.
2291 SA->analyze(&VirtReg);
2292 unsigned NumCands = 0;
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002293 BlockFrequency BestCost = CSRCost; // Don't modify CSRCost.
2294 unsigned BestCand = calculateRegionSplitCost(VirtReg, Order, BestCost,
2295 NumCands, true /*IgnoreCSR*/);
Manman Ren9dee4492014-03-27 21:21:57 +00002296 if (BestCand == NoCand)
2297 // Use the CSR if we can't find a region split below CSRCost.
2298 return PhysReg;
2299
2300 // Perform the actual pre-splitting.
2301 doRegionSplit(VirtReg, BestCand, false/*HasCompact*/, NewVRegs);
2302 return 0;
2303 }
2304 return PhysReg;
2305}
2306
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002307void RAGreedy::aboutToRemoveInterval(LiveInterval &LI) {
2308 // Do not keep invalid information around.
2309 SetOfBrokenHints.remove(&LI);
2310}
2311
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002312void RAGreedy::initializeCSRCost() {
2313 // We use the larger one out of the command-line option and the value report
2314 // by TRI.
2315 CSRCost = BlockFrequency(
2316 std::max((unsigned)CSRFirstTimeCost, TRI->getCSRFirstUseCost()));
2317 if (!CSRCost.getFrequency())
2318 return;
2319
2320 // Raw cost is relative to Entry == 2^14; scale it appropriately.
2321 uint64_t ActualEntry = MBFI->getEntryFreq();
2322 if (!ActualEntry) {
2323 CSRCost = 0;
2324 return;
2325 }
2326 uint64_t FixedEntry = 1 << 14;
2327 if (ActualEntry < FixedEntry)
2328 CSRCost *= BranchProbability(ActualEntry, FixedEntry);
2329 else if (ActualEntry <= UINT32_MAX)
2330 // Invert the fraction and divide.
2331 CSRCost /= BranchProbability(FixedEntry, ActualEntry);
2332 else
2333 // Can't use BranchProbability in general, since it takes 32-bit numbers.
2334 CSRCost = CSRCost.getFrequency() * (ActualEntry / FixedEntry);
2335}
2336
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002337/// \brief Collect the hint info for \p Reg.
2338/// The results are stored into \p Out.
2339/// \p Out is not cleared before being populated.
2340void RAGreedy::collectHintInfo(unsigned Reg, HintsInfo &Out) {
2341 for (const MachineInstr &Instr : MRI->reg_nodbg_instructions(Reg)) {
2342 if (!Instr.isFullCopy())
2343 continue;
2344 // Look for the other end of the copy.
2345 unsigned OtherReg = Instr.getOperand(0).getReg();
2346 if (OtherReg == Reg) {
2347 OtherReg = Instr.getOperand(1).getReg();
2348 if (OtherReg == Reg)
2349 continue;
2350 }
2351 // Get the current assignment.
2352 unsigned OtherPhysReg = TargetRegisterInfo::isPhysicalRegister(OtherReg)
2353 ? OtherReg
2354 : VRM->getPhys(OtherReg);
2355 // Push the collected information.
2356 Out.push_back(HintInfo(MBFI->getBlockFreq(Instr.getParent()), OtherReg,
2357 OtherPhysReg));
2358 }
2359}
2360
2361/// \brief Using the given \p List, compute the cost of the broken hints if
2362/// \p PhysReg was used.
2363/// \return The cost of \p List for \p PhysReg.
2364BlockFrequency RAGreedy::getBrokenHintFreq(const HintsInfo &List,
2365 unsigned PhysReg) {
2366 BlockFrequency Cost = 0;
2367 for (const HintInfo &Info : List) {
2368 if (Info.PhysReg != PhysReg)
2369 Cost += Info.Freq;
2370 }
2371 return Cost;
2372}
2373
2374/// \brief Using the register assigned to \p VirtReg, try to recolor
2375/// all the live ranges that are copy-related with \p VirtReg.
2376/// The recoloring is then propagated to all the live-ranges that have
2377/// been recolored and so on, until no more copies can be coalesced or
2378/// it is not profitable.
2379/// For a given live range, profitability is determined by the sum of the
2380/// frequencies of the non-identity copies it would introduce with the old
2381/// and new register.
2382void RAGreedy::tryHintRecoloring(LiveInterval &VirtReg) {
2383 // We have a broken hint, check if it is possible to fix it by
2384 // reusing PhysReg for the copy-related live-ranges. Indeed, we evicted
2385 // some register and PhysReg may be available for the other live-ranges.
2386 SmallSet<unsigned, 4> Visited;
2387 SmallVector<unsigned, 2> RecoloringCandidates;
2388 HintsInfo Info;
2389 unsigned Reg = VirtReg.reg;
2390 unsigned PhysReg = VRM->getPhys(Reg);
2391 // Start the recoloring algorithm from the input live-interval, then
2392 // it will propagate to the ones that are copy-related with it.
2393 Visited.insert(Reg);
2394 RecoloringCandidates.push_back(Reg);
2395
2396 DEBUG(dbgs() << "Trying to reconcile hints for: " << PrintReg(Reg, TRI) << '('
2397 << PrintReg(PhysReg, TRI) << ")\n");
2398
2399 do {
2400 Reg = RecoloringCandidates.pop_back_val();
2401
2402 // We cannot recolor physcal register.
2403 if (TargetRegisterInfo::isPhysicalRegister(Reg))
2404 continue;
2405
2406 assert(VRM->hasPhys(Reg) && "We have unallocated variable!!");
2407
2408 // Get the live interval mapped with this virtual register to be able
2409 // to check for the interference with the new color.
2410 LiveInterval &LI = LIS->getInterval(Reg);
2411 unsigned CurrPhys = VRM->getPhys(Reg);
2412 // Check that the new color matches the register class constraints and
2413 // that it is free for this live range.
2414 if (CurrPhys != PhysReg && (!MRI->getRegClass(Reg)->contains(PhysReg) ||
2415 Matrix->checkInterference(LI, PhysReg)))
2416 continue;
2417
2418 DEBUG(dbgs() << PrintReg(Reg, TRI) << '(' << PrintReg(CurrPhys, TRI)
2419 << ") is recolorable.\n");
2420
2421 // Gather the hint info.
2422 Info.clear();
2423 collectHintInfo(Reg, Info);
2424 // Check if recoloring the live-range will increase the cost of the
2425 // non-identity copies.
2426 if (CurrPhys != PhysReg) {
2427 DEBUG(dbgs() << "Checking profitability:\n");
2428 BlockFrequency OldCopiesCost = getBrokenHintFreq(Info, CurrPhys);
2429 BlockFrequency NewCopiesCost = getBrokenHintFreq(Info, PhysReg);
2430 DEBUG(dbgs() << "Old Cost: " << OldCopiesCost.getFrequency()
2431 << "\nNew Cost: " << NewCopiesCost.getFrequency() << '\n');
2432 if (OldCopiesCost < NewCopiesCost) {
2433 DEBUG(dbgs() << "=> Not profitable.\n");
2434 continue;
2435 }
2436 // At this point, the cost is either cheaper or equal. If it is
2437 // equal, we consider this is profitable because it may expose
2438 // more recoloring opportunities.
2439 DEBUG(dbgs() << "=> Profitable.\n");
2440 // Recolor the live-range.
2441 Matrix->unassign(LI);
2442 Matrix->assign(LI, PhysReg);
2443 }
2444 // Push all copy-related live-ranges to keep reconciling the broken
2445 // hints.
2446 for (const HintInfo &HI : Info) {
2447 if (Visited.insert(HI.Reg).second)
2448 RecoloringCandidates.push_back(HI.Reg);
2449 }
2450 } while (!RecoloringCandidates.empty());
2451}
2452
2453/// \brief Try to recolor broken hints.
2454/// Broken hints may be repaired by recoloring when an evicted variable
2455/// freed up a register for a larger live-range.
2456/// Consider the following example:
2457/// BB1:
2458/// a =
2459/// b =
2460/// BB2:
2461/// ...
2462/// = b
2463/// = a
2464/// Let us assume b gets split:
2465/// BB1:
2466/// a =
2467/// b =
2468/// BB2:
2469/// c = b
2470/// ...
2471/// d = c
2472/// = d
2473/// = a
2474/// Because of how the allocation work, b, c, and d may be assigned different
2475/// colors. Now, if a gets evicted later:
2476/// BB1:
2477/// a =
2478/// st a, SpillSlot
2479/// b =
2480/// BB2:
2481/// c = b
2482/// ...
2483/// d = c
2484/// = d
2485/// e = ld SpillSlot
2486/// = e
2487/// This is likely that we can assign the same register for b, c, and d,
2488/// getting rid of 2 copies.
2489void RAGreedy::tryHintsRecoloring() {
2490 for (LiveInterval *LI : SetOfBrokenHints) {
2491 assert(TargetRegisterInfo::isVirtualRegister(LI->reg) &&
2492 "Recoloring is possible only for virtual registers");
2493 // Some dead defs may be around (e.g., because of debug uses).
2494 // Ignore those.
2495 if (!VRM->hasPhys(LI->reg))
2496 continue;
2497 tryHintRecoloring(*LI);
2498 }
2499}
2500
Quentin Colombet87769712014-02-05 22:13:59 +00002501unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2502 SmallVectorImpl<unsigned> &NewVRegs,
2503 SmallVirtRegSet &FixedRegisters,
2504 unsigned Depth) {
Manman Ren78cf02a2014-03-25 00:16:25 +00002505 unsigned CostPerUseLimit = ~0u;
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002506 // First try assigning a free register.
Matthias Braun5d1f12d2015-07-15 22:16:00 +00002507 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo, Matrix);
Manman Ren78cf02a2014-03-25 00:16:25 +00002508 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs)) {
Manman Ren9dee4492014-03-27 21:21:57 +00002509 // When NewVRegs is not empty, we may have made decisions such as evicting
2510 // a virtual register, go with the earlier decisions and use the physical
2511 // register.
Matthias Braun953393a2015-07-14 17:38:17 +00002512 if (CSRCost.getFrequency() && isUnusedCalleeSavedReg(PhysReg) &&
2513 NewVRegs.empty()) {
Manman Ren9dee4492014-03-27 21:21:57 +00002514 unsigned CSRReg = tryAssignCSRFirstTime(VirtReg, Order, PhysReg,
2515 CostPerUseLimit, NewVRegs);
2516 if (CSRReg || !NewVRegs.empty())
2517 // Return now if we decide to use a CSR or create new vregs due to
2518 // pre-splitting.
2519 return CSRReg;
Manman Ren78cf02a2014-03-25 00:16:25 +00002520 } else
2521 return PhysReg;
2522 }
Andrew Trickccef0982010-12-09 18:15:21 +00002523
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002524 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002525 DEBUG(dbgs() << StageName[Stage]
2526 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002527
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002528 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002529 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002530 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002531 if (Stage != RS_Split)
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002532 if (unsigned PhysReg =
2533 tryEvict(VirtReg, Order, NewVRegs, CostPerUseLimit)) {
2534 unsigned Hint = MRI->getSimpleHint(VirtReg.reg);
2535 // If VirtReg has a hint and that hint is broken record this
2536 // virtual register as a recoloring candidate for broken hint.
2537 // Indeed, since we evicted a variable in its neighborhood it is
2538 // likely we can at least partially recolor some of the
2539 // copy-related live-ranges.
2540 if (Hint && Hint != PhysReg)
2541 SetOfBrokenHints.insert(&VirtReg);
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002542 return PhysReg;
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002543 }
Andrew Trickccef0982010-12-09 18:15:21 +00002544
Quentin Colombet63176862016-09-16 22:00:42 +00002545 assert((NewVRegs.empty() || Depth) && "Cannot append to existing NewVRegs");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002546
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002547 // The first time we see a live range, don't try to split or spill.
2548 // Wait until the second time, when all smaller ranges have been allocated.
2549 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002550 if (Stage < RS_Split) {
2551 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002552 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002553 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002554 return 0;
2555 }
2556
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002557 // If we couldn't allocate a register from spilling, there is probably some
2558 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002559 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002560 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2561 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002562
Dylan McKay309eba72016-09-30 14:05:15 +00002563 // Try splitting VirtReg or interferences.
2564 unsigned NewVRegSizeBefore = NewVRegs.size();
2565 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2566 if (PhysReg || (NewVRegs.size() - NewVRegSizeBefore))
2567 return PhysReg;
2568
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002569 // Finally spill VirtReg itself.
Quentin Colombet11922942015-07-17 23:04:06 +00002570 if (EnableDeferredSpilling && getStage(VirtReg) < RS_Memory) {
2571 // TODO: This is experimental and in particular, we do not model
2572 // the live range splitting done by spilling correctly.
2573 // We would need a deep integration with the spiller to do the
2574 // right thing here. Anyway, that is still good for early testing.
2575 setStage(VirtReg, RS_Memory);
2576 DEBUG(dbgs() << "Do as if this register is in memory\n");
2577 NewVRegs.push_back(VirtReg.reg);
2578 } else {
2579 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Wei Mi9a16d652016-04-13 03:08:27 +00002580 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Quentin Colombet11922942015-07-17 23:04:06 +00002581 spiller().spill(LRE);
2582 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002583
Quentin Colombet11922942015-07-17 23:04:06 +00002584 if (VerifyEnabled)
2585 MF->verify(this, "After spilling");
2586 }
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002587
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002588 // The live virtual register requesting allocation was spilled, so tell
2589 // the caller not to allocate anything during this round.
2590 return 0;
2591}
2592
2593bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2594 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002595 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002596
2597 MF = &mf;
Eric Christopher60621802014-10-14 07:22:00 +00002598 TRI = MF->getSubtarget().getRegisterInfo();
2599 TII = MF->getSubtarget().getInstrInfo();
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002600 RCI.runOnMachineFunction(mf);
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002601
2602 EnableLocalReassign = EnableLocalReassignment ||
Eric Christopher60621802014-10-14 07:22:00 +00002603 MF->getSubtarget().enableRALocalReassignment(
2604 MF->getTarget().getOptLevel());
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002605
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002606 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002607 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002608
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002609 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2610 getAnalysis<LiveIntervals>(),
2611 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002612 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002613 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002614 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002615 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002616 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002617 Bundles = &getAnalysis<EdgeBundles>();
2618 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002619 DebugVars = &getAnalysis<LiveDebugVariables>();
Wei Mic0223702016-07-08 21:08:09 +00002620 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002621
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002622 initializeCSRCost();
2623
Robert Lougher11a44b72015-08-10 11:59:44 +00002624 calculateSpillWeightsAndHints(*LIS, mf, VRM, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002625
Andrew Trick97064962013-07-25 07:26:26 +00002626 DEBUG(LIS->dump());
2627
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002628 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Wei Mic0223702016-07-08 21:08:09 +00002629 SE.reset(new SplitEditor(*SA, *AA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002630 ExtraRegInfo.clear();
2631 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2632 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002633 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002634 GlobalCand.resize(32); // This will grow as needed.
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002635 SetOfBrokenHints.clear();
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002636
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002637 allocatePhysRegs();
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002638 tryHintsRecoloring();
Wei Mi9a16d652016-04-13 03:08:27 +00002639 postOptimization();
2640
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002641 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002642 return true;
2643}