blob: e94f1bb0b6c73ad55b1c0816b955de7df6cef438 [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000017#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000018#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000019#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000020#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000022#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000023#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000024#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000025#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000026#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000027#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000028#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000029#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000030#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000031#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000032#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineLoopInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000036#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000037#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/CodeGen/VirtRegMap.h"
Quentin Colombet96bd2a12014-04-04 02:05:21 +000039#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/PassAnalysisSupport.h"
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +000041#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000042#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000043#include "llvm/Support/Debug.h"
44#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000045#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/raw_ostream.h"
Quentin Colombet5caa6a22014-07-02 18:32:04 +000047#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000048#include <queue>
49
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000050using namespace llvm;
51
Chandler Carruth1b9dde02014-04-22 02:02:50 +000052#define DEBUG_TYPE "regalloc"
53
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000054STATISTIC(NumGlobalSplits, "Number of split global live ranges");
55STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000056STATISTIC(NumEvicted, "Number of interferences evicted");
57
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000058static cl::opt<SplitEditor::ComplementSpillMode>
59SplitSpillMode("split-spill-mode", cl::Hidden,
60 cl::desc("Spill mode for splitting live ranges"),
61 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
62 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
63 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
64 clEnumValEnd),
65 cl::init(SplitEditor::SM_Partition));
66
Quentin Colombet87769712014-02-05 22:13:59 +000067static cl::opt<unsigned>
68LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
69 cl::desc("Last chance recoloring max depth"),
70 cl::init(5));
71
72static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
73 "lcr-max-interf", cl::Hidden,
74 cl::desc("Last chance recoloring maximum number of considered"
75 " interference at a time"),
76 cl::init(8));
77
Quentin Colombet567e30b2014-04-11 21:39:44 +000078static cl::opt<bool>
Quentin Colombet4344da12014-04-11 21:51:09 +000079ExhaustiveSearch("exhaustive-register-search", cl::NotHidden,
Quentin Colombet567e30b2014-04-11 21:39:44 +000080 cl::desc("Exhaustive Search for registers bypassing the depth "
81 "and interference cutoffs of last chance recoloring"));
82
Quentin Colombete1a36632014-07-01 14:08:37 +000083static cl::opt<bool> EnableLocalReassignment(
84 "enable-local-reassign", cl::Hidden,
85 cl::desc("Local reassignment can yield better allocation decisions, but "
86 "may be compile time intensive"),
Quentin Colombet5caa6a22014-07-02 18:32:04 +000087 cl::init(false));
Quentin Colombete1a36632014-07-01 14:08:37 +000088
Manman Ren78cf02a2014-03-25 00:16:25 +000089// FIXME: Find a good default for this flag and remove the flag.
90static cl::opt<unsigned>
91CSRFirstTimeCost("regalloc-csr-first-time-cost",
92 cl::desc("Cost for first time use of callee-saved register."),
93 cl::init(0), cl::Hidden);
94
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000095static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
96 createGreedyRegisterAllocator);
97
98namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000099class RAGreedy : public MachineFunctionPass,
100 public RegAllocBase,
101 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +0000102 // Convenient shortcuts.
103 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
104 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
105 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000106
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000107 // context
108 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000109
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000110 // Shortcuts to some useful interface.
111 const TargetInstrInfo *TII;
112 const TargetRegisterInfo *TRI;
113 RegisterClassInfo RCI;
114
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000115 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000116 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000117 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000118 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +0000119 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000120 EdgeBundles *Bundles;
121 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000122 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000123
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000124 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000125 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000126 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000127 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000128
129 // Live ranges pass through a number of stages as we try to allocate them.
130 // Some of the stages may also create new live ranges:
131 //
132 // - Region splitting.
133 // - Per-block splitting.
134 // - Local splitting.
135 // - Spilling.
136 //
137 // Ranges produced by one of the stages skip the previous stages when they are
138 // dequeued. This improves performance because we can skip interference checks
139 // that are unlikely to give any results. It also guarantees that the live
140 // range splitting algorithm terminates, something that is otherwise hard to
141 // ensure.
142 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000143 /// Newly created live range that has never been queued.
144 RS_New,
145
146 /// Only attempt assignment and eviction. Then requeue as RS_Split.
147 RS_Assign,
148
149 /// Attempt live range splitting if assignment is impossible.
150 RS_Split,
151
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000152 /// Attempt more aggressive live range splitting that is guaranteed to make
153 /// progress. This is used for split products that may not be making
154 /// progress.
155 RS_Split2,
156
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000157 /// Live range will be spilled. No more splitting will be attempted.
158 RS_Spill,
159
160 /// There is nothing more we can do to this live range. Abort compilation
161 /// if it can't be assigned.
162 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000163 };
164
Quentin Colombet96bd2a12014-04-04 02:05:21 +0000165 // Enum CutOffStage to keep a track whether the register allocation failed
166 // because of the cutoffs encountered in last chance recoloring.
167 // Note: This is used as bitmask. New value should be next power of 2.
168 enum CutOffStage {
169 // No cutoffs encountered
170 CO_None = 0,
171
172 // lcr-max-depth cutoff encountered
173 CO_Depth = 1,
174
175 // lcr-max-interf cutoff encountered
176 CO_Interf = 2
177 };
178
179 uint8_t CutOffInfo;
180
Eli Friedman78bffa52013-09-10 23:18:14 +0000181#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000182 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000183#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000184
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000185 // RegInfo - Keep additional information about each live range.
186 struct RegInfo {
187 LiveRangeStage Stage;
188
189 // Cascade - Eviction loop prevention. See canEvictInterference().
190 unsigned Cascade;
191
192 RegInfo() : Stage(RS_New), Cascade(0) {}
193 };
194
195 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000196
197 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000198 return ExtraRegInfo[VirtReg.reg].Stage;
199 }
200
201 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
202 ExtraRegInfo.resize(MRI->getNumVirtRegs());
203 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000204 }
205
206 template<typename Iterator>
207 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000208 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000209 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000210 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000211 if (ExtraRegInfo[Reg].Stage == RS_New)
212 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000213 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000214 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000215
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000216 /// Cost of evicting interference.
217 struct EvictionCost {
218 unsigned BrokenHints; ///< Total number of broken hints.
219 float MaxWeight; ///< Maximum spill weight evicted.
220
Andrew Trick3621b8a2013-11-22 19:07:38 +0000221 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000222
Andrew Trick84852572013-07-25 18:35:14 +0000223 bool isMax() const { return BrokenHints == ~0u; }
224
Andrew Trick3621b8a2013-11-22 19:07:38 +0000225 void setMax() { BrokenHints = ~0u; }
226
227 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
228
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000229 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000230 return std::tie(BrokenHints, MaxWeight) <
231 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000232 }
233 };
234
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000235 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000236 std::unique_ptr<SplitAnalysis> SA;
237 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000238
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000239 /// Cached per-block interference maps
240 InterferenceCache IntfCache;
241
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000242 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000243 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000244
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000245 /// Global live range splitting candidate info.
246 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000247 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000248 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000249
250 // SplitKit interval index for this candidate.
251 unsigned IntvIdx;
252
253 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000254 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000255
256 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000257 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000258 SmallVector<unsigned, 8> ActiveBlocks;
259
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000260 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000261 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000262 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000263 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000264 LiveBundles.clear();
265 ActiveBlocks.clear();
266 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000267
268 // Set B[i] = C for every live bundle where B[i] was NoCand.
269 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
270 unsigned Count = 0;
271 for (int i = LiveBundles.find_first(); i >= 0;
272 i = LiveBundles.find_next(i))
273 if (B[i] == NoCand) {
274 B[i] = C;
275 Count++;
276 }
277 return Count;
278 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000279 };
280
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000281 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000282 /// This vector never shrinks, but grows to the size of the largest register
283 /// class.
284 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
285
Alp Toker61007d82014-03-02 03:20:38 +0000286 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000287
288 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
289 /// NoCand which indicates the stack interval.
290 SmallVector<unsigned, 32> BundleCand;
291
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000292 /// Callee-save register cost, calculated once per machine function.
293 BlockFrequency CSRCost;
294
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000295 /// Run or not the local reassignment heuristic. This information is
296 /// obtained from the TargetSubtargetInfo.
297 bool EnableLocalReassign;
298
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000299 /// Set of broken hints that may be reconciled later because of eviction.
300 SmallSetVector<LiveInterval *, 8> SetOfBrokenHints;
301
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000302public:
303 RAGreedy();
304
305 /// Return the pass name.
Craig Topper4584cd52014-03-07 09:26:03 +0000306 const char* getPassName() const override {
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +0000307 return "Greedy Register Allocator";
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000308 }
309
310 /// RAGreedy analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000311 void getAnalysisUsage(AnalysisUsage &AU) const override;
312 void releaseMemory() override;
313 Spiller &spiller() override { return *SpillerInstance; }
314 void enqueue(LiveInterval *LI) override;
315 LiveInterval *dequeue() override;
316 unsigned selectOrSplit(LiveInterval&, SmallVectorImpl<unsigned>&) override;
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000317 void aboutToRemoveInterval(LiveInterval &) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000318
319 /// Perform register allocation.
Craig Topper4584cd52014-03-07 09:26:03 +0000320 bool runOnMachineFunction(MachineFunction &mf) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000321
322 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000323
324private:
Quentin Colombet87769712014-02-05 22:13:59 +0000325 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
326 SmallVirtRegSet &, unsigned = 0);
327
Craig Topper4584cd52014-03-07 09:26:03 +0000328 bool LRE_CanEraseVirtReg(unsigned) override;
329 void LRE_WillShrinkVirtReg(unsigned) override;
330 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Quentin Colombet87769712014-02-05 22:13:59 +0000331 void enqueue(PQueue &CurQueue, LiveInterval *LI);
332 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000333
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000334 BlockFrequency calcSpillCost();
335 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000336 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000337 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000338 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000339 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000340 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000341 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000342 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000343 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
344 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
345 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000346 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000347 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
348 SmallLISet &RecoloringCandidates,
349 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000350
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000351 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000352 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000353 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000354 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000355 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000356 SmallVectorImpl<unsigned>&);
Manman Ren9db66b32014-03-24 23:23:42 +0000357 /// Calculate cost of region splitting.
358 unsigned calculateRegionSplitCost(LiveInterval &VirtReg,
359 AllocationOrder &Order,
360 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +0000361 unsigned &NumCands, bool IgnoreCSR);
Manman Ren9db66b32014-03-24 23:23:42 +0000362 /// Perform region splitting.
363 unsigned doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
364 bool HasCompact,
365 SmallVectorImpl<unsigned> &NewVRegs);
Manman Ren9dee4492014-03-27 21:21:57 +0000366 /// Check other options before using a callee-saved register for the first
367 /// time.
368 unsigned tryAssignCSRFirstTime(LiveInterval &VirtReg, AllocationOrder &Order,
369 unsigned PhysReg, unsigned &CostPerUseLimit,
370 SmallVectorImpl<unsigned> &NewVRegs);
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000371 void initializeCSRCost();
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000372 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000373 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000374 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000375 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000376 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000377 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000378 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000379 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000380 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
381 SmallVectorImpl<unsigned> &,
382 SmallVirtRegSet &, unsigned);
383 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
384 SmallVirtRegSet &, unsigned);
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000385 void tryHintRecoloring(LiveInterval &);
386 void tryHintsRecoloring();
387
388 /// Model the information carried by one end of a copy.
389 struct HintInfo {
390 /// The frequency of the copy.
391 BlockFrequency Freq;
392 /// The virtual register or physical register.
393 unsigned Reg;
394 /// Its currently assigned register.
395 /// In case of a physical register Reg == PhysReg.
396 unsigned PhysReg;
397 HintInfo(BlockFrequency Freq, unsigned Reg, unsigned PhysReg)
398 : Freq(Freq), Reg(Reg), PhysReg(PhysReg) {}
399 };
400 typedef SmallVector<HintInfo, 4> HintsInfo;
401 BlockFrequency getBrokenHintFreq(const HintsInfo &, unsigned);
402 void collectHintInfo(unsigned, HintsInfo &);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000403};
404} // end anonymous namespace
405
406char RAGreedy::ID = 0;
407
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000408#ifndef NDEBUG
409const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000410 "RS_New",
411 "RS_Assign",
412 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000413 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000414 "RS_Spill",
415 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000416};
417#endif
418
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000419// Hysteresis to use when comparing floats.
420// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000421const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000422
423
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000424FunctionPass* llvm::createGreedyRegisterAllocator() {
425 return new RAGreedy();
426}
427
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000428RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000429 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000430 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000431 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
432 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Rafael Espindola676c4052011-06-26 22:34:10 +0000433 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Tricke1c034f2012-01-17 06:55:03 +0000434 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000435 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
436 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
437 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
438 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000439 initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000440 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
441 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000442}
443
444void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
445 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000446 AU.addRequired<MachineBlockFrequencyInfo>();
447 AU.addPreserved<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000448 AU.addRequired<AliasAnalysis>();
449 AU.addPreserved<AliasAnalysis>();
450 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000451 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000452 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000453 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000454 AU.addRequired<LiveDebugVariables>();
455 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000456 AU.addRequired<LiveStacks>();
457 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000458 AU.addRequired<MachineDominatorTree>();
459 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000460 AU.addRequired<MachineLoopInfo>();
461 AU.addPreserved<MachineLoopInfo>();
462 AU.addRequired<VirtRegMap>();
463 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000464 AU.addRequired<LiveRegMatrix>();
465 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000466 AU.addRequired<EdgeBundles>();
467 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000468 MachineFunctionPass::getAnalysisUsage(AU);
469}
470
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000471
472//===----------------------------------------------------------------------===//
473// LiveRangeEdit delegate methods
474//===----------------------------------------------------------------------===//
475
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000476bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000477 if (VRM->hasPhys(VirtReg)) {
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000478 LiveInterval &LI = LIS->getInterval(VirtReg);
479 Matrix->unassign(LI);
480 aboutToRemoveInterval(LI);
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000481 return true;
482 }
483 // Unassigned virtreg is probably in the priority queue.
484 // RegAllocBase will erase it after dequeueing.
485 return false;
486}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000487
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000488void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000489 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000490 return;
491
492 // Register is assigned, put it back on the queue for reassignment.
493 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000494 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000495 enqueue(&LI);
496}
497
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000498void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000499 // Cloning a register we haven't even heard about yet? Just ignore it.
500 if (!ExtraRegInfo.inBounds(Old))
501 return;
502
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000503 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000504 // be split into connected components. The new components are much smaller
505 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000506 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000507 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000508 ExtraRegInfo.grow(New);
509 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000510}
511
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000512void RAGreedy::releaseMemory() {
David Blaikieb61064e2014-07-19 01:05:11 +0000513 SpillerInstance.reset();
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000514 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000515 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000516}
517
Quentin Colombet87769712014-02-05 22:13:59 +0000518void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
519
520void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000521 // Prioritize live ranges by size, assigning larger ranges first.
522 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000523 const unsigned Size = LI->getSize();
524 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000525 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
526 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000527 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000528
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000529 ExtraRegInfo.grow(Reg);
530 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000531 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000532
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000533 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000534 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000535 // everything else has been allocated.
536 Prio = Size;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000537 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000538 // Giant live ranges fall back to the global assignment heuristic, which
539 // prevents excessive spilling in pathological cases.
540 bool ReverseLocal = TRI->reverseLocalAssignment();
Renato Golin4e31ae12014-10-03 12:20:53 +0000541 bool ForceGlobal = !ReverseLocal &&
Andrew Trick52a00932014-02-26 22:07:26 +0000542 (Size / SlotIndex::InstrDist) > (2 * MRI->getRegClass(Reg)->getNumRegs());
543
544 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000545 LIS->intervalIsInOneMBB(*LI)) {
546 // Allocate original local ranges in linear instruction order. Since they
547 // are singly defined, this produces optimal coloring in the absence of
548 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000549 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000550 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
551 else {
552 // Allocating bottom up may allow many short LRGs to be assigned first
553 // to one of the cheap registers. This could be much faster for very
554 // large blocks on targets with many physical registers.
555 Prio = Indexes->getZeroIndex().getInstrDistance(LI->beginIndex());
556 }
Andrew Trick84852572013-07-25 18:35:14 +0000557 }
558 else {
559 // Allocate global and split ranges in long->short order. Long ranges that
560 // don't fit should be spilled (or split) ASAP so they don't create
561 // interference. Mark a bit to prioritize global above local ranges.
562 Prio = (1u << 29) + Size;
563 }
564 // Mark a higher bit to prioritize global and local above RS_Split.
565 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000566
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000567 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000568 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000569 Prio |= (1u << 30);
570 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000571 // The virtual register number is a tie breaker for same-sized ranges.
572 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000573 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000574}
575
Quentin Colombet87769712014-02-05 22:13:59 +0000576LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
577
578LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
579 if (CurQueue.empty())
Craig Topperc0196b12014-04-14 00:51:57 +0000580 return nullptr;
Quentin Colombet87769712014-02-05 22:13:59 +0000581 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
582 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000583 return LI;
584}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000585
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000586
587//===----------------------------------------------------------------------===//
588// Direct Assignment
589//===----------------------------------------------------------------------===//
590
591/// tryAssign - Try to assign VirtReg to an available register.
592unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
593 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000594 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000595 Order.rewind();
596 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000597 while ((PhysReg = Order.next()))
598 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000599 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000600 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000601 return PhysReg;
602
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000603 // PhysReg is available, but there may be a better choice.
604
605 // If we missed a simple hint, try to cheaply evict interference from the
606 // preferred register.
607 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000608 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000609 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000610 EvictionCost MaxCost;
611 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000612 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
613 evictInterference(VirtReg, Hint, NewVRegs);
614 return Hint;
615 }
616 }
617
618 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000619 unsigned Cost = TRI->getCostPerUse(PhysReg);
620
621 // Most registers have 0 additional cost.
622 if (!Cost)
623 return PhysReg;
624
625 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
626 << '\n');
627 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
628 return CheapReg ? CheapReg : PhysReg;
629}
630
631
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000632//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000633// Interference eviction
634//===----------------------------------------------------------------------===//
635
Andrew Trick8bb0a252013-07-25 18:35:19 +0000636unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
637 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
638 unsigned PhysReg;
639 while ((PhysReg = Order.next())) {
640 if (PhysReg == PrevReg)
641 continue;
642
643 MCRegUnitIterator Units(PhysReg, TRI);
644 for (; Units.isValid(); ++Units) {
645 // Instantiate a "subquery", not to be confused with the Queries array.
646 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
647 if (subQ.checkInterference())
648 break;
649 }
650 // If no units have interference, break out with the current PhysReg.
651 if (!Units.isValid())
652 break;
653 }
654 if (PhysReg)
655 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
656 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
657 << '\n');
658 return PhysReg;
659}
660
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000661/// shouldEvict - determine if A should evict the assigned live range B. The
662/// eviction policy defined by this function together with the allocation order
663/// defined by enqueue() decides which registers ultimately end up being split
664/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000665///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000666/// Cascade numbers are used to prevent infinite loops if this function is a
667/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000668///
669/// @param A The live range to be assigned.
670/// @param IsHint True when A is about to be assigned to its preferred
671/// register.
672/// @param B The live range to be evicted.
673/// @param BreaksHint True when B is already assigned to its preferred register.
674bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
675 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000676 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000677
678 // Be fairly aggressive about following hints as long as the evictee can be
679 // split.
680 if (CanSplit && IsHint && !BreaksHint)
681 return true;
682
Andrew Trick059e8002013-11-22 19:07:42 +0000683 if (A.weight > B.weight) {
684 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
685 return true;
686 }
687 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000688}
689
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000690/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000691/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000692///
693/// @param VirtReg Live range that is about to be assigned.
694/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000695/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000696/// @param MaxCost Only look for cheaper candidates and update with new cost
697/// when returning true.
698/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000699bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000700 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000701 // It is only possible to evict virtual register interference.
702 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
703 return false;
704
Andrew Trick84852572013-07-25 18:35:14 +0000705 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
706
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000707 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
708 // involved in an eviction before. If a cascade number was assigned, deny
709 // evicting anything with the same or a newer cascade number. This prevents
710 // infinite eviction loops.
711 //
712 // This works out so a register without a cascade number is allowed to evict
713 // anything, and it can be evicted by anything.
714 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
715 if (!Cascade)
716 Cascade = NextCascade;
717
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000718 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000719 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
720 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000721 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000722 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000723 return false;
724
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000725 // Check if any interfering live range is heavier than MaxWeight.
726 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
727 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000728 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
729 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000730 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000731 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000732 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000733 // Once a live range becomes small enough, it is urgent that we find a
734 // register for it. This is indicated by an infinite spill weight. These
735 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000736 //
737 // Also allow urgent evictions of unspillable ranges from a strictly
738 // larger allocation order.
739 bool Urgent = !VirtReg.isSpillable() &&
740 (Intf->isSpillable() ||
741 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
742 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000743 // Only evict older cascades or live ranges without a cascade.
744 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
745 if (Cascade <= IntfCascade) {
746 if (!Urgent)
747 return false;
748 // We permit breaking cascades for urgent evictions. It should be the
749 // last resort, though, so make it really expensive.
750 Cost.BrokenHints += 10;
751 }
752 // Would this break a satisfied hint?
753 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
754 // Update eviction cost.
755 Cost.BrokenHints += BreaksHint;
756 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
757 // Abort if this would be too expensive.
758 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000759 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000760 if (Urgent)
761 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000762 // Apply the eviction policy for non-urgent evictions.
763 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
764 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000765 // If !MaxCost.isMax(), then we're just looking for a cheap register.
766 // Evicting another local live range in this case could lead to suboptimal
767 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000768 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000769 (!EnableLocalReassign || !canReassign(*Intf, PhysReg))) {
Andrew Trick84852572013-07-25 18:35:14 +0000770 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000771 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000772 }
773 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000774 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000775 return true;
776}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000777
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000778/// evictInterference - Evict any interferring registers that prevent VirtReg
779/// from being assigned to Physreg. This assumes that canEvictInterference
780/// returned true.
781void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000782 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000783 // Make sure that VirtReg has a cascade number, and assign that cascade
784 // number to every evicted register. These live ranges than then only be
785 // evicted by a newer cascade, preventing infinite loops.
786 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
787 if (!Cascade)
788 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
789
790 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
791 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000792
793 // Collect all interfering virtregs first.
794 SmallVector<LiveInterval*, 8> Intfs;
795 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
796 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000797 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000798 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
799 Intfs.append(IVR.begin(), IVR.end());
800 }
801
802 // Evict them second. This will invalidate the queries.
803 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
804 LiveInterval *Intf = Intfs[i];
805 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
806 if (!VRM->hasPhys(Intf->reg))
807 continue;
808 Matrix->unassign(*Intf);
809 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
810 VirtReg.isSpillable() < Intf->isSpillable()) &&
811 "Cannot decrease cascade number, illegal eviction");
812 ExtraRegInfo[Intf->reg].Cascade = Cascade;
813 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000814 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000815 }
816}
817
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000818/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000819/// @param VirtReg Currently unassigned virtual register.
820/// @param Order Physregs to try.
821/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000822unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
823 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000824 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000825 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000826 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
827
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000828 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000829 EvictionCost BestCost;
830 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000831 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000832 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000833
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000834 // When we are just looking for a reduced cost per use, don't break any
835 // hints, and only evict smaller spill weights.
836 if (CostPerUseLimit < ~0u) {
837 BestCost.BrokenHints = 0;
838 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000839
840 // Check of any registers in RC are below CostPerUseLimit.
841 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
842 unsigned MinCost = RegClassInfo.getMinCost(RC);
843 if (MinCost >= CostPerUseLimit) {
Craig Toppercf0444b2014-11-17 05:50:14 +0000844 DEBUG(dbgs() << TRI->getRegClassName(RC) << " minimum cost = " << MinCost
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000845 << ", no cheaper registers to be found.\n");
846 return 0;
847 }
848
849 // It is normal for register classes to have a long tail of registers with
850 // the same cost. We don't need to look at them if they're too expensive.
851 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
852 OrderLimit = RegClassInfo.getLastCostChange(RC);
853 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
854 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000855 }
856
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000857 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000858 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000859 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
860 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000861 // The first use of a callee-saved register in a function has cost 1.
862 // Don't start using a CSR when the CostPerUseLimit is low.
863 if (CostPerUseLimit == 1)
864 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
865 if (!MRI->isPhysRegUsed(CSR)) {
866 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
867 << PrintReg(CSR, TRI) << '\n');
868 continue;
869 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000870
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000871 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000872 continue;
873
874 // Best so far.
875 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000876
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000877 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000878 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000879 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000880 }
881
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000882 if (!BestPhys)
883 return 0;
884
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000885 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000886 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000887}
888
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000889
890//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000891// Region Splitting
892//===----------------------------------------------------------------------===//
893
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000894/// addSplitConstraints - Fill out the SplitConstraints vector based on the
895/// interference pattern in Physreg and its aliases. Add the constraints to
896/// SpillPlacement and return the static cost of this split in Cost, assuming
897/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000898/// Return false if there are no bundles with positive bias.
899bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000900 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000901 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000902
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000903 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000904 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000905 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000906 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
907 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000908 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000909
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000910 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000911 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000912 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
913 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000914 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000915
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000916 if (!Intf.hasInterference())
917 continue;
918
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000919 // Number of spill code instructions to insert.
920 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000921
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000922 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000923 if (BI.LiveIn) {
Jakob Stoklund Olesen89339072011-04-04 15:32:15 +0000924 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000925 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000926 else if (Intf.first() < BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000927 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000928 else if (Intf.first() < BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000929 ++Ins;
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000930 }
931
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000932 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000933 if (BI.LiveOut) {
Jakob Stoklund Olesend93b0e32011-04-05 04:20:29 +0000934 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000935 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000936 else if (Intf.last() > BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000937 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000938 else if (Intf.last() > BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000939 ++Ins;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000940 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000941
942 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000943 while (Ins--)
944 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000945 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000946 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000947
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000948 // Add constraints for use-blocks. Note that these are the only constraints
949 // that may add a positive bias, it is downhill from here.
950 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000951 return SpillPlacer->scanActiveBundles();
952}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000953
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000954
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000955/// addThroughConstraints - Add constraints and links to SpillPlacer from the
956/// live-through blocks in Blocks.
957void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
958 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000959 const unsigned GroupSize = 8;
960 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000961 unsigned TBS[GroupSize];
962 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000963
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000964 for (unsigned i = 0; i != Blocks.size(); ++i) {
965 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000966 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000967
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000968 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000969 assert(T < GroupSize && "Array overflow");
970 TBS[T] = Number;
971 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000972 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000973 T = 0;
974 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000975 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000976 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000977
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000978 assert(B < GroupSize && "Array overflow");
979 BCS[B].Number = Number;
980
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000981 // Interference for the live-in value.
982 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
983 BCS[B].Entry = SpillPlacement::MustSpill;
984 else
985 BCS[B].Entry = SpillPlacement::PrefSpill;
986
987 // Interference for the live-out value.
988 if (Intf.last() >= SA->getLastSplitPoint(Number))
989 BCS[B].Exit = SpillPlacement::MustSpill;
990 else
991 BCS[B].Exit = SpillPlacement::PrefSpill;
992
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000993 if (++B == GroupSize) {
Craig Toppere1d12942014-08-27 05:25:25 +0000994 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000995 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000996 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000997 }
998
Craig Toppere1d12942014-08-27 05:25:25 +0000999 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001000 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001001}
1002
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001003void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001004 // Keep track of through blocks that have not been added to SpillPlacer.
1005 BitVector Todo = SA->getThroughBlocks();
1006 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
1007 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001008#ifndef NDEBUG
1009 unsigned Visited = 0;
1010#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001011
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001012 for (;;) {
1013 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001014 // Find new through blocks in the periphery of PrefRegBundles.
1015 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
1016 unsigned Bundle = NewBundles[i];
1017 // Look at all blocks connected to Bundle in the full graph.
1018 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
1019 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
1020 I != E; ++I) {
1021 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001022 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001023 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001024 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001025 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001026 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001027#ifndef NDEBUG
1028 ++Visited;
1029#endif
1030 }
1031 }
1032 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001033 if (ActiveBlocks.size() == AddedTo)
1034 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001035
1036 // Compute through constraints from the interference, or assume that all
1037 // through blocks prefer spilling when forming compact regions.
Craig Toppere1d12942014-08-27 05:25:25 +00001038 auto NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001039 if (Cand.PhysReg)
1040 addThroughConstraints(Cand.Intf, NewBlocks);
1041 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +00001042 // Provide a strong negative bias on through blocks to prevent unwanted
1043 // liveness on loop backedges.
1044 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001045 AddedTo = ActiveBlocks.size();
1046
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001047 // Perhaps iterating can enable more bundles?
1048 SpillPlacer->iterate();
1049 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001050 DEBUG(dbgs() << ", v=" << Visited);
1051}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001052
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001053/// calcCompactRegion - Compute the set of edge bundles that should be live
1054/// when splitting the current live range into compact regions. Compact
1055/// regions can be computed without looking at interference. They are the
1056/// regions formed by removing all the live-through blocks from the live range.
1057///
1058/// Returns false if the current live range is already compact, or if the
1059/// compact regions would form single block regions anyway.
1060bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
1061 // Without any through blocks, the live range is already compact.
1062 if (!SA->getNumThroughBlocks())
1063 return false;
1064
1065 // Compact regions don't correspond to any physreg.
1066 Cand.reset(IntfCache, 0);
1067
1068 DEBUG(dbgs() << "Compact region bundles");
1069
1070 // Use the spill placer to determine the live bundles. GrowRegion pretends
1071 // that all the through blocks have interference when PhysReg is unset.
1072 SpillPlacer->prepare(Cand.LiveBundles);
1073
1074 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001075 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001076 if (!addSplitConstraints(Cand.Intf, Cost)) {
1077 DEBUG(dbgs() << ", none.\n");
1078 return false;
1079 }
1080
1081 growRegion(Cand);
1082 SpillPlacer->finish();
1083
1084 if (!Cand.LiveBundles.any()) {
1085 DEBUG(dbgs() << ", none.\n");
1086 return false;
1087 }
1088
1089 DEBUG({
1090 for (int i = Cand.LiveBundles.find_first(); i>=0;
1091 i = Cand.LiveBundles.find_next(i))
1092 dbgs() << " EB#" << i;
1093 dbgs() << ".\n";
1094 });
1095 return true;
1096}
1097
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001098/// calcSpillCost - Compute how expensive it would be to split the live range in
1099/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001100BlockFrequency RAGreedy::calcSpillCost() {
1101 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001102 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1103 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1104 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1105 unsigned Number = BI.MBB->getNumber();
1106 // We normally only need one spill instruction - a load or a store.
1107 Cost += SpillPlacer->getBlockFrequency(Number);
1108
1109 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001110 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1111 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001112 }
1113 return Cost;
1114}
1115
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001116/// calcGlobalSplitCost - Return the global split cost of following the split
1117/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001118/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001119///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001120BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1121 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001122 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001123 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1124 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1125 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001126 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001127 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1128 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1129 unsigned Ins = 0;
1130
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001131 if (BI.LiveIn)
1132 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1133 if (BI.LiveOut)
1134 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001135 while (Ins--)
1136 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001137 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001138
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001139 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1140 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001141 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1142 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001143 if (!RegIn && !RegOut)
1144 continue;
1145 if (RegIn && RegOut) {
1146 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001147 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001148 if (Cand.Intf.hasInterference()) {
1149 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1150 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1151 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001152 continue;
1153 }
1154 // live-in / stack-out or stack-in live-out.
1155 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001156 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001157 return GlobalCost;
1158}
1159
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001160/// splitAroundRegion - Split the current live range around the regions
1161/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001162///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001163/// Before calling this function, GlobalCand and BundleCand must be initialized
1164/// so each bundle is assigned to a valid candidate, or NoCand for the
1165/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1166/// objects must be initialized for the current live range, and intervals
1167/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001168///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001169/// @param LREdit The LiveRangeEdit object handling the current split.
1170/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1171/// must appear in this list.
1172void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1173 ArrayRef<unsigned> UsedCands) {
1174 // These are the intervals created for new global ranges. We may create more
1175 // intervals for local ranges.
1176 const unsigned NumGlobalIntvs = LREdit.size();
1177 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1178 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001179
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001180 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001181 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001182 // is all copies.
1183 unsigned Reg = SA->getParent().reg;
1184 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1185
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001186 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001187 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1188 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1189 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001190 unsigned Number = BI.MBB->getNumber();
1191 unsigned IntvIn = 0, IntvOut = 0;
1192 SlotIndex IntfIn, IntfOut;
1193 if (BI.LiveIn) {
1194 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1195 if (CandIn != NoCand) {
1196 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1197 IntvIn = Cand.IntvIdx;
1198 Cand.Intf.moveToBlock(Number);
1199 IntfIn = Cand.Intf.first();
1200 }
1201 }
1202 if (BI.LiveOut) {
1203 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1204 if (CandOut != NoCand) {
1205 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1206 IntvOut = Cand.IntvIdx;
1207 Cand.Intf.moveToBlock(Number);
1208 IntfOut = Cand.Intf.last();
1209 }
1210 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001211
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001212 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001213 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001214 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001215 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001216 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001217 continue;
1218 }
1219
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001220 if (IntvIn && IntvOut)
1221 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1222 else if (IntvIn)
1223 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001224 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001225 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001226 }
1227
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001228 // Handle live-through blocks. The relevant live-through blocks are stored in
1229 // the ActiveBlocks list with each candidate. We need to filter out
1230 // duplicates.
1231 BitVector Todo = SA->getThroughBlocks();
1232 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1233 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1234 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1235 unsigned Number = Blocks[i];
1236 if (!Todo.test(Number))
1237 continue;
1238 Todo.reset(Number);
1239
1240 unsigned IntvIn = 0, IntvOut = 0;
1241 SlotIndex IntfIn, IntfOut;
1242
1243 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1244 if (CandIn != NoCand) {
1245 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1246 IntvIn = Cand.IntvIdx;
1247 Cand.Intf.moveToBlock(Number);
1248 IntfIn = Cand.Intf.first();
1249 }
1250
1251 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1252 if (CandOut != NoCand) {
1253 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1254 IntvOut = Cand.IntvIdx;
1255 Cand.Intf.moveToBlock(Number);
1256 IntfOut = Cand.Intf.last();
1257 }
1258 if (!IntvIn && !IntvOut)
1259 continue;
1260 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1261 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001262 }
1263
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001264 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001265
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001266 SmallVector<unsigned, 8> IntvMap;
1267 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001268 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001269
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001270 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001271 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001272
1273 // Sort out the new intervals created by splitting. We get four kinds:
1274 // - Remainder intervals should not be split again.
1275 // - Candidate intervals can be assigned to Cand.PhysReg.
1276 // - Block-local splits are candidates for local splitting.
1277 // - DCE leftovers should go back on the queue.
1278 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001279 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001280
1281 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001282 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001283 continue;
1284
1285 // Remainder interval. Don't try splitting again, spill if it doesn't
1286 // allocate.
1287 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001288 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001289 continue;
1290 }
1291
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001292 // Global intervals. Allow repeated splitting as long as the number of live
1293 // blocks is strictly decreasing.
1294 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001295 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001296 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1297 << " blocks as original.\n");
1298 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001299 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001300 }
1301 continue;
1302 }
1303
1304 // Other intervals are treated as new. This includes local intervals created
1305 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001306 }
1307
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001308 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001309 MF->verify(this, "After splitting live range around region");
1310}
1311
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001312unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001313 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001314 unsigned NumCands = 0;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001315 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001316
1317 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001318 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001319 if (HasCompact) {
1320 // Yes, keep GlobalCand[0] as the compact region candidate.
1321 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001322 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001323 } else {
1324 // No benefit from the compact region, our fallback will be per-block
1325 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001326 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001327 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1328 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001329 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001330
Manman Ren9db66b32014-03-24 23:23:42 +00001331 unsigned BestCand =
Manman Ren78cf02a2014-03-25 00:16:25 +00001332 calculateRegionSplitCost(VirtReg, Order, BestCost, NumCands,
1333 false/*IgnoreCSR*/);
Manman Ren9db66b32014-03-24 23:23:42 +00001334
1335 // No solutions found, fall back to single block splitting.
1336 if (!HasCompact && BestCand == NoCand)
1337 return 0;
1338
1339 return doRegionSplit(VirtReg, BestCand, HasCompact, NewVRegs);
1340}
1341
1342unsigned RAGreedy::calculateRegionSplitCost(LiveInterval &VirtReg,
1343 AllocationOrder &Order,
1344 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +00001345 unsigned &NumCands,
1346 bool IgnoreCSR) {
Manman Ren9db66b32014-03-24 23:23:42 +00001347 unsigned BestCand = NoCand;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001348 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001349 while (unsigned PhysReg = Order.next()) {
Manman Ren78cf02a2014-03-25 00:16:25 +00001350 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
1351 if (IgnoreCSR && !MRI->isPhysRegUsed(CSR))
1352 continue;
1353
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001354 // Discard bad candidates before we run out of interference cache cursors.
1355 // This will only affect register classes with a lot of registers (>32).
1356 if (NumCands == IntfCache.getMaxCursors()) {
1357 unsigned WorstCount = ~0u;
1358 unsigned Worst = 0;
1359 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001360 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001361 continue;
1362 unsigned Count = GlobalCand[i].LiveBundles.count();
1363 if (Count < WorstCount)
1364 Worst = i, WorstCount = Count;
1365 }
1366 --NumCands;
1367 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001368 if (BestCand == NumCands)
1369 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001370 }
1371
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001372 if (GlobalCand.size() <= NumCands)
1373 GlobalCand.resize(NumCands+1);
1374 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1375 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001376
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001377 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001378 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001379 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001380 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001381 continue;
1382 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001383 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1384 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001385 if (Cost >= BestCost) {
1386 DEBUG({
1387 if (BestCand == NoCand)
1388 dbgs() << " worse than no bundles\n";
1389 else
1390 dbgs() << " worse than "
1391 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1392 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001393 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001394 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001395 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001396
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001397 SpillPlacer->finish();
1398
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001399 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001400 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001401 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001402 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001403 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001404
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001405 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001406 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001407 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1408 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001409 for (int i = Cand.LiveBundles.find_first(); i>=0;
1410 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001411 dbgs() << " EB#" << i;
1412 dbgs() << ".\n";
1413 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001414 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001415 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001416 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001417 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001418 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001419 }
Manman Ren9db66b32014-03-24 23:23:42 +00001420 return BestCand;
1421}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001422
Manman Ren9db66b32014-03-24 23:23:42 +00001423unsigned RAGreedy::doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
1424 bool HasCompact,
1425 SmallVectorImpl<unsigned> &NewVRegs) {
1426 SmallVector<unsigned, 8> UsedCands;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001427 // Prepare split editor.
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001428 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001429 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001430
1431 // Assign all edge bundles to the preferred candidate, or NoCand.
1432 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1433
1434 // Assign bundles for the best candidate region.
1435 if (BestCand != NoCand) {
1436 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1437 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1438 UsedCands.push_back(BestCand);
1439 Cand.IntvIdx = SE->openIntv();
1440 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1441 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001442 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001443 }
1444 }
1445
1446 // Assign bundles for the compact region.
1447 if (HasCompact) {
1448 GlobalSplitCandidate &Cand = GlobalCand.front();
1449 assert(!Cand.PhysReg && "Compact region has no physreg");
1450 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1451 UsedCands.push_back(0);
1452 Cand.IntvIdx = SE->openIntv();
1453 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1454 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001455 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001456 }
1457 }
1458
1459 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001460 return 0;
1461}
1462
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001463
1464//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001465// Per-Block Splitting
1466//===----------------------------------------------------------------------===//
1467
1468/// tryBlockSplit - Split a global live range around every block with uses. This
1469/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1470/// they don't allocate.
1471unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001472 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001473 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1474 unsigned Reg = VirtReg.reg;
1475 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001476 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001477 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001478 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1479 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1480 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1481 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1482 SE->splitSingleBlock(BI);
1483 }
1484 // No blocks were split.
1485 if (LREdit.empty())
1486 return 0;
1487
1488 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001489 SmallVector<unsigned, 8> IntvMap;
1490 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001491
1492 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001493 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001494
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001495 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1496
1497 // Sort out the new intervals created by splitting. The remainder interval
1498 // goes straight to spilling, the new local ranges get to stay RS_New.
1499 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001500 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001501 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1502 setStage(LI, RS_Spill);
1503 }
1504
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001505 if (VerifyEnabled)
1506 MF->verify(this, "After splitting live range around basic blocks");
1507 return 0;
1508}
1509
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001510
1511//===----------------------------------------------------------------------===//
1512// Per-Instruction Splitting
1513//===----------------------------------------------------------------------===//
1514
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001515/// Get the number of allocatable registers that match the constraints of \p Reg
1516/// on \p MI and that are also in \p SuperRC.
1517static unsigned getNumAllocatableRegsForConstraints(
1518 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1519 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1520 const RegisterClassInfo &RCI) {
1521 assert(SuperRC && "Invalid register class");
1522
1523 const TargetRegisterClass *ConstrainedRC =
1524 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1525 /* ExploreBundle */ true);
1526 if (!ConstrainedRC)
1527 return 0;
1528 return RCI.getNumAllocatableRegs(ConstrainedRC);
1529}
1530
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001531/// tryInstructionSplit - Split a live range around individual instructions.
1532/// This is normally not worthwhile since the spiller is doing essentially the
1533/// same thing. However, when the live range is in a constrained register
1534/// class, it may help to insert copies such that parts of the live range can
1535/// be moved to a larger register class.
1536///
1537/// This is similar to spilling to a larger register class.
1538unsigned
1539RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001540 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001541 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001542 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001543 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001544 return 0;
1545
1546 // Always enable split spill mode, since we're effectively spilling to a
1547 // register.
1548 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
1549 SE->reset(LREdit, SplitEditor::SM_Size);
1550
1551 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1552 if (Uses.size() <= 1)
1553 return 0;
1554
1555 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1556
Eric Christopher433c4322015-03-10 23:46:01 +00001557 const TargetRegisterClass *SuperRC =
1558 TRI->getLargestLegalSuperClass(CurRC, *MF);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001559 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1560 // Split around every non-copy instruction if this split will relax
1561 // the constraints on the virtual register.
1562 // Otherwise, splitting just inserts uncoalescable copies that do not help
1563 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001564 for (unsigned i = 0; i != Uses.size(); ++i) {
1565 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001566 if (MI->isFullCopy() ||
1567 SuperRCNumAllocatableRegs ==
1568 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1569 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001570 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1571 continue;
1572 }
1573 SE->openIntv();
1574 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1575 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1576 SE->useIntv(SegStart, SegStop);
1577 }
1578
1579 if (LREdit.empty()) {
1580 DEBUG(dbgs() << "All uses were copies.\n");
1581 return 0;
1582 }
1583
1584 SmallVector<unsigned, 8> IntvMap;
1585 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001586 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001587 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1588
1589 // Assign all new registers to RS_Spill. This was the last chance.
1590 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1591 return 0;
1592}
1593
1594
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001595//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001596// Local Splitting
1597//===----------------------------------------------------------------------===//
1598
1599
1600/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1601/// in order to use PhysReg between two entries in SA->UseSlots.
1602///
1603/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1604///
1605void RAGreedy::calcGapWeights(unsigned PhysReg,
1606 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001607 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1608 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001609 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001610 const unsigned NumGaps = Uses.size()-1;
1611
1612 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001613 SlotIndex StartIdx =
1614 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1615 SlotIndex StopIdx =
1616 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001617
1618 GapWeight.assign(NumGaps, 0.0f);
1619
1620 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001621 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1622 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1623 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001624 continue;
1625
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001626 // We know that VirtReg is a continuous interval from FirstInstr to
1627 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001628 //
1629 // Interference that overlaps an instruction is counted in both gaps
1630 // surrounding the instruction. The exception is interference before
1631 // StartIdx and after StopIdx.
1632 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001633 LiveIntervalUnion::SegmentIter IntI =
1634 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001635 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1636 // Skip the gaps before IntI.
1637 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1638 if (++Gap == NumGaps)
1639 break;
1640 if (Gap == NumGaps)
1641 break;
1642
1643 // Update the gaps covered by IntI.
1644 const float weight = IntI.value()->weight;
1645 for (; Gap != NumGaps; ++Gap) {
1646 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1647 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1648 break;
1649 }
1650 if (Gap == NumGaps)
1651 break;
1652 }
1653 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001654
1655 // Add fixed interference.
1656 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001657 const LiveRange &LR = LIS->getRegUnit(*Units);
1658 LiveRange::const_iterator I = LR.find(StartIdx);
1659 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001660
1661 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1662 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1663 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1664 if (++Gap == NumGaps)
1665 break;
1666 if (Gap == NumGaps)
1667 break;
1668
1669 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001670 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001671 if (Uses[Gap+1].getBaseIndex() >= I->end)
1672 break;
1673 }
1674 if (Gap == NumGaps)
1675 break;
1676 }
1677 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001678}
1679
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001680/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1681/// basic block.
1682///
1683unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001684 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001685 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1686 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001687
1688 // Note that it is possible to have an interval that is live-in or live-out
1689 // while only covering a single block - A phi-def can use undef values from
1690 // predecessors, and the block could be a single-block loop.
1691 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001692 // that the interval is continuous from FirstInstr to LastInstr. We should
1693 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001694
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001695 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001696 if (Uses.size() <= 2)
1697 return 0;
1698 const unsigned NumGaps = Uses.size()-1;
1699
1700 DEBUG({
1701 dbgs() << "tryLocalSplit: ";
1702 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001703 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001704 dbgs() << '\n';
1705 });
1706
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001707 // If VirtReg is live across any register mask operands, compute a list of
1708 // gaps with register masks.
1709 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001710 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001711 // Get regmask slots for the whole block.
1712 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001713 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001714 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001715 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1716 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001717 unsigned re = RMS.size();
1718 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001719 // Look for Uses[i] <= RMS <= Uses[i+1].
1720 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1721 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001722 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001723 // Skip a regmask on the same instruction as the last use. It doesn't
1724 // overlap the live range.
1725 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1726 break;
1727 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001728 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001729 // Advance ri to the next gap. A regmask on one of the uses counts in
1730 // both gaps.
1731 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1732 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001733 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001734 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001735 }
1736
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001737 // Since we allow local split results to be split again, there is a risk of
1738 // creating infinite loops. It is tempting to require that the new live
1739 // ranges have less instructions than the original. That would guarantee
1740 // convergence, but it is too strict. A live range with 3 instructions can be
1741 // split 2+3 (including the COPY), and we want to allow that.
1742 //
1743 // Instead we use these rules:
1744 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001745 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001746 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001747 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001748 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001749 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001750 // smaller ranges are marked RS_New.
1751 //
1752 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1753 // excessive splitting and infinite loops.
1754 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001755 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001756
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001757 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001758 unsigned BestBefore = NumGaps;
1759 unsigned BestAfter = 0;
1760 float BestDiff = 0;
1761
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001762 const float blockFreq =
1763 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001764 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001765 SmallVector<float, 8> GapWeight;
1766
1767 Order.rewind();
1768 while (unsigned PhysReg = Order.next()) {
1769 // Keep track of the largest spill weight that would need to be evicted in
1770 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1771 calcGapWeights(PhysReg, GapWeight);
1772
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001773 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001774 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001775 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001776 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001777
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001778 // Try to find the best sequence of gaps to close.
1779 // The new spill weight must be larger than any gap interference.
1780
1781 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001782 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001783
1784 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1785 // It is the spill weight that needs to be evicted.
1786 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001787
1788 for (;;) {
1789 // Live before/after split?
1790 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1791 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1792
1793 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1794 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1795 << " i=" << MaxGap);
1796
1797 // Stop before the interval gets so big we wouldn't be making progress.
1798 if (!LiveBefore && !LiveAfter) {
1799 DEBUG(dbgs() << " all\n");
1800 break;
1801 }
1802 // Should the interval be extended or shrunk?
1803 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001804
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001805 // How many gaps would the new range have?
1806 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1807
1808 // Legally, without causing looping?
1809 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1810
Aaron Ballman04999042013-11-13 00:15:44 +00001811 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001812 // Estimate the new spill weight. Each instruction reads or writes the
1813 // register. Conservatively assume there are no read-modify-write
1814 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001815 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001816 // Try to guess the size of the new interval.
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +00001817 const float EstWeight = normalizeSpillWeight(
1818 blockFreq * (NewGaps + 1),
1819 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1820 (LiveBefore + LiveAfter) * SlotIndex::InstrDist,
1821 1);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001822 // Would this split be possible to allocate?
1823 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001824 DEBUG(dbgs() << " w=" << EstWeight);
1825 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001826 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001827 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001828 if (Diff > BestDiff) {
1829 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001830 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001831 BestBefore = SplitBefore;
1832 BestAfter = SplitAfter;
1833 }
1834 }
1835 }
1836
1837 // Try to shrink.
1838 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001839 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001840 DEBUG(dbgs() << " shrink\n");
1841 // Recompute the max when necessary.
1842 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1843 MaxGap = GapWeight[SplitBefore];
1844 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1845 MaxGap = std::max(MaxGap, GapWeight[i]);
1846 }
1847 continue;
1848 }
1849 MaxGap = 0;
1850 }
1851
1852 // Try to extend the interval.
1853 if (SplitAfter >= NumGaps) {
1854 DEBUG(dbgs() << " end\n");
1855 break;
1856 }
1857
1858 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001859 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001860 }
1861 }
1862
1863 // Didn't find any candidates?
1864 if (BestBefore == NumGaps)
1865 return 0;
1866
1867 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1868 << '-' << Uses[BestAfter] << ", " << BestDiff
1869 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1870
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001871 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001872 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001873
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001874 SE->openIntv();
1875 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1876 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1877 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001878 SmallVector<unsigned, 8> IntvMap;
1879 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001880 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001881
1882 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001883 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001884 // leave the new intervals as RS_New so they can compete.
1885 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1886 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1887 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1888 if (NewGaps >= NumGaps) {
1889 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1890 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001891 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1892 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001893 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1894 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001895 }
1896 DEBUG(dbgs() << '\n');
1897 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001898 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001899
1900 return 0;
1901}
1902
1903//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001904// Live Range Splitting
1905//===----------------------------------------------------------------------===//
1906
1907/// trySplit - Try to split VirtReg or one of its interferences, making it
1908/// assignable.
1909/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1910unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001911 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001912 // Ranges must be Split2 or less.
1913 if (getStage(VirtReg) >= RS_Spill)
1914 return 0;
1915
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001916 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001917 if (LIS->intervalIsInOneMBB(VirtReg)) {
1918 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001919 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001920 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1921 if (PhysReg || !NewVRegs.empty())
1922 return PhysReg;
1923 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001924 }
1925
1926 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001927
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001928 SA->analyze(&VirtReg);
1929
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001930 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1931 // coalescer. That may cause the range to become allocatable which means that
1932 // tryRegionSplit won't be making progress. This check should be replaced with
1933 // an assertion when the coalescer is fixed.
1934 if (SA->didRepairRange()) {
1935 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001936 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001937 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1938 return PhysReg;
1939 }
1940
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001941 // First try to split around a region spanning multiple blocks. RS_Split2
1942 // ranges already made dubious progress with region splitting, so they go
1943 // straight to single block splitting.
1944 if (getStage(VirtReg) < RS_Split2) {
1945 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1946 if (PhysReg || !NewVRegs.empty())
1947 return PhysReg;
1948 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001949
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001950 // Then isolate blocks.
1951 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001952}
1953
Quentin Colombet87769712014-02-05 22:13:59 +00001954//===----------------------------------------------------------------------===//
1955// Last Chance Recoloring
1956//===----------------------------------------------------------------------===//
1957
1958/// mayRecolorAllInterferences - Check if the virtual registers that
1959/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
1960/// recolored to free \p PhysReg.
1961/// When true is returned, \p RecoloringCandidates has been augmented with all
1962/// the live intervals that need to be recolored in order to free \p PhysReg
1963/// for \p VirtReg.
1964/// \p FixedRegisters contains all the virtual registers that cannot be
1965/// recolored.
1966bool
1967RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
1968 SmallLISet &RecoloringCandidates,
1969 const SmallVirtRegSet &FixedRegisters) {
1970 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
1971
1972 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1973 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
1974 // If there is LastChanceRecoloringMaxInterference or more interferences,
1975 // chances are one would not be recolorable.
1976 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
Quentin Colombet567e30b2014-04-11 21:39:44 +00001977 LastChanceRecoloringMaxInterference && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00001978 DEBUG(dbgs() << "Early abort: too many interferences.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00001979 CutOffInfo |= CO_Interf;
Quentin Colombet87769712014-02-05 22:13:59 +00001980 return false;
1981 }
1982 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
1983 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
1984 // If Intf is done and sit on the same register class as VirtReg,
1985 // it would not be recolorable as it is in the same state as VirtReg.
1986 if ((getStage(*Intf) == RS_Done &&
1987 MRI->getRegClass(Intf->reg) == CurRC) ||
1988 FixedRegisters.count(Intf->reg)) {
1989 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
1990 return false;
1991 }
1992 RecoloringCandidates.insert(Intf);
1993 }
1994 }
1995 return true;
1996}
1997
1998/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
1999/// its interferences.
2000/// Last chance recoloring chooses a color for \p VirtReg and recolors every
2001/// virtual register that was using it. The recoloring process may recursively
2002/// use the last chance recoloring. Therefore, when a virtual register has been
2003/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
2004/// be last-chance-recolored again during this recoloring "session".
2005/// E.g.,
2006/// Let
2007/// vA can use {R1, R2 }
2008/// vB can use { R2, R3}
2009/// vC can use {R1 }
2010/// Where vA, vB, and vC cannot be split anymore (they are reloads for
2011/// instance) and they all interfere.
2012///
2013/// vA is assigned R1
2014/// vB is assigned R2
2015/// vC tries to evict vA but vA is already done.
2016/// Regular register allocation fails.
2017///
2018/// Last chance recoloring kicks in:
2019/// vC does as if vA was evicted => vC uses R1.
2020/// vC is marked as fixed.
2021/// vA needs to find a color.
2022/// None are available.
2023/// vA cannot evict vC: vC is a fixed virtual register now.
2024/// vA does as if vB was evicted => vA uses R2.
2025/// vB needs to find a color.
2026/// R3 is available.
2027/// Recoloring => vC = R1, vA = R2, vB = R3
2028///
Alp Toker70b36992014-02-25 04:21:15 +00002029/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00002030/// \p NewRegs will contain any new virtual register that have been created
2031/// (split, spill) during the process and that must be assigned.
2032/// \p FixedRegisters contains all the virtual registers that cannot be
2033/// recolored.
2034/// \p Depth gives the current depth of the last chance recoloring.
2035/// \return a physical register that can be used for VirtReg or ~0u if none
2036/// exists.
2037unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
2038 AllocationOrder &Order,
2039 SmallVectorImpl<unsigned> &NewVRegs,
2040 SmallVirtRegSet &FixedRegisters,
2041 unsigned Depth) {
2042 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
2043 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00002044 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00002045 "Last chance recoloring should really be last chance");
2046 // Set the max depth to LastChanceRecoloringMaxDepth.
2047 // We may want to reconsider that if we end up with a too large search space
2048 // for target with hundreds of registers.
2049 // Indeed, in that case we may want to cut the search space earlier.
Quentin Colombet567e30b2014-04-11 21:39:44 +00002050 if (Depth >= LastChanceRecoloringMaxDepth && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002051 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002052 CutOffInfo |= CO_Depth;
Quentin Colombet87769712014-02-05 22:13:59 +00002053 return ~0u;
2054 }
2055
2056 // Set of Live intervals that will need to be recolored.
2057 SmallLISet RecoloringCandidates;
2058 // Record the original mapping virtual register to physical register in case
2059 // the recoloring fails.
2060 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
2061 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
2062 // this recoloring "session".
2063 FixedRegisters.insert(VirtReg.reg);
2064
2065 Order.rewind();
2066 while (unsigned PhysReg = Order.next()) {
2067 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
2068 << PrintReg(PhysReg, TRI) << '\n');
2069 RecoloringCandidates.clear();
2070 VirtRegToPhysReg.clear();
2071
2072 // It is only possible to recolor virtual register interference.
2073 if (Matrix->checkInterference(VirtReg, PhysReg) >
2074 LiveRegMatrix::IK_VirtReg) {
2075 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
2076
2077 continue;
2078 }
2079
2080 // Early give up on this PhysReg if it is obvious we cannot recolor all
2081 // the interferences.
2082 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
2083 FixedRegisters)) {
2084 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
2085 continue;
2086 }
2087
2088 // RecoloringCandidates contains all the virtual registers that interfer
2089 // with VirtReg on PhysReg (or one of its aliases).
2090 // Enqueue them for recoloring and perform the actual recoloring.
2091 PQueue RecoloringQueue;
2092 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2093 EndIt = RecoloringCandidates.end();
2094 It != EndIt; ++It) {
2095 unsigned ItVirtReg = (*It)->reg;
2096 enqueue(RecoloringQueue, *It);
2097 assert(VRM->hasPhys(ItVirtReg) &&
2098 "Interferences are supposed to be with allocated vairables");
2099
2100 // Record the current allocation.
2101 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
2102 // unset the related struct.
2103 Matrix->unassign(**It);
2104 }
2105
2106 // Do as if VirtReg was assigned to PhysReg so that the underlying
2107 // recoloring has the right information about the interferes and
2108 // available colors.
2109 Matrix->assign(VirtReg, PhysReg);
2110
2111 // Save the current recoloring state.
2112 // If we cannot recolor all the interferences, we will have to start again
2113 // at this point for the next physical register.
2114 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
2115 if (tryRecoloringCandidates(RecoloringQueue, NewVRegs, FixedRegisters,
2116 Depth)) {
2117 // Do not mess up with the global assignment process.
2118 // I.e., VirtReg must be unassigned.
2119 Matrix->unassign(VirtReg);
2120 return PhysReg;
2121 }
2122
2123 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2124 << PrintReg(PhysReg, TRI) << '\n');
2125
2126 // The recoloring attempt failed, undo the changes.
2127 FixedRegisters = SaveFixedRegisters;
2128 Matrix->unassign(VirtReg);
2129
2130 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2131 EndIt = RecoloringCandidates.end();
2132 It != EndIt; ++It) {
2133 unsigned ItVirtReg = (*It)->reg;
2134 if (VRM->hasPhys(ItVirtReg))
2135 Matrix->unassign(**It);
2136 Matrix->assign(**It, VirtRegToPhysReg[ItVirtReg]);
2137 }
2138 }
2139
2140 // Last chance recoloring did not worked either, give up.
2141 return ~0u;
2142}
2143
2144/// tryRecoloringCandidates - Try to assign a new color to every register
2145/// in \RecoloringQueue.
2146/// \p NewRegs will contain any new virtual register created during the
2147/// recoloring process.
2148/// \p FixedRegisters[in/out] contains all the registers that have been
2149/// recolored.
2150/// \return true if all virtual registers in RecoloringQueue were successfully
2151/// recolored, false otherwise.
2152bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2153 SmallVectorImpl<unsigned> &NewVRegs,
2154 SmallVirtRegSet &FixedRegisters,
2155 unsigned Depth) {
2156 while (!RecoloringQueue.empty()) {
2157 LiveInterval *LI = dequeue(RecoloringQueue);
2158 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2159 unsigned PhysReg;
2160 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
2161 if (PhysReg == ~0u || !PhysReg)
2162 return false;
2163 DEBUG(dbgs() << "Recoloring of " << *LI
2164 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
2165 Matrix->assign(*LI, PhysReg);
2166 FixedRegisters.insert(LI->reg);
2167 }
2168 return true;
2169}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002170
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002171//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002172// Main Entry Point
2173//===----------------------------------------------------------------------===//
2174
2175unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002176 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002177 CutOffInfo = CO_None;
2178 LLVMContext &Ctx = MF->getFunction()->getContext();
Quentin Colombet87769712014-02-05 22:13:59 +00002179 SmallVirtRegSet FixedRegisters;
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002180 unsigned Reg = selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2181 if (Reg == ~0U && (CutOffInfo != CO_None)) {
2182 uint8_t CutOffEncountered = CutOffInfo & (CO_Depth | CO_Interf);
2183 if (CutOffEncountered == CO_Depth)
Quentin Colombet567e30b2014-04-11 21:39:44 +00002184 Ctx.emitError("register allocation failed: maximum depth for recoloring "
2185 "reached. Use -fexhaustive-register-search to skip "
2186 "cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002187 else if (CutOffEncountered == CO_Interf)
2188 Ctx.emitError("register allocation failed: maximum interference for "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002189 "recoloring reached. Use -fexhaustive-register-search "
2190 "to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002191 else if (CutOffEncountered == (CO_Depth | CO_Interf))
2192 Ctx.emitError("register allocation failed: maximum interference and "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002193 "depth for recoloring reached. Use "
2194 "-fexhaustive-register-search to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002195 }
2196 return Reg;
Quentin Colombet87769712014-02-05 22:13:59 +00002197}
2198
Manman Ren9dee4492014-03-27 21:21:57 +00002199/// Using a CSR for the first time has a cost because it causes push|pop
2200/// to be added to prologue|epilogue. Splitting a cold section of the live
2201/// range can have lower cost than using the CSR for the first time;
2202/// Spilling a live range in the cold path can have lower cost than using
2203/// the CSR for the first time. Returns the physical register if we decide
2204/// to use the CSR; otherwise return 0.
2205unsigned RAGreedy::tryAssignCSRFirstTime(LiveInterval &VirtReg,
2206 AllocationOrder &Order,
2207 unsigned PhysReg,
2208 unsigned &CostPerUseLimit,
2209 SmallVectorImpl<unsigned> &NewVRegs) {
Manman Ren9dee4492014-03-27 21:21:57 +00002210 if (getStage(VirtReg) == RS_Spill && VirtReg.isSpillable()) {
2211 // We choose spill over using the CSR for the first time if the spill cost
2212 // is lower than CSRCost.
2213 SA->analyze(&VirtReg);
2214 if (calcSpillCost() >= CSRCost)
2215 return PhysReg;
2216
2217 // We are going to spill, set CostPerUseLimit to 1 to make sure that
2218 // we will not use a callee-saved register in tryEvict.
2219 CostPerUseLimit = 1;
2220 return 0;
2221 }
2222 if (getStage(VirtReg) < RS_Split) {
2223 // We choose pre-splitting over using the CSR for the first time if
2224 // the cost of splitting is lower than CSRCost.
2225 SA->analyze(&VirtReg);
2226 unsigned NumCands = 0;
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002227 BlockFrequency BestCost = CSRCost; // Don't modify CSRCost.
2228 unsigned BestCand = calculateRegionSplitCost(VirtReg, Order, BestCost,
2229 NumCands, true /*IgnoreCSR*/);
Manman Ren9dee4492014-03-27 21:21:57 +00002230 if (BestCand == NoCand)
2231 // Use the CSR if we can't find a region split below CSRCost.
2232 return PhysReg;
2233
2234 // Perform the actual pre-splitting.
2235 doRegionSplit(VirtReg, BestCand, false/*HasCompact*/, NewVRegs);
2236 return 0;
2237 }
2238 return PhysReg;
2239}
2240
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002241void RAGreedy::aboutToRemoveInterval(LiveInterval &LI) {
2242 // Do not keep invalid information around.
2243 SetOfBrokenHints.remove(&LI);
2244}
2245
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002246void RAGreedy::initializeCSRCost() {
2247 // We use the larger one out of the command-line option and the value report
2248 // by TRI.
2249 CSRCost = BlockFrequency(
2250 std::max((unsigned)CSRFirstTimeCost, TRI->getCSRFirstUseCost()));
2251 if (!CSRCost.getFrequency())
2252 return;
2253
2254 // Raw cost is relative to Entry == 2^14; scale it appropriately.
2255 uint64_t ActualEntry = MBFI->getEntryFreq();
2256 if (!ActualEntry) {
2257 CSRCost = 0;
2258 return;
2259 }
2260 uint64_t FixedEntry = 1 << 14;
2261 if (ActualEntry < FixedEntry)
2262 CSRCost *= BranchProbability(ActualEntry, FixedEntry);
2263 else if (ActualEntry <= UINT32_MAX)
2264 // Invert the fraction and divide.
2265 CSRCost /= BranchProbability(FixedEntry, ActualEntry);
2266 else
2267 // Can't use BranchProbability in general, since it takes 32-bit numbers.
2268 CSRCost = CSRCost.getFrequency() * (ActualEntry / FixedEntry);
2269}
2270
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002271/// \brief Collect the hint info for \p Reg.
2272/// The results are stored into \p Out.
2273/// \p Out is not cleared before being populated.
2274void RAGreedy::collectHintInfo(unsigned Reg, HintsInfo &Out) {
2275 for (const MachineInstr &Instr : MRI->reg_nodbg_instructions(Reg)) {
2276 if (!Instr.isFullCopy())
2277 continue;
2278 // Look for the other end of the copy.
2279 unsigned OtherReg = Instr.getOperand(0).getReg();
2280 if (OtherReg == Reg) {
2281 OtherReg = Instr.getOperand(1).getReg();
2282 if (OtherReg == Reg)
2283 continue;
2284 }
2285 // Get the current assignment.
2286 unsigned OtherPhysReg = TargetRegisterInfo::isPhysicalRegister(OtherReg)
2287 ? OtherReg
2288 : VRM->getPhys(OtherReg);
2289 // Push the collected information.
2290 Out.push_back(HintInfo(MBFI->getBlockFreq(Instr.getParent()), OtherReg,
2291 OtherPhysReg));
2292 }
2293}
2294
2295/// \brief Using the given \p List, compute the cost of the broken hints if
2296/// \p PhysReg was used.
2297/// \return The cost of \p List for \p PhysReg.
2298BlockFrequency RAGreedy::getBrokenHintFreq(const HintsInfo &List,
2299 unsigned PhysReg) {
2300 BlockFrequency Cost = 0;
2301 for (const HintInfo &Info : List) {
2302 if (Info.PhysReg != PhysReg)
2303 Cost += Info.Freq;
2304 }
2305 return Cost;
2306}
2307
2308/// \brief Using the register assigned to \p VirtReg, try to recolor
2309/// all the live ranges that are copy-related with \p VirtReg.
2310/// The recoloring is then propagated to all the live-ranges that have
2311/// been recolored and so on, until no more copies can be coalesced or
2312/// it is not profitable.
2313/// For a given live range, profitability is determined by the sum of the
2314/// frequencies of the non-identity copies it would introduce with the old
2315/// and new register.
2316void RAGreedy::tryHintRecoloring(LiveInterval &VirtReg) {
2317 // We have a broken hint, check if it is possible to fix it by
2318 // reusing PhysReg for the copy-related live-ranges. Indeed, we evicted
2319 // some register and PhysReg may be available for the other live-ranges.
2320 SmallSet<unsigned, 4> Visited;
2321 SmallVector<unsigned, 2> RecoloringCandidates;
2322 HintsInfo Info;
2323 unsigned Reg = VirtReg.reg;
2324 unsigned PhysReg = VRM->getPhys(Reg);
2325 // Start the recoloring algorithm from the input live-interval, then
2326 // it will propagate to the ones that are copy-related with it.
2327 Visited.insert(Reg);
2328 RecoloringCandidates.push_back(Reg);
2329
2330 DEBUG(dbgs() << "Trying to reconcile hints for: " << PrintReg(Reg, TRI) << '('
2331 << PrintReg(PhysReg, TRI) << ")\n");
2332
2333 do {
2334 Reg = RecoloringCandidates.pop_back_val();
2335
2336 // We cannot recolor physcal register.
2337 if (TargetRegisterInfo::isPhysicalRegister(Reg))
2338 continue;
2339
2340 assert(VRM->hasPhys(Reg) && "We have unallocated variable!!");
2341
2342 // Get the live interval mapped with this virtual register to be able
2343 // to check for the interference with the new color.
2344 LiveInterval &LI = LIS->getInterval(Reg);
2345 unsigned CurrPhys = VRM->getPhys(Reg);
2346 // Check that the new color matches the register class constraints and
2347 // that it is free for this live range.
2348 if (CurrPhys != PhysReg && (!MRI->getRegClass(Reg)->contains(PhysReg) ||
2349 Matrix->checkInterference(LI, PhysReg)))
2350 continue;
2351
2352 DEBUG(dbgs() << PrintReg(Reg, TRI) << '(' << PrintReg(CurrPhys, TRI)
2353 << ") is recolorable.\n");
2354
2355 // Gather the hint info.
2356 Info.clear();
2357 collectHintInfo(Reg, Info);
2358 // Check if recoloring the live-range will increase the cost of the
2359 // non-identity copies.
2360 if (CurrPhys != PhysReg) {
2361 DEBUG(dbgs() << "Checking profitability:\n");
2362 BlockFrequency OldCopiesCost = getBrokenHintFreq(Info, CurrPhys);
2363 BlockFrequency NewCopiesCost = getBrokenHintFreq(Info, PhysReg);
2364 DEBUG(dbgs() << "Old Cost: " << OldCopiesCost.getFrequency()
2365 << "\nNew Cost: " << NewCopiesCost.getFrequency() << '\n');
2366 if (OldCopiesCost < NewCopiesCost) {
2367 DEBUG(dbgs() << "=> Not profitable.\n");
2368 continue;
2369 }
2370 // At this point, the cost is either cheaper or equal. If it is
2371 // equal, we consider this is profitable because it may expose
2372 // more recoloring opportunities.
2373 DEBUG(dbgs() << "=> Profitable.\n");
2374 // Recolor the live-range.
2375 Matrix->unassign(LI);
2376 Matrix->assign(LI, PhysReg);
2377 }
2378 // Push all copy-related live-ranges to keep reconciling the broken
2379 // hints.
2380 for (const HintInfo &HI : Info) {
2381 if (Visited.insert(HI.Reg).second)
2382 RecoloringCandidates.push_back(HI.Reg);
2383 }
2384 } while (!RecoloringCandidates.empty());
2385}
2386
2387/// \brief Try to recolor broken hints.
2388/// Broken hints may be repaired by recoloring when an evicted variable
2389/// freed up a register for a larger live-range.
2390/// Consider the following example:
2391/// BB1:
2392/// a =
2393/// b =
2394/// BB2:
2395/// ...
2396/// = b
2397/// = a
2398/// Let us assume b gets split:
2399/// BB1:
2400/// a =
2401/// b =
2402/// BB2:
2403/// c = b
2404/// ...
2405/// d = c
2406/// = d
2407/// = a
2408/// Because of how the allocation work, b, c, and d may be assigned different
2409/// colors. Now, if a gets evicted later:
2410/// BB1:
2411/// a =
2412/// st a, SpillSlot
2413/// b =
2414/// BB2:
2415/// c = b
2416/// ...
2417/// d = c
2418/// = d
2419/// e = ld SpillSlot
2420/// = e
2421/// This is likely that we can assign the same register for b, c, and d,
2422/// getting rid of 2 copies.
2423void RAGreedy::tryHintsRecoloring() {
2424 for (LiveInterval *LI : SetOfBrokenHints) {
2425 assert(TargetRegisterInfo::isVirtualRegister(LI->reg) &&
2426 "Recoloring is possible only for virtual registers");
2427 // Some dead defs may be around (e.g., because of debug uses).
2428 // Ignore those.
2429 if (!VRM->hasPhys(LI->reg))
2430 continue;
2431 tryHintRecoloring(*LI);
2432 }
2433}
2434
Quentin Colombet87769712014-02-05 22:13:59 +00002435unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2436 SmallVectorImpl<unsigned> &NewVRegs,
2437 SmallVirtRegSet &FixedRegisters,
2438 unsigned Depth) {
Manman Ren78cf02a2014-03-25 00:16:25 +00002439 unsigned CostPerUseLimit = ~0u;
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002440 // First try assigning a free register.
Jakob Stoklund Olesenb8bf3c02011-06-03 20:34:53 +00002441 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Manman Ren78cf02a2014-03-25 00:16:25 +00002442 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs)) {
2443 // We check other options if we are using a CSR for the first time.
2444 bool CSRFirstUse = false;
2445 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
2446 if (!MRI->isPhysRegUsed(CSR))
2447 CSRFirstUse = true;
2448
Manman Ren9dee4492014-03-27 21:21:57 +00002449 // When NewVRegs is not empty, we may have made decisions such as evicting
2450 // a virtual register, go with the earlier decisions and use the physical
2451 // register.
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002452 if (CSRCost.getFrequency() && CSRFirstUse && NewVRegs.empty()) {
Manman Ren9dee4492014-03-27 21:21:57 +00002453 unsigned CSRReg = tryAssignCSRFirstTime(VirtReg, Order, PhysReg,
2454 CostPerUseLimit, NewVRegs);
2455 if (CSRReg || !NewVRegs.empty())
2456 // Return now if we decide to use a CSR or create new vregs due to
2457 // pre-splitting.
2458 return CSRReg;
Manman Ren78cf02a2014-03-25 00:16:25 +00002459 } else
2460 return PhysReg;
2461 }
Andrew Trickccef0982010-12-09 18:15:21 +00002462
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002463 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002464 DEBUG(dbgs() << StageName[Stage]
2465 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002466
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002467 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002468 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002469 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002470 if (Stage != RS_Split)
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002471 if (unsigned PhysReg =
2472 tryEvict(VirtReg, Order, NewVRegs, CostPerUseLimit)) {
2473 unsigned Hint = MRI->getSimpleHint(VirtReg.reg);
2474 // If VirtReg has a hint and that hint is broken record this
2475 // virtual register as a recoloring candidate for broken hint.
2476 // Indeed, since we evicted a variable in its neighborhood it is
2477 // likely we can at least partially recolor some of the
2478 // copy-related live-ranges.
2479 if (Hint && Hint != PhysReg)
2480 SetOfBrokenHints.insert(&VirtReg);
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002481 return PhysReg;
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002482 }
Andrew Trickccef0982010-12-09 18:15:21 +00002483
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002484 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
2485
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002486 // The first time we see a live range, don't try to split or spill.
2487 // Wait until the second time, when all smaller ranges have been allocated.
2488 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002489 if (Stage < RS_Split) {
2490 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002491 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002492 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002493 return 0;
2494 }
2495
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002496 // If we couldn't allocate a register from spilling, there is probably some
2497 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002498 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002499 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2500 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002501
Jakob Stoklund Olesen903b6d32010-12-14 00:37:49 +00002502 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002503 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2504 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +00002505 return PhysReg;
2506
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002507 // Finally spill VirtReg itself.
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +00002508 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00002509 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +00002510 spiller().spill(LRE);
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002511 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002512
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002513 if (VerifyEnabled)
2514 MF->verify(this, "After spilling");
2515
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002516 // The live virtual register requesting allocation was spilled, so tell
2517 // the caller not to allocate anything during this round.
2518 return 0;
2519}
2520
2521bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2522 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002523 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002524
2525 MF = &mf;
Eric Christopher60621802014-10-14 07:22:00 +00002526 TRI = MF->getSubtarget().getRegisterInfo();
2527 TII = MF->getSubtarget().getInstrInfo();
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002528 RCI.runOnMachineFunction(mf);
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002529
2530 EnableLocalReassign = EnableLocalReassignment ||
Eric Christopher60621802014-10-14 07:22:00 +00002531 MF->getSubtarget().enableRALocalReassignment(
2532 MF->getTarget().getOptLevel());
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002533
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002534 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002535 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002536
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002537 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2538 getAnalysis<LiveIntervals>(),
2539 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002540 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002541 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002542 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002543 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002544 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002545 Bundles = &getAnalysis<EdgeBundles>();
2546 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002547 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002548
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002549 initializeCSRCost();
2550
Arnaud A. de Grandmaisonea3ac162013-11-11 19:04:45 +00002551 calculateSpillWeightsAndHints(*LIS, mf, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002552
Andrew Trick97064962013-07-25 07:26:26 +00002553 DEBUG(LIS->dump());
2554
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002555 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002556 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002557 ExtraRegInfo.clear();
2558 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2559 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002560 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002561 GlobalCand.resize(32); // This will grow as needed.
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002562 SetOfBrokenHints.clear();
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002563
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002564 allocatePhysRegs();
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002565 tryHintsRecoloring();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002566 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002567 return true;
2568}