blob: c372bcdc262431418e9cb5b2f9e57d17895ffc3e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
Jim Grosbach46dd4132011-08-17 21:51:27 +000018def imm_sr_XFORM: SDNodeXForm<imm, [{
19 unsigned Imm = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000020 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32);
Jim Grosbach46dd4132011-08-17 21:51:27 +000021}]>;
22def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
23def imm_sr : Operand<i32>, PatLeaf<(imm), [{
24 uint64_t Imm = N->getZExtValue();
Owen Andersonc4030382011-08-08 20:42:17 +000025 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000026}], imm_sr_XFORM> {
27 let PrintMethod = "printThumbSRImm";
28 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc4030382011-08-08 20:42:17 +000029}
30
Evan Cheng10043e22007-01-19 07:51:42 +000031def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000032 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000033}], imm_neg_XFORM>;
34
Sanne Wouda2409c642017-03-21 14:59:17 +000035def ThumbModImmNeg1_7AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg1_7"; }
36def mod_imm1_7_neg : Operand<i32>, PatLeaf<(imm), [{
37 unsigned Value = -(unsigned)N->getZExtValue();
38 return 0 < Value && Value < 8;
39 }], imm_neg_XFORM> {
40 let ParserMatchClass = ThumbModImmNeg1_7AsmOperand;
41}
42
43def ThumbModImmNeg8_255AsmOperand : AsmOperandClass { let Name = "ThumbModImmNeg8_255"; }
44def mod_imm8_255_neg : Operand<i32>, PatLeaf<(imm), [{
45 unsigned Value = -(unsigned)N->getZExtValue();
46 return 7 < Value && Value < 256;
47 }], imm_neg_XFORM> {
48 let ParserMatchClass = ThumbModImmNeg8_255AsmOperand;
49}
50
51
Evan Cheng10043e22007-01-19 07:51:42 +000052def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000053 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000054}]>;
55
Eric Christophera98cd222011-04-28 05:49:04 +000056def imm8_255 : ImmLeaf<i32, [{
57 return Imm >= 8 && Imm < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000058}]>;
59def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000060 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000061 return Val >= 8 && Val < 256;
62}], imm_neg_XFORM>;
63
Bill Wendling9c258942010-12-01 02:36:55 +000064// Break imm's up into two pieces: an immediate + a left shift. This uses
65// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
66// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000067def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000068 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000069}]>;
70
71def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000072 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000073 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000074}]>;
75
76def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000077 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000078 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000079}]>;
80
James Molloy65b6be12016-06-14 13:33:07 +000081def imm256_510 : ImmLeaf<i32, [{
82 return Imm >= 256 && Imm < 511;
James Molloyb1013832016-06-07 13:10:14 +000083}]>;
84
James Molloy65b6be12016-06-14 13:33:07 +000085def thumb_imm256_510_addend : SDNodeXForm<imm, [{
James Molloyb1013832016-06-07 13:10:14 +000086 return CurDAG->getTargetConstant(N->getZExtValue() - 255, SDLoc(N), MVT::i32);
87}]>;
88
Evan Chengb1852592009-11-19 06:57:41 +000089// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000090def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
91def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000092 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000093 let ParserMatchClass = t_imm0_1020s4_asmoperand;
94 let OperandType = "OPERAND_IMMEDIATE";
95}
96
97def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
98def t_imm0_508s4 : Operand<i32> {
99 let PrintMethod = "printThumbS4ImmOperand";
100 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000101 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +0000102}
Jim Grosbach930f2f62012-04-05 20:57:13 +0000103// Alias use only, so no printer is necessary.
104def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
105def t_imm0_508s4_neg : Operand<i32> {
106 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
107 let OperandType = "OPERAND_IMMEDIATE";
108}
Evan Chengb1852592009-11-19 06:57:41 +0000109
Evan Cheng10043e22007-01-19 07:51:42 +0000110// Define Thumb specific addressing modes.
111
Mihai Popad36cbaa2013-07-03 09:21:44 +0000112// unsigned 8-bit, 2-scaled memory offset
113class OperandUnsignedOffset_b8s2 : AsmOperandClass {
114 let Name = "UnsignedOffset_b8s2";
115 let PredicateMethod = "isUnsignedOffset<8, 2>";
116}
117
118def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2;
119
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000120// thumb style PC relative operand. signed, 8 bits magnitude,
121// two bits shift. can be represented as either [pc, #imm], #imm,
122// or relocatable expression...
123def ThumbMemPC : AsmOperandClass {
124 let Name = "ThumbMemPC";
125}
126
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000127let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000128def t_brtarget : Operand<OtherVT> {
129 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000130 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000131}
132
Mihai Popad36cbaa2013-07-03 09:21:44 +0000133// ADR instruction labels.
134def t_adrlabel : Operand<i32> {
135 let EncoderMethod = "getThumbAdrLabelOpValue";
136 let PrintMethod = "printAdrLabelOperand<2>";
137 let ParserMatchClass = UnsignedOffset_b8s2;
138}
139
Tim Northover3e036172016-07-11 22:29:37 +0000140
141def thumb_br_target : Operand<OtherVT> {
142 let ParserMatchClass = ThumbBranchTarget;
143 let EncoderMethod = "getThumbBranchTargetOpValue";
144 let OperandType = "OPERAND_PCREL";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000145}
146
Tim Northover3e036172016-07-11 22:29:37 +0000147def thumb_bl_target : Operand<i32> {
148 let ParserMatchClass = ThumbBranchTarget;
Jim Grosbach9e199462010-12-06 23:57:07 +0000149 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000150 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000151}
152
Tim Northover3e036172016-07-11 22:29:37 +0000153// Target for BLX *from* thumb mode.
154def thumb_blx_target : Operand<i32> {
155 let ParserMatchClass = ARMBranchTarget;
Bill Wendling3392bfc2010-12-09 00:39:08 +0000156 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc4030382011-08-08 20:42:17 +0000157 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000158}
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000159
Tim Northover3e036172016-07-11 22:29:37 +0000160def thumb_bcc_target : Operand<OtherVT> {
161 let ParserMatchClass = ThumbBranchTarget;
162 let EncoderMethod = "getThumbBCCTargetOpValue";
163 let DecoderMethod = "DecodeThumbBCCTargetOperand";
164}
165
166def thumb_cb_target : Operand<OtherVT> {
167 let ParserMatchClass = ThumbBranchTarget;
168 let EncoderMethod = "getThumbCBTargetOpValue";
169 let DecoderMethod = "DecodeThumbCmpBROperand";
170}
171
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000172// t_addrmode_pc := <label> => pc + imm8 * 4
173//
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000174def t_addrmode_pc : MemOperand {
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000175 let EncoderMethod = "getAddrModePCOpValue";
176 let DecoderMethod = "DecodeThumbAddrModePC";
177 let PrintMethod = "printThumbLdrLabelOperand";
178 let ParserMatchClass = ThumbMemPC;
179}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000180}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000181
Evan Cheng10043e22007-01-19 07:51:42 +0000182// t_addrmode_rr := reg + reg
183//
Jim Grosbachd3595712011-08-03 23:50:40 +0000184def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000185def t_addrmode_rr : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000186 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000187 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000188 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000189 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000190 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000191 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000192}
193
Bill Wendling092a7bd2010-12-14 03:36:38 +0000194// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000195//
Jim Grosbache9380702011-08-19 16:52:32 +0000196// We use separate scaled versions because the Select* functions need
197// to explicitly check for a matching constant and return false here so that
198// the reg+imm forms will match instead. This is a horrible way to do that,
199// as it forces tight coupling between the methods, but it's how selectiondag
200// currently works.
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000201def t_addrmode_rrs1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000202 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
203 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
204 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000205 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000206 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000207 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000208}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000209def t_addrmode_rrs2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000210 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
211 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000212 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000213 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000214 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000215 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000216}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000217def t_addrmode_rrs4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000218 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
219 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000220 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000221 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000222 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000223 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000224}
Evan Chengc0b73662007-01-23 22:59:13 +0000225
Bill Wendling092a7bd2010-12-14 03:36:38 +0000226// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000227//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000228def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000229def t_addrmode_is4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000230 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
231 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000232 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000233 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000234 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000235 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000236}
237
238// t_addrmode_is2 := reg + imm5 * 2
239//
Jim Grosbach26d35872011-08-19 18:55:51 +0000240def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000241def t_addrmode_is2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000242 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
243 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000244 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000245 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000246 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000247 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000248}
249
250// t_addrmode_is1 := reg + imm5
251//
Jim Grosbacha32c7532011-08-19 18:49:59 +0000252def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000253def t_addrmode_is1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000254 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
255 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000256 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000257 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c7532011-08-19 18:49:59 +0000258 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000259 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000260}
261
262// t_addrmode_sp := sp + imm8 * 4
263//
Jim Grosbach505be7592011-08-23 18:39:41 +0000264// FIXME: This really shouldn't have an explicit SP operand at all. It should
265// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000266def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000267def t_addrmode_sp : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000268 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000269 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000270 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000271 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000272 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000273 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000274}
275
276//===----------------------------------------------------------------------===//
277// Miscellaneous Instructions.
278//
279
Jim Grosbach45fceea2010-02-22 23:10:38 +0000280// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
281// from removing one half of the matched pairs. That breaks PEI, which assumes
282// these will always be in pairs, and asserts if it finds otherwise. Better way?
283let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000284def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000285 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
286 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
287 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000288
Jim Grosbach669f1d02009-03-27 23:06:27 +0000289def tADJCALLSTACKDOWN :
Bill Wendling49a2e232010-11-19 22:02:18 +0000290 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
291 [(ARMcallseq_start imm:$amt)]>,
292 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000293}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000294
Jim Grosbach23b729e2011-08-17 23:08:57 +0000295class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000296 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000297 let Inst{9-8} = 0b11;
298 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000299}
300
Saleem Abdulrasool7e7c2f92014-04-25 17:24:24 +0000301def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm",
302 [(int_arm_hint imm0_15:$imm)]>,
Richard Barton87dacc32013-10-18 14:09:49 +0000303 T1SystemEncoding<0x00>,
304 Requires<[IsThumb, HasV6M]> {
305 bits<4> imm;
306 let Inst{7-4} = imm;
307}
Johnny Chen90adefc2010-02-25 03:28:51 +0000308
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000309// Note: When EmitPriority == 1, the alias will be used for printing
310class tHintAlias<string Asm, dag Result, bit EmitPriority = 0> : tInstAlias<Asm, Result, EmitPriority> {
Richard Barton87dacc32013-10-18 14:09:49 +0000311 let Predicates = [IsThumb, HasV6M];
312}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000313
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000314def : tHintAlias<"nop$p", (tHINT 0, pred:$p), 1>; // A8.6.110
315def : tHintAlias<"yield$p", (tHINT 1, pred:$p), 1>; // A8.6.410
316def : tHintAlias<"wfe$p", (tHINT 2, pred:$p), 1>; // A8.6.408
317def : tHintAlias<"wfi$p", (tHINT 3, pred:$p), 1>; // A8.6.409
318def : tHintAlias<"sev$p", (tHINT 4, pred:$p), 1>; // A8.6.157
319def : tInstAlias<"sevl$p", (tHINT 5, pred:$p), 1> {
Richard Barton87dacc32013-10-18 14:09:49 +0000320 let Predicates = [IsThumb2, HasV8];
321}
Joey Goulyad98f162013-10-01 12:39:11 +0000322
Jim Grosbach23b729e2011-08-17 23:08:57 +0000323// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000324// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000325def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
326 []>,
327 T1Encoding<0b101111> {
328 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000329 // A8.6.22
330 bits<8> val;
331 let Inst{7-0} = val;
332}
Saleem Abdulrasool70187552013-12-23 17:23:58 +0000333// default immediate for breakpoint mnemonic
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000334def : InstAlias<"bkpt", (tBKPT 0), 0>, Requires<[IsThumb]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000335
Richard Barton8d519fe2013-09-05 14:14:19 +0000336def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val",
337 []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> {
338 let Inst{9-6} = 0b1010;
339 bits<6> val;
340 let Inst{5-0} = val;
341}
342
Jim Grosbach39f93882011-07-22 17:52:23 +0000343def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
Keith Walker10457172014-08-05 15:11:59 +0000344 []>, T1Encoding<0b101101>, Requires<[IsNotMClass]>, Deprecated<HasV8Ops> {
Jim Grosbach39f93882011-07-22 17:52:23 +0000345 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000346 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000347 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000348 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000349 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000350 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000351}
352
Johnny Chen44908a52010-03-02 18:14:57 +0000353// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000354def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000355 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000356 T1Misc<0b0110011> {
357 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000358 bit imod;
359 bits<3> iflags;
360
361 let Inst{4} = imod;
362 let Inst{3} = 0;
363 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000364 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000365}
Johnny Chen44908a52010-03-02 18:14:57 +0000366
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000367// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000368let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000369def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000370 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000371 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000372 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000373 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000374 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000375 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000376}
Evan Cheng10043e22007-01-19 07:51:42 +0000377
Bill Wendlinga82fb712010-11-19 22:37:33 +0000378// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000379// FIXME: This should not be marked as having side effects, and it should be
380// rematerializable. Clearing the side effect bit causes miscompilations,
381// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000382def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
383 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000384 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000385 // A6.2 & A8.6.8
386 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000387 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000388 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000389 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000390 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000391}
392
Tim Northover23075cc2014-10-20 21:28:41 +0000393// Thumb1 frame lowering is rather fragile, we hope to be able to use
394// tADDrSPi, but we may need to insert a sequence that clobbers CPSR.
395def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset),
396 NoItinerary, []>,
397 Requires<[IsThumb, IsThumb1Only]> {
398 let Defs = [CPSR];
399}
400
Bill Wendlinga82fb712010-11-19 22:37:33 +0000401// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000402def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
403 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000404 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000405 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000406 bits<7> imm;
407 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000409}
Evan Chengb566ab72009-06-25 01:05:06 +0000410
Bill Wendlinga82fb712010-11-19 22:37:33 +0000411// SUB sp, sp, #<imm7>
412// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000413def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
414 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000415 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000416 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000417 bits<7> imm;
418 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000419 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000420}
Evan Chengb972e562009-08-07 00:34:42 +0000421
Sanne Wouda2409c642017-03-21 14:59:17 +0000422def : tInstSubst<"add${p} sp, $imm",
Jim Grosbach930f2f62012-04-05 20:57:13 +0000423 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
Sanne Wouda2409c642017-03-21 14:59:17 +0000424def : tInstSubst<"add${p} sp, sp, $imm",
Jim Grosbach930f2f62012-04-05 20:57:13 +0000425 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
426
Jim Grosbach4b701af2011-08-24 21:42:27 +0000427// Can optionally specify SP as a three operand instruction.
428def : tInstAlias<"add${p} sp, sp, $imm",
429 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
430def : tInstAlias<"sub${p} sp, sp, $imm",
431 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
432
Bill Wendlinga82fb712010-11-19 22:37:33 +0000433// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000434def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
435 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000436 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000437 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000438 bits<4> Rdn;
439 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000440 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000441 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000442 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000443}
Evan Chengb972e562009-08-07 00:34:42 +0000444
Bill Wendlinga82fb712010-11-19 22:37:33 +0000445// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000446def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
447 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000448 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000449 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000450 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000451 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000452 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000453 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000454 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000455}
Evan Chengb972e562009-08-07 00:34:42 +0000456
Evan Cheng10043e22007-01-19 07:51:42 +0000457//===----------------------------------------------------------------------===//
458// Control Flow Instructions.
459//
460
Bob Wilson73789b82009-10-28 18:26:41 +0000461// Indirect branches
462let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000463 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000464 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000465 // A6.2.3 & A8.6.25
466 bits<4> Rm;
467 let Inst{6-3} = Rm;
468 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000469 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000470 }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000471 def tBXNS : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bxns${p}\t$Rm", []>,
472 Requires<[IsThumb, Has8MSecExt]>,
473 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
474 bits<4> Rm;
475 let Inst{6-3} = Rm;
476 let Inst{2-0} = 0b100;
477 let Unpredictable{1-0} = 0b11;
478 }
Bob Wilson73789b82009-10-28 18:26:41 +0000479}
480
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000481let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000482 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000483 [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000484
485 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000486 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000487 2, IIC_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000488 (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000489}
490
Bill Wendling9c258942010-12-01 02:36:55 +0000491// All calls clobber the non-callee saved registers. SP is marked as a use to
492// prevent stack-pointer assignments that appear immediately before calls from
493// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000494let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000495 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000496 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000497 def tBL : TIx2<0b11110, 0b11, 1,
Tim Northover3e036172016-07-11 22:29:37 +0000498 (outs), (ins pred:$p, thumb_bl_target:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000499 "bl${p}\t$func",
Tim Northoverb5ece522016-05-10 19:17:47 +0000500 [(ARMcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000501 Requires<[IsThumb]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000502 bits<24> func;
503 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000504 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000505 let Inst{13} = func{22};
506 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000507 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000508 }
Evan Cheng175bd142009-07-29 21:26:42 +0000509
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000510 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000511 def tBLXi : TIx2<0b11110, 0b11, 0,
Tim Northover3e036172016-07-11 22:29:37 +0000512 (outs), (ins pred:$p, thumb_blx_target:$func), IIC_Br,
Tim Northoverb5ece522016-05-10 19:17:47 +0000513 "blx${p}\t$func", []>,
Keith Walker10457172014-08-05 15:11:59 +0000514 Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000515 bits<24> func;
516 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000517 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000518 let Inst{13} = func{22};
519 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000520 let Inst{10-1} = func{10-1};
521 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000522 }
Evan Cheng175bd142009-07-29 21:26:42 +0000523
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000524 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000525 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000526 "blx${p}\t$func",
Tim Northoverb5ece522016-05-10 19:17:47 +0000527 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000528 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000529 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000530 bits<4> func;
531 let Inst{6-3} = func;
532 let Inst{2-0} = 0b000;
533 }
Evan Cheng175bd142009-07-29 21:26:42 +0000534
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000535 // ARMv8-M Security Extensions
536 def tBLXNSr : TI<(outs), (ins pred:$p, GPRnopc:$func), IIC_Br,
537 "blxns${p}\t$func", []>,
538 Requires<[IsThumb, Has8MSecExt]>,
539 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> {
540 bits<4> func;
541 let Inst{6-3} = func;
542 let Inst{2-0} = 0b100;
543 let Unpredictable{1-0} = 0b11;
544 }
545
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000546 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000547 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000548 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000549 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000550 Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000551}
552
Bill Wendling9c258942010-12-01 02:36:55 +0000553let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
554 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000555 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
556 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000557 T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> {
Jim Grosbache119da12010-12-10 18:21:33 +0000558 bits<11> target;
559 let Inst{10-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000560 let AsmMatchConverter = "cvtThumbBranches";
561 }
Evan Cheng10043e22007-01-19 07:51:42 +0000562
Evan Cheng863736b2007-01-30 01:13:37 +0000563 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000564 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
565 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000566 let Defs = [LR] in
Tim Northover3e036172016-07-11 22:29:37 +0000567 def tBfar : tPseudoExpand<(outs), (ins thumb_bl_target:$target, pred:$p),
568 4, IIC_Br, [],
569 (tBL pred:$p, thumb_bl_target:$target)>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000570 Sched<[WriteBrTbl]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000571
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000572 def tBR_JTr : tPseudoInst<(outs),
Tim Northover4998a472015-05-13 20:28:38 +0000573 (ins tGPR:$target, i32imm:$jt),
Owen Anderson651b2302011-07-13 23:22:26 +0000574 0, IIC_Br,
Tim Northover4998a472015-05-13 20:28:38 +0000575 [(ARMbrjt tGPR:$target, tjumptable:$jt)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000576 Sched<[WriteBrTbl]> {
Tim Northovera603c402015-05-31 19:22:07 +0000577 let Size = 2;
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000578 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000579 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000580}
581
Evan Chengaa3b8012007-07-05 07:13:32 +0000582// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000583// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000584let isBranch = 1, isTerminator = 1 in
Tim Northover3e036172016-07-11 22:29:37 +0000585 def tBcc : T1I<(outs), (ins thumb_bcc_target:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000586 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000587 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000588 T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000589 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000590 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000591 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000592 let Inst{7-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000593 let AsmMatchConverter = "cvtThumbBranches";
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000594}
Evan Cheng10043e22007-01-19 07:51:42 +0000595
Mihai Popad36cbaa2013-07-03 09:21:44 +0000596
Jim Grosbach166cd882011-07-08 20:13:35 +0000597// Tail calls
598let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000599 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000600 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000601 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000602 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000603 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000604 Requires<[IsThumb]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000605 }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000606 // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls
607 // on MachO), so it's in ARMInstrThumb2.td.
608 // Non-MachO version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000609 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000610 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000611 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000612 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000613 (tB t_brtarget:$dst, pred:$p)>,
Tim Northoverd6a729b2014-01-06 14:28:05 +0000614 Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000615 }
616}
617
618
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000619// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000620// A8.6.16 B: Encoding T1
621// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000622let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000623def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000624 "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000625 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000626 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000627 let Inst{11-8} = 0b1111;
628 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000629}
630
Bill Wendling811c9362010-11-30 07:44:32 +0000631// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000632let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000633def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000634 "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> {
Bill Wendling3acd0272010-11-21 10:55:23 +0000635 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000636}
637
Evan Cheng10043e22007-01-19 07:51:42 +0000638//===----------------------------------------------------------------------===//
639// Load Store Instructions.
640//
641
John Brawn68acdcb2015-08-13 10:48:22 +0000642// PC-relative loads need to be matched first as constant pool accesses need to
643// always be PC-relative. We do this using AddedComplexity, as the pattern is
644// simpler than the patterns of the other load instructions.
645let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 10 in
646def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
647 "ldr", "\t$Rt, $addr",
648 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
649 T1Encoding<{0,1,0,0,1,?}> {
650 // A6.2 & A8.6.59
651 bits<3> Rt;
652 bits<8> addr;
653 let Inst{10-8} = Rt;
654 let Inst{7-0} = addr;
655}
656
657// SP-relative loads should be matched before standard immediate-offset loads as
658// it means we avoid having to move SP to another register.
659let canFoldAsLoad = 1 in
660def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
661 "ldr", "\t$Rt, $addr",
662 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
663 T1LdStSP<{1,?,?}> {
664 bits<3> Rt;
665 bits<8> addr;
666 let Inst{10-8} = Rt;
667 let Inst{7-0} = addr;
668}
669
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000670// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000671let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000672multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
673 Operand AddrMode_r, Operand AddrMode_i,
674 AddrMode am, InstrItinClass itin_r,
675 InstrItinClass itin_i, string asm,
676 PatFrag opnode> {
John Brawn68acdcb2015-08-13 10:48:22 +0000677 // Immediate-offset loads should be matched before register-offset loads as
678 // when the offset is a constant it's simpler to first check if it fits in the
679 // immediate offset field then fall back to register-offset if it doesn't.
Bill Wendling5ab38b52010-12-14 23:42:48 +0000680 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000681 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
682 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
683 am, itin_i, asm, "\t$Rt, $addr",
684 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000685 // Register-offset loads are matched last.
686 def r : // reg/reg
687 T1pILdStEncode<reg_opc,
688 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
689 am, itin_r, asm, "\t$Rt, $addr",
690 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000691}
692// Stores: reg/reg and reg/imm5
693multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
694 Operand AddrMode_r, Operand AddrMode_i,
695 AddrMode am, InstrItinClass itin_r,
696 InstrItinClass itin_i, string asm,
697 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000698 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000699 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
700 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
701 am, itin_i, asm, "\t$Rt, $addr",
702 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
John Brawn68acdcb2015-08-13 10:48:22 +0000703 def r : // reg/reg
704 T1pILdStEncode<reg_opc,
705 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
706 am, itin_r, asm, "\t$Rt, $addr",
707 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000708}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000709
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000710// A8.6.57 & A8.6.60
John Brawn68acdcb2015-08-13 10:48:22 +0000711defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000712 t_addrmode_is4, AddrModeT1_4,
713 IIC_iLoad_r, IIC_iLoad_i, "ldr",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000714 load>;
Evan Cheng10043e22007-01-19 07:51:42 +0000715
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000716// A8.6.64 & A8.6.61
John Brawn68acdcb2015-08-13 10:48:22 +0000717defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000718 t_addrmode_is1, AddrModeT1_1,
719 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000720 zextloadi8>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000721
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000722// A8.6.76 & A8.6.73
John Brawn68acdcb2015-08-13 10:48:22 +0000723defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rr,
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000724 t_addrmode_is2, AddrModeT1_2,
725 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000726 zextloadi16>;
Evan Chengc0b73662007-01-23 22:59:13 +0000727
Evan Cheng0794c6a2009-07-11 07:08:13 +0000728let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000729def tLDRSB : // A8.6.80
Owen Anderson3157f2e2011-08-15 19:00:06 +0000730 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000731 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000732 "ldrsb", "\t$Rt, $addr",
733 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000734
Evan Cheng0794c6a2009-07-11 07:08:13 +0000735let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000736def tLDRSH : // A8.6.84
Owen Anderson3157f2e2011-08-15 19:00:06 +0000737 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000738 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000739 "ldrsh", "\t$Rt, $addr",
740 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000741
Evan Cheng10043e22007-01-19 07:51:42 +0000742
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000743def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000744 "str", "\t$Rt, $addr",
745 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000746 T1LdStSP<{0,?,?}> {
747 bits<3> Rt;
748 bits<8> addr;
749 let Inst{10-8} = Rt;
750 let Inst{7-0} = addr;
751}
Evan Chengec13f8262007-02-07 00:06:56 +0000752
John Brawn68acdcb2015-08-13 10:48:22 +0000753// A8.6.194 & A8.6.192
754defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rr,
755 t_addrmode_is4, AddrModeT1_4,
756 IIC_iStore_r, IIC_iStore_i, "str",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000757 store>;
John Brawn68acdcb2015-08-13 10:48:22 +0000758
759// A8.6.197 & A8.6.195
760defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rr,
761 t_addrmode_is1, AddrModeT1_1,
762 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000763 truncstorei8>;
John Brawn68acdcb2015-08-13 10:48:22 +0000764
765// A8.6.207 & A8.6.205
766defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rr,
767 t_addrmode_is2, AddrModeT1_2,
768 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
Artyom Skrobov5ddea6a2016-03-08 16:23:54 +0000769 truncstorei16>;
John Brawn68acdcb2015-08-13 10:48:22 +0000770
771
Evan Cheng10043e22007-01-19 07:51:42 +0000772//===----------------------------------------------------------------------===//
773// Load / store multiple Instructions.
774//
775
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000776// These require base address to be written back or one of the loaded regs.
Craig Topperc50d64b2014-11-26 00:46:26 +0000777let hasSideEffects = 0 in {
Bill Wendling705ec772010-11-13 10:57:02 +0000778
779let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000780def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
781 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
782 bits<3> Rn;
783 bits<8> regs;
784 let Inst{10-8} = Rn;
785 let Inst{7-0} = regs;
786}
Bill Wendling705ec772010-11-13 10:57:02 +0000787
Jim Grosbache364ad52011-08-23 17:41:15 +0000788// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000789// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000790// list.
Scott Douglass953f9082015-10-05 14:49:54 +0000791let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000792def tLDMIA_UPD :
793 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
794 "$Rn = $wb", IIC_iLoad_mu>,
795 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
796 let Size = 2;
797 let OutOperandList = (outs GPR:$wb);
798 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
799 let Pattern = [];
800 let isCodeGenOnly = 1;
801 let isPseudo = 1;
802 list<Predicate> Predicates = [IsThumb];
803}
804
805// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000806let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000807def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
808 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
809 AddrModeNone, 2, IIC_iStore_mu,
810 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000811 T1Encoding<{1,1,0,0,0,?}> {
812 bits<3> Rn;
813 bits<8> regs;
814 let Inst{10-8} = Rn;
815 let Inst{7-0} = regs;
816}
Owen Andersonb7456232011-05-11 17:00:48 +0000817
Craig Topperc50d64b2014-11-26 00:46:26 +0000818} // hasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000819
Jim Grosbach90103cc2011-08-18 21:50:53 +0000820def : InstAlias<"ldm${p} $Rn!, $regs",
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000821 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs), 0>,
Jim Grosbach90103cc2011-08-18 21:50:53 +0000822 Requires<[IsThumb, IsThumb1Only]>;
823
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000824let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000825def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000826 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000827 "pop${p}\t$regs", []>,
828 T1Misc<{1,1,0,?,?,?,?}> {
829 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000830 let Inst{8} = regs{15};
831 let Inst{7-0} = regs{7-0};
832}
Evan Chengcc9ca352009-08-11 21:11:32 +0000833
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000834let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000835def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000836 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000837 "push${p}\t$regs", []>,
838 T1Misc<{0,1,0,?,?,?,?}> {
839 bits<16> regs;
840 let Inst{8} = regs{14};
841 let Inst{7-0} = regs{7-0};
842}
Evan Cheng10043e22007-01-19 07:51:42 +0000843
844//===----------------------------------------------------------------------===//
845// Arithmetic Instructions.
846//
847
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000848// Helper classes for encoding T1pI patterns:
849class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
850 string opc, string asm, list<dag> pattern>
851 : T1pI<oops, iops, itin, opc, asm, pattern>,
852 T1DataProcessing<opA> {
853 bits<3> Rm;
854 bits<3> Rn;
855 let Inst{5-3} = Rm;
856 let Inst{2-0} = Rn;
857}
858class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
859 string opc, string asm, list<dag> pattern>
860 : T1pI<oops, iops, itin, opc, asm, pattern>,
861 T1Misc<opA> {
862 bits<3> Rm;
863 bits<3> Rd;
864 let Inst{5-3} = Rm;
865 let Inst{2-0} = Rd;
866}
867
Bill Wendling490240a2010-12-01 01:20:15 +0000868// Helper classes for encoding T1sI patterns:
869class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
870 string opc, string asm, list<dag> pattern>
871 : T1sI<oops, iops, itin, opc, asm, pattern>,
872 T1DataProcessing<opA> {
873 bits<3> Rd;
874 bits<3> Rn;
875 let Inst{5-3} = Rn;
876 let Inst{2-0} = Rd;
877}
878class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
879 string opc, string asm, list<dag> pattern>
880 : T1sI<oops, iops, itin, opc, asm, pattern>,
881 T1General<opA> {
882 bits<3> Rm;
883 bits<3> Rn;
884 bits<3> Rd;
885 let Inst{8-6} = Rm;
886 let Inst{5-3} = Rn;
887 let Inst{2-0} = Rd;
888}
889class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
890 string opc, string asm, list<dag> pattern>
891 : T1sI<oops, iops, itin, opc, asm, pattern>,
892 T1General<opA> {
893 bits<3> Rd;
894 bits<3> Rm;
895 let Inst{5-3} = Rm;
896 let Inst{2-0} = Rd;
897}
898
899// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000900class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
901 string opc, string asm, list<dag> pattern>
902 : T1sIt<oops, iops, itin, opc, asm, pattern>,
903 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000904 bits<3> Rdn;
905 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000906 let Inst{5-3} = Rm;
907 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000908}
Bill Wendling4915f562010-12-01 00:48:44 +0000909class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
910 string opc, string asm, list<dag> pattern>
911 : T1sIt<oops, iops, itin, opc, asm, pattern>,
912 T1General<opA> {
913 bits<3> Rdn;
914 bits<8> imm8;
915 let Inst{10-8} = Rdn;
916 let Inst{7-0} = imm8;
917}
918
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000919let isAdd = 1 in {
920 // Add with carry register
921 let isCommutable = 1, Uses = [CPSR] in
922 def tADC : // A8.6.2
923 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
924 "adc", "\t$Rdn, $Rm",
Artyom Skrobov92c06532017-03-22 23:35:51 +0000925 []>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000926
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000927 // Add immediate
928 def tADDi3 : // A8.6.4 T1
929 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
930 IIC_iALUi,
931 "add", "\t$Rd, $Rm, $imm3",
932 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
933 Sched<[WriteALU]> {
934 bits<3> imm3;
935 let Inst{8-6} = imm3;
936 }
Evan Cheng10043e22007-01-19 07:51:42 +0000937
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000938 def tADDi8 : // A8.6.4 T2
939 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
940 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
941 "add", "\t$Rdn, $imm8",
942 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
943 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000944
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000945 // Add register
946 let isCommutable = 1 in
947 def tADDrr : // A8.6.6 T1
948 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
949 IIC_iALUr,
950 "add", "\t$Rd, $Rn, $Rm",
951 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000952
Artyom Skrobov92c06532017-03-22 23:35:51 +0000953 /// Similar to the above except these set the 's' bit so the
954 /// instruction modifies the CPSR register.
955 ///
956 /// These opcodes will be converted to the real non-S opcodes by
957 /// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
958 let hasPostISelHook = 1, Defs = [CPSR] in {
959 let isCommutable = 1 in
960 def tADCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
961 2, IIC_iALUr,
962 [(set tGPR:$Rdn, CPSR, (ARMadde tGPR:$Rn, tGPR:$Rm,
963 CPSR))]>,
964 Requires<[IsThumb1Only]>,
965 Sched<[WriteALU]>;
966
967 def tADDSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
968 2, IIC_iALUi,
969 [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rm,
970 imm0_7:$imm3))]>,
971 Requires<[IsThumb1Only]>,
972 Sched<[WriteALU]>;
973
974 def tADDSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8),
975 2, IIC_iALUi,
976 [(set tGPR:$Rdn, CPSR, (ARMaddc tGPR:$Rn,
977 imm8_255:$imm8))]>,
978 Requires<[IsThumb1Only]>,
979 Sched<[WriteALU]>;
980
981 let isCommutable = 1 in
982 def tADDSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
983 2, IIC_iALUr,
984 [(set tGPR:$Rd, CPSR, (ARMaddc tGPR:$Rn,
985 tGPR:$Rm))]>,
986 Requires<[IsThumb1Only]>,
987 Sched<[WriteALU]>;
988 }
989
Sjoerd Meijer724023a2016-09-14 08:20:03 +0000990 let hasSideEffects = 0 in
991 def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
992 "add", "\t$Rdn, $Rm", []>,
993 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
994 // A8.6.6 T2
995 bits<4> Rdn;
996 bits<4> Rm;
997 let Inst{7} = Rdn{3};
998 let Inst{6-3} = Rm;
999 let Inst{2-0} = Rdn{2-0};
1000 }
Bill Wendling284326b2010-11-20 01:18:47 +00001001}
Evan Cheng10043e22007-01-19 07:51:42 +00001002
Sanne Wouda2409c642017-03-21 14:59:17 +00001003def : tInstSubst<"sub${s}${p} $rd, $rn, $imm",
1004 (tADDi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>;
1005def : tInstSubst<"sub${s}${p} $rdn, $imm",
1006 (tADDi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>;
1007
1008
Bill Wendling284326b2010-11-20 01:18:47 +00001009// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001010let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001011def tAND : // A8.6.12
1012 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1013 IIC_iBITr,
1014 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001015 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001016
David Goodwine85169c2009-06-25 22:49:55 +00001017// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001018def tASRri : // A8.6.14
Owen Andersonc4030382011-08-08 20:42:17 +00001019 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001020 IIC_iMOVsi,
1021 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001022 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1023 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +00001024 bits<5> imm5;
1025 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +00001026}
Evan Cheng10043e22007-01-19 07:51:42 +00001027
David Goodwine85169c2009-06-25 22:49:55 +00001028// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +00001029def tASRrr : // A8.6.15
1030 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1031 IIC_iMOVsr,
1032 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001033 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001034
David Goodwine85169c2009-06-25 22:49:55 +00001035// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +00001036def tBIC : // A8.6.20
1037 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1038 IIC_iBITr,
1039 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001040 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
1041 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001042
David Goodwine85169c2009-06-25 22:49:55 +00001043// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +00001044let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +00001045//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1046// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +00001047//def tCMN : // A8.6.33
1048// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
1049// IIC_iCMPr,
1050// "cmn", "\t$lhs, $rhs",
1051// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001052
1053def tCMNz : // A8.6.33
1054 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1055 IIC_iCMPr,
1056 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001057 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001058
1059} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001060
David Goodwine85169c2009-06-25 22:49:55 +00001061// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +00001062let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +00001063def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +00001064 "cmp", "\t$Rn, $imm8",
1065 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001066 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +00001067 // A8.6.35
1068 bits<3> Rn;
1069 bits<8> imm8;
1070 let Inst{10-8} = Rn;
1071 let Inst{7-0} = imm8;
1072}
1073
David Goodwine85169c2009-06-25 22:49:55 +00001074// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001075def tCMPr : // A8.6.36 T1
1076 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1077 IIC_iCMPr,
1078 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001079 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001080
Bill Wendling775899e2010-11-29 00:18:15 +00001081def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1082 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001083 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +00001084 // A8.6.36 T2
1085 bits<4> Rm;
1086 bits<4> Rn;
1087 let Inst{7} = Rn{3};
1088 let Inst{6-3} = Rm;
1089 let Inst{2-0} = Rn{2-0};
1090}
Bill Wendlingc31de252010-11-20 22:52:33 +00001091} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001092
Evan Cheng10043e22007-01-19 07:51:42 +00001093
David Goodwine85169c2009-06-25 22:49:55 +00001094// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001095let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001096def tEOR : // A8.6.45
1097 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1098 IIC_iBITr,
1099 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001100 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001101
David Goodwine85169c2009-06-25 22:49:55 +00001102// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001103def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +00001104 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001105 IIC_iMOVsi,
1106 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001107 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
1108 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001109 bits<5> imm5;
1110 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001111}
Evan Cheng10043e22007-01-19 07:51:42 +00001112
David Goodwine85169c2009-06-25 22:49:55 +00001113// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +00001114def tLSLrr : // A8.6.89
1115 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1116 IIC_iMOVsr,
1117 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001118 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001119
David Goodwine85169c2009-06-25 22:49:55 +00001120// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001121def tLSRri : // A8.6.90
Owen Andersonc4030382011-08-08 20:42:17 +00001122 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001123 IIC_iMOVsi,
1124 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001125 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1126 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001127 bits<5> imm5;
1128 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001129}
Evan Cheng10043e22007-01-19 07:51:42 +00001130
David Goodwine85169c2009-06-25 22:49:55 +00001131// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +00001132def tLSRrr : // A8.6.91
1133 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1134 IIC_iMOVsr,
1135 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001136 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001137
Bill Wendling22db3132010-11-21 11:49:36 +00001138// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001139let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001140def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001141 "mov", "\t$Rd, $imm8",
1142 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001143 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001144 // A8.6.96
1145 bits<3> Rd;
1146 bits<8> imm8;
1147 let Inst{10-8} = Rd;
1148 let Inst{7-0} = imm8;
1149}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001150// Because we have an explicit tMOVSr below, we need an alias to handle
1151// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001152def : tInstAlias <"movs $Rdn, $imm",
1153 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001154
Jim Grosbach4def7042011-07-01 17:14:11 +00001155// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001156
Craig Topperc50d64b2014-11-26 00:46:26 +00001157let hasSideEffects = 0 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001158def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001159 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001160 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001161 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001162 // A8.6.97
1163 bits<4> Rd;
1164 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001165 let Inst{7} = Rd{3};
1166 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001167 let Inst{2-0} = Rd{2-0};
1168}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001169let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001170def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001171 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001172 // A8.6.97
1173 bits<3> Rd;
1174 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001175 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001176 let Inst{5-3} = Rm;
1177 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001178}
Craig Topperc50d64b2014-11-26 00:46:26 +00001179} // hasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001180
Bill Wendling9c258942010-12-01 02:36:55 +00001181// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001182let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001183def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001184 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1185 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1186 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1187 T1DataProcessing<0b1101> {
1188 bits<3> Rd;
1189 bits<3> Rn;
1190 let Inst{5-3} = Rn;
1191 let Inst{2-0} = Rd;
1192 let AsmMatchConverter = "cvtThumbMultiply";
1193}
1194
Jim Grosbach6caa5572011-08-22 18:04:24 +00001195def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1196 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001197
Bill Wendling490240a2010-12-01 01:20:15 +00001198// Move inverse register
1199def tMVN : // A8.6.107
1200 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1201 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001202 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001203
Bill Wendling22db3132010-11-21 11:49:36 +00001204// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001205let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001206def tORR : // A8.6.114
1207 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1208 IIC_iBITr,
1209 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001210 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001211
Bill Wendling22db3132010-11-21 11:49:36 +00001212// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001213def tREV : // A8.6.134
1214 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1215 IIC_iUNAr,
1216 "rev", "\t$Rd, $Rm",
1217 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001218 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001219
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001220def tREV16 : // A8.6.135
1221 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1222 IIC_iUNAr,
1223 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001224 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001225 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001226
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001227def tREVSH : // A8.6.136
1228 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1229 IIC_iUNAr,
1230 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001231 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001232 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001233
Bill Wendling4915f562010-12-01 00:48:44 +00001234// Rotate right register
1235def tROR : // A8.6.139
1236 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1237 IIC_iMOVsr,
1238 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001239 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1240 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001241
Bill Wendling4915f562010-12-01 00:48:44 +00001242// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001243def tRSB : // A8.6.141
1244 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1245 IIC_iALUi,
1246 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001247 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001248
David Goodwine85169c2009-06-25 22:49:55 +00001249// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001250let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001251def tSBC : // A8.6.151
1252 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1253 IIC_iALUr,
1254 "sbc", "\t$Rdn, $Rm",
Artyom Skrobov92c06532017-03-22 23:35:51 +00001255 []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001256 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001257
David Goodwine85169c2009-06-25 22:49:55 +00001258// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001259def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001260 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001261 IIC_iALUi,
1262 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001263 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1264 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001265 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001266 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001267}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001268
Bill Wendling4915f562010-12-01 00:48:44 +00001269def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001270 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1271 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001272 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001273 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1274 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001275
Sanne Wouda2409c642017-03-21 14:59:17 +00001276def : tInstSubst<"add${s}${p} $rd, $rn, $imm",
1277 (tSUBi3 tGPR:$rd, s_cc_out:$s, tGPR:$rn, mod_imm1_7_neg:$imm, pred:$p)>;
1278
1279
1280def : tInstSubst<"add${s}${p} $rdn, $imm",
1281 (tSUBi8 tGPR:$rdn, s_cc_out:$s, mod_imm8_255_neg:$imm, pred:$p)>;
1282
1283
Bill Wendling490240a2010-12-01 01:20:15 +00001284// Subtract register
1285def tSUBrr : // A8.6.212
1286 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1287 IIC_iALUr,
1288 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001289 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1290 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001291
Artyom Skrobov92c06532017-03-22 23:35:51 +00001292/// Similar to the above except these set the 's' bit so the
1293/// instruction modifies the CPSR register.
1294///
1295/// These opcodes will be converted to the real non-S opcodes by
1296/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1297let hasPostISelHook = 1, Defs = [CPSR] in {
1298 def tSBCS : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1299 2, IIC_iALUr,
1300 [(set tGPR:$Rdn, CPSR, (ARMsube tGPR:$Rn, tGPR:$Rm,
1301 CPSR))]>,
1302 Requires<[IsThumb1Only]>,
1303 Sched<[WriteALU]>;
1304
1305 def tSUBSi3 : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
1306 2, IIC_iALUi,
1307 [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rm,
1308 imm0_7:$imm3))]>,
1309 Requires<[IsThumb1Only]>,
1310 Sched<[WriteALU]>;
1311
1312 def tSUBSi8 : tPseudoInst<(outs tGPR:$Rdn), (ins tGPR:$Rn, imm0_255:$imm8),
1313 2, IIC_iALUi,
1314 [(set tGPR:$Rdn, CPSR, (ARMsubc tGPR:$Rn,
1315 imm8_255:$imm8))]>,
1316 Requires<[IsThumb1Only]>,
1317 Sched<[WriteALU]>;
1318
1319 def tSUBSrr : tPseudoInst<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1320 2, IIC_iALUr,
1321 [(set tGPR:$Rd, CPSR, (ARMsubc tGPR:$Rn,
1322 tGPR:$Rm))]>,
1323 Requires<[IsThumb1Only]>,
1324 Sched<[WriteALU]>;
1325}
1326
Bill Wendling490240a2010-12-01 01:20:15 +00001327// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001328def tSXTB : // A8.6.222
1329 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1330 IIC_iUNAr,
1331 "sxtb", "\t$Rd, $Rm",
1332 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001333 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1334 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001335
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001336// Sign-extend short
1337def tSXTH : // A8.6.224
1338 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1339 IIC_iUNAr,
1340 "sxth", "\t$Rd, $Rm",
1341 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001342 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1343 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001344
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001345// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001346let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001347def tTST : // A8.6.230
1348 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1349 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001350 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1351 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001352
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001353// A8.8.247 UDF - Undefined (Encoding T1)
Saleem Abdulrasool2bd12622014-05-22 04:46:46 +00001354def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8",
1355 [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 {
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001356 bits<8> imm8;
1357 let Inst{15-12} = 0b1101;
1358 let Inst{11-8} = 0b1110;
1359 let Inst{7-0} = imm8;
1360}
1361
Saleem Abdulrasool075d2e32016-10-27 16:59:22 +00001362def t__brkdiv0 : TI<(outs), (ins), IIC_Br, "__brkdiv0",
1363 [(int_arm_undefined 249)]>, Encoding16,
1364 Requires<[IsThumb, IsWindows]> {
1365 let Inst = 0xdef9;
1366 let isTerminator = 1;
1367}
1368
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001369// Zero-extend byte
1370def tUXTB : // A8.6.262
1371 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1372 IIC_iUNAr,
1373 "uxtb", "\t$Rd, $Rm",
1374 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001375 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1376 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001377
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001378// Zero-extend short
1379def tUXTH : // A8.6.264
1380 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1381 IIC_iUNAr,
1382 "uxth", "\t$Rd, $Rm",
1383 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001384 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001385
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001386// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001387// Expanded after instruction selection into a branch sequence.
1388let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001389 def tMOVCCr_pseudo :
Tim Northover42180442013-08-22 09:57:11 +00001390 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p),
1391 NoItinerary,
1392 [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001393
1394// tLEApcrel - Load a pc-relative address into a register without offending the
1395// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001396
1397def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001398 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001399 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001400 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001401 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001402 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001403 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001404 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001405}
Evan Cheng10043e22007-01-19 07:51:42 +00001406
Craig Topperc50d64b2014-11-26 00:46:26 +00001407let hasSideEffects = 0, isReMaterializable = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001408def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001409 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001410
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001411let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001412def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
Tim Northover4998a472015-05-13 20:28:38 +00001413 (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001414 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001415
James Molloy70a3d6d2016-11-01 13:37:41 +00001416// Thumb-1 doesn't have the TBB or TBH instructions, but we can synthesize them
1417// and make use of the same compressed jump table format as Thumb-2.
1418let Size = 2 in {
1419def tTBB_JT : tPseudoInst<(outs),
1420 (ins tGPR:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
1421 Sched<[WriteBr]>;
1422
1423def tTBH_JT : tPseudoInst<(outs),
1424 (ins tGPR:$base, tGPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>,
1425 Sched<[WriteBr]>;
1426}
1427
Evan Cheng10043e22007-01-19 07:51:42 +00001428//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001429// TLS Instructions
1430//
1431
1432// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001433// This is a pseudo inst so that we can get the encoding right,
1434// complete with fixup for the aeabi_read_tp function.
1435let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001436def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001437 [(set R0, ARMthread_pointer)]>,
1438 Sched<[WriteBr]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001439
Bill Wendling9c258942010-12-01 02:36:55 +00001440//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001441// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001442//
Bill Wendling9c258942010-12-01 02:36:55 +00001443
1444// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1445// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1446// from some other function to get here, and we're using the stack frame for the
1447// containing function to save/restore registers, we can't keep anything live in
1448// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001449// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001450// registers except for our own input by listing the relevant registers in
1451// Defs. By doing so, we also cause the prologue/epilogue code to actively
1452// preserve all of the callee-saved resgisters, which is exactly what we want.
1453// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001454let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001455 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1456 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001457def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001458 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001459 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001460
Evan Cheng68132d82011-12-20 18:26:50 +00001461// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001462let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001463 Defs = [ R7, LR, SP ] in
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001464def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001465 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001466 Pseudo, NoItinerary, "", "",
1467 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Saleem Abdulrasool1632fe12016-03-10 16:26:37 +00001468 Requires<[IsThumb,IsNotWindows]>;
1469
1470let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
1471 Defs = [ R11, LR, SP ] in
1472def tInt_WIN_eh_sjlj_longjmp
1473 : XI<(outs), (ins GPR:$src, GPR:$scratch), AddrModeNone, 0, IndexModeNone,
1474 Pseudo, NoItinerary, "", "", [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1475 Requires<[IsThumb,IsWindows]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001476
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001477//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001478// Non-Instruction Patterns
1479//
1480
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001481// Comparisons
1482def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1483 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1484def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1485 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1486
Louis Gerbargefdcf232014-05-12 19:53:52 +00001487// Bswap 16 with load/store
Louis Gerbargefdcf232014-05-12 19:53:52 +00001488def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)),
1489 (tREV16 (tLDRHi t_addrmode_is2:$addr))>;
John Brawn68acdcb2015-08-13 10:48:22 +00001490def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rr:$addr)), (i32 16)),
1491 (tREV16 (tLDRHr t_addrmode_rr:$addr))>;
Louis Gerbargefdcf232014-05-12 19:53:52 +00001492def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1493 t_addrmode_is2:$addr),
1494 (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001495def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1496 t_addrmode_rr:$addr),
1497 (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rr:$addr)>;
Louis Gerbargefdcf232014-05-12 19:53:52 +00001498
Tim Northoverdfe2156c2013-11-25 14:40:57 +00001499// ConstantPool
David Goodwine5b969f2009-07-27 19:59:26 +00001500def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001501
Tim Northover72360d22013-12-02 10:35:41 +00001502// GlobalAddress
Tim Northover1328c1a2014-01-13 14:19:17 +00001503def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr),
Tim Northover72360d22013-12-02 10:35:41 +00001504 IIC_iLoadiALU,
Tim Northover1328c1a2014-01-13 14:19:17 +00001505 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001506 (ARMWrapperPIC tglobaladdr:$addr))]>,
1507 Requires<[IsThumb, DontUseMovt]>;
1508
Tim Northover1328c1a2014-01-13 14:19:17 +00001509def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src),
1510 IIC_iLoad_i,
1511 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001512 (ARMWrapper tglobaladdr:$src))]>,
1513 Requires<[IsThumb, DontUseMovt]>;
1514
Tim Northoverbd41cf82016-01-07 09:03:03 +00001515// TLS globals
1516def : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr),
1517 (tLDRLIT_ga_pcrel tglobaltlsaddr:$addr)>,
1518 Requires<[IsThumb, DontUseMovt]>;
1519def : Pat<(ARMWrapper tglobaltlsaddr:$addr),
1520 (tLDRLIT_ga_abs tglobaltlsaddr:$addr)>,
1521 Requires<[IsThumb, DontUseMovt]>;
1522
Tim Northover72360d22013-12-02 10:35:41 +00001523
Evan Cheng0701c5a2007-01-27 02:29:45 +00001524// JumpTable
Tim Northover4998a472015-05-13 20:28:38 +00001525def : T1Pat<(ARMWrapperJT tjumptable:$dst),
1526 (tLEApcrelJT tjumptable:$dst)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001527
Evan Cheng10043e22007-01-19 07:51:42 +00001528// Direct calls
Tim Northoverb5ece522016-05-10 19:17:47 +00001529def : T1Pat<(ARMcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001530 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001531
Evan Cheng10043e22007-01-19 07:51:42 +00001532// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001533def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1534 (tLDRBi t_addrmode_is1:$addr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001535def : T1Pat<(zextloadi1 t_addrmode_rr:$addr),
1536 (tLDRBr t_addrmode_rr:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001537
Renato Golinb9887ef2015-02-25 14:41:06 +00001538// extload from the stack -> word load from the stack, as it avoids having to
1539// materialize the base in a separate register. This only works when a word
1540// load puts the byte/halfword value in the same place in the register that the
1541// byte/halfword load would, i.e. when little-endian.
1542def : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1543 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1544def : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1545 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1546def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1547 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1548
Evan Chengd02d75c2007-01-26 19:13:16 +00001549// extload -> zextload
John Brawn68acdcb2015-08-13 10:48:22 +00001550def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1551def : T1Pat<(extloadi1 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>;
1552def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1553def : T1Pat<(extloadi8 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>;
1554def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
1555def : T1Pat<(extloadi16 t_addrmode_rr:$addr), (tLDRHr t_addrmode_rr:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001556
James Molloyb3326df2016-07-15 08:03:56 +00001557// post-inc loads and stores
1558
1559// post-inc LDR -> LDM r0!, {r1}. The way operands are layed out in LDMs is
1560// different to how ISel expects them for a post-inc load, so use a pseudo
1561// and expand it just after ISel.
Matthias Braun856548a2017-01-20 18:30:28 +00001562let usesCustomInserter = 1, mayLoad =1,
James Molloyb3326df2016-07-15 08:03:56 +00001563 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in
1564 def tLDR_postidx: tPseudoInst<(outs rGPR:$Rt, rGPR:$Rn_wb),
1565 (ins rGPR:$Rn, pred:$p),
1566 4, IIC_iStore_ru,
1567 []>;
1568
1569// post-inc STR -> STM r0!, {r1}. The layout of this (because it doesn't def
1570// multiple registers) is the same in ISel as MachineInstr, so there's no need
1571// for a pseudo.
1572def : T1Pat<(post_store rGPR:$Rt, rGPR:$Rn, 4),
1573 (tSTMIA_UPD rGPR:$Rn, rGPR:$Rt)>;
1574
Evan Cheng6da267d2009-08-28 00:31:43 +00001575// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001576// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001577def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1578 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1579 Requires<[IsThumb, IsThumb1Only, HasV6]>;
John Brawn68acdcb2015-08-13 10:48:22 +00001580def : T1Pat<(sextloadi8 t_addrmode_rr:$addr),
1581 (tSXTB (tLDRBr t_addrmode_rr:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001582 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001583def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1584 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1585 Requires<[IsThumb, IsThumb1Only, HasV6]>;
John Brawn68acdcb2015-08-13 10:48:22 +00001586def : T1Pat<(sextloadi16 t_addrmode_rr:$addr),
1587 (tSXTH (tLDRHr t_addrmode_rr:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001588 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001589
Bill Wendling1171e9e2010-12-15 00:58:57 +00001590def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1591 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001592def : T1Pat<(sextloadi8 t_addrmode_rr:$addr),
1593 (tASRri (tLSLri (tLDRBr t_addrmode_rr:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001594def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1595 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001596def : T1Pat<(sextloadi16 t_addrmode_rr:$addr),
1597 (tASRri (tLSLri (tLDRHr t_addrmode_rr:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001598
Eli Friedmanba912e02011-09-15 22:18:49 +00001599def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001600 (tLDRBi t_addrmode_is1:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001601def : T1Pat<(atomic_load_8 t_addrmode_rr:$src),
1602 (tLDRBr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001603def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001604 (tLDRHi t_addrmode_is2:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001605def : T1Pat<(atomic_load_16 t_addrmode_rr:$src),
1606 (tLDRHr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001607def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001608 (tLDRi t_addrmode_is4:$src)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001609def : T1Pat<(atomic_load_32 t_addrmode_rr:$src),
1610 (tLDRr t_addrmode_rr:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001611def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1612 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001613def : T1Pat<(atomic_store_8 t_addrmode_rr:$ptr, tGPR:$val),
1614 (tSTRBr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001615def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1616 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001617def : T1Pat<(atomic_store_16 t_addrmode_rr:$ptr, tGPR:$val),
1618 (tSTRHr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001619def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1620 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
John Brawn68acdcb2015-08-13 10:48:22 +00001621def : T1Pat<(atomic_store_32 t_addrmode_rr:$ptr, tGPR:$val),
1622 (tSTRr tGPR:$val, t_addrmode_rr:$ptr)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001623
Evan Cheng10043e22007-01-19 07:51:42 +00001624// Large immediate handling.
1625
1626// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001627def : T1Pat<(i32 thumb_immshifted:$src),
1628 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1629 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001630
Evan Chengeab9ca72009-06-27 02:26:13 +00001631def : T1Pat<(i32 imm0_255_comp:$src),
Artyom Skrobov94fb0bb2017-03-10 13:21:12 +00001632 (tMVN (tMOVi8 (imm_not_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001633
James Molloy65b6be12016-06-14 13:33:07 +00001634def : T1Pat<(i32 imm256_510:$src),
James Molloyb1013832016-06-07 13:10:14 +00001635 (tADDi8 (tMOVi8 255),
James Molloy65b6be12016-06-14 13:33:07 +00001636 (thumb_imm256_510_addend imm:$src))>;
James Molloyb1013832016-06-07 13:10:14 +00001637
Evan Cheng207b2462009-11-06 23:52:48 +00001638// Pseudo instruction that combines ldr from constpool and add pc. This should
1639// be expanded into two instructions late to allow if-conversion and
1640// scheduling.
1641let isReMaterializable = 1 in
1642def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001643 NoItinerary,
Evan Cheng207b2462009-11-06 23:52:48 +00001644 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1645 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001646 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001647
1648// Pseudo-instruction for merged POP and return.
1649// FIXME: remove when we have a way to marking a MI with these properties.
1650let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1651 hasExtraDefRegAllocReq = 1 in
1652def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001653 2, IIC_iPop_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001654 (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001655
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001656// Indirect branch using "mov pc, $Rm"
1657let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001658 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001659 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001660 (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001661}
Jim Grosbach25977222011-08-19 23:24:36 +00001662
1663
1664// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1665// encoding is available on ARMv6K, but we don't differentiate that finely.
Sjoerd Meijer9da258d2016-06-03 13:19:43 +00001666def : InstAlias<"nop", (tMOVr R8, R8, 14, 0), 0>, Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001667
1668
1669// For round-trip assembly/disassembly, we have to handle a CPS instruction
1670// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerbde91762012-06-02 10:20:22 +00001671// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbach08a47802011-09-20 00:10:37 +00001672// nothing).
1673def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1674def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbach561e4e12011-12-13 20:23:22 +00001675
1676// "neg" is and alias for "rsb rd, rn, #0"
1677def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1678 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1679
Jim Grosbachad66de12012-04-11 00:15:16 +00001680
1681// Implied destination operand forms for shifts.
1682def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1683 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1684def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1685 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1686def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1687 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
Renato Golin3f126132016-05-12 21:22:31 +00001688
1689// Pseudo instruction ldr Rt, =immediate
1690def tLDRConstPool
1691 : tAsmPseudo<"ldr${p} $Rt, $immediate",
1692 (ins tGPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>;