blob: 40414da3ca81b2f2acbf896a823a354910a31c3c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000021
Jim Grosbach46dd4132011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000024 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32);
Jim Grosbach46dd4132011-08-17 21:51:27 +000025}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Andersonc4030382011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc4030382011-08-08 20:42:17 +000033}
34
Evan Cheng10043e22007-01-19 07:51:42 +000035def imm_comp_XFORM : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N),
37 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000038}]>;
39
Evan Cheng10043e22007-01-19 07:51:42 +000040def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000041 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000042}], imm_neg_XFORM>;
43
Evan Cheng10043e22007-01-19 07:51:42 +000044def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000045 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000046}]>;
47
Eric Christophera98cd222011-04-28 05:49:04 +000048def imm8_255 : ImmLeaf<i32, [{
49 return Imm >= 8 && Imm < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000050}]>;
51def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000052 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000053 return Val >= 8 && Val < 256;
54}], imm_neg_XFORM>;
55
Bill Wendling9c258942010-12-01 02:36:55 +000056// Break imm's up into two pieces: an immediate + a left shift. This uses
57// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
58// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000059def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000060 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000061}]>;
62
63def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000064 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000065 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000066}]>;
67
68def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000069 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000070 return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000071}]>;
72
Evan Chengb1852592009-11-19 06:57:41 +000073// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000074def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
75def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000076 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000077 let ParserMatchClass = t_imm0_1020s4_asmoperand;
78 let OperandType = "OPERAND_IMMEDIATE";
79}
80
81def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
82def t_imm0_508s4 : Operand<i32> {
83 let PrintMethod = "printThumbS4ImmOperand";
84 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +000085 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +000086}
Jim Grosbach930f2f62012-04-05 20:57:13 +000087// Alias use only, so no printer is necessary.
88def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
89def t_imm0_508s4_neg : Operand<i32> {
90 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
91 let OperandType = "OPERAND_IMMEDIATE";
92}
Evan Chengb1852592009-11-19 06:57:41 +000093
Evan Cheng10043e22007-01-19 07:51:42 +000094// Define Thumb specific addressing modes.
95
Mihai Popad36cbaa2013-07-03 09:21:44 +000096// unsigned 8-bit, 2-scaled memory offset
97class OperandUnsignedOffset_b8s2 : AsmOperandClass {
98 let Name = "UnsignedOffset_b8s2";
99 let PredicateMethod = "isUnsignedOffset<8, 2>";
100}
101
102def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2;
103
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000104// thumb style PC relative operand. signed, 8 bits magnitude,
105// two bits shift. can be represented as either [pc, #imm], #imm,
106// or relocatable expression...
107def ThumbMemPC : AsmOperandClass {
108 let Name = "ThumbMemPC";
109}
110
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000111let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000112def t_brtarget : Operand<OtherVT> {
113 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000114 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000115}
116
Mihai Popad36cbaa2013-07-03 09:21:44 +0000117// ADR instruction labels.
118def t_adrlabel : Operand<i32> {
119 let EncoderMethod = "getThumbAdrLabelOpValue";
120 let PrintMethod = "printAdrLabelOperand<2>";
121 let ParserMatchClass = UnsignedOffset_b8s2;
122}
123
Jim Grosbach78485ad2010-12-10 17:13:40 +0000124def t_bcctarget : Operand<i32> {
125 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000126 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000127}
128
Jim Grosbach529c7e82010-12-09 19:01:46 +0000129def t_cbtarget : Operand<i32> {
Jim Grosbach62b68112010-12-09 19:04:53 +0000130 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000131 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000132}
133
Jim Grosbach9e199462010-12-06 23:57:07 +0000134def t_bltarget : Operand<i32> {
135 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000136 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000137}
138
Bill Wendling3392bfc2010-12-09 00:39:08 +0000139def t_blxtarget : Operand<i32> {
140 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc4030382011-08-08 20:42:17 +0000141 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000142}
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000143
144// t_addrmode_pc := <label> => pc + imm8 * 4
145//
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000146def t_addrmode_pc : MemOperand {
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000147 let EncoderMethod = "getAddrModePCOpValue";
148 let DecoderMethod = "DecodeThumbAddrModePC";
149 let PrintMethod = "printThumbLdrLabelOperand";
150 let ParserMatchClass = ThumbMemPC;
151}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000152}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000153
Evan Cheng10043e22007-01-19 07:51:42 +0000154// t_addrmode_rr := reg + reg
155//
Jim Grosbachd3595712011-08-03 23:50:40 +0000156def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000157def t_addrmode_rr : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000158 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000159 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000160 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000161 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000162 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000163 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000164}
165
Bill Wendling092a7bd2010-12-14 03:36:38 +0000166// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000167//
Jim Grosbache9380702011-08-19 16:52:32 +0000168// We use separate scaled versions because the Select* functions need
169// to explicitly check for a matching constant and return false here so that
170// the reg+imm forms will match instead. This is a horrible way to do that,
171// as it forces tight coupling between the methods, but it's how selectiondag
172// currently works.
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000173def t_addrmode_rrs1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000174 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
175 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
176 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000177 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000178 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000179 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000180}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000181def t_addrmode_rrs2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000182 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
183 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000184 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000185 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000186 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000187 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000188}
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000189def t_addrmode_rrs4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000190 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
191 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000192 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000193 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000194 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000195 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000196}
Evan Chengc0b73662007-01-23 22:59:13 +0000197
Bill Wendling092a7bd2010-12-14 03:36:38 +0000198// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000199//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000200def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000201def t_addrmode_is4 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000202 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
203 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000204 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000205 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000206 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000207 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000208}
209
210// t_addrmode_is2 := reg + imm5 * 2
211//
Jim Grosbach26d35872011-08-19 18:55:51 +0000212def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000213def t_addrmode_is2 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000214 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
215 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000216 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000217 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000218 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000219 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000220}
221
222// t_addrmode_is1 := reg + imm5
223//
Jim Grosbacha32c7532011-08-19 18:49:59 +0000224def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000225def t_addrmode_is1 : MemOperand,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000226 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
227 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000228 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000229 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c7532011-08-19 18:49:59 +0000230 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000231 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000232}
233
234// t_addrmode_sp := sp + imm8 * 4
235//
Jim Grosbach505be7592011-08-23 18:39:41 +0000236// FIXME: This really shouldn't have an explicit SP operand at all. It should
237// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000238def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Ahmed Bougacha273a9b42015-04-07 20:31:16 +0000239def t_addrmode_sp : MemOperand,
Evan Cheng10043e22007-01-19 07:51:42 +0000240 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000241 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000242 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000243 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000244 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000245 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000246}
247
248//===----------------------------------------------------------------------===//
249// Miscellaneous Instructions.
250//
251
Jim Grosbach45fceea2010-02-22 23:10:38 +0000252// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
253// from removing one half of the matched pairs. That breaks PEI, which assumes
254// these will always be in pairs, and asserts if it finds otherwise. Better way?
255let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000256def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000257 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
258 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
259 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000260
Jim Grosbach669f1d02009-03-27 23:06:27 +0000261def tADJCALLSTACKDOWN :
Bill Wendling49a2e232010-11-19 22:02:18 +0000262 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
263 [(ARMcallseq_start imm:$amt)]>,
264 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000265}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000266
Jim Grosbach23b729e2011-08-17 23:08:57 +0000267class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000268 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000269 let Inst{9-8} = 0b11;
270 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000271}
272
Saleem Abdulrasool7e7c2f92014-04-25 17:24:24 +0000273def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm",
274 [(int_arm_hint imm0_15:$imm)]>,
Richard Barton87dacc32013-10-18 14:09:49 +0000275 T1SystemEncoding<0x00>,
276 Requires<[IsThumb, HasV6M]> {
277 bits<4> imm;
278 let Inst{7-4} = imm;
279}
Johnny Chen90adefc2010-02-25 03:28:51 +0000280
Richard Barton87dacc32013-10-18 14:09:49 +0000281class tHintAlias<string Asm, dag Result> : tInstAlias<Asm, Result> {
282 let Predicates = [IsThumb, HasV6M];
283}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000284
Richard Barton87dacc32013-10-18 14:09:49 +0000285def : tHintAlias<"nop$p", (tHINT 0, pred:$p)>; // A8.6.110
286def : tHintAlias<"yield$p", (tHINT 1, pred:$p)>; // A8.6.410
287def : tHintAlias<"wfe$p", (tHINT 2, pred:$p)>; // A8.6.408
288def : tHintAlias<"wfi$p", (tHINT 3, pred:$p)>; // A8.6.409
289def : tHintAlias<"sev$p", (tHINT 4, pred:$p)>; // A8.6.157
290def : tInstAlias<"sevl$p", (tHINT 5, pred:$p)> {
291 let Predicates = [IsThumb2, HasV8];
292}
Joey Goulyad98f162013-10-01 12:39:11 +0000293
Jim Grosbach23b729e2011-08-17 23:08:57 +0000294// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000295// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000296def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
297 []>,
298 T1Encoding<0b101111> {
299 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000300 // A8.6.22
301 bits<8> val;
302 let Inst{7-0} = val;
303}
Saleem Abdulrasool70187552013-12-23 17:23:58 +0000304// default immediate for breakpoint mnemonic
305def : InstAlias<"bkpt", (tBKPT 0)>, Requires<[IsThumb]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000306
Richard Barton8d519fe2013-09-05 14:14:19 +0000307def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val",
308 []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> {
309 let Inst{9-6} = 0b1010;
310 bits<6> val;
311 let Inst{5-0} = val;
312}
313
Jim Grosbach39f93882011-07-22 17:52:23 +0000314def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
Keith Walker10457172014-08-05 15:11:59 +0000315 []>, T1Encoding<0b101101>, Requires<[IsNotMClass]>, Deprecated<HasV8Ops> {
Jim Grosbach39f93882011-07-22 17:52:23 +0000316 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000317 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000318 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000319 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000320 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000321 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000322}
323
Johnny Chen44908a52010-03-02 18:14:57 +0000324// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000325def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000326 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000327 T1Misc<0b0110011> {
328 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000329 bit imod;
330 bits<3> iflags;
331
332 let Inst{4} = imod;
333 let Inst{3} = 0;
334 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000335 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000336}
Johnny Chen44908a52010-03-02 18:14:57 +0000337
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000338// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000339let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000340def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000341 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000342 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000343 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000344 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000345 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000346 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000347}
Evan Cheng10043e22007-01-19 07:51:42 +0000348
Bill Wendlinga82fb712010-11-19 22:37:33 +0000349// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000350// FIXME: This should not be marked as having side effects, and it should be
351// rematerializable. Clearing the side effect bit causes miscompilations,
352// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000353def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
354 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000355 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000356 // A6.2 & A8.6.8
357 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000358 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000359 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000360 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000361 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000362}
363
Tim Northover23075cc2014-10-20 21:28:41 +0000364// Thumb1 frame lowering is rather fragile, we hope to be able to use
365// tADDrSPi, but we may need to insert a sequence that clobbers CPSR.
366def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset),
367 NoItinerary, []>,
368 Requires<[IsThumb, IsThumb1Only]> {
369 let Defs = [CPSR];
370}
371
Bill Wendlinga82fb712010-11-19 22:37:33 +0000372// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000373def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
374 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000375 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000376 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000377 bits<7> imm;
378 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000379 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000380}
Evan Chengb566ab72009-06-25 01:05:06 +0000381
Bill Wendlinga82fb712010-11-19 22:37:33 +0000382// SUB sp, sp, #<imm7>
383// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000384def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
385 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000386 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000387 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000388 bits<7> imm;
389 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000390 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000391}
Evan Chengb972e562009-08-07 00:34:42 +0000392
Jim Grosbach930f2f62012-04-05 20:57:13 +0000393def : tInstAlias<"add${p} sp, $imm",
394 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
395def : tInstAlias<"add${p} sp, sp, $imm",
396 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
397
Jim Grosbach4b701af2011-08-24 21:42:27 +0000398// Can optionally specify SP as a three operand instruction.
399def : tInstAlias<"add${p} sp, sp, $imm",
400 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
401def : tInstAlias<"sub${p} sp, sp, $imm",
402 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
403
Bill Wendlinga82fb712010-11-19 22:37:33 +0000404// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000405def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
406 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000407 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000408 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000409 bits<4> Rdn;
410 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000411 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000412 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000413 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000414}
Evan Chengb972e562009-08-07 00:34:42 +0000415
Bill Wendlinga82fb712010-11-19 22:37:33 +0000416// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000417def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
418 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000419 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000420 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000421 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000422 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000423 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000424 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000426}
Evan Chengb972e562009-08-07 00:34:42 +0000427
Evan Cheng10043e22007-01-19 07:51:42 +0000428//===----------------------------------------------------------------------===//
429// Control Flow Instructions.
430//
431
Bob Wilson73789b82009-10-28 18:26:41 +0000432// Indirect branches
433let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000434 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000435 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000436 // A6.2.3 & A8.6.25
437 bits<4> Rm;
438 let Inst{6-3} = Rm;
439 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000440 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000441 }
Bob Wilson73789b82009-10-28 18:26:41 +0000442}
443
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000444let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000445 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000446 [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000447
448 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000449 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000450 2, IIC_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000451 (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000452}
453
Bill Wendling9c258942010-12-01 02:36:55 +0000454// All calls clobber the non-callee saved registers. SP is marked as a use to
455// prevent stack-pointer assignments that appear immediately before calls from
456// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000457let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000458 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000459 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000460 def tBL : TIx2<0b11110, 0b11, 1,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000461 (outs), (ins pred:$p, t_bltarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000462 "bl${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000463 [(ARMtcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000464 Requires<[IsThumb]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000465 bits<24> func;
466 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000467 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000468 let Inst{13} = func{22};
469 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000470 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000471 }
Evan Cheng175bd142009-07-29 21:26:42 +0000472
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000473 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000474 def tBLXi : TIx2<0b11110, 0b11, 0,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000475 (outs), (ins pred:$p, t_blxtarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000476 "blx${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000477 [(ARMcall tglobaladdr:$func)]>,
Keith Walker10457172014-08-05 15:11:59 +0000478 Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000479 bits<24> func;
480 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000481 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000482 let Inst{13} = func{22};
483 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000484 let Inst{10-1} = func{10-1};
485 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000486 }
Evan Cheng175bd142009-07-29 21:26:42 +0000487
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000488 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000489 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000490 "blx${p}\t$func",
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000491 [(ARMtcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000492 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000493 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000494 bits<4> func;
495 let Inst{6-3} = func;
496 let Inst{2-0} = 0b000;
497 }
Evan Cheng175bd142009-07-29 21:26:42 +0000498
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000499 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000500 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000501 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000502 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000503 Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000504}
505
Bill Wendling9c258942010-12-01 02:36:55 +0000506let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
507 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000508 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
509 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000510 T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> {
Jim Grosbache119da12010-12-10 18:21:33 +0000511 bits<11> target;
512 let Inst{10-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000513 let AsmMatchConverter = "cvtThumbBranches";
514 }
Evan Cheng10043e22007-01-19 07:51:42 +0000515
Evan Cheng863736b2007-01-30 01:13:37 +0000516 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000517 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
518 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000519 let Defs = [LR] in
Owen Anderson64d53622011-07-18 18:50:52 +0000520 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000521 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>,
522 Sched<[WriteBrTbl]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000523
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000524 def tBR_JTr : tPseudoInst<(outs),
Tim Northover4998a472015-05-13 20:28:38 +0000525 (ins tGPR:$target, i32imm:$jt),
Owen Anderson651b2302011-07-13 23:22:26 +0000526 0, IIC_Br,
Tim Northover4998a472015-05-13 20:28:38 +0000527 [(ARMbrjt tGPR:$target, tjumptable:$jt)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000528 Sched<[WriteBrTbl]> {
Tim Northovera603c402015-05-31 19:22:07 +0000529 let Size = 2;
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000530 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000531 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000532}
533
Evan Chengaa3b8012007-07-05 07:13:32 +0000534// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000535// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000536let isBranch = 1, isTerminator = 1 in
Jim Grosbach78485ad2010-12-10 17:13:40 +0000537 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000538 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000539 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000540 T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000541 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000542 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000543 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000544 let Inst{7-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000545 let AsmMatchConverter = "cvtThumbBranches";
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000546}
Evan Cheng10043e22007-01-19 07:51:42 +0000547
Mihai Popad36cbaa2013-07-03 09:21:44 +0000548
Jim Grosbach166cd882011-07-08 20:13:35 +0000549// Tail calls
550let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000551 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000552 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000553 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000554 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000555 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000556 Requires<[IsThumb]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000557 }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000558 // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls
559 // on MachO), so it's in ARMInstrThumb2.td.
560 // Non-MachO version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000561 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000562 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000563 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000564 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000565 (tB t_brtarget:$dst, pred:$p)>,
Tim Northoverd6a729b2014-01-06 14:28:05 +0000566 Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000567 }
568}
569
570
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000571// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000572// A8.6.16 B: Encoding T1
573// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000574let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000575def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000576 "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000577 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000578 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000579 let Inst{11-8} = 0b1111;
580 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000581}
582
Bill Wendling811c9362010-11-30 07:44:32 +0000583// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000584let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000585def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000586 "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> {
Bill Wendling3acd0272010-11-21 10:55:23 +0000587 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000588}
589
Evan Cheng10043e22007-01-19 07:51:42 +0000590//===----------------------------------------------------------------------===//
591// Load Store Instructions.
592//
593
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000594// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000595let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000596multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
597 Operand AddrMode_r, Operand AddrMode_i,
598 AddrMode am, InstrItinClass itin_r,
599 InstrItinClass itin_i, string asm,
600 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000601 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000602 T1pILdStEncode<reg_opc,
603 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
604 am, itin_r, asm, "\t$Rt, $addr",
605 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000606 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000607 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
608 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
609 am, itin_i, asm, "\t$Rt, $addr",
610 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
611}
612// Stores: reg/reg and reg/imm5
613multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
614 Operand AddrMode_r, Operand AddrMode_i,
615 AddrMode am, InstrItinClass itin_r,
616 InstrItinClass itin_i, string asm,
617 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000618 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000619 T1pILdStEncode<reg_opc,
620 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
621 am, itin_r, asm, "\t$Rt, $addr",
622 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000623 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000624 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
625 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
626 am, itin_i, asm, "\t$Rt, $addr",
627 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
628}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000629
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000630// A8.6.57 & A8.6.60
631defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
632 t_addrmode_is4, AddrModeT1_4,
633 IIC_iLoad_r, IIC_iLoad_i, "ldr",
634 UnOpFrag<(load node:$Src)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000635
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000636// A8.6.64 & A8.6.61
637defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
638 t_addrmode_is1, AddrModeT1_1,
639 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
640 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000641
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000642// A8.6.76 & A8.6.73
643defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
644 t_addrmode_is2, AddrModeT1_2,
645 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
646 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000647
Evan Cheng0794c6a2009-07-11 07:08:13 +0000648let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000649def tLDRSB : // A8.6.80
Owen Anderson3157f2e2011-08-15 19:00:06 +0000650 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000651 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000652 "ldrsb", "\t$Rt, $addr",
653 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000654
Evan Cheng0794c6a2009-07-11 07:08:13 +0000655let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000656def tLDRSH : // A8.6.84
Owen Anderson3157f2e2011-08-15 19:00:06 +0000657 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000658 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000659 "ldrsh", "\t$Rt, $addr",
660 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000661
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000662let canFoldAsLoad = 1 in
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000663def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendling6217ecd2010-12-15 23:31:24 +0000664 "ldr", "\t$Rt, $addr",
665 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000666 T1LdStSP<{1,?,?}> {
667 bits<3> Rt;
668 bits<8> addr;
669 let Inst{10-8} = Rt;
670 let Inst{7-0} = addr;
671}
Evan Cheng1526ba52007-01-24 08:53:17 +0000672
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000673let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling8a6449c2010-12-08 01:57:09 +0000674def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000675 "ldr", "\t$Rt, $addr",
Bill Wendling05632cb2010-11-30 23:54:45 +0000676 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
677 T1Encoding<{0,1,0,0,1,?}> {
678 // A6.2 & A8.6.59
679 bits<3> Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000680 bits<8> addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000681 let Inst{10-8} = Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000682 let Inst{7-0} = addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000683}
Evan Chengee2763f2007-03-19 07:20:03 +0000684
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000685// A8.6.194 & A8.6.192
686defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
687 t_addrmode_is4, AddrModeT1_4,
688 IIC_iStore_r, IIC_iStore_i, "str",
689 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000690
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000691// A8.6.197 & A8.6.195
692defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
693 t_addrmode_is1, AddrModeT1_1,
694 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
695 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000696
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000697// A8.6.207 & A8.6.205
698defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000699 t_addrmode_is2, AddrModeT1_2,
700 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
701 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000702
Evan Cheng10043e22007-01-19 07:51:42 +0000703
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000704def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000705 "str", "\t$Rt, $addr",
706 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000707 T1LdStSP<{0,?,?}> {
708 bits<3> Rt;
709 bits<8> addr;
710 let Inst{10-8} = Rt;
711 let Inst{7-0} = addr;
712}
Evan Chengec13f8262007-02-07 00:06:56 +0000713
Evan Cheng10043e22007-01-19 07:51:42 +0000714//===----------------------------------------------------------------------===//
715// Load / store multiple Instructions.
716//
717
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000718// These require base address to be written back or one of the loaded regs.
Craig Topperc50d64b2014-11-26 00:46:26 +0000719let hasSideEffects = 0 in {
Bill Wendling705ec772010-11-13 10:57:02 +0000720
721let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000722def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
723 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
724 bits<3> Rn;
725 bits<8> regs;
726 let Inst{10-8} = Rn;
727 let Inst{7-0} = regs;
728}
Bill Wendling705ec772010-11-13 10:57:02 +0000729
Jim Grosbache364ad52011-08-23 17:41:15 +0000730// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000731// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000732// list.
733def tLDMIA_UPD :
734 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
735 "$Rn = $wb", IIC_iLoad_mu>,
736 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
737 let Size = 2;
738 let OutOperandList = (outs GPR:$wb);
739 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
740 let Pattern = [];
741 let isCodeGenOnly = 1;
742 let isPseudo = 1;
743 list<Predicate> Predicates = [IsThumb];
744}
745
746// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000747let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000748def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
749 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
750 AddrModeNone, 2, IIC_iStore_mu,
751 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000752 T1Encoding<{1,1,0,0,0,?}> {
753 bits<3> Rn;
754 bits<8> regs;
755 let Inst{10-8} = Rn;
756 let Inst{7-0} = regs;
757}
Owen Andersonb7456232011-05-11 17:00:48 +0000758
Craig Topperc50d64b2014-11-26 00:46:26 +0000759} // hasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000760
Jim Grosbach90103cc2011-08-18 21:50:53 +0000761def : InstAlias<"ldm${p} $Rn!, $regs",
762 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
763 Requires<[IsThumb, IsThumb1Only]>;
764
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000765let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000766def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000767 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000768 "pop${p}\t$regs", []>,
769 T1Misc<{1,1,0,?,?,?,?}> {
770 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000771 let Inst{8} = regs{15};
772 let Inst{7-0} = regs{7-0};
773}
Evan Chengcc9ca352009-08-11 21:11:32 +0000774
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000775let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000776def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000777 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000778 "push${p}\t$regs", []>,
779 T1Misc<{0,1,0,?,?,?,?}> {
780 bits<16> regs;
781 let Inst{8} = regs{14};
782 let Inst{7-0} = regs{7-0};
783}
Evan Cheng10043e22007-01-19 07:51:42 +0000784
785//===----------------------------------------------------------------------===//
786// Arithmetic Instructions.
787//
788
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000789// Helper classes for encoding T1pI patterns:
790class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
791 string opc, string asm, list<dag> pattern>
792 : T1pI<oops, iops, itin, opc, asm, pattern>,
793 T1DataProcessing<opA> {
794 bits<3> Rm;
795 bits<3> Rn;
796 let Inst{5-3} = Rm;
797 let Inst{2-0} = Rn;
798}
799class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
800 string opc, string asm, list<dag> pattern>
801 : T1pI<oops, iops, itin, opc, asm, pattern>,
802 T1Misc<opA> {
803 bits<3> Rm;
804 bits<3> Rd;
805 let Inst{5-3} = Rm;
806 let Inst{2-0} = Rd;
807}
808
Bill Wendling490240a2010-12-01 01:20:15 +0000809// Helper classes for encoding T1sI patterns:
810class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
811 string opc, string asm, list<dag> pattern>
812 : T1sI<oops, iops, itin, opc, asm, pattern>,
813 T1DataProcessing<opA> {
814 bits<3> Rd;
815 bits<3> Rn;
816 let Inst{5-3} = Rn;
817 let Inst{2-0} = Rd;
818}
819class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
820 string opc, string asm, list<dag> pattern>
821 : T1sI<oops, iops, itin, opc, asm, pattern>,
822 T1General<opA> {
823 bits<3> Rm;
824 bits<3> Rn;
825 bits<3> Rd;
826 let Inst{8-6} = Rm;
827 let Inst{5-3} = Rn;
828 let Inst{2-0} = Rd;
829}
830class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : T1sI<oops, iops, itin, opc, asm, pattern>,
833 T1General<opA> {
834 bits<3> Rd;
835 bits<3> Rm;
836 let Inst{5-3} = Rm;
837 let Inst{2-0} = Rd;
838}
839
840// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000841class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
842 string opc, string asm, list<dag> pattern>
843 : T1sIt<oops, iops, itin, opc, asm, pattern>,
844 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000845 bits<3> Rdn;
846 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000847 let Inst{5-3} = Rm;
848 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000849}
Bill Wendling4915f562010-12-01 00:48:44 +0000850class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
851 string opc, string asm, list<dag> pattern>
852 : T1sIt<oops, iops, itin, opc, asm, pattern>,
853 T1General<opA> {
854 bits<3> Rdn;
855 bits<8> imm8;
856 let Inst{10-8} = Rdn;
857 let Inst{7-0} = imm8;
858}
859
860// Add with carry register
861let isCommutable = 1, Uses = [CPSR] in
862def tADC : // A8.6.2
863 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
864 "adc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000865 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000866
David Goodwine85169c2009-06-25 22:49:55 +0000867// Add immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000868def tADDi3 : // A8.6.4 T1
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000869 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000870 IIC_iALUi,
Bill Wendling490240a2010-12-01 01:20:15 +0000871 "add", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000872 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
873 Sched<[WriteALU]> {
Bill Wendlingfe1de032010-11-20 01:00:29 +0000874 bits<3> imm3;
875 let Inst{8-6} = imm3;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000876}
Evan Cheng10043e22007-01-19 07:51:42 +0000877
Bill Wendling4915f562010-12-01 00:48:44 +0000878def tADDi8 : // A8.6.4 T2
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000879 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
880 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +0000881 "add", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000882 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
883 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000884
David Goodwine85169c2009-06-25 22:49:55 +0000885// Add register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000886let isCommutable = 1 in
Bill Wendling490240a2010-12-01 01:20:15 +0000887def tADDrr : // A8.6.6 T1
888 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
889 IIC_iALUr,
890 "add", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000891 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000892
Craig Topperc50d64b2014-11-26 00:46:26 +0000893let hasSideEffects = 0 in
Bill Wendling7c646b92010-12-01 01:32:02 +0000894def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
895 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000896 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000897 // A8.6.6 T2
Bill Wendling7c646b92010-12-01 01:32:02 +0000898 bits<4> Rdn;
899 bits<4> Rm;
900 let Inst{7} = Rdn{3};
901 let Inst{6-3} = Rm;
902 let Inst{2-0} = Rdn{2-0};
Bill Wendling284326b2010-11-20 01:18:47 +0000903}
Evan Cheng10043e22007-01-19 07:51:42 +0000904
Bill Wendling284326b2010-11-20 01:18:47 +0000905// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000906let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000907def tAND : // A8.6.12
908 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
909 IIC_iBITr,
910 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000911 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000912
David Goodwine85169c2009-06-25 22:49:55 +0000913// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000914def tASRri : // A8.6.14
Owen Andersonc4030382011-08-08 20:42:17 +0000915 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000916 IIC_iMOVsi,
917 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000918 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
919 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000920 bits<5> imm5;
921 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +0000922}
Evan Cheng10043e22007-01-19 07:51:42 +0000923
David Goodwine85169c2009-06-25 22:49:55 +0000924// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +0000925def tASRrr : // A8.6.15
926 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
927 IIC_iMOVsr,
928 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000929 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000930
David Goodwine85169c2009-06-25 22:49:55 +0000931// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +0000932def tBIC : // A8.6.20
933 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
934 IIC_iBITr,
935 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000936 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
937 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000938
David Goodwine85169c2009-06-25 22:49:55 +0000939// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +0000940let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +0000941//FIXME: Disable CMN, as CCodes are backwards from compare expectations
942// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +0000943//def tCMN : // A8.6.33
944// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
945// IIC_iCMPr,
946// "cmn", "\t$lhs, $rhs",
947// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000948
949def tCMNz : // A8.6.33
950 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
951 IIC_iCMPr,
952 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000953 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000954
955} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000956
David Goodwine85169c2009-06-25 22:49:55 +0000957// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +0000958let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +0000959def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +0000960 "cmp", "\t$Rn, $imm8",
961 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000962 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +0000963 // A8.6.35
964 bits<3> Rn;
965 bits<8> imm8;
966 let Inst{10-8} = Rn;
967 let Inst{7-0} = imm8;
968}
969
David Goodwine85169c2009-06-25 22:49:55 +0000970// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000971def tCMPr : // A8.6.36 T1
972 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
973 IIC_iCMPr,
974 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000975 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000976
Bill Wendling775899e2010-11-29 00:18:15 +0000977def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
978 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000979 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +0000980 // A8.6.36 T2
981 bits<4> Rm;
982 bits<4> Rn;
983 let Inst{7} = Rn{3};
984 let Inst{6-3} = Rm;
985 let Inst{2-0} = Rn{2-0};
986}
Bill Wendlingc31de252010-11-20 22:52:33 +0000987} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000988
Evan Cheng10043e22007-01-19 07:51:42 +0000989
David Goodwine85169c2009-06-25 22:49:55 +0000990// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000991let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000992def tEOR : // A8.6.45
993 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
994 IIC_iBITr,
995 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000996 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000997
David Goodwine85169c2009-06-25 22:49:55 +0000998// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000999def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +00001000 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001001 IIC_iMOVsi,
1002 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001003 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
1004 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001005 bits<5> imm5;
1006 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001007}
Evan Cheng10043e22007-01-19 07:51:42 +00001008
David Goodwine85169c2009-06-25 22:49:55 +00001009// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +00001010def tLSLrr : // A8.6.89
1011 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1012 IIC_iMOVsr,
1013 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001014 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001015
David Goodwine85169c2009-06-25 22:49:55 +00001016// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001017def tLSRri : // A8.6.90
Owen Andersonc4030382011-08-08 20:42:17 +00001018 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001019 IIC_iMOVsi,
1020 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001021 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1022 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001023 bits<5> imm5;
1024 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001025}
Evan Cheng10043e22007-01-19 07:51:42 +00001026
David Goodwine85169c2009-06-25 22:49:55 +00001027// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +00001028def tLSRrr : // A8.6.91
1029 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1030 IIC_iMOVsr,
1031 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001032 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001033
Bill Wendling22db3132010-11-21 11:49:36 +00001034// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001035let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001036def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001037 "mov", "\t$Rd, $imm8",
1038 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001039 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001040 // A8.6.96
1041 bits<3> Rd;
1042 bits<8> imm8;
1043 let Inst{10-8} = Rd;
1044 let Inst{7-0} = imm8;
1045}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001046// Because we have an explicit tMOVSr below, we need an alias to handle
1047// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001048def : tInstAlias <"movs $Rdn, $imm",
1049 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001050
Jim Grosbach4def7042011-07-01 17:14:11 +00001051// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001052
Craig Topperc50d64b2014-11-26 00:46:26 +00001053let hasSideEffects = 0 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001054def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001055 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001056 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001057 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001058 // A8.6.97
1059 bits<4> Rd;
1060 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001061 let Inst{7} = Rd{3};
1062 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001063 let Inst{2-0} = Rd{2-0};
1064}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001065let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001066def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001067 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001068 // A8.6.97
1069 bits<3> Rd;
1070 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001071 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001072 let Inst{5-3} = Rm;
1073 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001074}
Craig Topperc50d64b2014-11-26 00:46:26 +00001075} // hasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001076
Bill Wendling9c258942010-12-01 02:36:55 +00001077// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001078let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001079def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001080 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1081 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1082 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1083 T1DataProcessing<0b1101> {
1084 bits<3> Rd;
1085 bits<3> Rn;
1086 let Inst{5-3} = Rn;
1087 let Inst{2-0} = Rd;
1088 let AsmMatchConverter = "cvtThumbMultiply";
1089}
1090
Jim Grosbach6caa5572011-08-22 18:04:24 +00001091def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1092 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001093
Bill Wendling490240a2010-12-01 01:20:15 +00001094// Move inverse register
1095def tMVN : // A8.6.107
1096 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1097 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001098 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001099
Bill Wendling22db3132010-11-21 11:49:36 +00001100// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001101let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001102def tORR : // A8.6.114
1103 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1104 IIC_iBITr,
1105 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001106 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001107
Bill Wendling22db3132010-11-21 11:49:36 +00001108// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001109def tREV : // A8.6.134
1110 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1111 IIC_iUNAr,
1112 "rev", "\t$Rd, $Rm",
1113 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001114 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001115
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001116def tREV16 : // A8.6.135
1117 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1118 IIC_iUNAr,
1119 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001120 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001121 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001122
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001123def tREVSH : // A8.6.136
1124 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1125 IIC_iUNAr,
1126 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001127 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001128 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001129
Bill Wendling4915f562010-12-01 00:48:44 +00001130// Rotate right register
1131def tROR : // A8.6.139
1132 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1133 IIC_iMOVsr,
1134 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001135 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1136 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001137
Bill Wendling4915f562010-12-01 00:48:44 +00001138// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001139def tRSB : // A8.6.141
1140 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1141 IIC_iALUi,
1142 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001143 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001144
David Goodwine85169c2009-06-25 22:49:55 +00001145// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001146let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001147def tSBC : // A8.6.151
1148 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1149 IIC_iALUr,
1150 "sbc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001151 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>,
1152 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001153
David Goodwine85169c2009-06-25 22:49:55 +00001154// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001155def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001156 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001157 IIC_iALUi,
1158 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001159 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1160 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001161 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001162 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001163}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001164
Bill Wendling4915f562010-12-01 00:48:44 +00001165def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001166 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1167 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001168 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001169 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1170 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001171
Bill Wendling490240a2010-12-01 01:20:15 +00001172// Subtract register
1173def tSUBrr : // A8.6.212
1174 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1175 IIC_iALUr,
1176 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001177 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1178 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001179
Bill Wendling490240a2010-12-01 01:20:15 +00001180// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001181def tSXTB : // A8.6.222
1182 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1183 IIC_iUNAr,
1184 "sxtb", "\t$Rd, $Rm",
1185 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001186 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1187 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001188
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001189// Sign-extend short
1190def tSXTH : // A8.6.224
1191 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1192 IIC_iUNAr,
1193 "sxth", "\t$Rd, $Rm",
1194 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001195 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1196 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001197
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001198// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001199let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001200def tTST : // A8.6.230
1201 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1202 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001203 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1204 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001205
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001206// A8.8.247 UDF - Undefined (Encoding T1)
Saleem Abdulrasool2bd12622014-05-22 04:46:46 +00001207def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8",
1208 [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 {
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001209 bits<8> imm8;
1210 let Inst{15-12} = 0b1101;
1211 let Inst{11-8} = 0b1110;
1212 let Inst{7-0} = imm8;
1213}
1214
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001215// Zero-extend byte
1216def tUXTB : // A8.6.262
1217 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1218 IIC_iUNAr,
1219 "uxtb", "\t$Rd, $Rm",
1220 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001221 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1222 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001223
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001224// Zero-extend short
1225def tUXTH : // A8.6.264
1226 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1227 IIC_iUNAr,
1228 "uxth", "\t$Rd, $Rm",
1229 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001230 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001231
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001232// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001233// Expanded after instruction selection into a branch sequence.
1234let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001235 def tMOVCCr_pseudo :
Tim Northover42180442013-08-22 09:57:11 +00001236 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p),
1237 NoItinerary,
1238 [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001239
1240// tLEApcrel - Load a pc-relative address into a register without offending the
1241// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001242
1243def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001244 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001245 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001246 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001247 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001248 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001249 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001250 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001251}
Evan Cheng10043e22007-01-19 07:51:42 +00001252
Craig Topperc50d64b2014-11-26 00:46:26 +00001253let hasSideEffects = 0, isReMaterializable = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001254def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001255 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001256
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001257let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001258def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
Tim Northover4998a472015-05-13 20:28:38 +00001259 (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001260 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001261
Evan Cheng10043e22007-01-19 07:51:42 +00001262//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001263// TLS Instructions
1264//
1265
1266// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001267// This is a pseudo inst so that we can get the encoding right,
1268// complete with fixup for the aeabi_read_tp function.
1269let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001270def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001271 [(set R0, ARMthread_pointer)]>,
1272 Sched<[WriteBr]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001273
Bill Wendling9c258942010-12-01 02:36:55 +00001274//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001275// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001276//
Bill Wendling9c258942010-12-01 02:36:55 +00001277
1278// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1279// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1280// from some other function to get here, and we're using the stack frame for the
1281// containing function to save/restore registers, we can't keep anything live in
1282// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001283// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001284// registers except for our own input by listing the relevant registers in
1285// Defs. By doing so, we also cause the prologue/epilogue code to actively
1286// preserve all of the callee-saved resgisters, which is exactly what we want.
1287// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001288let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001289 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1290 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001291def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001292 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001293 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001294
Evan Cheng68132d82011-12-20 18:26:50 +00001295// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001296let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001297 Defs = [ R7, LR, SP ] in
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001298def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001299 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001300 Pseudo, NoItinerary, "", "",
1301 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Tim Northovere2c33712014-12-11 18:49:37 +00001302 Requires<[IsThumb]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001303
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001304//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001305// Non-Instruction Patterns
1306//
1307
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001308// Comparisons
1309def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1310 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1311def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1312 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1313
Evan Cheng61671c82009-07-10 02:09:04 +00001314// Add with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001315def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1316 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1317def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng01de9852009-08-20 17:01:04 +00001318 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwine5b969f2009-07-27 19:59:26 +00001319def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1320 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001321
1322// Subtract with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001323def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1324 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1325def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1326 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1327def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1328 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001329
Louis Gerbargefdcf232014-05-12 19:53:52 +00001330// Bswap 16 with load/store
1331def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rrs2:$addr)), (i32 16)),
1332 (tREV16 (tLDRHr t_addrmode_rrs2:$addr))>;
1333def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)),
1334 (tREV16 (tLDRHi t_addrmode_is2:$addr))>;
1335def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1336 t_addrmode_rrs2:$addr),
1337 (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rrs2:$addr)>;
1338def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1339 t_addrmode_is2:$addr),
1340 (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>;
1341
Tim Northoverdfe2156c2013-11-25 14:40:57 +00001342// ConstantPool
David Goodwine5b969f2009-07-27 19:59:26 +00001343def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001344
Tim Northover72360d22013-12-02 10:35:41 +00001345// GlobalAddress
Tim Northover1328c1a2014-01-13 14:19:17 +00001346def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr),
Tim Northover72360d22013-12-02 10:35:41 +00001347 IIC_iLoadiALU,
Tim Northover1328c1a2014-01-13 14:19:17 +00001348 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001349 (ARMWrapperPIC tglobaladdr:$addr))]>,
1350 Requires<[IsThumb, DontUseMovt]>;
1351
Tim Northover1328c1a2014-01-13 14:19:17 +00001352def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src),
1353 IIC_iLoad_i,
1354 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001355 (ARMWrapper tglobaladdr:$src))]>,
1356 Requires<[IsThumb, DontUseMovt]>;
1357
1358
Evan Cheng0701c5a2007-01-27 02:29:45 +00001359// JumpTable
Tim Northover4998a472015-05-13 20:28:38 +00001360def : T1Pat<(ARMWrapperJT tjumptable:$dst),
1361 (tLEApcrelJT tjumptable:$dst)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001362
Evan Cheng10043e22007-01-19 07:51:42 +00001363// Direct calls
Evan Cheng175bd142009-07-29 21:26:42 +00001364def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001365 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001366
1367def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Tim Northover2a417b92014-08-06 11:13:14 +00001368 Requires<[IsThumb, HasV5T, IsNotMClass]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001369
1370// Indirect calls to ARM routines
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001371def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001372 Requires<[IsThumb, HasV5T]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001373
1374// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001375def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1376 (tLDRBr t_addrmode_rrs1:$addr)>;
1377def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1378 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001379
Renato Golinb9887ef2015-02-25 14:41:06 +00001380// extload from the stack -> word load from the stack, as it avoids having to
1381// materialize the base in a separate register. This only works when a word
1382// load puts the byte/halfword value in the same place in the register that the
1383// byte/halfword load would, i.e. when little-endian.
1384def : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1385 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1386def : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1387 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1388def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1389 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1390
Evan Chengd02d75c2007-01-26 19:13:16 +00001391// extload -> zextload
Bill Wendling092a7bd2010-12-14 03:36:38 +00001392def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1393def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1394def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1395def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1396def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1397def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001398
Evan Cheng6da267d2009-08-28 00:31:43 +00001399// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001400// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001401def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1402 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1403 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001404def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1405 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001406 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001407def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1408 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1409 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001410def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1411 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001412 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001413
Bill Wendling092a7bd2010-12-14 03:36:38 +00001414def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1415 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001416def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1417 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1418def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1419 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1420def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1421 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001422
Eli Friedmanba912e02011-09-15 22:18:49 +00001423def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001424 (tLDRBi t_addrmode_is1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001425def : T1Pat<(atomic_load_8 t_addrmode_rrs1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001426 (tLDRBr t_addrmode_rrs1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001427def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001428 (tLDRHi t_addrmode_is2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001429def : T1Pat<(atomic_load_16 t_addrmode_rrs2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001430 (tLDRHr t_addrmode_rrs2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001431def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001432 (tLDRi t_addrmode_is4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001433def : T1Pat<(atomic_load_32 t_addrmode_rrs4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001434 (tLDRr t_addrmode_rrs4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001435def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1436 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
1437def : T1Pat<(atomic_store_8 t_addrmode_rrs1:$ptr, tGPR:$val),
1438 (tSTRBr tGPR:$val, t_addrmode_rrs1:$ptr)>;
1439def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1440 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
1441def : T1Pat<(atomic_store_16 t_addrmode_rrs2:$ptr, tGPR:$val),
1442 (tSTRHr tGPR:$val, t_addrmode_rrs2:$ptr)>;
1443def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1444 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
1445def : T1Pat<(atomic_store_32 t_addrmode_rrs4:$ptr, tGPR:$val),
1446 (tSTRr tGPR:$val, t_addrmode_rrs4:$ptr)>;
1447
Evan Cheng10043e22007-01-19 07:51:42 +00001448// Large immediate handling.
1449
1450// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001451def : T1Pat<(i32 thumb_immshifted:$src),
1452 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1453 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001454
Evan Chengeab9ca72009-06-27 02:26:13 +00001455def : T1Pat<(i32 imm0_255_comp:$src),
1456 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001457
1458// Pseudo instruction that combines ldr from constpool and add pc. This should
1459// be expanded into two instructions late to allow if-conversion and
1460// scheduling.
1461let isReMaterializable = 1 in
1462def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001463 NoItinerary,
Evan Cheng207b2462009-11-06 23:52:48 +00001464 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1465 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001466 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001467
1468// Pseudo-instruction for merged POP and return.
1469// FIXME: remove when we have a way to marking a MI with these properties.
1470let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1471 hasExtraDefRegAllocReq = 1 in
1472def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001473 2, IIC_iPop_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001474 (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001475
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001476// Indirect branch using "mov pc, $Rm"
1477let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001478 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001479 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001480 (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001481}
Jim Grosbach25977222011-08-19 23:24:36 +00001482
1483
1484// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1485// encoding is available on ARMv6K, but we don't differentiate that finely.
1486def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001487
1488
1489// For round-trip assembly/disassembly, we have to handle a CPS instruction
1490// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerbde91762012-06-02 10:20:22 +00001491// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbach08a47802011-09-20 00:10:37 +00001492// nothing).
1493def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1494def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbach561e4e12011-12-13 20:23:22 +00001495
1496// "neg" is and alias for "rsb rd, rn, #0"
1497def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1498 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1499
Jim Grosbachad66de12012-04-11 00:15:16 +00001500
1501// Implied destination operand forms for shifts.
1502def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1503 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1504def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1505 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1506def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1507 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;