blob: d3dc0e58daa130e3819dbb797ac52347f3376a87 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.h - R600 Instruction Info Interface -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for R600InstrInfo
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_R600_R600INSTRINFO_H
16#define LLVM_LIB_TARGET_R600_R600INSTRINFO_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUInstrInfo.h"
19#include "R600Defines.h"
20#include "R600RegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include <map>
22
23namespace llvm {
24
25 class AMDGPUTargetMachine;
26 class DFAPacketizer;
27 class ScheduleDAG;
28 class MachineFunction;
29 class MachineInstr;
30 class MachineInstrBuilder;
31
32 class R600InstrInfo : public AMDGPUInstrInfo {
33 private:
34 const R600RegisterInfo RI;
35
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000036 std::vector<std::pair<int, unsigned> >
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000037 ExtractSrcs(MachineInstr *MI, const DenseMap<unsigned, unsigned> &PV, unsigned &ConstCount) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard880a80a2014-06-17 16:53:14 +000039
40 MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
41 MachineBasicBlock::iterator I,
42 unsigned ValueReg, unsigned Address,
43 unsigned OffsetReg,
44 unsigned AddrChan) const;
45
46 MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
47 MachineBasicBlock::iterator I,
48 unsigned ValueReg, unsigned Address,
49 unsigned OffsetReg,
50 unsigned AddrChan) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000051 public:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000052 enum BankSwizzle {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000053 ALU_VEC_012_SCL_210 = 0,
54 ALU_VEC_021_SCL_122,
55 ALU_VEC_120_SCL_212,
56 ALU_VEC_102_SCL_221,
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000057 ALU_VEC_201,
58 ALU_VEC_210
59 };
60
Tom Stellard2e59a452014-06-13 01:32:00 +000061 explicit R600InstrInfo(const AMDGPUSubtarget &st);
Tom Stellard75aadc22012-12-11 21:25:42 +000062
Craig Topper5656db42014-04-29 07:57:24 +000063 const R600RegisterInfo &getRegisterInfo() const override;
64 void copyPhysReg(MachineBasicBlock &MBB,
65 MachineBasicBlock::iterator MI, DebugLoc DL,
66 unsigned DestReg, unsigned SrcReg,
67 bool KillSrc) const override;
Tom Stellardcd6b0a62013-11-22 00:41:08 +000068 bool isLegalToSplitMBBAt(MachineBasicBlock &MBB,
Craig Topper5656db42014-04-29 07:57:24 +000069 MachineBasicBlock::iterator MBBI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000070
71 bool isTrig(const MachineInstr &MI) const;
72 bool isPlaceHolderOpcode(unsigned opcode) const;
73 bool isReductionOp(unsigned opcode) const;
74 bool isCubeOp(unsigned opcode) const;
75
76 /// \returns true if this \p Opcode represents an ALU instruction.
77 bool isALUInstr(unsigned Opcode) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000078 bool hasInstrModifiers(unsigned Opcode) const;
79 bool isLDSInstr(unsigned Opcode) const;
Tom Stellard8f9fc202013-11-15 00:12:45 +000080 bool isLDSNoRetInstr(unsigned Opcode) const;
81 bool isLDSRetInstr(unsigned Opcode) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000082
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000083 /// \returns true if this \p Opcode represents an ALU instruction or an
84 /// instruction that will be lowered in ExpandSpecialInstrs Pass.
85 bool canBeConsideredALU(const MachineInstr *MI) const;
86
Vincent Lejeune076c0b22013-04-30 00:14:17 +000087 bool isTransOnly(unsigned Opcode) const;
88 bool isTransOnly(const MachineInstr *MI) const;
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +000089 bool isVectorOnly(unsigned Opcode) const;
90 bool isVectorOnly(const MachineInstr *MI) const;
Tom Stellard676c16d2013-08-16 01:11:51 +000091 bool isExport(unsigned Opcode) const;
Vincent Lejeune076c0b22013-04-30 00:14:17 +000092
Vincent Lejeunec2991642013-04-30 00:13:39 +000093 bool usesVertexCache(unsigned Opcode) const;
94 bool usesVertexCache(const MachineInstr *MI) const;
95 bool usesTextureCache(unsigned Opcode) const;
96 bool usesTextureCache(const MachineInstr *MI) const;
97
Tom Stellardce540332013-06-28 15:46:59 +000098 bool mustBeLastInClause(unsigned Opcode) const;
Tom Stellard26a3b672013-10-22 18:19:10 +000099 bool usesAddressRegister(MachineInstr *MI) const;
100 bool definesAddressRegister(MachineInstr *MI) const;
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000101 bool readsLDSSrcReg(const MachineInstr *MI) const;
Tom Stellardce540332013-06-28 15:46:59 +0000102
Tom Stellard84021442013-07-23 01:48:24 +0000103 /// \returns The operand index for the given source number. Legal values
104 /// for SrcNum are 0, 1, and 2.
105 int getSrcIdx(unsigned Opcode, unsigned SrcNum) const;
106 /// \returns The operand Index for the Sel operand given an index to one
107 /// of the instruction's src operands.
108 int getSelIdx(unsigned Opcode, unsigned SrcIdx) const;
109
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000110 /// \returns a pair for each src of an ALU instructions.
111 /// The first member of a pair is the register id.
112 /// If register is ALU_CONST, second member is SEL.
113 /// If register is ALU_LITERAL, second member is IMM.
114 /// Otherwise, second member value is undefined.
115 SmallVector<std::pair<MachineOperand *, int64_t>, 3>
116 getSrcs(MachineInstr *MI) const;
117
Vincent Lejeune77a83522013-06-29 19:32:43 +0000118 unsigned isLegalUpTo(
119 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
120 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
121 const std::vector<std::pair<int, unsigned> > &TransSrcs,
122 R600InstrInfo::BankSwizzle TransSwz) const;
123
124 bool FindSwizzleForVectorSlot(
125 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
126 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
127 const std::vector<std::pair<int, unsigned> > &TransSrcs,
128 R600InstrInfo::BankSwizzle TransSwz) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000129
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000130 /// Given the order VEC_012 < VEC_021 < VEC_120 < VEC_102 < VEC_201 < VEC_210
131 /// returns true and the first (in lexical order) BankSwizzle affectation
132 /// starting from the one already provided in the Instruction Group MIs that
133 /// fits Read Port limitations in BS if available. Otherwise returns false
134 /// and undefined content in BS.
Vincent Lejeune77a83522013-06-29 19:32:43 +0000135 /// isLastAluTrans should be set if the last Alu of MIs will be executed on
136 /// Trans ALU. In this case, ValidTSwizzle returns the BankSwizzle value to
137 /// apply to the last instruction.
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000138 /// PV holds GPR to PV registers in the Instruction Group MIs.
139 bool fitsReadPortLimitations(const std::vector<MachineInstr *> &MIs,
140 const DenseMap<unsigned, unsigned> &PV,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000141 std::vector<BankSwizzle> &BS,
142 bool isLastAluTrans) const;
143
144 /// An instruction group can only access 2 channel pair (either [XY] or [ZW])
145 /// from KCache bank on R700+. This function check if MI set in input meet
146 /// this limitations
147 bool fitsConstReadLimitations(const std::vector<MachineInstr *> &) const;
148 /// Same but using const index set instead of MI set.
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000149 bool fitsConstReadLimitations(const std::vector<unsigned>&) const;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000150
Alp Tokercb402912014-01-24 17:20:08 +0000151 /// \brief Vector instructions are instructions that must fill all
Tom Stellard75aadc22012-12-11 21:25:42 +0000152 /// instruction slots within an instruction group.
153 bool isVector(const MachineInstr &MI) const;
154
Craig Topper5656db42014-04-29 07:57:24 +0000155 bool isMov(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Eric Christopher143f02c2014-10-09 01:59:35 +0000157 DFAPacketizer *
158 CreateTargetScheduleState(const TargetSubtargetInfo &) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000159
Craig Topper5656db42014-04-29 07:57:24 +0000160 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
162 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
Craig Topper5656db42014-04-29 07:57:24 +0000163 SmallVectorImpl<MachineOperand> &Cond, bool AllowModify) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000164
Craig Topper5656db42014-04-29 07:57:24 +0000165 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, const SmallVectorImpl<MachineOperand> &Cond, DebugLoc DL) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000166
Craig Topper5656db42014-04-29 07:57:24 +0000167 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000168
Craig Topper5656db42014-04-29 07:57:24 +0000169 bool isPredicated(const MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
Craig Topper5656db42014-04-29 07:57:24 +0000171 bool isPredicable(MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
173 bool
174 isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
Craig Topper5656db42014-04-29 07:57:24 +0000175 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
177 bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
178 unsigned ExtraPredCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000179 const BranchProbability &Probability) const override ;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
181 bool
182 isProfitableToIfCvt(MachineBasicBlock &TMBB,
183 unsigned NumTCycles, unsigned ExtraTCycles,
184 MachineBasicBlock &FMBB,
185 unsigned NumFCycles, unsigned ExtraFCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000186 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000187
188 bool DefinesPredicate(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000189 std::vector<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
191 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
Craig Topper5656db42014-04-29 07:57:24 +0000192 const SmallVectorImpl<MachineOperand> &Pred2) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000193
194 bool isProfitableToUnpredicate(MachineBasicBlock &TMBB,
Craig Topper5656db42014-04-29 07:57:24 +0000195 MachineBasicBlock &FMBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
197 bool PredicateInstruction(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000198 const SmallVectorImpl<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000199
Craig Topper5656db42014-04-29 07:57:24 +0000200 unsigned int getPredicationCost(const MachineInstr *) const override;
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +0000201
Tom Stellard75aadc22012-12-11 21:25:42 +0000202 unsigned int getInstrLatency(const InstrItineraryData *ItinData,
203 const MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000204 unsigned *PredCost = nullptr) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000205
Craig Topper5656db42014-04-29 07:57:24 +0000206 int getInstrLatency(const InstrItineraryData *ItinData,
207 SDNode *Node) const override { return 1;}
Tom Stellard75aadc22012-12-11 21:25:42 +0000208
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000209 bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
Tom Stellard880a80a2014-06-17 16:53:14 +0000210
Tom Stellard81d871d2013-11-13 23:36:50 +0000211 /// \brief Reserve the registers that may be accesed using indirect addressing.
212 void reserveIndirectRegisters(BitVector &Reserved,
213 const MachineFunction &MF) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000214
Craig Topper5656db42014-04-29 07:57:24 +0000215 unsigned calculateIndirectAddress(unsigned RegIndex,
216 unsigned Channel) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000217
Craig Topper5656db42014-04-29 07:57:24 +0000218 const TargetRegisterClass *getIndirectAddrRegClass() const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000219
Craig Topper5656db42014-04-29 07:57:24 +0000220 MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
221 MachineBasicBlock::iterator I,
222 unsigned ValueReg, unsigned Address,
223 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000224
Craig Topper5656db42014-04-29 07:57:24 +0000225 MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
226 MachineBasicBlock::iterator I,
227 unsigned ValueReg, unsigned Address,
228 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000229
Vincent Lejeune80031d9f2013-04-03 16:49:34 +0000230 unsigned getMaxAlusPerClause() const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000231
232 ///buildDefaultInstruction - This function returns a MachineInstr with
233 /// all the instruction modifiers initialized to their default values.
Tom Stellard75aadc22012-12-11 21:25:42 +0000234 /// You can use this function to avoid manually specifying each instruction
235 /// modifier operand when building a new instruction.
236 ///
237 /// \returns a MachineInstr with all the instruction modifiers initialized
238 /// to their default values.
239 MachineInstrBuilder buildDefaultInstruction(MachineBasicBlock &MBB,
240 MachineBasicBlock::iterator I,
241 unsigned Opcode,
242 unsigned DstReg,
243 unsigned Src0Reg,
244 unsigned Src1Reg = 0) const;
245
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000246 MachineInstr *buildSlotOfVectorInstruction(MachineBasicBlock &MBB,
247 MachineInstr *MI,
248 unsigned Slot,
249 unsigned DstReg) const;
250
Tom Stellard75aadc22012-12-11 21:25:42 +0000251 MachineInstr *buildMovImm(MachineBasicBlock &BB,
252 MachineBasicBlock::iterator I,
253 unsigned DstReg,
254 uint64_t Imm) const;
255
Tom Stellard26a3b672013-10-22 18:19:10 +0000256 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
257 MachineBasicBlock::iterator I,
Craig Topper5656db42014-04-29 07:57:24 +0000258 unsigned DstReg, unsigned SrcReg) const override;
Tom Stellard26a3b672013-10-22 18:19:10 +0000259
Tom Stellard75aadc22012-12-11 21:25:42 +0000260 /// \brief Get the index of Op in the MachineInstr.
261 ///
262 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000263 int getOperandIdx(const MachineInstr &MI, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000264
265 /// \brief Get the index of \p Op for the given Opcode.
266 ///
267 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000268 int getOperandIdx(unsigned Opcode, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000269
270 /// \brief Helper function for setting instruction flag values.
Tom Stellard02661d92013-06-25 21:22:18 +0000271 void setImmOperand(MachineInstr *MI, unsigned Op, int64_t Imm) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000272
273 /// \returns true if this instruction has an operand for storing target flags.
274 bool hasFlagOperand(const MachineInstr &MI) const;
275
276 ///\brief Add one of the MO_FLAG* flags to the specified \p Operand.
277 void addFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
278
279 ///\brief Determine if the specified \p Flag is set on this \p Operand.
280 bool isFlagSet(const MachineInstr &MI, unsigned Operand, unsigned Flag) const;
281
282 /// \param SrcIdx The register source to set the flag on (e.g src0, src1, src2)
283 /// \param Flag The flag being set.
284 ///
285 /// \returns the operand containing the flags for this instruction.
286 MachineOperand &getFlagOp(MachineInstr *MI, unsigned SrcIdx = 0,
287 unsigned Flag = 0) const;
288
289 /// \brief Clear the specified flag on the instruction.
290 void clearFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
291};
292
Tom Stellard13c68ef2013-09-05 18:38:09 +0000293namespace AMDGPU {
294
295int getLDSNoRetOp(uint16_t Opcode);
296
297} //End namespace AMDGPU
298
Tom Stellard75aadc22012-12-11 21:25:42 +0000299} // End llvm namespace
300
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000301#endif