blob: f72b97fc0d7a4687fa1ac14f293a366a11cc7976 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000017#include "ARMBaseInstrInfo.h"
18#include "ARMBaseRegisterInfo.h"
Diana Picusc9f29c62017-08-29 09:47:55 +000019#include "ARMConstantPoolValue.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000020#include "ARMFrameLowering.h"
21#include "ARMISelLowering.h"
Eric Christopher030294e2014-06-13 00:20:39 +000022#include "ARMSelectionDAGInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000024#include "llvm/CodeGen/GlobalISel/CallLowering.h"
25#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
26#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
27#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000028#include "llvm/CodeGen/MachineFunction.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000029#include "llvm/CodeGen/TargetSubtargetInfo.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000030#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000031#include "llvm/MC/MCSchedule.h"
32#include "llvm/Target/TargetOptions.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000033#include <memory>
Evan Cheng10043e22007-01-19 07:51:42 +000034#include <string>
35
Evan Cheng54b68e32011-07-01 20:45:01 +000036#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000037#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000038
Evan Cheng10043e22007-01-19 07:51:42 +000039namespace llvm {
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000040
41class ARMBaseTargetMachine;
Evan Cheng43b9ca62009-08-28 23:18:09 +000042class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000043class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000044
Evan Cheng54b68e32011-07-01 20:45:01 +000045class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000046protected:
Evan Chengbf407072010-09-10 01:29:16 +000047 enum ARMProcFamilyEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000048 Others,
49
50 CortexA12,
51 CortexA15,
52 CortexA17,
53 CortexA32,
54 CortexA35,
55 CortexA5,
56 CortexA53,
Sam Parkerb252ffd2017-08-21 08:43:06 +000057 CortexA55,
Matthias Braun62e1e852017-02-10 00:06:44 +000058 CortexA57,
59 CortexA7,
60 CortexA72,
61 CortexA73,
Sam Parkerb252ffd2017-08-21 08:43:06 +000062 CortexA75,
Matthias Braun62e1e852017-02-10 00:06:44 +000063 CortexA8,
64 CortexA9,
65 CortexM3,
66 CortexR4,
67 CortexR4F,
68 CortexR5,
69 CortexR52,
70 CortexR7,
Matthias Braun2bef2a02017-02-10 00:09:20 +000071 ExynosM1,
Matthias Braun62e1e852017-02-10 00:06:44 +000072 Krait,
Yi Kong60b5a1c2017-04-06 22:47:47 +000073 Kryo,
Matthias Braun2bef2a02017-02-10 00:09:20 +000074 Swift
Evan Chengbf407072010-09-10 01:29:16 +000075 };
Amara Emerson330afb52013-09-23 14:26:15 +000076 enum ARMProcClassEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000077 None,
78
79 AClass,
80 MClass,
81 RClass
Amara Emerson330afb52013-09-23 14:26:15 +000082 };
Bradley Smith323fee12015-11-16 11:10:19 +000083 enum ARMArchEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000084 ARMv2,
85 ARMv2a,
86 ARMv3,
87 ARMv3m,
88 ARMv4,
89 ARMv4t,
90 ARMv5,
91 ARMv5t,
92 ARMv5te,
93 ARMv5tej,
94 ARMv6,
95 ARMv6k,
96 ARMv6kz,
97 ARMv6m,
98 ARMv6sm,
99 ARMv6t2,
100 ARMv7a,
101 ARMv7em,
102 ARMv7m,
103 ARMv7r,
104 ARMv7ve,
105 ARMv81a,
106 ARMv82a,
Sam Parker9d957642017-08-10 09:41:00 +0000107 ARMv83a,
Matthias Braun62e1e852017-02-10 00:06:44 +0000108 ARMv8a,
109 ARMv8mBaseline,
110 ARMv8mMainline,
111 ARMv8r
Bradley Smith323fee12015-11-16 11:10:19 +0000112 };
Evan Chengbf407072010-09-10 01:29:16 +0000113
Diana Picus92423ce2016-06-27 09:08:23 +0000114public:
115 /// What kind of timing do load multiple/store multiple instructions have.
116 enum ARMLdStMultipleTiming {
117 /// Can load/store 2 registers/cycle.
118 DoubleIssue,
119 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
120 /// is not 64-bit aligned.
121 DoubleIssueCheckUnalignedAccess,
122 /// Can load/store 1 register/cycle.
123 SingleIssue,
124 /// Can load/store 1 register/cycle, but needs an extra cycle for address
125 /// computation and potentially also for register writeback.
126 SingleIssuePlusExtras,
127 };
128
129protected:
Evan Chengbf407072010-09-10 01:29:16 +0000130 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +0000131 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +0000132
Amara Emerson330afb52013-09-23 14:26:15 +0000133 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +0000134 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +0000135
Bradley Smith323fee12015-11-16 11:10:19 +0000136 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +0000137 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +0000138
Joey Goulyb3f550e2013-06-26 16:58:26 +0000139 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +0000140 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +0000141 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +0000142 bool HasV4TOps = false;
143 bool HasV5TOps = false;
144 bool HasV5TEOps = false;
145 bool HasV6Ops = false;
146 bool HasV6MOps = false;
147 bool HasV6KOps = false;
148 bool HasV6T2Ops = false;
149 bool HasV7Ops = false;
150 bool HasV8Ops = false;
151 bool HasV8_1aOps = false;
152 bool HasV8_2aOps = false;
Sam Parker9d957642017-08-10 09:41:00 +0000153 bool HasV8_3aOps = false;
Diana Picuseb1068a2016-06-27 13:06:10 +0000154 bool HasV8MBaselineOps = false;
155 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000156
Joey Goulyccd04892013-09-13 13:46:57 +0000157 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000158 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000159 bool HasVFPv2 = false;
160 bool HasVFPv3 = false;
161 bool HasVFPv4 = false;
162 bool HasFPARMv8 = false;
163 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000164
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000165 /// HasDotProd - True if the ARMv8.2A dot product instructions are supported.
166 bool HasDotProd = false;
167
David Goodwina307edb2009-08-05 16:01:19 +0000168 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
169 /// specified. Use the method useNEONForSinglePrecisionFP() to
170 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000171 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000172
Bob Wilsone8a549c2012-09-29 21:43:49 +0000173 /// UseMulOps - True if non-microcoded fused integer multiply-add and
174 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000175 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000176
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000177 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
178 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000179 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000180
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000181 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
182 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000183 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000184
Evan Cheng58066e32010-07-13 19:21:50 +0000185 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000186 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000187
Evan Cheng6dbe7132011-07-07 19:09:06 +0000188 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000189 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000190
Eric Christopher824f42f2015-05-12 01:26:05 +0000191 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000192 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000193
Florian Hahne3583bd2017-07-27 19:56:44 +0000194 /// UseMISched - True if MachineScheduler should be used for this subtarget.
195 bool UseMISched = false;
196
Sam Parkerb0367572017-08-31 08:57:51 +0000197 /// DisablePostRAScheduler - False if scheduling should happen again after
Sam Parker04a7db52017-08-18 14:27:51 +0000198 /// register allocation.
Sam Parkerb0367572017-08-31 08:57:51 +0000199 bool DisablePostRAScheduler = false;
Sam Parker04a7db52017-08-18 14:27:51 +0000200
David Green21a29732018-06-21 15:48:29 +0000201 /// UseAA - True if using AA during codegen (DAGCombine, MISched, etc)
202 bool UseAA = false;
203
Evan Cheng2bd65362011-07-07 00:08:19 +0000204 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000205 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000206
Evan Cheng5190f092010-08-11 07:17:46 +0000207 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000208 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000209
Akira Hatanaka28581522015-07-21 01:42:02 +0000210 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000211 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000212
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000213 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
214 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000215 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000216
Bob Wilson8decdc42011-10-07 17:17:49 +0000217 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
218 /// must be able to synthesize call stubs for interworking between ARM and
219 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000220 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000221
Oliver Stannard8addbf42015-12-01 10:23:06 +0000222 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000223 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000224
Oliver Stannard8addbf42015-12-01 10:23:06 +0000225 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000226 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000227
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000228 /// HasD16 - True if subtarget is limited to 16 double precision
229 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000230 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000231
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000232 /// HasHardwareDivide - True if subtarget supports [su]div in Thumb mode
233 bool HasHardwareDivideInThumb = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000234
Bob Wilsone8a549c2012-09-29 21:43:49 +0000235 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000236 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000237
Evan Cheng6e809de2010-08-11 06:22:01 +0000238 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
239 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000240 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000241
Sam Parker98727bc2017-12-21 11:17:49 +0000242 /// HasFullDataBarrier - True if the subtarget supports DFB data barrier
243 /// instruction.
244 bool HasFullDataBarrier = false;
245
Bradley Smith4c21cba2016-01-15 10:23:46 +0000246 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000247 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000248
249 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
250 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000251 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000252
Evan Chengce8fb682010-08-09 18:35:19 +0000253 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
254 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000255 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000256
Bob Wilsona2881ee2011-04-19 18:11:49 +0000257 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
258 /// that partially update CPSR and add false dependency on the previous
259 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000260 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000261
Javed Absar4ae7e8122017-06-02 08:53:19 +0000262 /// CheapPredicableCPSRDef - If true, disable +1 predication cost
263 /// for instructions updating CPSR. Enabled for Cortex-A57.
264 bool CheapPredicableCPSRDef = false;
265
Evan Chengddc0cb62012-12-20 19:59:30 +0000266 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
267 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000268 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000269
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000270 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000271 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000272 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000273
John Brawn75d76e52017-06-28 14:11:15 +0000274 /// HasBranchPredictor - True if the subtarget has a branch predictor. Having
275 /// a branch predictor or not changes the expected cost of taking a branch
276 /// which affects the choice of whether to use predicated instructions.
277 bool HasBranchPredictor = true;
278
Evan Cheng8740ee32010-11-03 06:34:55 +0000279 /// HasMPExtension - True if the subtarget supports Multiprocessing
280 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000281 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000282
Bradley Smith25219752013-11-01 13:27:35 +0000283 /// HasVirtualization - True if the subtarget supports the Virtualization
284 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000285 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000286
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000287 /// FPOnlySP - If true, the floating point unit only supports single
288 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000289 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000290
Tim Northovercedd4812013-05-23 19:11:14 +0000291 /// If true, the processor supports the Performance Monitor Extensions. These
292 /// include a generic cycle-counter as well as more fine-grained (often
293 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000294 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000295
Tim Northoverc6047652013-04-10 12:08:35 +0000296 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000297 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000298
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000299 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000300 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000301
Amara Emerson33089092013-09-19 11:59:01 +0000302 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000303 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000304
Bernard Ogdenee87e852013-10-29 09:47:35 +0000305 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000306 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000307
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000308 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000309 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000310
Tim Northover13510302014-04-01 13:22:02 +0000311 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
312 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000313 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000314
Javed Absar85874a92016-10-13 14:57:43 +0000315 /// HasFPAO - if true, processor does positive address offset computation faster
316 bool HasFPAO = false;
317
Florian Hahnb489e562017-06-22 09:39:36 +0000318 /// HasFuseAES - if true, processor executes back to back AES instruction
319 /// pairs faster.
320 bool HasFuseAES = false;
321
Diana Picusc5baa432016-06-23 07:47:35 +0000322 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000323 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000324
325 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000326 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000327
328 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000329 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000330
331 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000332 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000333
334 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000335 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000336
Diana Picus4879b052016-07-06 09:22:23 +0000337 /// If true, a VLDM/VSTM starting with an odd register number is considered to
338 /// take more microops than single VLDRS/VSTRS.
339 bool SlowOddRegister = false;
340
341 /// If true, loading into a D subregister will be penalized.
342 bool SlowLoadDSubregister = false;
343
344 /// If true, the AGU and NEON/FPU units are multiplexed.
345 bool HasMuxedUnits = false;
346
Diana Picusb772e402016-07-06 11:22:11 +0000347 /// If true, VMOVS will never be widened to VMOVD
348 bool DontWidenVMOVS = false;
349
Diana Picus575f2bb2016-07-07 09:11:39 +0000350 /// If true, run the MLx expansion pass.
351 bool ExpandMLx = false;
352
353 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
354 bool HasVMLxHazards = false;
355
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000356 // If true, read thread pointer from coprocessor register.
357 bool ReadTPHard = false;
358
Diana Picusc5baa432016-06-23 07:47:35 +0000359 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000360 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000361
Diana Picus92423ce2016-06-27 09:08:23 +0000362 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000363 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000364
365 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000366 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000367
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000368 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000369 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000370 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000371 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000372
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000373 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
374 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000375 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000376
Artyom Skrobovcf296442015-09-24 17:31:16 +0000377 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
378 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000379 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000380
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000381 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000382 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000383
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000384 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000385 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000386
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000387 /// Generate code that does not contain data access to code sections.
388 bool GenExecuteOnly = false;
389
Renato Golinb4dd6c52013-03-21 18:47:47 +0000390 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000391 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000392
Tim Northoverf8e47e42015-10-28 22:56:36 +0000393 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000394 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000395
Sanne Wouda2409c642017-03-21 14:59:17 +0000396 /// Implicitly convert an instruction to a different one if its immediates
397 /// cannot be encoded. For example, ADD r0, r1, #FFFFFFFF -> SUB r0, r1, #1.
398 bool NegativeImmediates = true;
399
Evan Cheng10043e22007-01-19 07:51:42 +0000400 /// stackAlignment - The minimum alignment known to hold of the stack frame on
401 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000402 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000403
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000404 /// CPUString - String name of used CPU.
405 std::string CPUString;
406
Diana Picuseb1068a2016-06-27 13:06:10 +0000407 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000408
Diana Picusb772e402016-07-06 11:22:11 +0000409 /// Clearance before partial register updates (in number of instructions)
410 unsigned PartialUpdateClearance = 0;
411
Diana Picus92423ce2016-06-27 09:08:23 +0000412 /// What kind of timing do load multiple/store multiple have (double issue,
413 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000414 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000415
416 /// The adjustment that we need to apply to get the operand latency from the
417 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000418 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000419
Christian Pirker2a111602014-03-28 14:35:30 +0000420 /// IsLittle - The target is Little Endian
421 bool IsLittle;
422
Evan Chenge45d6852011-01-11 21:46:47 +0000423 /// TargetTriple - What processor and OS we're targeting.
424 Triple TargetTriple;
425
Andrew Trick352abc12012-08-08 02:44:16 +0000426 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000427 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000428
Evan Cheng4e712de2009-06-19 01:51:50 +0000429 /// Selected instruction itineraries (one entry per itinerary class.)
430 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000431
Renato Golinb4dd6c52013-03-21 18:47:47 +0000432 /// Options passed via command line that could influence the target
433 const TargetOptions &Options;
434
Eric Christopher661f2d12014-12-18 02:20:58 +0000435 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000436
Eric Christopher661f2d12014-12-18 02:20:58 +0000437public:
Evan Cheng10043e22007-01-19 07:51:42 +0000438 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000439 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000440 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000441 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
442 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000443
Dan Gohman544ab2c2008-04-12 04:36:06 +0000444 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
445 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000446 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000447 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000448 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000449
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000450 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000451 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000452 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000453
Eric Christophera47f6802014-06-13 00:20:35 +0000454 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
455 /// so that we can use initializer lists for subtarget initialization.
456 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
457
Eric Christopherd9134482014-08-04 21:25:23 +0000458 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
459 return &TSInfo;
460 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000461
Eric Christopherd9134482014-08-04 21:25:23 +0000462 const ARMBaseInstrInfo *getInstrInfo() const override {
463 return InstrInfo.get();
464 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000465
Eric Christopherd9134482014-08-04 21:25:23 +0000466 const ARMTargetLowering *getTargetLowering() const override {
467 return &TLInfo;
468 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000469
Eric Christopherd9134482014-08-04 21:25:23 +0000470 const ARMFrameLowering *getFrameLowering() const override {
471 return FrameLowering.get();
472 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000473
Eric Christopherd9134482014-08-04 21:25:23 +0000474 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000475 return &InstrInfo->getRegisterInfo();
476 }
Eric Christophera47f6802014-06-13 00:20:35 +0000477
Diana Picus22274932016-11-11 08:27:37 +0000478 const CallLowering *getCallLowering() const override;
479 const InstructionSelector *getInstructionSelector() const override;
480 const LegalizerInfo *getLegalizerInfo() const override;
481 const RegisterBankInfo *getRegBankInfo() const override;
482
Bill Wendling61375d82013-02-16 01:36:26 +0000483private:
Eric Christopher030294e2014-06-13 00:20:39 +0000484 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000485 // Either Thumb1FrameLowering or ARMFrameLowering.
486 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000487 // Either Thumb1InstrInfo or Thumb2InstrInfo.
488 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
489 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000490
Quentin Colombet61d71a12017-08-15 22:31:51 +0000491 /// GlobalISel related APIs.
492 std::unique_ptr<CallLowering> CallLoweringInfo;
493 std::unique_ptr<InstructionSelector> InstSelector;
494 std::unique_ptr<LegalizerInfo> Legalizer;
495 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Diana Picus22274932016-11-11 08:27:37 +0000496
Bill Wendling61375d82013-02-16 01:36:26 +0000497 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000498 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000499 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
500
Bill Wendling61375d82013-02-16 01:36:26 +0000501public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000502 void computeIssueWidth();
503
Evan Cheng8b2bda02011-07-07 03:55:05 +0000504 bool hasV4TOps() const { return HasV4TOps; }
505 bool hasV5TOps() const { return HasV5TOps; }
506 bool hasV5TEOps() const { return HasV5TEOps; }
507 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000508 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000509 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000510 bool hasV6T2Ops() const { return HasV6T2Ops; }
511 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000512 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000513 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000514 bool hasV8_2aOps() const { return HasV8_2aOps; }
Sam Parker9d957642017-08-10 09:41:00 +0000515 bool hasV8_3aOps() const { return HasV8_3aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000516 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
517 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000518
Diana Picus4879b052016-07-06 09:22:23 +0000519 /// @{
520 /// These functions are obsolete, please consider adding subtarget features
521 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000522 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000523 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000524 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
525 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000526 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000527 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000528 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000529 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000530 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000531 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000532 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000533
Evan Cheng5190f092010-08-11 07:17:46 +0000534 bool hasARMOps() const { return !NoARM; }
535
Evan Cheng8b2bda02011-07-07 03:55:05 +0000536 bool hasVFP2() const { return HasVFPv2; }
537 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000538 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000539 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000540 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000541 bool hasCrypto() const { return HasCrypto; }
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000542 bool hasDotProd() const { return HasDotProd; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000543 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000544 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000545 bool hasVirtualization() const { return HasVirtualization; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000546
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000547 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000548 return hasNEON() && UseNEONForSinglePrecisionFP;
549 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000550
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000551 bool hasDivideInThumbMode() const { return HasHardwareDivideInThumb; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000552 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000553 bool hasDataBarrier() const { return HasDataBarrier; }
Sam Parker98727bc2017-12-21 11:17:49 +0000554 bool hasFullDataBarrier() const { return HasFullDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000555 bool hasV7Clrex() const { return HasV7Clrex; }
556 bool hasAcquireRelease() const { return HasAcquireRelease; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000557
Tim Northoverc7ea8042013-10-25 09:30:24 +0000558 bool hasAnyDataBarrier() const {
559 return HasDataBarrier || (hasV6Ops() && !isThumb());
560 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000561
Bob Wilsone8a549c2012-09-29 21:43:49 +0000562 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000563 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000564 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000565 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000566 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000567 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000568 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000569 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000570 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Javed Absar85874a92016-10-13 14:57:43 +0000571 bool hasFPAO() const { return HasFPAO; }
Diana Picusc5baa432016-06-23 07:47:35 +0000572 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
573 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
574 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
575 bool preferVMOVSR() const { return PreferVMOVSR; }
576 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000577 bool expandMLx() const { return ExpandMLx; }
578 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000579 bool hasSlowOddRegister() const { return SlowOddRegister; }
580 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
581 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000582 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Diana Picusc5baa432016-06-23 07:47:35 +0000583 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000584 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
585 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000586 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000587 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Javed Absar4ae7e8122017-06-02 08:53:19 +0000588 bool cheapPredicableCPSRDef() const { return CheapPredicableCPSRDef; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000589 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000590 bool hasRetAddrStack() const { return HasRetAddrStack; }
John Brawn75d76e52017-06-28 14:11:15 +0000591 bool hasBranchPredictor() const { return HasBranchPredictor; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000592 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000593 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000594 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000595 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000596 bool genLongCalls() const { return GenLongCalls; }
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000597 bool genExecuteOnly() const { return GenExecuteOnly; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000598
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000599 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000600 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000601 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000602
Florian Hahnb489e562017-06-22 09:39:36 +0000603 bool hasFuseAES() const { return HasFuseAES; }
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000604 /// Return true if the CPU supports any kind of instruction fusion.
Florian Hahnb489e562017-06-22 09:39:36 +0000605 bool hasFusion() const { return hasFuseAES(); }
606
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000607 const Triple &getTargetTriple() const { return TargetTriple; }
608
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000609 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000610 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000611 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000612 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000613 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000614 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000615 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000616 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000617
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000618 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000619 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000620 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
621
Renato Golin87610692013-07-16 09:32:17 +0000622 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
623 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
624 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
625 // even for GNUEABI, so we can make a distinction here and still conform to
626 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000627 // FIXME: The Darwin exception is temporary, while we move users to
628 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000629 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000630 return (TargetTriple.getEnvironment() == Triple::EABI ||
631 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000632 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000633 }
Renato Golin6d435f12015-11-09 12:40:30 +0000634 bool isTargetGNUAEABI() const {
635 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
636 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
637 !isTargetDarwin() && !isTargetWindows();
638 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000639 bool isTargetMuslAEABI() const {
640 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
641 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
642 !isTargetDarwin() && !isTargetWindows();
643 }
Evan Cheng181fe362007-01-19 19:22:40 +0000644
Renato Golin8cea6e82014-01-29 11:50:56 +0000645 // ARM Targets that support EHABI exception handling standard
646 // Darwin uses SjLj. Other targets might need more checks.
647 bool isTargetEHABICompatible() const {
648 return (TargetTriple.getEnvironment() == Triple::EABI ||
649 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000650 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000651 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000652 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000653 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000654 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000655 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000656 }
657
Tim Northover44594ad2013-12-18 09:27:33 +0000658 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000659 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000660 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000661 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000662 TargetTriple.getEnvironment() == Triple::EABIHF ||
Tim Northovere0ccdc62015-10-28 22:46:43 +0000663 isTargetWindows() || isAAPCS16_ABI();
Tim Northover44594ad2013-12-18 09:27:33 +0000664 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000665
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000666 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000667
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000668 bool isXRaySupported() const override;
Dean Michael Berris464015442016-09-19 00:54:35 +0000669
Eric Christopher661f2d12014-12-18 02:20:58 +0000670 bool isAPCS_ABI() const;
671 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000672 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000673
Oliver Stannard8331aae2016-08-08 15:28:31 +0000674 bool isROPI() const;
675 bool isRWPI() const;
676
Florian Hahne3583bd2017-07-27 19:56:44 +0000677 bool useMachineScheduler() const { return UseMISched; }
Sam Parkerb0367572017-08-31 08:57:51 +0000678 bool disablePostRAScheduler() const { return DisablePostRAScheduler; }
Eric Christopher824f42f2015-05-12 01:26:05 +0000679 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000680 bool isThumb() const { return InThumbMode; }
681 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
682 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000683 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000684 bool isMClass() const { return ARMProcClass == MClass; }
685 bool isRClass() const { return ARMProcClass == RClass; }
686 bool isAClass() const { return ARMProcClass == AClass; }
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000687 bool isReadTPHard() const { return ReadTPHard; }
Evan Cheng10043e22007-01-19 07:51:42 +0000688
Akira Hatanaka28581522015-07-21 01:42:02 +0000689 bool isR9Reserved() const {
690 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
691 }
Evan Cheng10043e22007-01-19 07:51:42 +0000692
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000693 bool useR7AsFramePointer() const {
694 return isTargetDarwin() || (!isTargetWindows() && isThumb());
695 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000696
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000697 /// Returns true if the frame setup is split into two separate pushes (first
698 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000699 /// to lr. This is always required on Thumb1-only targets, as the push and
700 /// pop instructions can't access the high registers.
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000701 bool splitFramePushPop(const MachineFunction &MF) const {
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000702 return (useR7AsFramePointer() &&
703 MF.getTarget().Options.DisableFramePointerElim(MF)) ||
704 isThumb1Only();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000705 }
706
Tim Northover910dde72015-08-03 17:20:10 +0000707 bool useStride4VFPs(const MachineFunction &MF) const;
708
Eric Christopherc1058df2014-07-04 01:55:26 +0000709 bool useMovt(const MachineFunction &MF) const;
710
Bob Wilson8decdc42011-10-07 17:17:49 +0000711 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000712
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000713 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000714
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000715 bool restrictIT() const { return RestrictIT; }
716
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000717 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000718
Christian Pirker2a111602014-03-28 14:35:30 +0000719 bool isLittle() const { return IsLittle; }
720
Owen Andersona3181e22010-09-28 21:57:50 +0000721 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000722
Matthias Braun9e859802015-07-17 23:18:30 +0000723 /// Returns true if machine scheduler should be enabled.
724 bool enableMachineScheduler() const override;
725
Andrew Trick8d2ee372014-06-04 07:06:27 +0000726 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000727 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000728
David Green21a29732018-06-21 15:48:29 +0000729 /// Enable use of alias analysis during code generation (during MI
730 /// scheduling, DAGCombine, etc.).
731 bool useAA() const override { return UseAA; }
732
Robin Morisset59c23cd2014-08-21 21:50:01 +0000733 // enableAtomicExpand- True if we need to expand our atomics.
734 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000735
Robin Morissetd18cda62014-08-15 22:17:28 +0000736 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000737 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000738 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000739 return &InstrItins;
740 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000741
Evan Cheng10043e22007-01-19 07:51:42 +0000742 /// getStackAlignment - Returns the minimum alignment known to hold of the
743 /// stack frame on entry to the function and which must be maintained by every
744 /// function for this subtarget.
745 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000746
Diana Picus92423ce2016-06-27 09:08:23 +0000747 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
748
Diana Picusb772e402016-07-06 11:22:11 +0000749 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
750
Diana Picus92423ce2016-06-27 09:08:23 +0000751 ARMLdStMultipleTiming getLdStMultipleTiming() const {
752 return LdStMultipleTiming;
753 }
754
755 int getPreISelOperandLatencyAdjustment() const {
756 return PreISelOperandLatencyAdjustment;
757 }
758
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000759 /// True if the GV will be accessed via an indirect symbol.
760 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000761
Diana Picusc9f29c62017-08-29 09:47:55 +0000762 /// Returns the constant pool modifier needed to access the GV.
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000763 bool isGVInGOT(const GlobalValue *GV) const;
Diana Picusc9f29c62017-08-29 09:47:55 +0000764
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000765 /// True if fast-isel is used.
766 bool useFastISel() const;
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +0000767
768 /// Returns the correct return opcode for the current feature set.
769 /// Use BX if available to allow mixing thumb/arm code, but fall back
770 /// to plain mov pc,lr on ARMv4.
771 unsigned getReturnOpcode() const {
772 if (isThumb())
773 return ARM::tBX_RET;
774 if (hasV4TOps())
775 return ARM::BX_RET;
776 return ARM::MOVPCLR;
777 }
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000778
779 /// Allow movt+movw for PIC global address calculation.
780 /// ELF does not have GOT relocations for movt+movw.
781 /// ROPI does not use GOT.
782 bool allowPositionIndependentMovt() const {
783 return isROPI() || !isTargetELF();
784 }
Evan Cheng10043e22007-01-19 07:51:42 +0000785};
Evan Cheng10043e22007-01-19 07:51:42 +0000786
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000787} // end namespace llvm
788
789#endif // LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H