blob: ef90b68db1a85b16ed7e12c96ffcb96d9b299a33 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
64 InstSI <P.Outs32, P.Ins32, "", pattern>,
65 VOP <opName>,
66 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
67 MnemonicAlias<opName#suffix, opName> {
68
69 let isPseudo = 1;
70 let isCodeGenOnly = 1;
71 let UseNamedOperandTable = 1;
72
73 string Mnemonic = opName;
74 string AsmOperands = P.Asm32;
75
76 let Size = 4;
77 let mayLoad = 0;
78 let mayStore = 0;
79 let hasSideEffects = 0;
80 let SubtargetPredicate = isGCN;
81
82 let VOP2 = 1;
83 let VALU = 1;
84 let Uses = [EXEC];
85
86 let AsmVariantName = AMDGPUAsmVariants.Default;
87
88 VOPProfile Pfl = P;
89}
90
91class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
92 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
93 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
94
95 let isPseudo = 0;
96 let isCodeGenOnly = 0;
97
Sam Koltona6792a32016-12-22 11:30:48 +000098 let Constraints = ps.Constraints;
99 let DisableEncoding = ps.DisableEncoding;
100
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101 // copy relevant pseudo op flags
102 let SubtargetPredicate = ps.SubtargetPredicate;
103 let AsmMatchConverter = ps.AsmMatchConverter;
104 let AsmVariantName = ps.AsmVariantName;
105 let Constraints = ps.Constraints;
106 let DisableEncoding = ps.DisableEncoding;
107 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000108 let UseNamedOperandTable = ps.UseNamedOperandTable;
109 let Uses = ps.Uses;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000110}
111
Sam Koltona568e3d2016-12-22 12:57:41 +0000112class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
113 VOP_SDWA_Pseudo <OpName, P, pattern> {
114 let AsmMatchConverter = "cvtSdwaVOP2";
115}
116
Valery Pykhtin355103f2016-09-23 09:08:07 +0000117class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
118 list<dag> ret = !if(P.HasModifiers,
119 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000120 (node (P.Src0VT
121 !if(P.HasOMod,
122 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
123 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000124 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
125 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
126}
127
128multiclass VOP2Inst <string opName,
129 VOPProfile P,
130 SDPatternOperator node = null_frag,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000131 string revOp = opName,
132 bit GFX9Renamed = 0> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000133
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000134 let renamedInGFX9 = GFX9Renamed in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000135
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000136 def _e32 : VOP2_Pseudo <opName, P>,
137 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000138
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000139 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
140 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
141
142 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
143
144 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000145}
146
147multiclass VOP2bInst <string opName,
148 VOPProfile P,
149 SDPatternOperator node = null_frag,
150 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000151 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000152 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000153 let renamedInGFX9 = GFX9Renamed in {
154 let SchedRW = [Write32Bit, WriteSALU] in {
155 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
156 def _e32 : VOP2_Pseudo <opName, P>,
157 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000158
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000159 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
160 let AsmMatchConverter = "cvtSdwaVOP2b";
161 }
Sam Koltonf7659d712017-05-23 10:08:55 +0000162 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000163
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000164 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
165 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
166 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000167 }
168}
169
170multiclass VOP2eInst <string opName,
171 VOPProfile P,
172 SDPatternOperator node = null_frag,
173 string revOp = opName,
174 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
175
176 let SchedRW = [Write32Bit] in {
177 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
178 def _e32 : VOP2_Pseudo <opName, P>,
179 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
180 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000181
Valery Pykhtin355103f2016-09-23 09:08:07 +0000182 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
183 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
184 }
185}
186
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000187class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000188 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
189 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000190 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000191
192 // Hack to stop printing _e64
193 let DstRC = RegisterOperand<VGPR_32>;
194 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000195}
196
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000197def VOP_MADAK_F16 : VOP_MADAK <f16>;
198def VOP_MADAK_F32 : VOP_MADAK <f32>;
199
200class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000201 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
202 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000203 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000204
205 // Hack to stop printing _e64
206 let DstRC = RegisterOperand<VGPR_32>;
207 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000208}
209
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000210def VOP_MADMK_F16 : VOP_MADMK <f16>;
211def VOP_MADMK_F32 : VOP_MADMK <f32>;
212
Matt Arsenault678e1112017-04-10 17:58:06 +0000213// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
214// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000215class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000216 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
217 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000218 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Connor Abbott79f3ade2017-08-07 19:10:56 +0000219 let InsDPP = (ins DstRCDPP:$old,
220 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000221 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000222 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
223 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000224
Sam Kolton9772eb32017-01-11 11:46:30 +0000225 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
226 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000227 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000228 clampmod:$clamp, omod:$omod,
229 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000230 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000231 let Asm32 = getAsm32<1, 2, vt>.ret;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000232 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000233 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000234 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
235 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000236 let HasSrc2 = 0;
237 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000238 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000239 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000240}
241
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000242def VOP_MAC_F16 : VOP_MAC <f16> {
243 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
244 // 'not a string initializer' error.
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000245 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000246}
247
248def VOP_MAC_F32 : VOP_MAC <f32> {
249 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
250 // 'not a string initializer' error.
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000251 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000252}
253
Valery Pykhtin355103f2016-09-23 09:08:07 +0000254// Write out to vcc or arbitrary SGPR.
255def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
256 let Asm32 = "$vdst, vcc, $src0, $src1";
257 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000258 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000259 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000260 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000261 let Outs32 = (outs DstRC:$vdst);
262 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
263}
264
265// Write out to vcc or arbitrary SGPR and read in from vcc or
266// arbitrary SGPR.
267def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
268 // We use VCSrc_b32 to exclude literal constants, even though the
269 // encoding normally allows them since the implicit VCC use means
270 // using one would always violate the constant bus
271 // restriction. SGPRs are still allowed because it should
272 // technically be possible to use VCC again as src0.
273 let Src0RC32 = VCSrc_b32;
274 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
275 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000276 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000277 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000278 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000279 let Outs32 = (outs DstRC:$vdst);
280 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
281
282 // Suppress src2 implied by type since the 32-bit encoding uses an
283 // implicit VCC use.
284 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000285
Sam Koltonf7659d712017-05-23 10:08:55 +0000286 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
287 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000288 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000289 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000290 src0_sel:$src0_sel, src1_sel:$src1_sel);
291
Connor Abbott79f3ade2017-08-07 19:10:56 +0000292 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000293 Src0DPP:$src0,
294 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000295 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
296 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
297 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000298 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000299}
300
301// Read in from vcc or arbitrary SGPR
302def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
303 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
304 let Asm32 = "$vdst, $src0, $src1, vcc";
305 let Asm64 = "$vdst, $src0, $src1, $src2";
306 let Outs32 = (outs DstRC:$vdst);
307 let Outs64 = (outs DstRC:$vdst);
308
309 // Suppress src2 implied by type since the 32-bit encoding uses an
310 // implicit VCC use.
311 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
312}
313
314def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
315 let Outs32 = (outs SReg_32:$vdst);
316 let Outs64 = Outs32;
317 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
318 let Ins64 = Ins32;
319 let Asm32 = " $vdst, $src0, $src1";
320 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000321 let HasExt = 0;
322 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000323}
324
325def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
326 let Outs32 = (outs VGPR_32:$vdst);
327 let Outs64 = Outs32;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000328 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000329 let Ins64 = Ins32;
330 let Asm32 = " $vdst, $src0, $src1";
331 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000332 let HasExt = 0;
333 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000334}
335
336//===----------------------------------------------------------------------===//
337// VOP2 Instructions
338//===----------------------------------------------------------------------===//
339
340let SubtargetPredicate = isGCN in {
341
342defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000343def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000344
345let isCommutable = 1 in {
346defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
347defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
348defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
349defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
350defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
351defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
352defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
353defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
354defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
355defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
356defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
357defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
358defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
359defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
360defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
361defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
362defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
363defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
364defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
365defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
366defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
367
368let Constraints = "$vdst = $src2", DisableEncoding="$src2",
369 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000370defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000371}
372
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000373def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000374
375// No patterns so that the scalar instructions are always selected.
376// The scalar versions will be replaced with vector when needed later.
377
378// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
379// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000380defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
381defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
382defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
383defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
384defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
385defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000386
387
388let SubtargetPredicate = HasAddNoCarryInsts in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000389defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>;
390defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
391defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000392}
393
Valery Pykhtin355103f2016-09-23 09:08:07 +0000394} // End isCommutable = 1
395
396// These are special and do not read the exec mask.
397let isConvergent = 1, Uses = []<Register> in {
398def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
399 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
400
401def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
402} // End isConvergent = 1
403
Sam Koltonca5a30e2017-06-22 12:42:14 +0000404defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
405defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
406defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
407defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
408defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
409defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
410defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>;
411defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>;
412defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_I32_F32_F32>, AMDGPUpkrtz_f16_f32>;
413defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_I32_I32_I32>>;
414defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_I32_I32_I32>>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000415
416} // End SubtargetPredicate = isGCN
417
Matt Arsenault90c75932017-10-03 00:06:41 +0000418def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000419 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
420 (V_ADDC_U32_e64 $src0, $src1, $src2)
421>;
422
Matt Arsenault90c75932017-10-03 00:06:41 +0000423def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000424 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
425 (V_SUBB_U32_e64 $src0, $src1, $src2)
426>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000427
428// These instructions only exist on SI and CI
429let SubtargetPredicate = isSICI in {
430
431defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
432defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
433
434let isCommutable = 1 in {
435defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
436defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
437defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
438defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
439} // End isCommutable = 1
440
441} // End let SubtargetPredicate = SICI
442
Sam Koltonf7659d712017-05-23 10:08:55 +0000443let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000444
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000445def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000446defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
447defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000448defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000449defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000450
451let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000452defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
453defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000454defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000455defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000456def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000457defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
458defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000459defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000460defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000461defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
462defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000463defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
464defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
465defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
466defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000467
468let Constraints = "$vdst = $src2", DisableEncoding="$src2",
469 isConvertibleToThreeAddress = 1 in {
470defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
471}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000472} // End isCommutable = 1
473
Sam Koltonf7659d712017-05-23 10:08:55 +0000474} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000475
Tom Stellard115a6152016-11-10 16:02:37 +0000476// Note: 16-bit instructions produce a 0 result in the high 16-bits.
477multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
478
Matt Arsenault90c75932017-10-03 00:06:41 +0000479def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000480 (op i16:$src0, i16:$src1),
481 (inst $src0, $src1)
482>;
483
Matt Arsenault90c75932017-10-03 00:06:41 +0000484def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000485 (i32 (zext (op i16:$src0, i16:$src1))),
486 (inst $src0, $src1)
487>;
488
Matt Arsenault90c75932017-10-03 00:06:41 +0000489def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000490 (i64 (zext (op i16:$src0, i16:$src1))),
491 (REG_SEQUENCE VReg_64,
492 (inst $src0, $src1), sub0,
493 (V_MOV_B32_e32 (i32 0)), sub1)
494>;
495
496}
497
498multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
499
Matt Arsenault90c75932017-10-03 00:06:41 +0000500def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000501 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000502 (inst $src1, $src0)
503>;
504
Matt Arsenault90c75932017-10-03 00:06:41 +0000505def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000506 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000507 (inst $src1, $src0)
508>;
509
510
Matt Arsenault90c75932017-10-03 00:06:41 +0000511def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000512 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000513 (REG_SEQUENCE VReg_64,
514 (inst $src1, $src0), sub0,
515 (V_MOV_B32_e32 (i32 0)), sub1)
516>;
517}
518
Matt Arsenault90c75932017-10-03 00:06:41 +0000519class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000520 (i16 (ext i1:$src)),
521 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
522>;
523
Sam Koltonf7659d712017-05-23 10:08:55 +0000524let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000525
Matt Arsenault27c06292016-12-09 06:19:12 +0000526defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
527defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
528defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
529defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
530defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
531defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
532defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000533
Matt Arsenault90c75932017-10-03 00:06:41 +0000534def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000535 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000536 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000537>;
538
Matt Arsenault90c75932017-10-03 00:06:41 +0000539def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000540 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000541 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000542>;
543
Matt Arsenault90c75932017-10-03 00:06:41 +0000544def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000545 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000546 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000547>;
Tom Stellard115a6152016-11-10 16:02:37 +0000548
Matt Arsenault94163282016-12-22 16:36:25 +0000549defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
550defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
551defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000552
553def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000554def : ZExt_i16_i1_Pat<anyext>;
555
Matt Arsenault90c75932017-10-03 00:06:41 +0000556def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000557 (i16 (sext i1:$src)),
558 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
559>;
560
Matt Arsenaultaf635242017-01-30 19:30:24 +0000561// Undo sub x, c -> add x, -c canonicalization since c is more likely
562// an inline immediate than -c.
563// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000564def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000565 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
566 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
567>;
568
Sam Koltonf7659d712017-05-23 10:08:55 +0000569} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000570
Valery Pykhtin355103f2016-09-23 09:08:07 +0000571//===----------------------------------------------------------------------===//
572// SI
573//===----------------------------------------------------------------------===//
574
575let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
576
577multiclass VOP2_Real_si <bits<6> op> {
578 def _si :
579 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
580 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
581}
582
583multiclass VOP2_Real_MADK_si <bits<6> op> {
584 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
585 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
586}
587
588multiclass VOP2_Real_e32_si <bits<6> op> {
589 def _e32_si :
590 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
591 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
592}
593
594multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
595 def _e64_si :
596 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
597 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
598}
599
600multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
601 def _e64_si :
602 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
603 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
604}
605
606} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
607
608defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
609defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
610defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
611defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
612defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
613defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
614defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
615defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
616defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
617defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
618defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
619defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
620defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
621defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
622defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
623defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
624defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
625defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
626defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
627defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
628defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
629defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
630defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
631defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
632defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
633defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
634defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
635defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
636defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
637defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
638defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
639
640defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000641
642let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000643defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000644}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000645
646defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
647defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
648defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
649defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
650defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
651defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
652
653defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
654defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
655defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
656defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
657defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
658defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
659defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
660defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
661defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
662defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
663defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
664
665
666//===----------------------------------------------------------------------===//
667// VI
668//===----------------------------------------------------------------------===//
669
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000670class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, string OpName = ps.OpName, VOPProfile P = ps.Pfl> :
671 VOP_DPP <OpName, P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000672 let Defs = ps.Defs;
673 let Uses = ps.Uses;
674 let SchedRW = ps.SchedRW;
675 let hasSideEffects = ps.hasSideEffects;
676
677 bits<8> vdst;
678 bits<8> src1;
679 let Inst{8-0} = 0xfa; //dpp
680 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
681 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
682 let Inst{30-25} = op;
683 let Inst{31} = 0x0; //encoding
684}
685
686let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
687
688multiclass VOP32_Real_vi <bits<10> op> {
689 def _vi :
690 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
691 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
692}
693
694multiclass VOP2_Real_MADK_vi <bits<6> op> {
695 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
696 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
697}
698
699multiclass VOP2_Real_e32_vi <bits<6> op> {
700 def _e32_vi :
701 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
702 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
703}
704
705multiclass VOP2_Real_e64_vi <bits<10> op> {
706 def _e64_vi :
707 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
708 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
709}
710
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000711multiclass VOP2_Real_e64only_vi <bits<10> op> {
712 def _e64_vi :
713 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
714 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
715 // Hack to stop printing _e64
716 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
717 let OutOperandList = (outs VGPR_32:$vdst);
718 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
719 }
720}
721
Valery Pykhtin355103f2016-09-23 09:08:07 +0000722multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
723 VOP2_Real_e32_vi<op>,
724 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
725
726} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000727
Sam Koltona568e3d2016-12-22 12:57:41 +0000728multiclass VOP2_SDWA_Real <bits<6> op> {
729 def _sdwa_vi :
730 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
731 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
732}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000733
Sam Koltonf7659d712017-05-23 10:08:55 +0000734multiclass VOP2_SDWA9_Real <bits<6> op> {
735 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000736 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
737 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000738}
739
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000740let AssemblerPredicates = [isVIOnly] in {
741
742multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
743 def _e32_vi :
744 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
745 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
746 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
747 let AsmString = AsmName # ps.AsmOperands;
748 let DecoderNamespace = "VI";
749 }
750 def _e64_vi :
751 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
752 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
753 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
754 let AsmString = AsmName # ps.AsmOperands;
755 let DecoderNamespace = "VI";
756 }
757 def _sdwa_vi :
758 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
759 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
760 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
761 let AsmString = AsmName # ps.AsmOperands;
762 }
763 def _dpp :
764 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName>;
Sam Koltone66365e2016-12-27 10:06:42 +0000765}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000766}
767
768let AssemblerPredicates = [isGFX9] in {
769
770multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
771 def _e32_gfx9 :
772 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
773 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
774 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
775 let AsmString = AsmName # ps.AsmOperands;
776 let DecoderNamespace = "GFX9";
777 }
778 def _e64_gfx9 :
779 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
780 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
781 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
782 let AsmString = AsmName # ps.AsmOperands;
783 let DecoderNamespace = "GFX9";
784 }
785 def _sdwa_gfx9 :
786 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
787 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
788 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
789 let AsmString = AsmName # ps.AsmOperands;
790 }
791 def _dpp_gfx9 :
792 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName> {
793 let DecoderNamespace = "SDWA9";
794 }
795}
796
797multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
798 def _e32_gfx9 :
799 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
800 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
801 let DecoderNamespace = "GFX9";
802 }
803 def _e64_gfx9 :
804 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
805 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
806 let DecoderNamespace = "GFX9";
807 }
808 def _sdwa_gfx9 :
809 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
810 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
811 }
812 def _dpp_gfx9 :
813 VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")> {
814 let DecoderNamespace = "SDWA9";
815 }
816}
817
818} // AssemblerPredicates = [isGFX9]
Sam Koltone66365e2016-12-27 10:06:42 +0000819
Valery Pykhtin355103f2016-09-23 09:08:07 +0000820multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000821 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000822 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000823 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000824 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
825}
826
827defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
828defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
829defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
830defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
831defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
832defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
833defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
834defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
835defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
836defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
837defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
838defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
839defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
840defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
841defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
842defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
843defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
844defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
845defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
846defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
847defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
848defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
849defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
850defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
851defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000852
853defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
854defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
855defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
856defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
857defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
858defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
859
860defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
861defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
862defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
863defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
864defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
865defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
866
867defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
868defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
869defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000870
871defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
872defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
873
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000874defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
875defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
876defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
877defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
878defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
879defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
880defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
881defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
882defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
883defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
884defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000885
886defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
887defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
888defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
889defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
890defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
891defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
892defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
893defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
894defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
895defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
896defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
897defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
898defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000899defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000900defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
901defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
902defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
903defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
904defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
905defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
906defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
907
908let SubtargetPredicate = isVI in {
909
910// Aliases to simplify matching of floating-point instructions that
911// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +0000912class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +0000913 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +0000914 !if(inst.Pfl.HasOMod,
915 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
916 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +0000917>, PredicateControl {
918 let UseInstAsmMatchConverter = 0;
919 let AsmVariantName = AMDGPUAsmVariants.VOP3;
920}
921
922def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
923def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
924def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
925def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
926def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
927
928} // End SubtargetPredicate = isVI