blob: cbd5add8488dba1615d0b36483e8df6e7318e325 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000026 namespace PPCISD {
Matthias Braund04893f2015-05-07 21:33:59 +000027 enum NodeType : unsigned {
Nate Begemandebcb552007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000034
Nate Begeman60952142005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000039
Hal Finkelf6d45f22013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
David Majnemer08249a32013-09-26 05:22:11 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
45 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000048
Hal Finkelf6d45f22013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel2e103312013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman69caef22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000059
Chris Lattnera8713b12006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000063
Hal Finkel4edc66b2015-01-03 01:16:37 +000064 /// The CMPB instruction (takes two operands of i32 or i64).
65 CMPB,
66
Chris Lattner595088a2005-11-17 07:30:41 +000067 /// Hi/Lo - These represent the high and low 16-bit parts of a global
68 /// address respectively. These nodes have two operands, the first of
69 /// which must be a TargetGlobalAddress, and the second of which must be a
70 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
71 /// though these are usually folded into other nodes.
72 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000073
Ulrich Weigandad0cb912014-06-18 17:52:49 +000074 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +000075 /// function pointers in the 64-bit SVR4 ABI.
76
Jim Laskey48850c12006-11-16 22:43:37 +000077 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
78 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
79 /// compute an allocation on the stack.
80 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000081
Chris Lattner595088a2005-11-17 07:30:41 +000082 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
83 /// at function entry, used for PIC code.
84 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000085
Chris Lattnerfea33f72005-12-06 02:10:38 +000086 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
87 /// shift amounts. These nodes are generated by the multi-precision shift
88 /// code.
89 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000090
Hal Finkel13d104b2014-12-11 18:37:52 +000091 /// The combination of sra[wd]i and addze used to implemented signed
92 /// integer division by a power of 2. The first operand is the dividend,
93 /// and the second is the constant shift amount (representing the
94 /// divisor).
95 SRA_ADDZE,
96
Chris Lattnereb755fc2006-05-17 19:00:46 +000097 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +000098 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +000099 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000100 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101
Chris Lattnereb755fc2006-05-17 19:00:46 +0000102 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
103 /// MTCTR instruction.
104 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000105
Chris Lattnereb755fc2006-05-17 19:00:46 +0000106 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
107 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000108 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000109
Hal Finkelfc096c92014-12-23 22:29:40 +0000110 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
111 /// instruction and the TOC reload required on SVR4 PPC64.
112 BCTRL_LOAD_TOC,
113
Nate Begemanb11b8e42005-12-20 00:26:01 +0000114 /// Return with a flag operand, matched by 'blr'
115 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000116
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000117 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
118 /// This copies the bits corresponding to the specified CRREG into the
119 /// resultant GPR. Bits corresponding to other CR regs are undefined.
120 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000121
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000122 /// Direct move from a VSX register to a GPR
123 MFVSR,
124
125 /// Direct move from a GPR to a VSX register (algebraic)
126 MTVSRA,
127
128 /// Direct move from a GPR to a VSX register (zero)
129 MTVSRZ,
130
Hal Finkel940ab932014-02-28 00:27:01 +0000131 // FIXME: Remove these once the ANDI glue bug is fixed:
132 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
133 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
134 /// implement truncation of i32 or i64 to i1.
135 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
136
Hal Finkelbbdee932014-12-02 22:01:00 +0000137 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
138 // target (returns (Lo, Hi)). It takes a chain operand.
139 READ_TIME_BASE,
140
Hal Finkel756810f2013-03-21 21:37:52 +0000141 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
142 EH_SJLJ_SETJMP,
143
144 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
145 EH_SJLJ_LONGJMP,
146
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000147 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
148 /// instructions. For lack of better number, we use the opcode number
149 /// encoding for the OPC field to identify the compare. For example, 838
150 /// is VCMPGTSH.
151 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000152
Chris Lattner6961fc72006-03-26 10:06:40 +0000153 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000154 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000155 /// opcode number encoding for the OPC field to identify the compare. For
156 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000157 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000158
Chris Lattner9754d142006-04-18 17:59:36 +0000159 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
160 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
161 /// condition register to branch on, OPC is the branch opcode to use (e.g.
162 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
163 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000164 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000165
Hal Finkel25c19922013-05-15 21:37:41 +0000166 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
167 /// loops.
168 BDNZ, BDZ,
169
Ulrich Weigand874fc622013-03-26 10:56:22 +0000170 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
171 /// towards zero. Used only as part of the long double-to-int
172 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000173 FADDRTZ,
174
Ulrich Weigand874fc622013-03-26 10:56:22 +0000175 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
176 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000177
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000178 /// TC_RETURN - A tail call return.
179 /// operand #0 chain
180 /// operand #1 callee (register or absolute)
181 /// operand #2 stack adjustment
182 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000183 TC_RETURN,
184
Hal Finkel5ab37802012-08-28 02:10:27 +0000185 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
186 CR6SET,
187 CR6UNSET,
188
Roman Divacky8854e762013-12-22 09:48:38 +0000189 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
190 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000191 PPC32_GOT,
192
Hal Finkel7c8ae532014-07-25 17:47:22 +0000193 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000194 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000195 PPC32_PICGOT,
196
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000197 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
198 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000199 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000200 ADDIS_GOT_TPREL_HA,
201
202 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000203 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000204 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000205 /// finds the offset of "sym" relative to the thread pointer.
206 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000207
208 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
209 /// model, produces an ADD instruction that adds the contents of
210 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000211 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000212 /// identifies to the linker that the instruction is part of a
213 /// TLS sequence.
214 ADD_TLS,
215
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000216 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
217 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000218 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000219 ADDIS_TLSGD_HA,
220
Bill Schmidt82f1c772015-02-10 19:09:05 +0000221 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000222 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000223 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
224 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000225 ADDI_TLSGD_L,
226
Bill Schmidt82f1c772015-02-10 19:09:05 +0000227 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
228 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
229 /// ADDIS_TLSGD_L_ADDR until after register assignment.
230 GET_TLS_ADDR,
231
232 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
233 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
234 /// register assignment.
235 ADDI_TLSGD_L_ADDR,
236
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000237 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
238 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000239 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000240 ADDIS_TLSLD_HA,
241
Bill Schmidt82f1c772015-02-10 19:09:05 +0000242 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000243 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000244 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
245 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000246 ADDI_TLSLD_L,
247
Bill Schmidt82f1c772015-02-10 19:09:05 +0000248 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
249 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
250 /// ADDIS_TLSLD_L_ADDR until after register assignment.
251 GET_TLSLD_ADDR,
252
253 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
254 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
255 /// following register assignment.
256 ADDI_TLSLD_L_ADDR,
257
258 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
259 /// model, produces an ADDIS8 instruction that adds X3 to
260 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000261 ADDIS_DTPREL_HA,
262
263 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
264 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000265 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000266 ADDI_DTPREL_L,
267
Bill Schmidt51e79512013-02-20 15:50:31 +0000268 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000269 /// during instruction selection to optimize a BUILD_VECTOR into
270 /// operations on splats. This is necessary to avoid losing these
271 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000272 VADD_SPLAT,
273
Bill Schmidta87a7e22013-05-14 19:35:45 +0000274 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
275 /// operand identifies the operating system entry point.
276 SC,
277
Bill Schmidte26236e2015-05-22 16:44:10 +0000278 /// CHAIN = CLRBHRB CHAIN - Clear branch history rolling buffer.
279 CLRBHRB,
280
281 /// GPRC, CHAIN = MFBHRBE CHAIN, Entry, Dummy - Move from branch
282 /// history rolling buffer entry.
283 MFBHRBE,
284
285 /// CHAIN = RFEBB CHAIN, State - Return from event-based branch.
286 RFEBB,
287
Bill Schmidtfae5d712014-12-09 16:35:51 +0000288 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
289 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
290 /// or stxvd2x instruction. The chain is necessary because the
291 /// sequence replaces a load and needs to provide the same number
292 /// of outputs.
293 XXSWAPD,
294
Hal Finkelc93a9a22015-02-25 01:06:45 +0000295 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
296 QVFPERM,
297
298 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
299 QVGPCI,
300
301 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
302 QVALIGNI,
303
304 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
305 QVESPLATI,
306
307 /// QBFLT = Access the underlying QPX floating-point boolean
308 /// representation.
309 QBFLT,
310
Owen Andersonb2c80da2011-02-25 21:41:48 +0000311 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000312 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
313 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
314 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000315 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000316
317 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000318 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
319 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
320 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000321 LBRX,
322
Hal Finkel60c75102013-04-01 15:37:53 +0000323 /// STFIWX - The STFIWX instruction. The first operand is an input token
324 /// chain, then an f64 value to store, then an address to store it to.
325 STFIWX,
326
Hal Finkelbeb296b2013-03-31 10:12:51 +0000327 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
328 /// load which sign-extends from a 32-bit integer value into the
329 /// destination 64-bit register.
330 LFIWAX,
331
Hal Finkelf6d45f22013-04-01 17:52:07 +0000332 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
333 /// load which zero-extends from a 32-bit integer value into the
334 /// destination 64-bit register.
335 LFIWZX,
336
Bill Schmidtfae5d712014-12-09 16:35:51 +0000337 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
338 /// Maps directly to an lxvd2x instruction that will be followed by
339 /// an xxswapd.
340 LXVD2X,
341
342 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
343 /// Maps directly to an stxvd2x instruction that will be preceded by
344 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000345 STXVD2X,
346
347 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
348 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000349 QVLFSb,
350
351 /// GPRC = TOC_ENTRY GA, TOC
352 /// Loads the entry for GA from the TOC, where the TOC base is given by
353 /// the last operand.
354 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000355 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000356 }
Chris Lattner382f3562006-03-20 06:15:45 +0000357
358 /// Define some predicates that are used for node matching.
359 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000360 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
361 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000362 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000363 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000364
Chris Lattnere8b83b42006-04-06 17:23:16 +0000365 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
366 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000367 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000368 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000369
Bill Schmidt5ed84cd2015-05-16 01:02:12 +0000370 /// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
371 /// VPKUDUM instruction.
372 bool isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
373 SelectionDAG &DAG);
374
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000375 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
376 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000377 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000378 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000379
380 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
381 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000382 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000383 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000384
Kit Barton13894c72015-06-25 15:17:40 +0000385 /// isVMRGEOShuffleMask - Return true if this is a shuffle mask suitable for
386 /// a VMRGEW or VMRGOW instruction
387 bool isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
388 unsigned ShuffleKind, SelectionDAG &DAG);
389
Bill Schmidt42a69362014-08-05 20:47:25 +0000390 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
391 /// shift amount, otherwise return -1.
392 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
393 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000394
Chris Lattner382f3562006-03-20 06:15:45 +0000395 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
396 /// specifies a splat of a single element that is suitable for input to
397 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000398 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000399
Chris Lattner382f3562006-03-20 06:15:45 +0000400 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
401 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000402 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000403
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000404 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000405 /// formed by using a vspltis[bhw] instruction of the specified element
406 /// size, return the constant being splatted. The ByteSize field indicates
407 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000408 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000409
410 /// If this is a qvaligni shuffle mask, return the shift
411 /// amount, otherwise return -1.
412 int isQVALIGNIShuffleMask(SDNode *N);
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000413 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000414
Nate Begeman6cca84e2005-10-16 05:39:50 +0000415 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000416 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000417
Chris Lattnerf22556d2005-08-16 17:14:42 +0000418 public:
Eric Christophercccae792015-01-30 22:02:31 +0000419 explicit PPCTargetLowering(const PPCTargetMachine &TM,
420 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000421
Chris Lattner347ed8a2006-01-09 23:52:17 +0000422 /// getTargetNodeName() - This method returns the name of a target specific
423 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000424 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000425
Mehdi Aminieaabc512015-07-09 15:12:23 +0000426 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000427 return MVT::i32;
428 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000429
Hal Finkel9bb61de2015-01-05 05:24:42 +0000430 bool isCheapToSpeculateCttz() const override {
431 return true;
432 }
433
434 bool isCheapToSpeculateCtlz() const override {
435 return true;
436 }
437
Scott Michela6729e82008-03-10 15:42:14 +0000438 /// getSetCCResultType - Return the ISD::SETCC ValueType
Mehdi Amini44ede332015-07-09 02:09:04 +0000439 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
440 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000441
Hal Finkel62ac7362014-09-19 11:42:56 +0000442 /// Return true if target always beneficiates from combining into FMA for a
443 /// given value type. This must typically return false on targets where FMA
444 /// takes more cycles to execute than FADD.
445 bool enableAggressiveFMAFusion(EVT VT) const override;
446
Chris Lattnera801fced2006-11-08 02:15:41 +0000447 /// getPreIndexedAddressParts - returns true by value, base pointer and
448 /// offset pointer and addressing mode by reference if the node's address
449 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000450 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
451 SDValue &Offset,
452 ISD::MemIndexedMode &AM,
453 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000454
Chris Lattnera801fced2006-11-08 02:15:41 +0000455 /// SelectAddressRegReg - Given the specified addressed, check to see if it
456 /// can be represented as an indexed [r+r] operation. Returns false if it
457 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000458 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000459 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000460
Chris Lattnera801fced2006-11-08 02:15:41 +0000461 /// SelectAddressRegImm - Returns true if the address N can be represented
462 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000463 /// is not better represented as reg+reg. If Aligned is true, only accept
464 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000465 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000466 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000467
Chris Lattnera801fced2006-11-08 02:15:41 +0000468 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
469 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000470 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000471 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000472
Craig Topper0d3fa922014-04-29 07:57:37 +0000473 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000474
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000475 /// LowerOperation - Provide custom lowering hooks for some operations.
476 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000477 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000478
Duncan Sands6ed40142008-12-01 11:39:25 +0000479 /// ReplaceNodeResults - Replace the results of node with an illegal result
480 /// type with new values built out of custom code.
481 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000482 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
483 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000484
Bill Schmidtfae5d712014-12-09 16:35:51 +0000485 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
486 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
487
Craig Topper0d3fa922014-04-29 07:57:37 +0000488 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000489
Hal Finkel13d104b2014-12-11 18:37:52 +0000490 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
491 std::vector<SDNode *> *Created) const override;
492
Pat Gavlina717f252015-07-09 17:40:29 +0000493 unsigned getRegisterByName(const char* RegName, EVT VT,
494 SelectionDAG &DAG) const override;
Hal Finkel0d8db462014-05-11 19:29:11 +0000495
Jay Foada0653a32014-05-14 21:14:37 +0000496 void computeKnownBitsForTargetNode(const SDValue Op,
497 APInt &KnownZero,
498 APInt &KnownOne,
499 const SelectionDAG &DAG,
500 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000501
Hal Finkel57725662015-01-03 17:58:24 +0000502 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
503
Robin Morisset22129962014-09-23 20:46:49 +0000504 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
505 bool IsStore, bool IsLoad) const override;
506 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
507 bool IsStore, bool IsLoad) const override;
508
Craig Topper0d3fa922014-04-29 07:57:37 +0000509 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000510 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000511 MachineBasicBlock *MBB) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000512 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000513 MachineBasicBlock *MBB,
514 unsigned AtomicSize,
Dan Gohman747e55b2009-02-07 16:15:20 +0000515 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000516 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
517 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000518 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000519
Hal Finkel756810f2013-03-21 21:37:52 +0000520 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
521 MachineBasicBlock *MBB) const;
522
523 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
524 MachineBasicBlock *MBB) const;
525
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000526 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000527
528 /// Examine constraint string and operand type and determine a weight value.
529 /// The operand object must already have been set up with the operand type.
530 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000531 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000532
Eric Christopher11e4df72015-02-26 22:38:43 +0000533 std::pair<unsigned, const TargetRegisterClass *>
534 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000535 StringRef Constraint, MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000536
Dale Johannesencbde4c22008-02-28 22:31:51 +0000537 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
538 /// function arguments in the caller parameter area. This is the actual
539 /// alignment, not its logarithm.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000540 unsigned getByValTypeAlignment(Type *Ty,
541 const DataLayout &DL) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000542
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000543 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000544 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000545 void LowerAsmOperandForConstraint(SDValue Op,
546 std::string &Constraint,
547 std::vector<SDValue> &Ops,
548 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000549
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000550 unsigned
551 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000552 if (ConstraintCode == "es")
553 return InlineAsm::Constraint_es;
554 else if (ConstraintCode == "o")
555 return InlineAsm::Constraint_o;
556 else if (ConstraintCode == "Q")
557 return InlineAsm::Constraint_Q;
558 else if (ConstraintCode == "Z")
559 return InlineAsm::Constraint_Z;
560 else if (ConstraintCode == "Zy")
561 return InlineAsm::Constraint_Zy;
562 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000563 }
564
Chris Lattner1eb94d92007-03-30 23:15:24 +0000565 /// isLegalAddressingMode - Return true if the addressing mode represented
566 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000567 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
568 Type *Ty, unsigned AS) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000569
Hal Finkel34974ed2014-04-12 21:52:38 +0000570 /// isLegalICmpImmediate - Return true if the specified immediate is legal
571 /// icmp immediate, that is the target has icmp instructions which can
572 /// compare a register against the immediate without having to materialize
573 /// the immediate into a register.
574 bool isLegalICmpImmediate(int64_t Imm) const override;
575
576 /// isLegalAddImmediate - Return true if the specified immediate is legal
577 /// add immediate, that is the target has add instructions which can
578 /// add a register and the immediate without having to materialize
579 /// the immediate into a register.
580 bool isLegalAddImmediate(int64_t Imm) const override;
581
582 /// isTruncateFree - Return true if it's free to truncate a value of
583 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
584 /// register X1 to i32 by referencing its sub-register R1.
585 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
586 bool isTruncateFree(EVT VT1, EVT VT2) const override;
587
Hal Finkel5d5d1532015-01-10 08:21:59 +0000588 bool isZExtFree(SDValue Val, EVT VT2) const override;
589
Olivier Sallenave32509692015-01-13 15:06:36 +0000590 bool isFPExtFree(EVT VT) const override;
591
Hal Finkel34974ed2014-04-12 21:52:38 +0000592 /// \brief Returns true if it is beneficial to convert a load of a constant
593 /// to just the constant itself.
594 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
595 Type *Ty) const override;
596
Craig Topper0d3fa922014-04-29 07:57:37 +0000597 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000598
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000599 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
600 const CallInst &I,
601 unsigned Intrinsic) const override;
602
Evan Chengd9929f02010-04-01 20:10:42 +0000603 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000604 /// and store operations as a result of memset, memcpy, and memmove
605 /// lowering. If DstAlign is zero that means it's safe to destination
606 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
607 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000608 /// probably because the source does not need to be loaded. If 'IsMemset' is
609 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
610 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
611 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000612 /// It returns EVT::Other if the type should be determined using generic
613 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000614 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000615 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000616 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000617 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000618
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000619 /// Is unaligned memory access allowed for the given type, and is it fast
620 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000621 bool allowsMisalignedMemoryAccesses(EVT VT,
622 unsigned AddrSpace,
623 unsigned Align = 1,
624 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000625
Stephen Lin73de7bf2013-07-09 18:16:56 +0000626 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
627 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
628 /// expanded to FMAs when this method returns true, otherwise fmuladd is
629 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000630 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000631
Hal Finkel934361a2015-01-14 01:07:51 +0000632 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
633
Hal Finkelb4240ca2014-03-31 17:48:16 +0000634 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000635 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000636 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000637 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000638
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000639 /// createFastISel - This method returns a target-specific FastISel object,
640 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000641 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
642 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000643
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000644 /// \brief Returns true if an argument of type Ty needs to be passed in a
645 /// contiguous block of registers in calling convention CallConv.
646 bool functionArgumentNeedsConsecutiveRegisters(
647 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
648 // We support any array type as "consecutive" block in the parameter
649 // save area. The element type defines the alignment requirement and
650 // whether the argument should go in GPRs, FPRs, or VRs if available.
651 //
652 // Note that clang uses this capability both to implement the ELFv2
653 // homogeneous float/vector aggregate ABI, and to avoid having to use
654 // "byval" when passing aggregates that might fully fit in registers.
655 return Ty->isArrayTy();
656 }
657
Evan Cheng51096af2008-04-19 01:30:48 +0000658 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000659
660 struct ReuseLoadInfo {
661 SDValue Ptr;
662 SDValue Chain;
663 SDValue ResChain;
664 MachinePointerInfo MPI;
665 bool IsInvariant;
666 unsigned Alignment;
667 AAMDNodes AAInfo;
668 const MDNode *Ranges;
669
670 ReuseLoadInfo() : IsInvariant(false), Alignment(0), Ranges(nullptr) {}
671 };
672
673 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000674 SelectionDAG &DAG,
675 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000676 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
677 SelectionDAG &DAG) const;
678
679 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
680 SelectionDAG &DAG, SDLoc dl) const;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000681 SDValue LowerFP_TO_INTDirectMove(SDValue Op, SelectionDAG &DAG,
682 SDLoc dl) const;
683 SDValue LowerINT_TO_FPDirectMove(SDValue Op, SelectionDAG &DAG,
684 SDLoc dl) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000685
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000686 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
687 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000688
Evan Cheng67a69dd2010-01-27 00:07:07 +0000689 bool
690 IsEligibleForTailCallOptimization(SDValue Callee,
691 CallingConv::ID CalleeCC,
692 bool isVarArg,
693 const SmallVectorImpl<ISD::InputArg> &Ins,
694 SelectionDAG& DAG) const;
695
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000696 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000697 int SPDiff,
698 SDValue Chain,
699 SDValue &LROpOut,
700 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000701 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000702 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000703
Dan Gohman21cea8a2010-04-17 15:26:15 +0000704 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
705 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
706 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
707 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000708 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000709 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000710 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
711 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000712 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
713 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000714 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000715 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000716 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000717 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000718 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
719 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000720 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000721 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000722 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000723 const PPCSubtarget &Subtarget) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000724 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
725 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
726 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000727 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000728 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000729 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000730 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
731 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
732 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
733 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
734 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
735 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000736 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000737 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
738 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000739 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000740 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000741
Hal Finkelc93a9a22015-02-25 01:06:45 +0000742 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
743 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
744
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000745 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000746 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000747 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000748 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000749 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000750 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Hal Finkel965cea52015-07-12 00:37:44 +0000751 bool isVarArg, bool IsPatchPoint, bool hasNest,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000752 SelectionDAG &DAG,
753 SmallVector<std::pair<unsigned, SDValue>, 8>
754 &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000755 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000756 SDValue &Callee,
757 int SPDiff, unsigned NumBytes,
758 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000759 SmallVectorImpl<SDValue> &InVals,
760 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000761
Craig Topper0d3fa922014-04-29 07:57:37 +0000762 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000763 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000765 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000766 SDLoc dl, SelectionDAG &DAG,
Craig Topper0d3fa922014-04-29 07:57:37 +0000767 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000768
Craig Topper0d3fa922014-04-29 07:57:37 +0000769 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000770 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000771 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000772
Craig Topper0d3fa922014-04-29 07:57:37 +0000773 bool
Hal Finkel450128a2011-10-14 19:51:36 +0000774 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
775 bool isVarArg,
776 const SmallVectorImpl<ISD::OutputArg> &Outs,
Craig Topper0d3fa922014-04-29 07:57:37 +0000777 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000778
Craig Topper0d3fa922014-04-29 07:57:37 +0000779 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000780 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000781 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000782 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000783 const SmallVectorImpl<SDValue> &OutVals,
Craig Topper0d3fa922014-04-29 07:57:37 +0000784 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000785
786 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000787 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000788 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000789
Bill Schmidt57d6de52012-10-23 15:51:16 +0000790 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000791 LowerFormalArguments_Darwin(SDValue Chain,
792 CallingConv::ID CallConv, bool isVarArg,
793 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000794 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000795 SmallVectorImpl<SDValue> &InVals) const;
796 SDValue
797 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000798 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000799 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000800 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000801 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000802 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000803 LowerFormalArguments_32SVR4(SDValue Chain,
804 CallingConv::ID CallConv, bool isVarArg,
805 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000806 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000807 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000808
809 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000810 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
811 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000812 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000813
814 SDValue
815 LowerCall_Darwin(SDValue Chain, SDValue Callee,
816 CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000817 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000818 const SmallVectorImpl<ISD::OutputArg> &Outs,
819 const SmallVectorImpl<SDValue> &OutVals,
820 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000821 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000822 SmallVectorImpl<SDValue> &InVals,
823 ImmutableCallSite *CS) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000824 SDValue
825 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000826 CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000827 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000828 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000829 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000830 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000831 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000832 SmallVectorImpl<SDValue> &InVals,
833 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000834 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000835 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000836 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000837 const SmallVectorImpl<ISD::OutputArg> &Outs,
838 const SmallVectorImpl<SDValue> &OutVals,
839 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000840 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000841 SmallVectorImpl<SDValue> &InVals,
842 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000843
844 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
845 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000846
Hal Finkel940ab932014-02-28 00:27:01 +0000847 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
848 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +0000849 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +0000850
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000851 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +0000852 unsigned &RefinementSteps,
853 bool &UseOneConstNR) const override;
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000854 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
855 unsigned &RefinementSteps) const override;
Sanjay Patel1dd15592015-07-28 23:05:48 +0000856 unsigned combineRepeatedFPDivisors() const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000857
858 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000859 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000860
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000861 namespace PPC {
862 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
863 const TargetLibraryInfo *LibInfo);
864 }
865
Bill Schmidt230b4512013-06-12 16:39:22 +0000866 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
867 CCValAssign::LocInfo &LocInfo,
868 ISD::ArgFlagsTy &ArgFlags,
869 CCState &State);
870
871 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
872 MVT &LocVT,
873 CCValAssign::LocInfo &LocInfo,
874 ISD::ArgFlagsTy &ArgFlags,
875 CCState &State);
876
877 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
878 MVT &LocVT,
879 CCValAssign::LocInfo &LocInfo,
880 ISD::ArgFlagsTy &ArgFlags,
881 CCState &State);
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000882}
Chris Lattnerf22556d2005-08-16 17:14:42 +0000883
884#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H