blob: 7a7b54e74e91d210a65924453a876f4e41503975 [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class MIMG_Mask <string op, int channels> {
11 string Op = op;
12 int Channels = channels;
13}
14
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +000015class MIMG_Atomic_Size <string op, bit is32Bit> {
16 string Op = op;
17 int AtomicSize = !if(is32Bit, 1, 2);
18}
19
Changpeng Fangb28fe032016-09-01 17:54:54 +000020class mimg <bits<7> si, bits<7> vi = si> {
21 field bits<7> SI = si;
22 field bits<7> VI = vi;
23}
24
25class MIMG_Helper <dag outs, dag ins, string asm,
26 string dns=""> : MIMG<outs, ins, asm,[]> {
27 let mayLoad = 1;
28 let mayStore = 0;
29 let hasPostISelHook = 1;
30 let DecoderNamespace = dns;
31 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
32 let AsmMatchConverter = "cvtMIMG";
Tom Stellard244891d2016-12-20 15:52:17 +000033 let usesCustomInserter = 1;
Marek Olsakb83f5c92017-07-04 14:43:38 +000034 let SchedRW = [WriteVMEM];
Changpeng Fangb28fe032016-09-01 17:54:54 +000035}
36
37class MIMG_NoSampler_Helper <bits<7> op, string asm,
38 RegisterClass dst_rc,
39 RegisterClass addr_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +000040 bit d16_bit=0,
Changpeng Fangb28fe032016-09-01 17:54:54 +000041 string dns=""> : MIMG_Helper <
42 (outs dst_rc:$vdata),
43 (ins addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000044 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000045 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +000046 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +000047 dns>, MIMGe<op> {
48 let ssamp = 0;
Changpeng Fang4737e892018-01-18 22:08:53 +000049 let D16 = d16;
50}
51
52multiclass MIMG_NoSampler_Src_Helper_Helper <bits<7> op, string asm,
53 RegisterClass dst_rc,
54 int channels, bit d16_bit,
55 string suffix> {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +000056 def NAME # _V1 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32, d16_bit,
57 !if(!eq(channels, 1), "AMDGPU", "")>,
58 MIMG_Mask<asm#"_V1"#suffix, channels>;
59 def NAME # _V2 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64, d16_bit>,
60 MIMG_Mask<asm#"_V2"#suffix, channels>;
61 def NAME # _V4 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128, d16_bit>,
62 MIMG_Mask<asm#"_V4"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +000063}
64
65multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
66 RegisterClass dst_rc,
67 int channels> {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +000068 defm NAME : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 0, "">;
Changpeng Fang4737e892018-01-18 22:08:53 +000069
70 let d16 = 1 in {
71 let SubtargetPredicate = HasPackedD16VMem in {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +000072 defm NAME : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 1, "_D16">;
Changpeng Fang4737e892018-01-18 22:08:53 +000073 } // End HasPackedD16VMem.
74
75 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +000076 defm NAME : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 1, "_D16_gfx80">;
Changpeng Fang4737e892018-01-18 22:08:53 +000077 } // End HasUnpackedD16VMem.
78 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +000079}
80
81multiclass MIMG_NoSampler <bits<7> op, string asm> {
82 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
83 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
84 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
85 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
86}
87
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +000088multiclass MIMG_PckNoSampler <bits<7> op, string asm> {
89 defm NAME # _V1 : MIMG_NoSampler_Src_Helper_Helper <op, asm, VGPR_32, 1, 0, "">;
90 defm NAME # _V2 : MIMG_NoSampler_Src_Helper_Helper <op, asm, VReg_64, 2, 0, "">;
91 defm NAME # _V3 : MIMG_NoSampler_Src_Helper_Helper <op, asm, VReg_96, 3, 0, "">;
92 defm NAME # _V4 : MIMG_NoSampler_Src_Helper_Helper <op, asm, VReg_128, 4, 0, "">;
93}
94
Changpeng Fangb28fe032016-09-01 17:54:54 +000095class MIMG_Store_Helper <bits<7> op, string asm,
96 RegisterClass data_rc,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000097 RegisterClass addr_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +000098 bit d16_bit=0,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000099 string dns = ""> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000100 (outs),
101 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000102 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000103 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000104 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""), dns>, MIMGe<op> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000105 let ssamp = 0;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000106 let mayLoad = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000107 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000108 let hasSideEffects = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000109 let hasPostISelHook = 0;
110 let DisableWQM = 1;
Changpeng Fang4737e892018-01-18 22:08:53 +0000111 let D16 = d16;
112}
113
114multiclass MIMG_Store_Addr_Helper_Helper <bits<7> op, string asm,
115 RegisterClass data_rc,
116 int channels, bit d16_bit,
117 string suffix> {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000118 def NAME # _V1 # suffix : MIMG_Store_Helper <op, asm, data_rc, VGPR_32, d16_bit,
119 !if(!eq(channels, 1), "AMDGPU", "")>,
120 MIMG_Mask<asm#"_V1"#suffix, channels>;
121 def NAME # _V2 # suffix : MIMG_Store_Helper <op, asm, data_rc, VReg_64, d16_bit>,
122 MIMG_Mask<asm#"_V2"#suffix, channels>;
123 def NAME # _V4 # suffix : MIMG_Store_Helper <op, asm, data_rc, VReg_128, d16_bit>,
124 MIMG_Mask<asm#"_V4"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000125}
126
127multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
128 RegisterClass data_rc,
129 int channels> {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000130 defm NAME : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 0, "">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000131
132 let d16 = 1 in {
133 let SubtargetPredicate = HasPackedD16VMem in {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000134 defm NAME : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 1, "_D16">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000135 } // End HasPackedD16VMem.
136
137 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000138 defm NAME : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 1, "_D16_gfx80">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000139 } // End HasUnpackedD16VMem.
140 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000141}
142
143multiclass MIMG_Store <bits<7> op, string asm> {
144 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
145 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 2>;
146 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 3>;
147 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 4>;
148}
149
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000150multiclass MIMG_PckStore <bits<7> op, string asm> {
151 defm NAME # _V1 : MIMG_Store_Addr_Helper_Helper <op, asm, VGPR_32, 1, 0, "">;
152 defm NAME # _V2 : MIMG_Store_Addr_Helper_Helper <op, asm, VReg_64, 2, 0, "">;
153 defm NAME # _V3 : MIMG_Store_Addr_Helper_Helper <op, asm, VReg_96, 3, 0, "">;
154 defm NAME # _V4 : MIMG_Store_Addr_Helper_Helper <op, asm, VReg_128, 4, 0, "">;
155}
156
Changpeng Fangb28fe032016-09-01 17:54:54 +0000157class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000158 RegisterClass addr_rc, string dns="",
159 bit enableDasm = 0> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000160 (outs data_rc:$vdst),
161 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000162 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000163 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000164 asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da",
165 !if(enableDasm, dns, "")> {
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000166 let mayLoad = 1;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000167 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000168 let hasSideEffects = 1; // FIXME: Remove this
Changpeng Fangb28fe032016-09-01 17:54:54 +0000169 let hasPostISelHook = 0;
170 let DisableWQM = 1;
171 let Constraints = "$vdst = $vdata";
172 let AsmMatchConverter = "cvtMIMGAtomic";
173}
174
175class MIMG_Atomic_Real_si<mimg op, string name, string asm,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000176 RegisterClass data_rc, RegisterClass addr_rc, bit enableDasm> :
177 MIMG_Atomic_Helper<asm, data_rc, addr_rc, "SICI", enableDasm>,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000178 SIMCInstr<name, SIEncodingFamily.SI>,
179 MIMGe<op.SI> {
180 let isCodeGenOnly = 0;
181 let AssemblerPredicates = [isSICI];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000182 let DisableDecoder = DisableSIDecoder;
183}
184
185class MIMG_Atomic_Real_vi<mimg op, string name, string asm,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000186 RegisterClass data_rc, RegisterClass addr_rc, bit enableDasm> :
187 MIMG_Atomic_Helper<asm, data_rc, addr_rc, "VI", enableDasm>,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000188 SIMCInstr<name, SIEncodingFamily.VI>,
189 MIMGe<op.VI> {
190 let isCodeGenOnly = 0;
191 let AssemblerPredicates = [isVI];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000192 let DisableDecoder = DisableVIDecoder;
193}
194
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000195multiclass MIMG_Atomic_Helper_m <mimg op,
196 string name,
197 string asm,
198 string key,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000199 RegisterClass data_rc,
200 RegisterClass addr_rc,
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000201 bit is32Bit,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000202 bit enableDasm = 0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000203 let isPseudo = 1, isCodeGenOnly = 1 in {
204 def "" : MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
205 SIMCInstr<name, SIEncodingFamily.NONE>;
206 }
207
208 let ssamp = 0 in {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000209 def _si : MIMG_Atomic_Real_si<op, name, asm, data_rc, addr_rc, enableDasm>,
210 MIMG_Atomic_Size<key # "_si", is32Bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000211
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000212 def _vi : MIMG_Atomic_Real_vi<op, name, asm, data_rc, addr_rc, enableDasm>,
213 MIMG_Atomic_Size<key # "_vi", is32Bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000214 }
215}
216
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000217multiclass MIMG_Atomic_Addr_Helper_m <mimg op,
218 string name,
219 string asm,
220 RegisterClass data_rc,
221 bit is32Bit,
222 bit enableDasm = 0> {
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000223 // _V* variants have different address size, but the size is not encoded.
224 // So only one variant can be disassembled. V1 looks the safest to decode.
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000225 defm _V1 : MIMG_Atomic_Helper_m <op, name # "_V1", asm, asm # "_V1", data_rc, VGPR_32, is32Bit, enableDasm>;
226 defm _V2 : MIMG_Atomic_Helper_m <op, name # "_V2", asm, asm # "_V2", data_rc, VReg_64, is32Bit>;
227 defm _V4 : MIMG_Atomic_Helper_m <op, name # "_V3", asm, asm # "_V3", data_rc, VReg_128, is32Bit>;
228}
229
230multiclass MIMG_Atomic <mimg op, string asm,
231 RegisterClass data_rc_32 = VGPR_32, // 32-bit atomics
232 RegisterClass data_rc_64 = VReg_64> { // 64-bit atomics
233 // _V* variants have different dst size, but the size is encoded implicitly,
234 // using dmask and tfe. Only 32-bit variant is registered with disassembler.
235 // Other variants are reconstructed by disassembler using dmask and tfe.
236 defm _V1 : MIMG_Atomic_Addr_Helper_m <op, asm # "_V1", asm, data_rc_32, 1, 1>;
237 defm _V2 : MIMG_Atomic_Addr_Helper_m <op, asm # "_V2", asm, data_rc_64, 0>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000238}
239
240class MIMG_Sampler_Helper <bits<7> op, string asm,
241 RegisterClass dst_rc,
242 RegisterClass src_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000243 bit wqm,
Changpeng Fang4737e892018-01-18 22:08:53 +0000244 bit d16_bit=0,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000245 string dns=""> : MIMG_Helper <
246 (outs dst_rc:$vdata),
247 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000248 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000249 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000250 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +0000251 dns>, MIMGe<op> {
252 let WQM = wqm;
Changpeng Fang4737e892018-01-18 22:08:53 +0000253 let D16 = d16;
254}
255
256multiclass MIMG_Sampler_Src_Helper_Helper <bits<7> op, string asm,
257 RegisterClass dst_rc,
258 int channels, bit wqm,
259 bit d16_bit, string suffix> {
260 def _V1 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm, d16_bit,
261 !if(!eq(channels, 1), "AMDGPU", "")>,
262 MIMG_Mask<asm#"_V1"#suffix, channels>;
263 def _V2 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm, d16_bit>,
264 MIMG_Mask<asm#"_V2"#suffix, channels>;
265 def _V4 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm, d16_bit>,
266 MIMG_Mask<asm#"_V4"#suffix, channels>;
267 def _V8 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm, d16_bit>,
268 MIMG_Mask<asm#"_V8"#suffix, channels>;
269 def _V16 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm, d16_bit>,
270 MIMG_Mask<asm#"_V16"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000271}
272
273multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
274 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000275 int channels, bit wqm> {
Changpeng Fang4737e892018-01-18 22:08:53 +0000276 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 0, "">;
277
278 let d16 = 1 in {
279 let SubtargetPredicate = HasPackedD16VMem in {
280 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 1, "_D16">;
281 } // End HasPackedD16VMem.
282
283 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
284 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 1, "_D16_gfx80">;
285 } // End HasUnpackedD16VMem.
286 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000287}
288
Sam Koltonc01faa32016-11-15 13:39:07 +0000289multiclass MIMG_Sampler <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000290 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, wqm>;
291 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, wqm>;
292 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, wqm>;
293 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, wqm>;
294}
295
296multiclass MIMG_Sampler_WQM <bits<7> op, string asm> : MIMG_Sampler<op, asm, 1>;
297
298class MIMG_Gather_Helper <bits<7> op, string asm,
299 RegisterClass dst_rc,
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000300 RegisterClass src_rc,
301 bit wqm,
302 bit d16_bit=0,
303 string dns=""> : MIMG <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000304 (outs dst_rc:$vdata),
305 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000306 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000307 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000308 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +0000309 []>, MIMGe<op> {
310 let mayLoad = 1;
311 let mayStore = 0;
312
313 // DMASK was repurposed for GATHER4. 4 components are always
314 // returned and DMASK works like a swizzle - it selects
315 // the component to fetch. The only useful DMASK values are
316 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
317 // (red,red,red,red) etc.) The ISA document doesn't mention
318 // this.
319 // Therefore, disable all code which updates DMASK by setting this:
320 let Gather4 = 1;
321 let hasPostISelHook = 0;
322 let WQM = wqm;
Changpeng Fang4737e892018-01-18 22:08:53 +0000323 let D16 = d16;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000324
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000325 let DecoderNamespace = dns;
326 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
Changpeng Fangb28fe032016-09-01 17:54:54 +0000327}
328
Changpeng Fang4737e892018-01-18 22:08:53 +0000329
Changpeng Fangb28fe032016-09-01 17:54:54 +0000330multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
331 RegisterClass dst_rc,
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000332 bit wqm, bit d16_bit,
333 string prefix,
334 string suffix> {
335 def prefix # _V1 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm, d16_bit, "AMDGPU">;
336 def prefix # _V2 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm, d16_bit>;
337 def prefix # _V4 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm, d16_bit>;
338 def prefix # _V8 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm, d16_bit>;
339 def prefix # _V16 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm, d16_bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000340}
341
Sam Koltonc01faa32016-11-15 13:39:07 +0000342multiclass MIMG_Gather <bits<7> op, string asm, bit wqm=0> {
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000343 defm : MIMG_Gather_Src_Helper<op, asm, VReg_128, wqm, 0, "_V4", "">;
344
345 let d16 = 1 in {
346 let AssemblerPredicate = HasPackedD16VMem in {
347 defm : MIMG_Gather_Src_Helper<op, asm, VReg_64, wqm, 1, "_V2", "_D16">;
348 } // End HasPackedD16VMem.
349
350 let AssemblerPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
351 defm : MIMG_Gather_Src_Helper<op, asm, VReg_128, wqm, 1, "_V4", "_D16_gfx80">;
352 } // End HasUnpackedD16VMem.
353 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000354}
355
356multiclass MIMG_Gather_WQM <bits<7> op, string asm> : MIMG_Gather<op, asm, 1>;
357
358//===----------------------------------------------------------------------===//
359// MIMG Instructions
360//===----------------------------------------------------------------------===//
361let SubtargetPredicate = isGCN in {
362defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
363defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000364defm IMAGE_LOAD_PCK : MIMG_PckNoSampler <0x00000002, "image_load_pck">;
365defm IMAGE_LOAD_PCK_SGN : MIMG_PckNoSampler <0x00000003, "image_load_pck_sgn">;
366defm IMAGE_LOAD_MIP_PCK : MIMG_PckNoSampler <0x00000004, "image_load_mip_pck">;
367defm IMAGE_LOAD_MIP_PCK_SGN : MIMG_PckNoSampler <0x00000005, "image_load_mip_pck_sgn">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000368defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
369defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000370defm IMAGE_STORE_PCK : MIMG_PckStore <0x0000000a, "image_store_pck">;
371defm IMAGE_STORE_MIP_PCK : MIMG_PckStore <0x0000000b, "image_store_mip_pck">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000372
373let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000374defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000375}
376
Changpeng Fangb28fe032016-09-01 17:54:54 +0000377defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000378defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64, VReg_128>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000379defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
380defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
381//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
382defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
383defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
384defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
385defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
386defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
387defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
388defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
389defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
390defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
391//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
392//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
393//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
394defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
395defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
396defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
397defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
398defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
399defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
400defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
401defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
402defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
403defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
404defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
405defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
406defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
407defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
408defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
409defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
410defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
411defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
412defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
413defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
414defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
415defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
416defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
417defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
418defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
419defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
420defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
421defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
422defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
423defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
424defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
425defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
426defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
427defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
428defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
429defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
430defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
431defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
432defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
433defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
434defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
435defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
436defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
437defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
438defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
439defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
440defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
441defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
442defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
443defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
444defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
445defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
446defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
447defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
448defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
449defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000450
451let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000452defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000453}
454
Changpeng Fangb28fe032016-09-01 17:54:54 +0000455defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
456defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
457defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
458defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
459defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
460defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
461defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
462defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
463//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
464//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
465}
466
467/********** ======================= **********/
468/********** Image sampling patterns **********/
469/********** ======================= **********/
470
Changpeng Fang4737e892018-01-18 22:08:53 +0000471// ImageSample for amdgcn
Changpeng Fangb28fe032016-09-01 17:54:54 +0000472// TODO:
Changpeng Fang4737e892018-01-18 22:08:53 +0000473// 1. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
474// 2. Add A16 support when we pass address of half type.
475multiclass ImageSamplePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000476 def : GCNPat<
Changpeng Fang8236fe12016-11-14 18:33:18 +0000477 (dt (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000478 i1:$slc, i1:$lwe, i1:$da)),
479 (opcode $addr, $rsrc, $sampler,
480 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
481 0, 0, (as_i1imm $lwe), (as_i1imm $da))
482 >;
483}
484
Changpeng Fang4737e892018-01-18 22:08:53 +0000485multiclass ImageSampleDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
486 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, f32>;
487 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2f32>;
488 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4f32>;
489 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V8 # suffix), dt, v8f32>;
490 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V16 # suffix), dt, v16f32>;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000491}
492
Changpeng Fang4737e892018-01-18 22:08:53 +0000493// ImageSample patterns.
494multiclass ImageSamplePatterns<SDPatternOperator name, string opcode> {
495 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f32>;
496 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
497 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
498
499 let SubtargetPredicate = HasUnpackedD16VMem in {
500 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
501 } // End HasUnpackedD16VMem.
502
503 let SubtargetPredicate = HasPackedD16VMem in {
504 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
505 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
506 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000507}
508
Changpeng Fang4737e892018-01-18 22:08:53 +0000509// ImageSample alternative patterns for illegal vector half Types.
510multiclass ImageSampleAltPatterns<SDPatternOperator name, string opcode> {
511 let SubtargetPredicate = HasUnpackedD16VMem in {
512 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
513 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
514 } // End HasUnpackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000515
Changpeng Fang4737e892018-01-18 22:08:53 +0000516 let SubtargetPredicate = HasPackedD16VMem in {
517 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
518 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
519 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000520}
521
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000522// ImageGather4 patterns.
523multiclass ImageGather4Patterns<SDPatternOperator name, string opcode> {
524 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
525}
526
527// ImageGather4 alternative patterns for illegal vector half Types.
528multiclass ImageGather4AltPatterns<SDPatternOperator name, string opcode> {
529 let SubtargetPredicate = HasUnpackedD16VMem in {
530 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
531 } // End HasUnpackedD16VMem.
532
533 let SubtargetPredicate = HasPackedD16VMem in {
534 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
535 } // End HasPackedD16VMem.
536}
537
Changpeng Fang4737e892018-01-18 22:08:53 +0000538// ImageLoad for amdgcn.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000539multiclass ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000540 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000541 (dt (name vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc, i1:$lwe,
Tom Stellardfac248c2016-10-12 16:35:29 +0000542 i1:$da)),
543 (opcode $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000544 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000545 0, 0, (as_i1imm $lwe), (as_i1imm $da))
546 >;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000547}
548
Changpeng Fang4737e892018-01-18 22:08:53 +0000549multiclass ImageLoadDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
550 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, i32>;
551 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2i32>;
552 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4i32>;
Tom Stellardfac248c2016-10-12 16:35:29 +0000553}
554
Changpeng Fang4737e892018-01-18 22:08:53 +0000555// ImageLoad patterns.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000556// TODO: support v3f32.
557multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
558 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f32>;
559 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
560 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fang4737e892018-01-18 22:08:53 +0000561
562 let SubtargetPredicate = HasUnpackedD16VMem in {
563 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
564 } // End HasUnpackedD16VMem.
565
566 let SubtargetPredicate = HasPackedD16VMem in {
567 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
568 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
569 } // End HasPackedD16VMem.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000570}
571
Changpeng Fang4737e892018-01-18 22:08:53 +0000572// ImageLoad alternative patterns for illegal vector half Types.
573multiclass ImageLoadAltPatterns<SDPatternOperator name, string opcode> {
574 let SubtargetPredicate = HasUnpackedD16VMem in {
575 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
576 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
577 } // End HasUnPackedD16VMem.
578
579 let SubtargetPredicate = HasPackedD16VMem in {
580 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
581 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
582 } // End HasPackedD16VMem.
583}
584
585// ImageStore for amdgcn.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000586multiclass ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000587 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000588 (name dt:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc,
Tom Stellardfac248c2016-10-12 16:35:29 +0000589 i1:$lwe, i1:$da),
590 (opcode $data, $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000591 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000592 0, 0, (as_i1imm $lwe), (as_i1imm $da))
593 >;
594}
Changpeng Fangb28fe032016-09-01 17:54:54 +0000595
Changpeng Fang4737e892018-01-18 22:08:53 +0000596multiclass ImageStoreDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
597 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, i32>;
598 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2i32>;
599 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4i32>;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000600}
601
Changpeng Fang4737e892018-01-18 22:08:53 +0000602// ImageStore patterns.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000603// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000604multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000605 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f32>;
606 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
607 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fang4737e892018-01-18 22:08:53 +0000608
609 let SubtargetPredicate = HasUnpackedD16VMem in {
610 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
611 } // End HasUnpackedD16VMem.
612
613 let SubtargetPredicate = HasPackedD16VMem in {
614 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
615 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
616 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000617}
618
Changpeng Fang4737e892018-01-18 22:08:53 +0000619// ImageStore alternative patterns.
620multiclass ImageStoreAltPatterns<SDPatternOperator name, string opcode> {
621 let SubtargetPredicate = HasUnpackedD16VMem in {
622 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
623 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
624 } // End HasUnpackedD16VMem.
625
626 let SubtargetPredicate = HasPackedD16VMem in {
627 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
628 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
629 } // End HasPackedD16VMem.
630}
631
632// ImageAtomic for amdgcn.
Matt Arsenault90c75932017-10-03 00:06:41 +0000633class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000634 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
635 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
636>;
637
Changpeng Fang4737e892018-01-18 22:08:53 +0000638// ImageAtomic patterns.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000639multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000640 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V1), i32>;
641 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V2), v2i32>;
642 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V4), v4i32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000643}
644
Changpeng Fang4737e892018-01-18 22:08:53 +0000645// ImageAtomicCmpSwap for amdgcn.
Matt Arsenault90c75932017-10-03 00:06:41 +0000646class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000647 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
648 imm:$r128, imm:$da, imm:$slc),
649 (EXTRACT_SUBREG
650 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
651 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
652 sub0)
653>;
654
Changpeng Fangb28fe032016-09-01 17:54:54 +0000655// ======= amdgcn Image Intrinsics ==============
656
Changpeng Fang4737e892018-01-18 22:08:53 +0000657// Image load.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000658defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
659defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000660defm : ImageLoadPatterns<int_amdgcn_image_getresinfo, "IMAGE_GET_RESINFO">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000661defm : ImageLoadAltPatterns<SIImage_load, "IMAGE_LOAD">;
662defm : ImageLoadAltPatterns<SIImage_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000663
Changpeng Fang4737e892018-01-18 22:08:53 +0000664// Image store.
665defm : ImageStorePatterns<SIImage_store, "IMAGE_STORE">;
666defm : ImageStorePatterns<SIImage_store_mip, "IMAGE_STORE_MIP">;
667defm : ImageStoreAltPatterns<SIImage_store, "IMAGE_STORE">;
668defm : ImageStoreAltPatterns<SIImage_store_mip, "IMAGE_STORE_MIP">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000669
Changpeng Fang4737e892018-01-18 22:08:53 +0000670// Basic sample.
671defm : ImageSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
672defm : ImageSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
673defm : ImageSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
674defm : ImageSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
675defm : ImageSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
676defm : ImageSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
677defm : ImageSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
678defm : ImageSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
679defm : ImageSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
680defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000681
Changpeng Fang4737e892018-01-18 22:08:53 +0000682// Sample with comparison.
683defm : ImageSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
684defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
685defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
686defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
687defm : ImageSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
688defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
689defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
690defm : ImageSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
691defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
692defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000693
Changpeng Fang4737e892018-01-18 22:08:53 +0000694// Sample with offsets.
695defm : ImageSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
696defm : ImageSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
697defm : ImageSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
698defm : ImageSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
699defm : ImageSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
700defm : ImageSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
701defm : ImageSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
702defm : ImageSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
703defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
704defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000705
Changpeng Fang4737e892018-01-18 22:08:53 +0000706// Sample with comparison and offsets.
707defm : ImageSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
708defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
709defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
710defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
711defm : ImageSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
712defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
713defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
714defm : ImageSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
715defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
716defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000717
Changpeng Fang4737e892018-01-18 22:08:53 +0000718// Basic gather4.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000719defm : ImageGather4Patterns<int_amdgcn_image_gather4, "IMAGE_GATHER4">;
720defm : ImageGather4Patterns<int_amdgcn_image_gather4_cl, "IMAGE_GATHER4_CL">;
721defm : ImageGather4Patterns<int_amdgcn_image_gather4_l, "IMAGE_GATHER4_L">;
722defm : ImageGather4Patterns<int_amdgcn_image_gather4_b, "IMAGE_GATHER4_B">;
723defm : ImageGather4Patterns<int_amdgcn_image_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
724defm : ImageGather4Patterns<int_amdgcn_image_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000725
Changpeng Fang4737e892018-01-18 22:08:53 +0000726// Gather4 with comparison.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000727defm : ImageGather4Patterns<int_amdgcn_image_gather4_c, "IMAGE_GATHER4_C">;
728defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
729defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_l, "IMAGE_GATHER4_C_L">;
730defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b, "IMAGE_GATHER4_C_B">;
731defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
732defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000733
Changpeng Fang4737e892018-01-18 22:08:53 +0000734// Gather4 with offsets.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000735defm : ImageGather4Patterns<int_amdgcn_image_gather4_o, "IMAGE_GATHER4_O">;
736defm : ImageGather4Patterns<int_amdgcn_image_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
737defm : ImageGather4Patterns<int_amdgcn_image_gather4_l_o, "IMAGE_GATHER4_L_O">;
738defm : ImageGather4Patterns<int_amdgcn_image_gather4_b_o, "IMAGE_GATHER4_B_O">;
739defm : ImageGather4Patterns<int_amdgcn_image_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
740defm : ImageGather4Patterns<int_amdgcn_image_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000741
Changpeng Fang4737e892018-01-18 22:08:53 +0000742// Gather4 with comparison and offsets.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000743defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_o, "IMAGE_GATHER4_C_O">;
744defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
745defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
746defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
747defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
748defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000749
Changpeng Fang4737e892018-01-18 22:08:53 +0000750// Basic sample alternative.
751defm : ImageSampleAltPatterns<SIImage_sample, "IMAGE_SAMPLE">;
752defm : ImageSampleAltPatterns<SIImage_sample_cl, "IMAGE_SAMPLE_CL">;
753defm : ImageSampleAltPatterns<SIImage_sample_d, "IMAGE_SAMPLE_D">;
754defm : ImageSampleAltPatterns<SIImage_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
755defm : ImageSampleAltPatterns<SIImage_sample_l, "IMAGE_SAMPLE_L">;
756defm : ImageSampleAltPatterns<SIImage_sample_b, "IMAGE_SAMPLE_B">;
757defm : ImageSampleAltPatterns<SIImage_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
758defm : ImageSampleAltPatterns<SIImage_sample_lz, "IMAGE_SAMPLE_LZ">;
759defm : ImageSampleAltPatterns<SIImage_sample_cd, "IMAGE_SAMPLE_CD">;
760defm : ImageSampleAltPatterns<SIImage_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
761
762// Sample with comparison alternative.
763defm : ImageSampleAltPatterns<SIImage_sample_c, "IMAGE_SAMPLE_C">;
764defm : ImageSampleAltPatterns<SIImage_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
765defm : ImageSampleAltPatterns<SIImage_sample_c_d, "IMAGE_SAMPLE_C_D">;
766defm : ImageSampleAltPatterns<SIImage_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
767defm : ImageSampleAltPatterns<SIImage_sample_c_l, "IMAGE_SAMPLE_C_L">;
768defm : ImageSampleAltPatterns<SIImage_sample_c_b, "IMAGE_SAMPLE_C_B">;
769defm : ImageSampleAltPatterns<SIImage_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
770defm : ImageSampleAltPatterns<SIImage_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
771defm : ImageSampleAltPatterns<SIImage_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
772defm : ImageSampleAltPatterns<SIImage_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
773
774// Sample with offsets alternative.
775defm : ImageSampleAltPatterns<SIImage_sample_o, "IMAGE_SAMPLE_O">;
776defm : ImageSampleAltPatterns<SIImage_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
777defm : ImageSampleAltPatterns<SIImage_sample_d_o, "IMAGE_SAMPLE_D_O">;
778defm : ImageSampleAltPatterns<SIImage_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
779defm : ImageSampleAltPatterns<SIImage_sample_l_o, "IMAGE_SAMPLE_L_O">;
780defm : ImageSampleAltPatterns<SIImage_sample_b_o, "IMAGE_SAMPLE_B_O">;
781defm : ImageSampleAltPatterns<SIImage_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
782defm : ImageSampleAltPatterns<SIImage_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
783defm : ImageSampleAltPatterns<SIImage_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
784defm : ImageSampleAltPatterns<SIImage_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
785
786// Sample with comparison and offsets alternative.
787defm : ImageSampleAltPatterns<SIImage_sample_c_o, "IMAGE_SAMPLE_C_O">;
788defm : ImageSampleAltPatterns<SIImage_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
789defm : ImageSampleAltPatterns<SIImage_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
790defm : ImageSampleAltPatterns<SIImage_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
791defm : ImageSampleAltPatterns<SIImage_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
792defm : ImageSampleAltPatterns<SIImage_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
793defm : ImageSampleAltPatterns<SIImage_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
794defm : ImageSampleAltPatterns<SIImage_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
795defm : ImageSampleAltPatterns<SIImage_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
796defm : ImageSampleAltPatterns<SIImage_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
797
798// Basic gather4 alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000799defm : ImageGather4AltPatterns<SIImage_gather4, "IMAGE_GATHER4">;
800defm : ImageGather4AltPatterns<SIImage_gather4_cl, "IMAGE_GATHER4_CL">;
801defm : ImageGather4AltPatterns<SIImage_gather4_l, "IMAGE_GATHER4_L">;
802defm : ImageGather4AltPatterns<SIImage_gather4_b, "IMAGE_GATHER4_B">;
803defm : ImageGather4AltPatterns<SIImage_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
804defm : ImageGather4AltPatterns<SIImage_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000805
806// Gather4 with comparison alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000807defm : ImageGather4AltPatterns<SIImage_gather4_c, "IMAGE_GATHER4_C">;
808defm : ImageGather4AltPatterns<SIImage_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
809defm : ImageGather4AltPatterns<SIImage_gather4_c_l, "IMAGE_GATHER4_C_L">;
810defm : ImageGather4AltPatterns<SIImage_gather4_c_b, "IMAGE_GATHER4_C_B">;
811defm : ImageGather4AltPatterns<SIImage_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
812defm : ImageGather4AltPatterns<SIImage_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000813
814// Gather4 with offsets alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000815defm : ImageGather4AltPatterns<SIImage_gather4_o, "IMAGE_GATHER4_O">;
816defm : ImageGather4AltPatterns<SIImage_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
817defm : ImageGather4AltPatterns<SIImage_gather4_l_o, "IMAGE_GATHER4_L_O">;
818defm : ImageGather4AltPatterns<SIImage_gather4_b_o, "IMAGE_GATHER4_B_O">;
819defm : ImageGather4AltPatterns<SIImage_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
820defm : ImageGather4AltPatterns<SIImage_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000821
822// Gather4 with comparison and offsets alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000823defm : ImageGather4AltPatterns<SIImage_gather4_c_o, "IMAGE_GATHER4_C_O">;
824defm : ImageGather4AltPatterns<SIImage_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
825defm : ImageGather4AltPatterns<SIImage_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
826defm : ImageGather4AltPatterns<SIImage_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
827defm : ImageGather4AltPatterns<SIImage_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
828defm : ImageGather4AltPatterns<SIImage_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000829
830defm : ImageSamplePatterns<int_amdgcn_image_getlod, "IMAGE_GET_LOD">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000831
832// Image atomics
833defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000834def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V1, i32>;
835def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V2, v2i32>;
836def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V4, v4i32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000837defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
838defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
839defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
840defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
841defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
842defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
843defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
844defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
845defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
846defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
847defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
848
849/* SIsample for simple 1D texture lookup */
Matt Arsenault90c75932017-10-03 00:06:41 +0000850def : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000851 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
852 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
853>;
854
Matt Arsenault90c75932017-10-03 00:06:41 +0000855class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000856 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
857 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
858>;
859
Matt Arsenault90c75932017-10-03 00:06:41 +0000860class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000861 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
862 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
863>;
864
Matt Arsenault90c75932017-10-03 00:06:41 +0000865class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000866 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
867 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
868>;
869
870class SampleShadowPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000871 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000872 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
873 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
874>;
875
876class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000877 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000878 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
879 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
880>;
881
882/* SIsample* for texture lookups consuming more address parameters */
883multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
884 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
885MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
886 def : SamplePattern <SIsample, sample, addr_type>;
887 def : SampleRectPattern <SIsample, sample, addr_type>;
888 def : SampleArrayPattern <SIsample, sample, addr_type>;
889 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
890 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
891
892 def : SamplePattern <SIsamplel, sample_l, addr_type>;
893 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
894 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
895 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
896
897 def : SamplePattern <SIsampleb, sample_b, addr_type>;
898 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
899 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
900 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
901
902 def : SamplePattern <SIsampled, sample_d, addr_type>;
903 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
904 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
905 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
906}
907
908defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
909 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
910 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
911 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
912 v2i32>;
913defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
914 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
915 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
916 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
917 v4i32>;
918defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
919 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
920 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
921 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
922 v8i32>;
923defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
924 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
925 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
926 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
927 v16i32>;