blob: 285dac7735454a861caaf640560cf6d368871d5a [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000032#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000033#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000034#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000035
36#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000037#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000038#include "llvm/Support/Endian.h"
39#include "llvm/Support/ELF.h"
40
41using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000042using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000043using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000044using namespace llvm::ELF;
45
46namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000047namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rui Ueyamac1c282a2016-02-11 21:18:01 +000049TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000050
Rafael Espindolae7e57b22015-11-09 21:43:00 +000051static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000052static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000053
Rui Ueyama3fc0f7e2016-11-23 18:07:33 +000054std::string toString(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000055 return getELFRelocationTypeName(Config->EMachine, Type);
56}
57
Eugene Leviant84569e62016-11-29 08:05:44 +000058template <unsigned N>
59static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000060 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000061 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
62 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000063}
64
Eugene Leviant84569e62016-11-29 08:05:44 +000065template <unsigned N>
66static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000067 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000068 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
69 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000070}
71
Eugene Leviant84569e62016-11-29 08:05:44 +000072template <unsigned N>
73static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000074 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000075 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
76 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000077}
78
Eugene Leviant84569e62016-11-29 08:05:44 +000079template <unsigned N>
80static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000081 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +000082 error(getErrorLocation(Loc) + "improper alignment for relocation " +
83 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000084}
85
Rui Ueyamaefc23de2015-10-14 21:30:32 +000086namespace {
87class X86TargetInfo final : public TargetInfo {
88public:
89 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000090 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000091 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000092 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000093 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000094 bool isTlsLocalDynamicRel(uint32_t Type) const override;
95 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
96 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000097 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000098 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000099 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
100 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000101 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000102
Rafael Espindola69f54022016-06-04 23:22:34 +0000103 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
104 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000105 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
106 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
107 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
108 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000109};
110
Rui Ueyama46626e12016-07-12 23:28:31 +0000111template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000112public:
113 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000114 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000115 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000116 bool isTlsLocalDynamicRel(uint32_t Type) const override;
117 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
118 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000119 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000120 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000121 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000122 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
123 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000124 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000125
Rafael Espindola5c66b822016-06-04 22:58:54 +0000126 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
127 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000128 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000129 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
130 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
131 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
132 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000133
134private:
135 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
136 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000137};
138
Davide Italiano8c3444362016-01-11 19:45:33 +0000139class PPCTargetInfo final : public TargetInfo {
140public:
141 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000142 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000143 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000144};
145
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000146class PPC64TargetInfo final : public TargetInfo {
147public:
148 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000149 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000150 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
151 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000152 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000153};
154
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000155class AArch64TargetInfo final : public TargetInfo {
156public:
157 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000158 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000159 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000160 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000161 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000162 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000163 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
164 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000165 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000166 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000167 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
168 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000169 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000170 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000171 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000172};
173
Tom Stellard80efb162016-01-07 03:59:08 +0000174class AMDGPUTargetInfo final : public TargetInfo {
175public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000176 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000177 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
178 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000179};
180
Peter Smith8646ced2016-06-07 09:31:52 +0000181class ARMTargetInfo final : public TargetInfo {
182public:
183 ARMTargetInfo();
184 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000185 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000186 uint32_t getDynRel(uint32_t Type) const override;
187 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000188 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000189 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
190 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000191 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000192 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000193 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
194 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000195 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000196 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000197 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
198};
199
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000200template <class ELFT> class MipsTargetInfo final : public TargetInfo {
201public:
202 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000203 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000204 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000205 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000206 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000207 bool isTlsLocalDynamicRel(uint32_t Type) const override;
208 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000209 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000210 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000211 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
212 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000213 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000214 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000215 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000216 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000217};
218} // anonymous namespace
219
Rui Ueyama91004392015-10-13 16:08:15 +0000220TargetInfo *createTarget() {
221 switch (Config->EMachine) {
222 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000223 case EM_IAMCU:
Rui Ueyama91004392015-10-13 16:08:15 +0000224 return new X86TargetInfo();
225 case EM_AARCH64:
226 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000227 case EM_AMDGPU:
228 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000229 case EM_ARM:
230 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000231 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000232 switch (Config->EKind) {
233 case ELF32LEKind:
234 return new MipsTargetInfo<ELF32LE>();
235 case ELF32BEKind:
236 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000237 case ELF64LEKind:
238 return new MipsTargetInfo<ELF64LE>();
239 case ELF64BEKind:
240 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000241 default:
George Rimar777f9632016-03-12 08:31:34 +0000242 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000243 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000244 case EM_PPC:
245 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000246 case EM_PPC64:
247 return new PPC64TargetInfo();
248 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000249 if (Config->EKind == ELF32LEKind)
250 return new X86_64TargetInfo<ELF32LE>();
251 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000252 }
George Rimar777f9632016-03-12 08:31:34 +0000253 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000254}
255
Rafael Espindola01205f72015-09-22 18:19:46 +0000256TargetInfo::~TargetInfo() {}
257
Rafael Espindola666625b2016-04-01 14:36:09 +0000258uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
259 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000260 return 0;
261}
262
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000263bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000264
Peter Smithfb05cd92016-07-08 16:10:27 +0000265RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
266 const InputFile &File,
267 const SymbolBody &S) const {
268 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000269}
270
George Rimar98b060d2016-03-06 06:01:07 +0000271bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000272
George Rimar98b060d2016-03-06 06:01:07 +0000273bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000274
George Rimara4c7e742016-10-20 08:36:42 +0000275bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000276
Rafael Espindola5c66b822016-06-04 22:58:54 +0000277RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
278 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000279 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000280}
281
282void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
283 llvm_unreachable("Should not have claimed to be relaxable");
284}
285
Rafael Espindola22ef9562016-04-13 01:40:19 +0000286void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
287 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000288 llvm_unreachable("Should not have claimed to be relaxable");
289}
290
Rafael Espindola22ef9562016-04-13 01:40:19 +0000291void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
292 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000293 llvm_unreachable("Should not have claimed to be relaxable");
294}
295
Rafael Espindola22ef9562016-04-13 01:40:19 +0000296void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
297 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000298 llvm_unreachable("Should not have claimed to be relaxable");
299}
300
Rafael Espindola22ef9562016-04-13 01:40:19 +0000301void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
302 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000303 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000304}
George Rimar77d1cb12015-11-24 09:00:06 +0000305
Rafael Espindola7f074422015-09-22 21:35:51 +0000306X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000307 CopyRel = R_386_COPY;
308 GotRel = R_386_GLOB_DAT;
309 PltRel = R_386_JUMP_SLOT;
310 IRelativeRel = R_386_IRELATIVE;
311 RelativeRel = R_386_RELATIVE;
312 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000313 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
314 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000315 GotEntrySize = 4;
316 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000317 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000318 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000319 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000320}
321
322RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
323 switch (Type) {
324 default:
325 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000326 case R_386_TLS_GD:
327 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000328 case R_386_TLS_LDM:
329 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000330 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000331 return R_PLT_PC;
George Rimar1b3d34a2016-12-03 07:30:30 +0000332 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000333 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000334 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000335 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000336 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000337 case R_386_TLS_IE:
338 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000339 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000340 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000341 case R_386_TLS_GOTIE:
342 return R_GOT_FROM_END;
343 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000344 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000345 case R_386_TLS_LE:
346 return R_TLS;
347 case R_386_TLS_LE_32:
348 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000349 }
George Rimar77b77792015-11-25 22:15:01 +0000350}
351
Rafael Espindola69f54022016-06-04 23:22:34 +0000352RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
353 RelExpr Expr) const {
354 switch (Expr) {
355 default:
356 return Expr;
357 case R_RELAX_TLS_GD_TO_IE:
358 return R_RELAX_TLS_GD_TO_IE_END;
359 case R_RELAX_TLS_GD_TO_LE:
360 return R_RELAX_TLS_GD_TO_LE_NEG;
361 }
362}
363
Rui Ueyamac516ae12016-01-29 02:33:45 +0000364void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000365 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000366}
367
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000368void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000369 // Entries in .got.plt initially points back to the corresponding
370 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000371 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000372}
Rafael Espindola01205f72015-09-22 18:19:46 +0000373
George Rimar98b060d2016-03-06 06:01:07 +0000374uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000375 if (Type == R_386_TLS_LE)
376 return R_386_TLS_TPOFF;
377 if (Type == R_386_TLS_LE_32)
378 return R_386_TLS_TPOFF32;
379 return Type;
380}
381
George Rimar98b060d2016-03-06 06:01:07 +0000382bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000383 return Type == R_386_TLS_GD;
384}
385
George Rimar98b060d2016-03-06 06:01:07 +0000386bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000387 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
388}
389
George Rimar98b060d2016-03-06 06:01:07 +0000390bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000391 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
392}
393
Rui Ueyama4a90f572016-06-16 16:28:50 +0000394void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000395 // Executable files and shared object files have
396 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000397 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000398 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000399 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000400 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
401 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000402 };
403 memcpy(Buf, V, sizeof(V));
404 return;
405 }
George Rimar648a2c32015-10-20 08:54:27 +0000406
George Rimar77b77792015-11-25 22:15:01 +0000407 const uint8_t PltData[] = {
408 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000409 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
410 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000411 };
412 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000413 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000414 write32le(Buf + 2, Got + 4);
415 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000416}
417
Rui Ueyama9398f862016-01-29 04:15:02 +0000418void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
419 uint64_t PltEntryAddr, int32_t Index,
420 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000421 const uint8_t Inst[] = {
422 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
423 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
424 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
425 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000426 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000427
George Rimar77b77792015-11-25 22:15:01 +0000428 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000429 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000430 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000431 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000432 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000433 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000434}
435
Rafael Espindola666625b2016-04-01 14:36:09 +0000436uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
437 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000438 switch (Type) {
439 default:
440 return 0;
George Rimar1b3d34a2016-12-03 07:30:30 +0000441 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000442 case R_386_PC16:
443 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000444 case R_386_32:
445 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000446 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000447 case R_386_GOTOFF:
448 case R_386_GOTPC:
449 case R_386_PC32:
450 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000451 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000452 return read32le(Buf);
453 }
454}
455
Rafael Espindola22ef9562016-04-13 01:40:19 +0000456void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
457 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +0000458 checkInt<32>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000459
460 // R_386_PC16 and R_386_16 are not part of the current i386 psABI. They are
461 // used by 16-bit x86 objects, like boot loaders.
462 if (Type == R_386_16 || Type == R_386_PC16) {
463 write16le(Loc, Val);
464 return;
465 }
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000466 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000467}
468
Rafael Espindola22ef9562016-04-13 01:40:19 +0000469void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
470 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000471 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000472 // leal x@tlsgd(, %ebx, 1),
473 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000474 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000475 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000476 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000477 const uint8_t Inst[] = {
478 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
479 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
480 };
481 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000482 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000483}
484
Rafael Espindola22ef9562016-04-13 01:40:19 +0000485void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
486 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000487 // Convert
488 // leal x@tlsgd(, %ebx, 1),
489 // call __tls_get_addr@plt
490 // to
491 // movl %gs:0, %eax
492 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000493 const uint8_t Inst[] = {
494 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
495 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
496 };
497 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000498 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000499}
500
George Rimar6f17e092015-12-17 09:32:21 +0000501// In some conditions, relocations can be optimized to avoid using GOT.
502// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000503void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
504 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000505 // Ulrich's document section 6.2 says that @gotntpoff can
506 // be used with MOVL or ADDL instructions.
507 // @indntpoff is similar to @gotntpoff, but for use in
508 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000509 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000510
George Rimar6f17e092015-12-17 09:32:21 +0000511 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000512 if (Loc[-1] == 0xa1) {
513 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
514 // This case is different from the generic case below because
515 // this is a 5 byte instruction while below is 6 bytes.
516 Loc[-1] = 0xb8;
517 } else if (Loc[-2] == 0x8b) {
518 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
519 Loc[-2] = 0xc7;
520 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000521 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000522 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
523 Loc[-2] = 0x81;
524 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000525 }
526 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000527 assert(Type == R_386_TLS_GOTIE);
528 if (Loc[-2] == 0x8b) {
529 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
530 Loc[-2] = 0xc7;
531 Loc[-1] = 0xc0 | Reg;
532 } else {
533 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
534 Loc[-2] = 0x8d;
535 Loc[-1] = 0x80 | (Reg << 3) | Reg;
536 }
George Rimar6f17e092015-12-17 09:32:21 +0000537 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000538 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000539}
540
Rafael Espindola22ef9562016-04-13 01:40:19 +0000541void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
542 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000543 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000544 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000545 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000546 }
547
Rui Ueyama55274e32016-04-23 01:10:15 +0000548 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000549 // leal foo(%reg),%eax
550 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000551 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000552 // movl %gs:0,%eax
553 // nop
554 // leal 0(%esi,1),%esi
555 const uint8_t Inst[] = {
556 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
557 0x90, // nop
558 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
559 };
560 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000561}
562
Rui Ueyama46626e12016-07-12 23:28:31 +0000563template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000564 CopyRel = R_X86_64_COPY;
565 GotRel = R_X86_64_GLOB_DAT;
566 PltRel = R_X86_64_JUMP_SLOT;
567 RelativeRel = R_X86_64_RELATIVE;
568 IRelativeRel = R_X86_64_IRELATIVE;
569 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000570 TlsModuleIndexRel = R_X86_64_DTPMOD64;
571 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000572 GotEntrySize = 8;
573 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000574 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000575 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000576 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000577 // Align to the large page size (known as a superpage or huge page).
578 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000579 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000580}
581
Rui Ueyama46626e12016-07-12 23:28:31 +0000582template <class ELFT>
583RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
584 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000585 switch (Type) {
586 default:
587 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000588 case R_X86_64_TPOFF32:
589 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000590 case R_X86_64_TLSLD:
591 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000592 case R_X86_64_TLSGD:
593 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000594 case R_X86_64_SIZE32:
595 case R_X86_64_SIZE64:
596 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000597 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000598 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000599 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000600 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000601 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000602 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000603 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000604 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000605 case R_X86_64_GOTPCRELX:
606 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000607 case R_X86_64_GOTTPOFF:
608 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000609 case R_X86_64_NONE:
610 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000611 }
George Rimar648a2c32015-10-20 08:54:27 +0000612}
613
Rui Ueyama46626e12016-07-12 23:28:31 +0000614template <class ELFT>
615void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000616 // The first entry holds the value of _DYNAMIC. It is not clear why that is
617 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000618 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000619 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000620 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000621}
622
Rui Ueyama46626e12016-07-12 23:28:31 +0000623template <class ELFT>
624void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
625 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000626 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000627 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000628}
629
Rui Ueyama46626e12016-07-12 23:28:31 +0000630template <class ELFT>
631void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000632 const uint8_t PltData[] = {
633 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
634 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
635 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
636 };
637 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000638 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000639 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000640 write32le(Buf + 2, Got - Plt + 2); // GOT+8
641 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000642}
Rafael Espindola01205f72015-09-22 18:19:46 +0000643
Rui Ueyama46626e12016-07-12 23:28:31 +0000644template <class ELFT>
645void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
646 uint64_t PltEntryAddr, int32_t Index,
647 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000648 const uint8_t Inst[] = {
649 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
650 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
651 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
652 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000653 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000654
George Rimar648a2c32015-10-20 08:54:27 +0000655 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
656 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000657 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000658}
659
Rui Ueyama46626e12016-07-12 23:28:31 +0000660template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000661bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
662 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000663}
664
Rui Ueyama46626e12016-07-12 23:28:31 +0000665template <class ELFT>
666bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000667 return Type == R_X86_64_GOTTPOFF;
668}
669
Rui Ueyama46626e12016-07-12 23:28:31 +0000670template <class ELFT>
671bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000672 return Type == R_X86_64_TLSGD;
673}
674
Rui Ueyama46626e12016-07-12 23:28:31 +0000675template <class ELFT>
676bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000677 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
678 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000679}
680
Rui Ueyama46626e12016-07-12 23:28:31 +0000681template <class ELFT>
682void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
683 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000684 // Convert
685 // .byte 0x66
686 // leaq x@tlsgd(%rip), %rdi
687 // .word 0x6666
688 // rex64
689 // call __tls_get_addr@plt
690 // to
691 // mov %fs:0x0,%rax
692 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000693 const uint8_t Inst[] = {
694 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
695 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
696 };
697 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000698 // The original code used a pc relative relocation and so we have to
699 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000700 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000701}
702
Rui Ueyama46626e12016-07-12 23:28:31 +0000703template <class ELFT>
704void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
705 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000706 // Convert
707 // .byte 0x66
708 // leaq x@tlsgd(%rip), %rdi
709 // .word 0x6666
710 // rex64
711 // call __tls_get_addr@plt
712 // to
713 // mov %fs:0x0,%rax
714 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000715 const uint8_t Inst[] = {
716 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
717 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
718 };
719 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000720 // Both code sequences are PC relatives, but since we are moving the constant
721 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000722 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000723}
724
George Rimar77d1cb12015-11-24 09:00:06 +0000725// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000726// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000727template <class ELFT>
728void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
729 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000730 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000731 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000732 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000733
Rui Ueyama73575c42016-06-21 05:09:39 +0000734 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000735 // because LEA with these registers needs 4 bytes to encode and thus
736 // wouldn't fit the space.
737
738 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
739 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
740 memcpy(Inst, "\x48\x81\xc4", 3);
741 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
742 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
743 memcpy(Inst, "\x49\x81\xc4", 3);
744 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
745 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
746 memcpy(Inst, "\x4d\x8d", 2);
747 *RegSlot = 0x80 | (Reg << 3) | Reg;
748 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
749 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
750 memcpy(Inst, "\x48\x8d", 2);
751 *RegSlot = 0x80 | (Reg << 3) | Reg;
752 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
753 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
754 memcpy(Inst, "\x49\xc7", 2);
755 *RegSlot = 0xc0 | Reg;
756 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
757 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
758 memcpy(Inst, "\x48\xc7", 2);
759 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000760 } else {
Eugene Leviant84569e62016-11-29 08:05:44 +0000761 fatal(getErrorLocation(Loc - 3) +
762 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000763 }
764
765 // The original code used a PC relative relocation.
766 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000767 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000768}
769
Rui Ueyama46626e12016-07-12 23:28:31 +0000770template <class ELFT>
771void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
772 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000773 // Convert
774 // leaq bar@tlsld(%rip), %rdi
775 // callq __tls_get_addr@PLT
776 // leaq bar@dtpoff(%rax), %rcx
777 // to
778 // .word 0x6666
779 // .byte 0x66
780 // mov %fs:0,%rax
781 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000782 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000783 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000784 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000785 }
786 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000787 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000788 return;
George Rimar25411f252015-12-04 11:20:13 +0000789 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000790
791 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000792 0x66, 0x66, // .word 0x6666
793 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000794 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
795 };
796 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000797}
798
Rui Ueyama46626e12016-07-12 23:28:31 +0000799template <class ELFT>
800void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
801 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000802 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000803 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000804 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000805 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000806 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000807 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000808 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000809 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000810 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000811 case R_X86_64_GOTPCRELX:
812 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000813 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000814 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000815 case R_X86_64_PLT32:
816 case R_X86_64_TLSGD:
817 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000818 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000819 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000820 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000821 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000822 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000823 case R_X86_64_64:
824 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000825 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000826 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000827 case R_X86_64_SIZE64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000828 write64le(Loc, Val);
829 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000830 default:
Eugene Leviant84569e62016-11-29 08:05:44 +0000831 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000832 }
833}
834
Rui Ueyama46626e12016-07-12 23:28:31 +0000835template <class ELFT>
836RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
837 const uint8_t *Data,
838 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000839 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000840 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000841 const uint8_t Op = Data[-2];
842 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000843 // FIXME: When PIC is disabled and foo is defined locally in the
844 // lower 32 bit address space, memory operand in mov can be converted into
845 // immediate operand. Otherwise, mov must be changed to lea. We support only
846 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000847 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000848 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000849 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000850 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
851 return R_RELAX_GOT_PC;
852
853 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
854 // If PIC then no relaxation is available.
855 // We also don't relax test/binop instructions without REX byte,
856 // they are 32bit operations and not common to have.
857 assert(Type == R_X86_64_REX_GOTPCRELX);
858 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000859}
860
George Rimarb7204302016-06-02 09:22:00 +0000861// A subset of relaxations can only be applied for no-PIC. This method
862// handles such relaxations. Instructions encoding information was taken from:
863// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
864// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
865// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000866template <class ELFT>
867void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
868 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000869 const uint8_t Rex = Loc[-3];
870 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
871 if (Op == 0x85) {
872 // See "TEST-Logical Compare" (4-428 Vol. 2B),
873 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
874
875 // ModR/M byte has form XX YYY ZZZ, where
876 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
877 // XX has different meanings:
878 // 00: The operand's memory address is in reg1.
879 // 01: The operand's memory address is reg1 + a byte-sized displacement.
880 // 10: The operand's memory address is reg1 + a word-sized displacement.
881 // 11: The operand is reg1 itself.
882 // If an instruction requires only one operand, the unused reg2 field
883 // holds extra opcode bits rather than a register code
884 // 0xC0 == 11 000 000 binary.
885 // 0x38 == 00 111 000 binary.
886 // We transfer reg2 to reg1 here as operand.
887 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000888 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000889
890 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
891 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000892 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000893
894 // Move R bit to the B bit in REX byte.
895 // REX byte is encoded as 0100WRXB, where
896 // 0100 is 4bit fixed pattern.
897 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
898 // default operand size is used (which is 32-bit for most but not all
899 // instructions).
900 // REX.R This 1-bit value is an extension to the MODRM.reg field.
901 // REX.X This 1-bit value is an extension to the SIB.index field.
902 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
903 // SIB.base field.
904 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000905 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000906 relocateOne(Loc, R_X86_64_PC32, Val);
907 return;
908 }
909
910 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
911 // or xor operations.
912
913 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
914 // Logic is close to one for test instruction above, but we also
915 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000916 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000917
918 // Primary opcode is 0x81, opcode extension is one of:
919 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
920 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
921 // This value was wrote to MODRM.reg in a line above.
922 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
923 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
924 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000925 Loc[-2] = 0x81;
926 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000927 relocateOne(Loc, R_X86_64_PC32, Val);
928}
929
Rui Ueyama46626e12016-07-12 23:28:31 +0000930template <class ELFT>
931void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000932 const uint8_t Op = Loc[-2];
933 const uint8_t ModRm = Loc[-1];
934
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000935 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000936 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000937 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000938 relocateOne(Loc, R_X86_64_PC32, Val);
939 return;
940 }
941
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000942 if (Op != 0xff) {
943 // We are relaxing a rip relative to an absolute, so compensate
944 // for the old -4 addend.
945 assert(!Config->Pic);
946 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
947 return;
948 }
949
George Rimarb7204302016-06-02 09:22:00 +0000950 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000951 if (ModRm == 0x15) {
952 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
953 // Instead we convert to "addr32 call foo" where addr32 is an instruction
954 // prefix. That makes result expression to be a single instruction.
955 Loc[-2] = 0x67; // addr32 prefix
956 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000957 relocateOne(Loc, R_X86_64_PC32, Val);
958 return;
959 }
960
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000961 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
962 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
963 assert(ModRm == 0x25);
964 Loc[-2] = 0xe9; // jmp
965 Loc[3] = 0x90; // nop
966 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000967}
968
Hal Finkel3c8cc672015-10-12 20:56:18 +0000969// Relocation masks following the #lo(value), #hi(value), #ha(value),
970// #higher(value), #highera(value), #highest(value), and #highesta(value)
971// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
972// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000973static uint16_t applyPPCLo(uint64_t V) { return V; }
974static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
975static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
976static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
977static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000978static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000979static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
980
Davide Italiano8c3444362016-01-11 19:45:33 +0000981PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000982
Rafael Espindola22ef9562016-04-13 01:40:19 +0000983void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
984 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000985 switch (Type) {
986 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000987 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000988 break;
989 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000990 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000991 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000992 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000993 case R_PPC_REL32:
994 write32be(Loc, Val);
995 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000996 case R_PPC_REL24:
997 or32be(Loc, Val & 0x3FFFFFC);
998 break;
Davide Italiano8c3444362016-01-11 19:45:33 +0000999 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001000 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001001 }
1002}
1003
Rafael Espindola22ef9562016-04-13 01:40:19 +00001004RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001005 switch (Type) {
1006 case R_PPC_REL24:
1007 case R_PPC_REL32:
1008 return R_PC;
1009 default:
1010 return R_ABS;
1011 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001012}
1013
Rafael Espindolac4010882015-09-22 20:54:08 +00001014PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001015 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001016 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001017 GotEntrySize = 8;
1018 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001019 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001020 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001021
1022 // We need 64K pages (at least under glibc/Linux, the loader won't
1023 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001024 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001025
1026 // The PPC64 ELF ABI v1 spec, says:
1027 //
1028 // It is normally desirable to put segments with different characteristics
1029 // in separate 256 Mbyte portions of the address space, to give the
1030 // operating system full paging flexibility in the 64-bit address space.
1031 //
1032 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1033 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001034 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001035}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001036
Rafael Espindola15cec292016-04-27 12:25:22 +00001037static uint64_t PPC64TocOffset = 0x8000;
1038
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001039uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001040 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1041 // TOC starts where the first of these sections starts. We always create a
1042 // .got when we see a relocation that uses it, so for us the start is always
1043 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001044 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001045
1046 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1047 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1048 // code (crt1.o) assumes that you can get from the TOC base to the
1049 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001050 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001051}
1052
Rafael Espindola22ef9562016-04-13 01:40:19 +00001053RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1054 switch (Type) {
1055 default:
1056 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001057 case R_PPC64_TOC16:
1058 case R_PPC64_TOC16_DS:
1059 case R_PPC64_TOC16_HA:
1060 case R_PPC64_TOC16_HI:
1061 case R_PPC64_TOC16_LO:
1062 case R_PPC64_TOC16_LO_DS:
1063 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001064 case R_PPC64_TOC:
1065 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001066 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001067 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001068 }
1069}
1070
Rui Ueyama9398f862016-01-29 04:15:02 +00001071void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1072 uint64_t PltEntryAddr, int32_t Index,
1073 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001074 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1075
1076 // FIXME: What we should do, in theory, is get the offset of the function
1077 // descriptor in the .opd section, and use that as the offset from %r2 (the
1078 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1079 // be a pointer to the function descriptor in the .opd section. Using
1080 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1081
George Rimara4c7e742016-10-20 08:36:42 +00001082 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1083 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1084 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1085 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1086 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1087 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1088 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1089 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001090}
1091
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001092static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1093 uint64_t V = Val - PPC64TocOffset;
1094 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001095 case R_PPC64_TOC16:
1096 return {R_PPC64_ADDR16, V};
1097 case R_PPC64_TOC16_DS:
1098 return {R_PPC64_ADDR16_DS, V};
1099 case R_PPC64_TOC16_HA:
1100 return {R_PPC64_ADDR16_HA, V};
1101 case R_PPC64_TOC16_HI:
1102 return {R_PPC64_ADDR16_HI, V};
1103 case R_PPC64_TOC16_LO:
1104 return {R_PPC64_ADDR16_LO, V};
1105 case R_PPC64_TOC16_LO_DS:
1106 return {R_PPC64_ADDR16_LO_DS, V};
1107 default:
1108 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001109 }
1110}
1111
Rafael Espindola22ef9562016-04-13 01:40:19 +00001112void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1113 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001114 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001115 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001116 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001117
Hal Finkel3c8cc672015-10-12 20:56:18 +00001118 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001119 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001120 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001121 // Preserve the AA/LK bits in the branch instruction
1122 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001123 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001124 break;
1125 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001126 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001127 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001128 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001129 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001130 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001131 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001132 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001133 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001134 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001135 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001136 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001137 break;
1138 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001139 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001140 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001141 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001142 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001143 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001144 break;
1145 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001146 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001147 break;
1148 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001149 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001150 break;
1151 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001152 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001153 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001154 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001155 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001156 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001157 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001158 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001159 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001160 break;
1161 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001162 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001163 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001164 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001165 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001166 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001167 case R_PPC64_REL64:
1168 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001169 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001170 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001171 case R_PPC64_REL24: {
1172 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001173 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001174 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001175 break;
1176 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001177 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001178 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001179 }
1180}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001181
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001182AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001183 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001184 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001185 IRelativeRel = R_AARCH64_IRELATIVE;
1186 GotRel = R_AARCH64_GLOB_DAT;
1187 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001188 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001189 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001190 GotEntrySize = 8;
1191 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001192 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001193 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001194 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001195
1196 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1197 // 1 of the tls structures and the tcb size is 16.
1198 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001199}
George Rimar648a2c32015-10-20 08:54:27 +00001200
Rafael Espindola22ef9562016-04-13 01:40:19 +00001201RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1202 const SymbolBody &S) const {
1203 switch (Type) {
1204 default:
1205 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001206 case R_AARCH64_TLSDESC_ADR_PAGE21:
1207 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001208 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1209 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1210 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001211 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001212 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001213 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1214 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1215 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001216 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001217 case R_AARCH64_CONDBR19:
1218 case R_AARCH64_JUMP26:
1219 case R_AARCH64_TSTBR14:
1220 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001221 case R_AARCH64_PREL16:
1222 case R_AARCH64_PREL32:
1223 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001224 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001225 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001226 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001227 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001228 case R_AARCH64_LD64_GOT_LO12_NC:
1229 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1230 return R_GOT;
1231 case R_AARCH64_ADR_GOT_PAGE:
1232 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1233 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001234 }
1235}
1236
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001237RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1238 RelExpr Expr) const {
1239 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1240 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1241 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1242 return R_RELAX_TLS_GD_TO_IE_ABS;
1243 }
1244 return Expr;
1245}
1246
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001247bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001248 switch (Type) {
1249 default:
1250 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001251 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001252 case R_AARCH64_LD64_GOT_LO12_NC:
1253 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001254 case R_AARCH64_LDST16_ABS_LO12_NC:
1255 case R_AARCH64_LDST32_ABS_LO12_NC:
1256 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001257 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001258 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1259 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001260 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001261 return true;
1262 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001263}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001264
George Rimar98b060d2016-03-06 06:01:07 +00001265bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001266 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1267 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1268}
1269
Eugene Leviantab024a32016-11-25 08:56:36 +00001270bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1271 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001272}
1273
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001274void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001275 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001276}
1277
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001278// Page(Expr) is the page address of the expression Expr, defined
1279// as (Expr & ~0xFFF). (This applies even if the machine page size
1280// supported by the platform has a different value.)
1281uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001282 return Expr & (~static_cast<uint64_t>(0xFFF));
1283}
1284
Rui Ueyama4a90f572016-06-16 16:28:50 +00001285void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001286 const uint8_t PltData[] = {
1287 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1288 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1289 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1290 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1291 0x20, 0x02, 0x1f, 0xd6, // br x17
1292 0x1f, 0x20, 0x03, 0xd5, // nop
1293 0x1f, 0x20, 0x03, 0xd5, // nop
1294 0x1f, 0x20, 0x03, 0xd5 // nop
1295 };
1296 memcpy(Buf, PltData, sizeof(PltData));
1297
Eugene Leviant41ca3272016-11-10 09:48:29 +00001298 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001299 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001300 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1301 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1302 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1303 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001304}
1305
Rui Ueyama9398f862016-01-29 04:15:02 +00001306void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1307 uint64_t PltEntryAddr, int32_t Index,
1308 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001309 const uint8_t Inst[] = {
1310 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1311 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1312 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1313 0x20, 0x02, 0x1f, 0xd6 // br x17
1314 };
1315 memcpy(Buf, Inst, sizeof(Inst));
1316
Rafael Espindola22ef9562016-04-13 01:40:19 +00001317 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1318 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1319 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1320 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001321}
1322
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001323static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001324 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001325 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1326 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001327 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001328}
1329
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001330// Return the bits [Start, End] from Val shifted Start bits. For instance,
1331// getBits<4,8>(0xF0) returns 0xF.
1332template <uint8_t Start, uint8_t End> static uint64_t getBits(uint64_t Val) {
1333 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1334 return (Val >> Start) & Mask;
1335}
1336
1337// Update the immediate field in a ldr, str, and add instruction.
1338static inline void updateAArch64LdStrAdd(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001339 or32le(L, (Imm & 0xFFF) << 10);
1340}
1341
Rafael Espindola22ef9562016-04-13 01:40:19 +00001342void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1343 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001344 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001345 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001346 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001347 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001348 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001349 break;
1350 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001351 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001352 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001353 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001354 break;
1355 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001356 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001357 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001358 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001359 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001360 case R_AARCH64_ADD_ABS_LO12_NC:
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001361 updateAArch64LdStrAdd(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001362 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001363 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001364 case R_AARCH64_ADR_PREL_PG_HI21:
1365 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001366 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001367 checkInt<33>(Loc, Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001368 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001369 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001370 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001371 checkInt<21>(Loc, Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001372 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001373 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001374 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001375 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001376 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001377 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001378 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001379 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001380 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001381 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001382 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001383 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001384 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001385 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001386 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001387 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001388 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001389 case R_AARCH64_LDST8_ABS_LO12_NC:
1390 updateAArch64LdStrAdd(Loc, getBits<0, 11>(Val));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001391 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001392 case R_AARCH64_LDST16_ABS_LO12_NC:
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001393 updateAArch64LdStrAdd(Loc, getBits<1, 11>(Val));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001394 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001395 case R_AARCH64_LDST32_ABS_LO12_NC:
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001396 updateAArch64LdStrAdd(Loc, getBits<2, 11>(Val));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001397 break;
1398 case R_AARCH64_LDST64_ABS_LO12_NC:
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001399 updateAArch64LdStrAdd(Loc, getBits<3, 11>(Val));
1400 break;
1401 case R_AARCH64_LDST128_ABS_LO12_NC:
1402 updateAArch64LdStrAdd(Loc, getBits<4, 11>(Val));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001403 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001404 case R_AARCH64_MOVW_UABS_G0_NC:
1405 or32le(Loc, (Val & 0xFFFF) << 5);
1406 break;
1407 case R_AARCH64_MOVW_UABS_G1_NC:
1408 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1409 break;
1410 case R_AARCH64_MOVW_UABS_G2_NC:
1411 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1412 break;
1413 case R_AARCH64_MOVW_UABS_G3:
1414 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1415 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001416 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001417 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001418 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001419 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001420 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001421 checkInt<24>(Loc, Val, Type);
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001422 updateAArch64LdStrAdd(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001423 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001424 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001425 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001426 updateAArch64LdStrAdd(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001427 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001428 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001429 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001430 }
1431}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001432
Rafael Espindola22ef9562016-04-13 01:40:19 +00001433void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1434 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001435 // TLSDESC Global-Dynamic relocation are in the form:
1436 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1437 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1438 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1439 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001440 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001441 // And it can optimized to:
1442 // movz x0, #0x0, lsl #16
1443 // movk x0, #0x10
1444 // nop
1445 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001446 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001447
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001448 switch (Type) {
1449 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1450 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001451 write32le(Loc, 0xd503201f); // nop
1452 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001453 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001454 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1455 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001456 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001457 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1458 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001459 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001460 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001461 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001462}
1463
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001464void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1465 uint64_t Val) const {
1466 // TLSDESC Global-Dynamic relocation are in the form:
1467 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1468 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1469 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1470 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1471 // blr x1
1472 // And it can optimized to:
1473 // adrp x0, :gottprel:v
1474 // ldr x0, [x0, :gottprel_lo12:v]
1475 // nop
1476 // nop
1477
1478 switch (Type) {
1479 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1480 case R_AARCH64_TLSDESC_CALL:
1481 write32le(Loc, 0xd503201f); // nop
1482 break;
1483 case R_AARCH64_TLSDESC_ADR_PAGE21:
1484 write32le(Loc, 0x90000000); // adrp
1485 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1486 break;
1487 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1488 write32le(Loc, 0xf9400000); // ldr
1489 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1490 break;
1491 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001492 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001493 }
1494}
1495
Rafael Espindola22ef9562016-04-13 01:40:19 +00001496void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1497 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001498 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001499
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001500 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001501 // Generate MOVZ.
1502 uint32_t RegNo = read32le(Loc) & 0x1f;
1503 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1504 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001505 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001506 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1507 // Generate MOVK.
1508 uint32_t RegNo = read32le(Loc) & 0x1f;
1509 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1510 return;
1511 }
1512 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001513}
1514
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001515AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001516 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001517 GotRel = R_AMDGPU_ABS64;
1518 GotEntrySize = 8;
1519}
Tom Stellard391e3a82016-07-04 19:19:07 +00001520
Rafael Espindola22ef9562016-04-13 01:40:19 +00001521void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1522 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001523 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001524 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001525 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001526 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001527 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001528 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001529 write32le(Loc, Val);
1530 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001531 case R_AMDGPU_ABS64:
1532 write64le(Loc, Val);
1533 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001534 case R_AMDGPU_GOTPCREL32_HI:
1535 case R_AMDGPU_REL32_HI:
1536 write32le(Loc, Val >> 32);
1537 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001538 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001539 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001540 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001541}
1542
1543RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001544 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001545 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001546 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001547 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001548 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001549 case R_AMDGPU_REL32_LO:
1550 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001551 return R_PC;
1552 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001553 case R_AMDGPU_GOTPCREL32_LO:
1554 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001555 return R_GOT_PC;
1556 default:
1557 fatal("do not know how to handle relocation " + Twine(Type));
1558 }
Tom Stellard80efb162016-01-07 03:59:08 +00001559}
1560
Peter Smith8646ced2016-06-07 09:31:52 +00001561ARMTargetInfo::ARMTargetInfo() {
1562 CopyRel = R_ARM_COPY;
1563 RelativeRel = R_ARM_RELATIVE;
1564 IRelativeRel = R_ARM_IRELATIVE;
1565 GotRel = R_ARM_GLOB_DAT;
1566 PltRel = R_ARM_JUMP_SLOT;
1567 TlsGotRel = R_ARM_TLS_TPOFF32;
1568 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1569 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001570 GotEntrySize = 4;
1571 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001572 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001573 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001574 // ARM uses Variant 1 TLS
1575 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001576 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001577}
1578
1579RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1580 switch (Type) {
1581 default:
1582 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001583 case R_ARM_THM_JUMP11:
1584 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001585 case R_ARM_CALL:
1586 case R_ARM_JUMP24:
1587 case R_ARM_PC24:
1588 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001589 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001590 case R_ARM_THM_JUMP19:
1591 case R_ARM_THM_JUMP24:
1592 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001593 return R_PLT_PC;
1594 case R_ARM_GOTOFF32:
1595 // (S + A) - GOT_ORG
1596 return R_GOTREL;
1597 case R_ARM_GOT_BREL:
1598 // GOT(S) + A - GOT_ORG
1599 return R_GOT_OFF;
1600 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001601 case R_ARM_TLS_IE32:
1602 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001603 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001604 case R_ARM_TARGET1:
1605 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001606 case R_ARM_TARGET2:
1607 if (Config->Target2 == Target2Policy::Rel)
1608 return R_PC;
1609 if (Config->Target2 == Target2Policy::Abs)
1610 return R_ABS;
1611 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001612 case R_ARM_TLS_GD32:
1613 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001614 case R_ARM_TLS_LDM32:
1615 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001616 case R_ARM_BASE_PREL:
1617 // B(S) + A - P
1618 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1619 // platforms.
1620 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001621 case R_ARM_MOVW_PREL_NC:
1622 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001623 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001624 case R_ARM_THM_MOVW_PREL_NC:
1625 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001626 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001627 case R_ARM_NONE:
1628 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001629 case R_ARM_TLS_LE32:
1630 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001631 }
1632}
1633
Eugene Leviantab024a32016-11-25 08:56:36 +00001634bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1635 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1636 (Type == R_ARM_ABS32);
1637}
1638
Peter Smith8646ced2016-06-07 09:31:52 +00001639uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001640 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1641 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001642 if (Type == R_ARM_ABS32)
1643 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001644 // Keep it going with a dummy value so that we can find more reloc errors.
1645 return R_ARM_ABS32;
1646}
1647
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001648void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001649 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001650}
1651
Rui Ueyama4a90f572016-06-16 16:28:50 +00001652void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001653 const uint8_t PltData[] = {
1654 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1655 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1656 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1657 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1658 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1659 };
1660 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001661 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001662 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001663 write32le(Buf + 16, GotPlt - L1 - 8);
1664}
1665
1666void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1667 uint64_t PltEntryAddr, int32_t Index,
1668 unsigned RelOff) const {
1669 // FIXME: Using simple code sequence with simple relocations.
1670 // There is a more optimal sequence but it requires support for the group
1671 // relocations. See ELF for the ARM Architecture Appendix A.3
1672 const uint8_t PltData[] = {
1673 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1674 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1675 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1676 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1677 };
1678 memcpy(Buf, PltData, sizeof(PltData));
1679 uint64_t L1 = PltEntryAddr + 4;
1680 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1681}
1682
Peter Smithfb05cd92016-07-08 16:10:27 +00001683RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1684 const InputFile &File,
1685 const SymbolBody &S) const {
Peter Smith2227c7f2016-11-03 11:49:23 +00001686 // If S is an undefined weak symbol we don't need a Thunk
1687 if (S.isUndefined())
1688 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001689 // A state change from ARM to Thumb and vice versa must go through an
1690 // interworking thunk if the relocation type is not R_ARM_CALL or
1691 // R_ARM_THM_CALL.
1692 switch (RelocType) {
1693 case R_ARM_PC24:
1694 case R_ARM_PLT32:
1695 case R_ARM_JUMP24:
1696 // Source is ARM, all PLT entries are ARM so no interworking required.
1697 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1698 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1699 return R_THUNK_PC;
1700 break;
1701 case R_ARM_THM_JUMP19:
1702 case R_ARM_THM_JUMP24:
1703 // Source is Thumb, all PLT entries are ARM so interworking is required.
1704 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1705 if (Expr == R_PLT_PC)
1706 return R_THUNK_PLT_PC;
1707 if ((S.getVA<ELF32LE>() & 1) == 0)
1708 return R_THUNK_PC;
1709 break;
1710 }
1711 return Expr;
1712}
1713
Peter Smith8646ced2016-06-07 09:31:52 +00001714void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1715 uint64_t Val) const {
1716 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001717 case R_ARM_ABS32:
1718 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001719 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001720 case R_ARM_GOTOFF32:
1721 case R_ARM_GOT_BREL:
1722 case R_ARM_GOT_PREL:
1723 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001724 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001725 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001726 case R_ARM_TLS_GD32:
1727 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001728 case R_ARM_TLS_LDM32:
1729 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001730 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001731 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001732 write32le(Loc, Val);
1733 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001734 case R_ARM_TLS_DTPMOD32:
1735 write32le(Loc, 1);
1736 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001737 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001738 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001739 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1740 break;
1741 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001742 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1743 // value of bit 0 of Val, we must select a BL or BLX instruction
1744 if (Val & 1) {
1745 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1746 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001747 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001748 write32le(Loc, 0xfa000000 | // opcode
1749 ((Val & 2) << 23) | // H
1750 ((Val >> 2) & 0x00ffffff)); // imm24
1751 break;
1752 }
1753 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1754 // BLX (always unconditional) instruction to an ARM Target, select an
1755 // unconditional BL.
1756 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001757 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001758 case R_ARM_JUMP24:
1759 case R_ARM_PC24:
1760 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001761 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001762 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1763 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001764 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001765 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001766 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1767 break;
1768 case R_ARM_THM_JUMP19:
1769 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001770 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001771 write16le(Loc,
1772 (read16le(Loc) & 0xfbc0) | // opcode cond
1773 ((Val >> 10) & 0x0400) | // S
1774 ((Val >> 12) & 0x003f)); // imm6
1775 write16le(Loc + 2,
1776 0x8000 | // opcode
1777 ((Val >> 8) & 0x0800) | // J2
1778 ((Val >> 5) & 0x2000) | // J1
1779 ((Val >> 1) & 0x07ff)); // imm11
1780 break;
1781 case R_ARM_THM_CALL:
1782 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1783 // value of bit 0 of Val, we must select a BL or BLX instruction
1784 if ((Val & 1) == 0) {
1785 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1786 // only be two byte aligned. This must be done before overflow check
1787 Val = alignTo(Val, 4);
1788 }
1789 // Bit 12 is 0 for BLX, 1 for BL
1790 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001791 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001792 case R_ARM_THM_JUMP24:
1793 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1794 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001795 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001796 write16le(Loc,
1797 0xf000 | // opcode
1798 ((Val >> 14) & 0x0400) | // S
1799 ((Val >> 12) & 0x03ff)); // imm10
1800 write16le(Loc + 2,
1801 (read16le(Loc + 2) & 0xd000) | // opcode
1802 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1803 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1804 ((Val >> 1) & 0x07ff)); // imm11
1805 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001806 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001807 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001808 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1809 (Val & 0x0fff));
1810 break;
1811 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001812 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001813 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001814 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1815 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1816 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001817 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001818 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001819 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001820 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001821 write16le(Loc,
1822 0xf2c0 | // opcode
1823 ((Val >> 17) & 0x0400) | // i
1824 ((Val >> 28) & 0x000f)); // imm4
1825 write16le(Loc + 2,
1826 (read16le(Loc + 2) & 0x8f00) | // opcode
1827 ((Val >> 12) & 0x7000) | // imm3
1828 ((Val >> 16) & 0x00ff)); // imm8
1829 break;
1830 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001831 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001832 // Encoding T3: A = imm4:i:imm3:imm8
1833 write16le(Loc,
1834 0xf240 | // opcode
1835 ((Val >> 1) & 0x0400) | // i
1836 ((Val >> 12) & 0x000f)); // imm4
1837 write16le(Loc + 2,
1838 (read16le(Loc + 2) & 0x8f00) | // opcode
1839 ((Val << 4) & 0x7000) | // imm3
1840 (Val & 0x00ff)); // imm8
1841 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001842 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00001843 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001844 }
1845}
1846
1847uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1848 uint32_t Type) const {
1849 switch (Type) {
1850 default:
1851 return 0;
1852 case R_ARM_ABS32:
1853 case R_ARM_BASE_PREL:
1854 case R_ARM_GOTOFF32:
1855 case R_ARM_GOT_BREL:
1856 case R_ARM_GOT_PREL:
1857 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001858 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001859 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001860 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001861 case R_ARM_TLS_LDM32:
1862 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001863 case R_ARM_TLS_IE32:
1864 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001865 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001866 case R_ARM_PREL31:
1867 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001868 case R_ARM_CALL:
1869 case R_ARM_JUMP24:
1870 case R_ARM_PC24:
1871 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001872 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001873 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001874 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001875 case R_ARM_THM_JUMP19: {
1876 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1877 uint16_t Hi = read16le(Buf);
1878 uint16_t Lo = read16le(Buf + 2);
1879 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1880 ((Lo & 0x0800) << 8) | // J2
1881 ((Lo & 0x2000) << 5) | // J1
1882 ((Hi & 0x003f) << 12) | // imm6
1883 ((Lo & 0x07ff) << 1)); // imm11:0
1884 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001885 case R_ARM_THM_CALL:
1886 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001887 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1888 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1889 // FIXME: I1 and I2 require v6T2ops
1890 uint16_t Hi = read16le(Buf);
1891 uint16_t Lo = read16le(Buf + 2);
1892 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1893 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1894 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1895 ((Hi & 0x003ff) << 12) | // imm0
1896 ((Lo & 0x007ff) << 1)); // imm11:0
1897 }
1898 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1899 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001900 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001901 case R_ARM_MOVT_ABS:
1902 case R_ARM_MOVW_PREL_NC:
1903 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001904 uint64_t Val = read32le(Buf) & 0x000f0fff;
1905 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1906 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001907 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001908 case R_ARM_THM_MOVT_ABS:
1909 case R_ARM_THM_MOVW_PREL_NC:
1910 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001911 // Encoding T3: A = imm4:i:imm3:imm8
1912 uint16_t Hi = read16le(Buf);
1913 uint16_t Lo = read16le(Buf + 2);
1914 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1915 ((Hi & 0x0400) << 1) | // i
1916 ((Lo & 0x7000) >> 4) | // imm3
1917 (Lo & 0x00ff)); // imm8
1918 }
Peter Smith8646ced2016-06-07 09:31:52 +00001919 }
1920}
1921
Peter Smith441cf5d2016-07-20 14:56:26 +00001922bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1923 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1924}
1925
Peter Smith9d450252016-07-20 08:52:27 +00001926bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1927 return Type == R_ARM_TLS_GD32;
1928}
1929
1930bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1931 return Type == R_ARM_TLS_IE32;
1932}
1933
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001934template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001935 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001936 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001937 GotEntrySize = sizeof(typename ELFT::uint);
1938 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001939 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001940 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001941 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001942 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001943 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001944 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001945 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001946 TlsGotRel = R_MIPS_TLS_TPREL64;
1947 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1948 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1949 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001950 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001951 TlsGotRel = R_MIPS_TLS_TPREL32;
1952 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1953 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1954 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001955}
1956
1957template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001958RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1959 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00001960 // See comment in the calculateMipsRelChain.
1961 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001962 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001963 switch (Type) {
1964 default:
1965 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001966 case R_MIPS_JALR:
1967 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001968 case R_MIPS_GPREL16:
1969 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00001970 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001971 case R_MIPS_26:
1972 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001973 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001974 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001975 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00001976 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
1977 // offset between start of function and 'gp' value which by default
1978 // equal to the start of .got section. In that case we consider these
1979 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001980 if (&S == ElfSym<ELFT>::MipsGpDisp)
1981 return R_PC;
1982 return R_ABS;
1983 case R_MIPS_PC32:
1984 case R_MIPS_PC16:
1985 case R_MIPS_PC19_S2:
1986 case R_MIPS_PC21_S2:
1987 case R_MIPS_PC26_S2:
1988 case R_MIPS_PCHI16:
1989 case R_MIPS_PCLO16:
1990 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001991 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001992 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001993 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001994 // fallthrough
1995 case R_MIPS_CALL16:
1996 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001997 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001998 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00001999 case R_MIPS_CALL_HI16:
2000 case R_MIPS_CALL_LO16:
2001 case R_MIPS_GOT_HI16:
2002 case R_MIPS_GOT_LO16:
2003 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002004 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002005 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002006 case R_MIPS_TLS_GD:
2007 return R_MIPS_TLSGD;
2008 case R_MIPS_TLS_LDM:
2009 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002010 }
2011}
2012
Eugene Leviantab024a32016-11-25 08:56:36 +00002013template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2014 return Type == R_MIPS_32 || Type == R_MIPS_64;
2015}
2016
Rafael Espindola22ef9562016-04-13 01:40:19 +00002017template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002018uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002019 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002020}
2021
2022template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002023bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2024 return Type == R_MIPS_TLS_LDM;
2025}
2026
2027template <class ELFT>
2028bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2029 return Type == R_MIPS_TLS_GD;
2030}
2031
2032template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002033void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002034 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002035}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002036
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002037template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002038static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002039 uint32_t Instr = read32<E>(Loc);
2040 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2041 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2042}
2043
2044template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002045static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002046 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002047 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002048 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002049 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2050 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002051 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002052}
2053
George Rimara4c7e742016-10-20 08:36:42 +00002054template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002055 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002056 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2057 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002058}
2059
George Rimara4c7e742016-10-20 08:36:42 +00002060template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002061 uint32_t Instr = read32<E>(Loc);
2062 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2063 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2064}
2065
George Rimara4c7e742016-10-20 08:36:42 +00002066template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002067 uint32_t Instr = read32<E>(Loc);
2068 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2069 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2070}
2071
George Rimara4c7e742016-10-20 08:36:42 +00002072template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002073 uint32_t Instr = read32<E>(Loc);
2074 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2075}
2076
Simon Atanasyana088bce2016-07-20 20:15:33 +00002077template <class ELFT> static bool isMipsR6() {
2078 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2079 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2080 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2081}
2082
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002083template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002084void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002085 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002086 if (Config->MipsN32Abi) {
2087 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2088 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2089 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2090 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2091 } else {
2092 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2093 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2094 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2095 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2096 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002097 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2098 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2099 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2100 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002101 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002102 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002103 writeMipsLo16<E>(Buf + 4, Got);
2104 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002105}
2106
2107template <class ELFT>
2108void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2109 uint64_t PltEntryAddr, int32_t Index,
2110 unsigned RelOff) const {
2111 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002112 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2113 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2114 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002115 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002116 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002117 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002118 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2119 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002120}
2121
2122template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002123RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2124 const InputFile &File,
2125 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002126 // Any MIPS PIC code function is invoked with its address in register $t9.
2127 // So if we have a branch instruction from non-PIC code to the PIC one
2128 // we cannot make the jump directly and need to create a small stubs
2129 // to save the target function address.
2130 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2131 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002132 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002133 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2134 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002135 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002136 // If current file has PIC code, LA25 stub is not required.
2137 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002138 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002139 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002140 // LA25 is required if target file has PIC code
2141 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002142 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002143}
2144
2145template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002146uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002147 uint32_t Type) const {
2148 const endianness E = ELFT::TargetEndianness;
2149 switch (Type) {
2150 default:
2151 return 0;
2152 case R_MIPS_32:
2153 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002154 case R_MIPS_TLS_DTPREL32:
2155 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002156 return read32<E>(Buf);
2157 case R_MIPS_26:
2158 // FIXME (simon): If the relocation target symbol is not a PLT entry
2159 // we should use another expression for calculation:
2160 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002161 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002162 case R_MIPS_GPREL16:
2163 case R_MIPS_LO16:
2164 case R_MIPS_PCLO16:
2165 case R_MIPS_TLS_DTPREL_HI16:
2166 case R_MIPS_TLS_DTPREL_LO16:
2167 case R_MIPS_TLS_TPREL_HI16:
2168 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002169 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002170 case R_MIPS_PC16:
2171 return getPcRelocAddend<E, 16, 2>(Buf);
2172 case R_MIPS_PC19_S2:
2173 return getPcRelocAddend<E, 19, 2>(Buf);
2174 case R_MIPS_PC21_S2:
2175 return getPcRelocAddend<E, 21, 2>(Buf);
2176 case R_MIPS_PC26_S2:
2177 return getPcRelocAddend<E, 26, 2>(Buf);
2178 case R_MIPS_PC32:
2179 return getPcRelocAddend<E, 32, 0>(Buf);
2180 }
2181}
2182
Eugene Leviant84569e62016-11-29 08:05:44 +00002183static std::pair<uint32_t, uint64_t>
2184calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002185 // MIPS N64 ABI packs multiple relocations into the single relocation
2186 // record. In general, all up to three relocations can have arbitrary
2187 // types. In fact, Clang and GCC uses only a few combinations. For now,
2188 // we support two of them. That is allow to pass at least all LLVM
2189 // test suite cases.
2190 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2191 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2192 // The first relocation is a 'real' relocation which is calculated
2193 // using the corresponding symbol's value. The second and the third
2194 // relocations used to modify result of the first one: extend it to
2195 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2196 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2197 uint32_t Type2 = (Type >> 8) & 0xff;
2198 uint32_t Type3 = (Type >> 16) & 0xff;
2199 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2200 return std::make_pair(Type, Val);
2201 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2202 return std::make_pair(Type2, Val);
2203 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2204 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002205 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2206 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002207 return std::make_pair(Type & 0xff, Val);
2208}
2209
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002210template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002211void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2212 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002213 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002214 // Thread pointer and DRP offsets from the start of TLS data area.
2215 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002216 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002217 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002218 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002219 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002220 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002221 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002222 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002223 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002224 switch (Type) {
2225 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002226 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002227 case R_MIPS_TLS_DTPREL32:
2228 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002229 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002230 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002231 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002232 case R_MIPS_TLS_DTPREL64:
2233 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002234 write64<E>(Loc, Val);
2235 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002236 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002237 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002238 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002239 case R_MIPS_GOT_DISP:
2240 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002241 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002242 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002243 case R_MIPS_TLS_GD:
2244 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002245 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002246 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002247 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002248 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002249 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002250 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002251 case R_MIPS_LO16:
2252 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002253 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002254 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002255 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002256 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002257 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002258 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002259 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002260 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002261 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002262 case R_MIPS_TLS_DTPREL_HI16:
2263 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002264 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002265 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002266 case R_MIPS_HIGHER:
2267 writeMipsHigher<E>(Loc, Val);
2268 break;
2269 case R_MIPS_HIGHEST:
2270 writeMipsHighest<E>(Loc, Val);
2271 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002272 case R_MIPS_JALR:
2273 // Ignore this optimization relocation for now
2274 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002275 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002276 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002277 break;
2278 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002279 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002280 break;
2281 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002282 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002283 break;
2284 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002285 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002286 break;
2287 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002288 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002289 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002290 default:
Eugene Leviant84569e62016-11-29 08:05:44 +00002291 fatal(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002292 }
2293}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002294
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002295template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002296bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002297 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002298}
Rafael Espindola01205f72015-09-22 18:19:46 +00002299}
2300}