blob: 0333f997e905a3d7ae93f7f69868785621d1b555 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000032#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000033#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000034#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000035
36#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000037#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000038#include "llvm/Support/Endian.h"
39#include "llvm/Support/ELF.h"
40
41using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000042using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000043using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000044using namespace llvm::ELF;
45
46namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000047namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rui Ueyamac1c282a2016-02-11 21:18:01 +000049TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000050
Rafael Espindolae7e57b22015-11-09 21:43:00 +000051static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000052static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000053
George Rimare6389d12016-06-08 12:22:26 +000054StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000055 return getELFRelocationTypeName(Config->EMachine, Type);
56}
57
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000058template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000059 if (!isInt<N>(V))
60 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000061}
62
63template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000064 if (!isUInt<N>(V))
65 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000066}
67
Igor Kudrinfea8ed52015-11-26 10:05:24 +000068template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000069 if (!isInt<N>(V) && !isUInt<N>(V))
70 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000071}
72
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000073template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000074 if ((V & (N - 1)) != 0)
75 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000076}
77
Rafael Espindola24de7672016-06-09 20:39:01 +000078static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000079 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000080 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000081}
82
Rui Ueyamaefc23de2015-10-14 21:30:32 +000083namespace {
84class X86TargetInfo final : public TargetInfo {
85public:
86 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000087 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000088 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000089 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000090 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000091 bool isTlsLocalDynamicRel(uint32_t Type) const override;
92 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
93 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000094 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000095 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000096 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
97 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000098 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000099
Rafael Espindola69f54022016-06-04 23:22:34 +0000100 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
101 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000102 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
103 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
104 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
105 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000106};
107
Rui Ueyama46626e12016-07-12 23:28:31 +0000108template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000109public:
110 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000111 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000112 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000113 bool isTlsLocalDynamicRel(uint32_t Type) const override;
114 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
115 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000116 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000117 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000118 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000119 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
120 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000121 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000122
Rafael Espindola5c66b822016-06-04 22:58:54 +0000123 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
124 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000125 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000126 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
127 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
128 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
129 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000130
131private:
132 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
133 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000134};
135
Davide Italiano8c3444362016-01-11 19:45:33 +0000136class PPCTargetInfo final : public TargetInfo {
137public:
138 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000139 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000140 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000141};
142
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000143class PPC64TargetInfo final : public TargetInfo {
144public:
145 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000146 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000147 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
148 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000149 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000150};
151
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000152class AArch64TargetInfo final : public TargetInfo {
153public:
154 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000155 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000156 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000157 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000158 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000159 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000160 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
161 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000162 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000163 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000164 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
165 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000166 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000167 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000168 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000169};
170
Tom Stellard80efb162016-01-07 03:59:08 +0000171class AMDGPUTargetInfo final : public TargetInfo {
172public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000173 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000174 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
175 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000176};
177
Peter Smith8646ced2016-06-07 09:31:52 +0000178class ARMTargetInfo final : public TargetInfo {
179public:
180 ARMTargetInfo();
181 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
182 uint32_t getDynRel(uint32_t Type) const override;
183 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000184 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000185 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
186 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000187 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000188 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000189 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
190 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000191 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000192 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000193 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
194};
195
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000196template <class ELFT> class MipsTargetInfo final : public TargetInfo {
197public:
198 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000200 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000201 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000202 bool isTlsLocalDynamicRel(uint32_t Type) const override;
203 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000204 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000205 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000206 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
207 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000208 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000209 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000210 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000211 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000212};
213} // anonymous namespace
214
Rui Ueyama91004392015-10-13 16:08:15 +0000215TargetInfo *createTarget() {
216 switch (Config->EMachine) {
217 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000218 case EM_IAMCU:
Rui Ueyama91004392015-10-13 16:08:15 +0000219 return new X86TargetInfo();
220 case EM_AARCH64:
221 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000222 case EM_AMDGPU:
223 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000224 case EM_ARM:
225 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000226 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000227 switch (Config->EKind) {
228 case ELF32LEKind:
229 return new MipsTargetInfo<ELF32LE>();
230 case ELF32BEKind:
231 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000232 case ELF64LEKind:
233 return new MipsTargetInfo<ELF64LE>();
234 case ELF64BEKind:
235 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000236 default:
George Rimar777f9632016-03-12 08:31:34 +0000237 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000238 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000239 case EM_PPC:
240 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000241 case EM_PPC64:
242 return new PPC64TargetInfo();
243 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000244 if (Config->EKind == ELF32LEKind)
245 return new X86_64TargetInfo<ELF32LE>();
246 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000247 }
George Rimar777f9632016-03-12 08:31:34 +0000248 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000249}
250
Rafael Espindola01205f72015-09-22 18:19:46 +0000251TargetInfo::~TargetInfo() {}
252
Rafael Espindola666625b2016-04-01 14:36:09 +0000253uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
254 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000255 return 0;
256}
257
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000258bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000259
Peter Smithfb05cd92016-07-08 16:10:27 +0000260RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
261 const InputFile &File,
262 const SymbolBody &S) const {
263 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000264}
265
George Rimar98b060d2016-03-06 06:01:07 +0000266bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000267
George Rimar98b060d2016-03-06 06:01:07 +0000268bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000269
George Rimara4c7e742016-10-20 08:36:42 +0000270bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000271
Rafael Espindola5c66b822016-06-04 22:58:54 +0000272RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
273 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000274 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000275}
276
277void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
278 llvm_unreachable("Should not have claimed to be relaxable");
279}
280
Rafael Espindola22ef9562016-04-13 01:40:19 +0000281void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
282 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000283 llvm_unreachable("Should not have claimed to be relaxable");
284}
285
Rafael Espindola22ef9562016-04-13 01:40:19 +0000286void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
287 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000288 llvm_unreachable("Should not have claimed to be relaxable");
289}
290
Rafael Espindola22ef9562016-04-13 01:40:19 +0000291void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
292 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000293 llvm_unreachable("Should not have claimed to be relaxable");
294}
295
Rafael Espindola22ef9562016-04-13 01:40:19 +0000296void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
297 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000298 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000299}
George Rimar77d1cb12015-11-24 09:00:06 +0000300
Rafael Espindola7f074422015-09-22 21:35:51 +0000301X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000302 CopyRel = R_386_COPY;
303 GotRel = R_386_GLOB_DAT;
304 PltRel = R_386_JUMP_SLOT;
305 IRelativeRel = R_386_IRELATIVE;
306 RelativeRel = R_386_RELATIVE;
307 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000308 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
309 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000310 GotEntrySize = 4;
311 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000312 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000313 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000314 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000315}
316
317RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
318 switch (Type) {
319 default:
320 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000321 case R_386_TLS_GD:
322 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000323 case R_386_TLS_LDM:
324 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000325 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000326 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000327 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000328 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000329 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000330 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000331 case R_386_TLS_IE:
332 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000333 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000334 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000335 case R_386_TLS_GOTIE:
336 return R_GOT_FROM_END;
337 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000338 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000339 case R_386_TLS_LE:
340 return R_TLS;
341 case R_386_TLS_LE_32:
342 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000343 }
George Rimar77b77792015-11-25 22:15:01 +0000344}
345
Rafael Espindola69f54022016-06-04 23:22:34 +0000346RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
347 RelExpr Expr) const {
348 switch (Expr) {
349 default:
350 return Expr;
351 case R_RELAX_TLS_GD_TO_IE:
352 return R_RELAX_TLS_GD_TO_IE_END;
353 case R_RELAX_TLS_GD_TO_LE:
354 return R_RELAX_TLS_GD_TO_LE_NEG;
355 }
356}
357
Rui Ueyamac516ae12016-01-29 02:33:45 +0000358void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000359 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000360}
361
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000362void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000363 // Entries in .got.plt initially points back to the corresponding
364 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000365 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000366}
Rafael Espindola01205f72015-09-22 18:19:46 +0000367
George Rimar98b060d2016-03-06 06:01:07 +0000368uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000369 if (Type == R_386_TLS_LE)
370 return R_386_TLS_TPOFF;
371 if (Type == R_386_TLS_LE_32)
372 return R_386_TLS_TPOFF32;
373 return Type;
374}
375
George Rimar98b060d2016-03-06 06:01:07 +0000376bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000377 return Type == R_386_TLS_GD;
378}
379
George Rimar98b060d2016-03-06 06:01:07 +0000380bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000381 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
382}
383
George Rimar98b060d2016-03-06 06:01:07 +0000384bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000385 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
386}
387
Rui Ueyama4a90f572016-06-16 16:28:50 +0000388void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000389 // Executable files and shared object files have
390 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000391 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000392 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000393 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000394 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
395 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000396 };
397 memcpy(Buf, V, sizeof(V));
398 return;
399 }
George Rimar648a2c32015-10-20 08:54:27 +0000400
George Rimar77b77792015-11-25 22:15:01 +0000401 const uint8_t PltData[] = {
402 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000403 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
404 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000405 };
406 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000407 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000408 write32le(Buf + 2, Got + 4);
409 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000410}
411
Rui Ueyama9398f862016-01-29 04:15:02 +0000412void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
413 uint64_t PltEntryAddr, int32_t Index,
414 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000415 const uint8_t Inst[] = {
416 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
417 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
418 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
419 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000420 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000421
George Rimar77b77792015-11-25 22:15:01 +0000422 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000423 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000424 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000425 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000426 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000427 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000428}
429
Rafael Espindola666625b2016-04-01 14:36:09 +0000430uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
431 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000432 switch (Type) {
433 default:
434 return 0;
435 case R_386_32:
436 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000437 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000438 case R_386_GOTOFF:
439 case R_386_GOTPC:
440 case R_386_PC32:
441 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000442 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000443 return read32le(Buf);
444 }
445}
446
Rafael Espindola22ef9562016-04-13 01:40:19 +0000447void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
448 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000449 checkInt<32>(Val, Type);
450 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000451}
452
Rafael Espindola22ef9562016-04-13 01:40:19 +0000453void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
454 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000455 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000456 // leal x@tlsgd(, %ebx, 1),
457 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000458 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000459 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000460 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000461 const uint8_t Inst[] = {
462 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
463 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
464 };
465 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000466 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000467}
468
Rafael Espindola22ef9562016-04-13 01:40:19 +0000469void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
470 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000471 // Convert
472 // leal x@tlsgd(, %ebx, 1),
473 // call __tls_get_addr@plt
474 // to
475 // movl %gs:0, %eax
476 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000477 const uint8_t Inst[] = {
478 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
479 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
480 };
481 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000482 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000483}
484
George Rimar6f17e092015-12-17 09:32:21 +0000485// In some conditions, relocations can be optimized to avoid using GOT.
486// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000487void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
488 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000489 // Ulrich's document section 6.2 says that @gotntpoff can
490 // be used with MOVL or ADDL instructions.
491 // @indntpoff is similar to @gotntpoff, but for use in
492 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000493 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000494
George Rimar6f17e092015-12-17 09:32:21 +0000495 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000496 if (Loc[-1] == 0xa1) {
497 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
498 // This case is different from the generic case below because
499 // this is a 5 byte instruction while below is 6 bytes.
500 Loc[-1] = 0xb8;
501 } else if (Loc[-2] == 0x8b) {
502 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
503 Loc[-2] = 0xc7;
504 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000505 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000506 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
507 Loc[-2] = 0x81;
508 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000509 }
510 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000511 assert(Type == R_386_TLS_GOTIE);
512 if (Loc[-2] == 0x8b) {
513 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
514 Loc[-2] = 0xc7;
515 Loc[-1] = 0xc0 | Reg;
516 } else {
517 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
518 Loc[-2] = 0x8d;
519 Loc[-1] = 0x80 | (Reg << 3) | Reg;
520 }
George Rimar6f17e092015-12-17 09:32:21 +0000521 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000522 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000523}
524
Rafael Espindola22ef9562016-04-13 01:40:19 +0000525void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
526 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000527 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000528 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000529 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000530 }
531
Rui Ueyama55274e32016-04-23 01:10:15 +0000532 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000533 // leal foo(%reg),%eax
534 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000535 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000536 // movl %gs:0,%eax
537 // nop
538 // leal 0(%esi,1),%esi
539 const uint8_t Inst[] = {
540 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
541 0x90, // nop
542 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
543 };
544 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000545}
546
Rui Ueyama46626e12016-07-12 23:28:31 +0000547template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000548 CopyRel = R_X86_64_COPY;
549 GotRel = R_X86_64_GLOB_DAT;
550 PltRel = R_X86_64_JUMP_SLOT;
551 RelativeRel = R_X86_64_RELATIVE;
552 IRelativeRel = R_X86_64_IRELATIVE;
553 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000554 TlsModuleIndexRel = R_X86_64_DTPMOD64;
555 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000556 GotEntrySize = 8;
557 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000558 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000559 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000560 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000561 // Align to the large page size (known as a superpage or huge page).
562 // FreeBSD automatically promotes large, superpage-aligned allocations.
563 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000564}
565
Rui Ueyama46626e12016-07-12 23:28:31 +0000566template <class ELFT>
567RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
568 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000569 switch (Type) {
570 default:
571 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000572 case R_X86_64_TPOFF32:
573 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000574 case R_X86_64_TLSLD:
575 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000576 case R_X86_64_TLSGD:
577 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000578 case R_X86_64_SIZE32:
579 case R_X86_64_SIZE64:
580 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000581 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000582 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000583 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000584 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000585 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000586 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000587 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000588 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000589 case R_X86_64_GOTPCRELX:
590 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000591 case R_X86_64_GOTTPOFF:
592 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000593 }
George Rimar648a2c32015-10-20 08:54:27 +0000594}
595
Rui Ueyama46626e12016-07-12 23:28:31 +0000596template <class ELFT>
597void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000598 // The first entry holds the value of _DYNAMIC. It is not clear why that is
599 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000600 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000601 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000602 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000603}
604
Rui Ueyama46626e12016-07-12 23:28:31 +0000605template <class ELFT>
606void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
607 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000608 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000609 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000610}
611
Rui Ueyama46626e12016-07-12 23:28:31 +0000612template <class ELFT>
613void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000614 const uint8_t PltData[] = {
615 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
616 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
617 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
618 };
619 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000620 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000621 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000622 write32le(Buf + 2, Got - Plt + 2); // GOT+8
623 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000624}
Rafael Espindola01205f72015-09-22 18:19:46 +0000625
Rui Ueyama46626e12016-07-12 23:28:31 +0000626template <class ELFT>
627void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
628 uint64_t PltEntryAddr, int32_t Index,
629 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000630 const uint8_t Inst[] = {
631 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
632 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
633 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
634 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000635 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000636
George Rimar648a2c32015-10-20 08:54:27 +0000637 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
638 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000639 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000640}
641
Rui Ueyama46626e12016-07-12 23:28:31 +0000642template <class ELFT>
643uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000644 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000645 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000646 return Type;
647}
648
Rui Ueyama46626e12016-07-12 23:28:31 +0000649template <class ELFT>
650bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000651 return Type == R_X86_64_GOTTPOFF;
652}
653
Rui Ueyama46626e12016-07-12 23:28:31 +0000654template <class ELFT>
655bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000656 return Type == R_X86_64_TLSGD;
657}
658
Rui Ueyama46626e12016-07-12 23:28:31 +0000659template <class ELFT>
660bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000661 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
662 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000663}
664
Rui Ueyama46626e12016-07-12 23:28:31 +0000665template <class ELFT>
666void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
667 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000668 // Convert
669 // .byte 0x66
670 // leaq x@tlsgd(%rip), %rdi
671 // .word 0x6666
672 // rex64
673 // call __tls_get_addr@plt
674 // to
675 // mov %fs:0x0,%rax
676 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000677 const uint8_t Inst[] = {
678 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
679 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
680 };
681 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000682 // The original code used a pc relative relocation and so we have to
683 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000684 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000685}
686
Rui Ueyama46626e12016-07-12 23:28:31 +0000687template <class ELFT>
688void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
689 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000690 // Convert
691 // .byte 0x66
692 // leaq x@tlsgd(%rip), %rdi
693 // .word 0x6666
694 // rex64
695 // call __tls_get_addr@plt
696 // to
697 // mov %fs:0x0,%rax
698 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000699 const uint8_t Inst[] = {
700 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
701 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
702 };
703 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000704 // Both code sequences are PC relatives, but since we are moving the constant
705 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000706 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000707}
708
George Rimar77d1cb12015-11-24 09:00:06 +0000709// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000710// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000711template <class ELFT>
712void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
713 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000714 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000715 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000716 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000717
Rui Ueyama73575c42016-06-21 05:09:39 +0000718 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000719 // because LEA with these registers needs 4 bytes to encode and thus
720 // wouldn't fit the space.
721
722 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
723 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
724 memcpy(Inst, "\x48\x81\xc4", 3);
725 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
726 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
727 memcpy(Inst, "\x49\x81\xc4", 3);
728 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
729 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
730 memcpy(Inst, "\x4d\x8d", 2);
731 *RegSlot = 0x80 | (Reg << 3) | Reg;
732 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
733 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
734 memcpy(Inst, "\x48\x8d", 2);
735 *RegSlot = 0x80 | (Reg << 3) | Reg;
736 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
737 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
738 memcpy(Inst, "\x49\xc7", 2);
739 *RegSlot = 0xc0 | Reg;
740 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
741 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
742 memcpy(Inst, "\x48\xc7", 2);
743 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000744 } else {
745 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000746 }
747
748 // The original code used a PC relative relocation.
749 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000750 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000751}
752
Rui Ueyama46626e12016-07-12 23:28:31 +0000753template <class ELFT>
754void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
755 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000756 // Convert
757 // leaq bar@tlsld(%rip), %rdi
758 // callq __tls_get_addr@PLT
759 // leaq bar@dtpoff(%rax), %rcx
760 // to
761 // .word 0x6666
762 // .byte 0x66
763 // mov %fs:0,%rax
764 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000765 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000766 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000767 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000768 }
769 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000770 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000771 return;
George Rimar25411f252015-12-04 11:20:13 +0000772 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000773
774 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000775 0x66, 0x66, // .word 0x6666
776 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000777 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
778 };
779 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000780}
781
Rui Ueyama46626e12016-07-12 23:28:31 +0000782template <class ELFT>
783void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
784 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000785 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000786 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000787 checkUInt<32>(Val, Type);
788 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000789 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000790 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000791 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000792 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000793 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000794 case R_X86_64_GOTPCRELX:
795 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000796 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000797 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000798 case R_X86_64_PLT32:
799 case R_X86_64_TLSGD:
800 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000801 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000802 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000803 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000804 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000805 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000806 case R_X86_64_64:
807 case R_X86_64_DTPOFF64:
808 case R_X86_64_SIZE64:
809 case R_X86_64_PC64:
810 write64le(Loc, Val);
811 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000812 default:
George Rimar57610422016-03-11 14:43:02 +0000813 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000814 }
815}
816
Rui Ueyama46626e12016-07-12 23:28:31 +0000817template <class ELFT>
818RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
819 const uint8_t *Data,
820 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000821 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000822 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000823 const uint8_t Op = Data[-2];
824 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000825 // FIXME: When PIC is disabled and foo is defined locally in the
826 // lower 32 bit address space, memory operand in mov can be converted into
827 // immediate operand. Otherwise, mov must be changed to lea. We support only
828 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000829 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000830 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000831 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000832 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
833 return R_RELAX_GOT_PC;
834
835 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
836 // If PIC then no relaxation is available.
837 // We also don't relax test/binop instructions without REX byte,
838 // they are 32bit operations and not common to have.
839 assert(Type == R_X86_64_REX_GOTPCRELX);
840 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000841}
842
George Rimarb7204302016-06-02 09:22:00 +0000843// A subset of relaxations can only be applied for no-PIC. This method
844// handles such relaxations. Instructions encoding information was taken from:
845// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
846// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
847// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000848template <class ELFT>
849void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
850 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000851 const uint8_t Rex = Loc[-3];
852 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
853 if (Op == 0x85) {
854 // See "TEST-Logical Compare" (4-428 Vol. 2B),
855 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
856
857 // ModR/M byte has form XX YYY ZZZ, where
858 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
859 // XX has different meanings:
860 // 00: The operand's memory address is in reg1.
861 // 01: The operand's memory address is reg1 + a byte-sized displacement.
862 // 10: The operand's memory address is reg1 + a word-sized displacement.
863 // 11: The operand is reg1 itself.
864 // If an instruction requires only one operand, the unused reg2 field
865 // holds extra opcode bits rather than a register code
866 // 0xC0 == 11 000 000 binary.
867 // 0x38 == 00 111 000 binary.
868 // We transfer reg2 to reg1 here as operand.
869 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000870 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000871
872 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
873 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000874 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000875
876 // Move R bit to the B bit in REX byte.
877 // REX byte is encoded as 0100WRXB, where
878 // 0100 is 4bit fixed pattern.
879 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
880 // default operand size is used (which is 32-bit for most but not all
881 // instructions).
882 // REX.R This 1-bit value is an extension to the MODRM.reg field.
883 // REX.X This 1-bit value is an extension to the SIB.index field.
884 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
885 // SIB.base field.
886 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000887 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000888 relocateOne(Loc, R_X86_64_PC32, Val);
889 return;
890 }
891
892 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
893 // or xor operations.
894
895 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
896 // Logic is close to one for test instruction above, but we also
897 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000898 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000899
900 // Primary opcode is 0x81, opcode extension is one of:
901 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
902 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
903 // This value was wrote to MODRM.reg in a line above.
904 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
905 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
906 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000907 Loc[-2] = 0x81;
908 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000909 relocateOne(Loc, R_X86_64_PC32, Val);
910}
911
Rui Ueyama46626e12016-07-12 23:28:31 +0000912template <class ELFT>
913void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000914 const uint8_t Op = Loc[-2];
915 const uint8_t ModRm = Loc[-1];
916
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000917 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000918 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000919 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000920 relocateOne(Loc, R_X86_64_PC32, Val);
921 return;
922 }
923
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000924 if (Op != 0xff) {
925 // We are relaxing a rip relative to an absolute, so compensate
926 // for the old -4 addend.
927 assert(!Config->Pic);
928 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
929 return;
930 }
931
George Rimarb7204302016-06-02 09:22:00 +0000932 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000933 if (ModRm == 0x15) {
934 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
935 // Instead we convert to "addr32 call foo" where addr32 is an instruction
936 // prefix. That makes result expression to be a single instruction.
937 Loc[-2] = 0x67; // addr32 prefix
938 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000939 relocateOne(Loc, R_X86_64_PC32, Val);
940 return;
941 }
942
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000943 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
944 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
945 assert(ModRm == 0x25);
946 Loc[-2] = 0xe9; // jmp
947 Loc[3] = 0x90; // nop
948 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000949}
950
Hal Finkel3c8cc672015-10-12 20:56:18 +0000951// Relocation masks following the #lo(value), #hi(value), #ha(value),
952// #higher(value), #highera(value), #highest(value), and #highesta(value)
953// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
954// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000955static uint16_t applyPPCLo(uint64_t V) { return V; }
956static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
957static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
958static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
959static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000960static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000961static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
962
Davide Italiano8c3444362016-01-11 19:45:33 +0000963PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000964
Rafael Espindola22ef9562016-04-13 01:40:19 +0000965void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
966 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000967 switch (Type) {
968 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000969 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000970 break;
971 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000972 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000973 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000974 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000975 case R_PPC_REL32:
976 write32be(Loc, Val);
977 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000978 case R_PPC_REL24:
979 or32be(Loc, Val & 0x3FFFFFC);
980 break;
Davide Italiano8c3444362016-01-11 19:45:33 +0000981 default:
George Rimar57610422016-03-11 14:43:02 +0000982 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000983 }
984}
985
Rafael Espindola22ef9562016-04-13 01:40:19 +0000986RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000987 switch (Type) {
988 case R_PPC_REL24:
989 case R_PPC_REL32:
990 return R_PC;
991 default:
992 return R_ABS;
993 }
Rafael Espindola22ef9562016-04-13 01:40:19 +0000994}
995
Rafael Espindolac4010882015-09-22 20:54:08 +0000996PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000997 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000998 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +0000999 GotEntrySize = 8;
1000 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001001 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001002 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001003
1004 // We need 64K pages (at least under glibc/Linux, the loader won't
1005 // set different permissions on a finer granularity than that).
Petr Hosek5d98fef72016-09-28 00:09:20 +00001006 MaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001007
1008 // The PPC64 ELF ABI v1 spec, says:
1009 //
1010 // It is normally desirable to put segments with different characteristics
1011 // in separate 256 Mbyte portions of the address space, to give the
1012 // operating system full paging flexibility in the 64-bit address space.
1013 //
1014 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1015 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001016 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001017}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001018
Rafael Espindola15cec292016-04-27 12:25:22 +00001019static uint64_t PPC64TocOffset = 0x8000;
1020
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001021uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001022 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1023 // TOC starts where the first of these sections starts. We always create a
1024 // .got when we see a relocation that uses it, so for us the start is always
1025 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001026 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001027
1028 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1029 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1030 // code (crt1.o) assumes that you can get from the TOC base to the
1031 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001032 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001033}
1034
Rafael Espindola22ef9562016-04-13 01:40:19 +00001035RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1036 switch (Type) {
1037 default:
1038 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001039 case R_PPC64_TOC16:
1040 case R_PPC64_TOC16_DS:
1041 case R_PPC64_TOC16_HA:
1042 case R_PPC64_TOC16_HI:
1043 case R_PPC64_TOC16_LO:
1044 case R_PPC64_TOC16_LO_DS:
1045 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001046 case R_PPC64_TOC:
1047 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001048 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001049 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001050 }
1051}
1052
Rui Ueyama9398f862016-01-29 04:15:02 +00001053void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1054 uint64_t PltEntryAddr, int32_t Index,
1055 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001056 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1057
1058 // FIXME: What we should do, in theory, is get the offset of the function
1059 // descriptor in the .opd section, and use that as the offset from %r2 (the
1060 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1061 // be a pointer to the function descriptor in the .opd section. Using
1062 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1063
George Rimara4c7e742016-10-20 08:36:42 +00001064 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1065 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1066 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1067 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1068 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1069 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1070 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1071 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001072}
1073
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001074static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1075 uint64_t V = Val - PPC64TocOffset;
1076 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001077 case R_PPC64_TOC16:
1078 return {R_PPC64_ADDR16, V};
1079 case R_PPC64_TOC16_DS:
1080 return {R_PPC64_ADDR16_DS, V};
1081 case R_PPC64_TOC16_HA:
1082 return {R_PPC64_ADDR16_HA, V};
1083 case R_PPC64_TOC16_HI:
1084 return {R_PPC64_ADDR16_HI, V};
1085 case R_PPC64_TOC16_LO:
1086 return {R_PPC64_ADDR16_LO, V};
1087 case R_PPC64_TOC16_LO_DS:
1088 return {R_PPC64_ADDR16_LO_DS, V};
1089 default:
1090 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001091 }
1092}
1093
Rafael Espindola22ef9562016-04-13 01:40:19 +00001094void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1095 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001096 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001097 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001098 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001099
Hal Finkel3c8cc672015-10-12 20:56:18 +00001100 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001101 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001102 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001103 // Preserve the AA/LK bits in the branch instruction
1104 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001105 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001106 break;
1107 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001108 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001109 checkInt<16>(Val, Type);
1110 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001111 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001112 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001113 checkInt<16>(Val, Type);
1114 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001115 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001116 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001117 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001118 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001119 break;
1120 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001121 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001122 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001123 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001124 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001125 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001126 break;
1127 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001128 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001129 break;
1130 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001131 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001132 break;
1133 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001134 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001135 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001136 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001137 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001138 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001139 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001140 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001141 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001142 break;
1143 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001144 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001145 checkInt<32>(Val, Type);
1146 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001147 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001148 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001149 case R_PPC64_REL64:
1150 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001151 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001152 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001153 case R_PPC64_REL24: {
1154 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001155 checkInt<24>(Val, Type);
1156 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001157 break;
1158 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001159 default:
George Rimar57610422016-03-11 14:43:02 +00001160 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001161 }
1162}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001163
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001164AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001165 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001166 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001167 IRelativeRel = R_AARCH64_IRELATIVE;
1168 GotRel = R_AARCH64_GLOB_DAT;
1169 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001170 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001171 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001172 GotEntrySize = 8;
1173 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001174 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001175 PltHeaderSize = 32;
Eugene Leviantee8dcfb2016-10-04 08:58:55 +00001176 MaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001177
1178 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1179 // 1 of the tls structures and the tcb size is 16.
1180 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001181}
George Rimar648a2c32015-10-20 08:54:27 +00001182
Rafael Espindola22ef9562016-04-13 01:40:19 +00001183RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1184 const SymbolBody &S) const {
1185 switch (Type) {
1186 default:
1187 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001188 case R_AARCH64_TLSDESC_ADR_PAGE21:
1189 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001190 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1191 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1192 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001193 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001194 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001195 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1196 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1197 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001198 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001199 case R_AARCH64_CONDBR19:
1200 case R_AARCH64_JUMP26:
1201 case R_AARCH64_TSTBR14:
1202 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203 case R_AARCH64_PREL16:
1204 case R_AARCH64_PREL32:
1205 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001206 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001207 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001208 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001209 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001210 case R_AARCH64_LD64_GOT_LO12_NC:
1211 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1212 return R_GOT;
1213 case R_AARCH64_ADR_GOT_PAGE:
1214 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1215 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001216 }
1217}
1218
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001219RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1220 RelExpr Expr) const {
1221 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1222 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1223 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1224 return R_RELAX_TLS_GD_TO_IE_ABS;
1225 }
1226 return Expr;
1227}
1228
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001229bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001230 switch (Type) {
1231 default:
1232 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001233 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001234 case R_AARCH64_LD64_GOT_LO12_NC:
1235 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001236 case R_AARCH64_LDST16_ABS_LO12_NC:
1237 case R_AARCH64_LDST32_ABS_LO12_NC:
1238 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001239 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001240 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1241 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001242 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001243 return true;
1244 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001245}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001246
George Rimar98b060d2016-03-06 06:01:07 +00001247bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001248 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1249 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1250}
1251
George Rimar98b060d2016-03-06 06:01:07 +00001252uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001253 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1254 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001255 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001256 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001257 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001258}
1259
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001260void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001261 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001262}
1263
Rafael Espindola22ef9562016-04-13 01:40:19 +00001264static uint64_t getAArch64Page(uint64_t Expr) {
1265 return Expr & (~static_cast<uint64_t>(0xFFF));
1266}
1267
Rui Ueyama4a90f572016-06-16 16:28:50 +00001268void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001269 const uint8_t PltData[] = {
1270 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1271 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1272 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1273 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1274 0x20, 0x02, 0x1f, 0xd6, // br x17
1275 0x1f, 0x20, 0x03, 0xd5, // nop
1276 0x1f, 0x20, 0x03, 0xd5, // nop
1277 0x1f, 0x20, 0x03, 0xd5 // nop
1278 };
1279 memcpy(Buf, PltData, sizeof(PltData));
1280
Eugene Leviant41ca3272016-11-10 09:48:29 +00001281 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001282 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001283 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1284 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1285 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1286 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001287}
1288
Rui Ueyama9398f862016-01-29 04:15:02 +00001289void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1290 uint64_t PltEntryAddr, int32_t Index,
1291 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001292 const uint8_t Inst[] = {
1293 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1294 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1295 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1296 0x20, 0x02, 0x1f, 0xd6 // br x17
1297 };
1298 memcpy(Buf, Inst, sizeof(Inst));
1299
Rafael Espindola22ef9562016-04-13 01:40:19 +00001300 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1301 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1302 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1303 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001304}
1305
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001306static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001307 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001308 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1309 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001310 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001311}
1312
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001313static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1314 or32le(L, (Imm & 0xFFF) << 10);
1315}
1316
Rafael Espindola22ef9562016-04-13 01:40:19 +00001317void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1318 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001319 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001320 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001321 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001322 checkIntUInt<16>(Val, Type);
1323 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001324 break;
1325 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001326 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001327 checkIntUInt<32>(Val, Type);
1328 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001329 break;
1330 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001331 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001332 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001333 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001334 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001335 // This relocation stores 12 bits and there's no instruction
1336 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001337 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1338 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001339 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001340 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001341 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001342 case R_AARCH64_ADR_PREL_PG_HI21:
1343 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001344 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001345 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001346 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001347 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001348 case R_AARCH64_ADR_PREL_LO21:
1349 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001350 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001351 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001352 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001353 case R_AARCH64_JUMP26:
1354 checkInt<28>(Val, Type);
1355 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001356 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001357 case R_AARCH64_CONDBR19:
1358 checkInt<21>(Val, Type);
1359 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001360 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001361 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001362 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001363 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001364 checkAlignment<8>(Val, Type);
1365 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001366 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001367 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001368 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001369 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001370 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001371 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001372 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001373 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001374 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001375 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001376 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001377 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001378 break;
1379 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001380 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001381 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001382 case R_AARCH64_MOVW_UABS_G0_NC:
1383 or32le(Loc, (Val & 0xFFFF) << 5);
1384 break;
1385 case R_AARCH64_MOVW_UABS_G1_NC:
1386 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1387 break;
1388 case R_AARCH64_MOVW_UABS_G2_NC:
1389 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1390 break;
1391 case R_AARCH64_MOVW_UABS_G3:
1392 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1393 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001394 case R_AARCH64_TSTBR14:
1395 checkInt<16>(Val, Type);
1396 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001397 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001398 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1399 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001400 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001401 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001402 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001403 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001404 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001405 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001406 default:
George Rimar57610422016-03-11 14:43:02 +00001407 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001408 }
1409}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001410
Rafael Espindola22ef9562016-04-13 01:40:19 +00001411void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1412 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001413 // TLSDESC Global-Dynamic relocation are in the form:
1414 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1415 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1416 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1417 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001418 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001419 // And it can optimized to:
1420 // movz x0, #0x0, lsl #16
1421 // movk x0, #0x10
1422 // nop
1423 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001424 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001425
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001426 switch (Type) {
1427 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1428 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001429 write32le(Loc, 0xd503201f); // nop
1430 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001431 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001432 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1433 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001434 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001435 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1436 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001437 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001438 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001439 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001440}
1441
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001442void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1443 uint64_t Val) const {
1444 // TLSDESC Global-Dynamic relocation are in the form:
1445 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1446 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1447 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1448 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1449 // blr x1
1450 // And it can optimized to:
1451 // adrp x0, :gottprel:v
1452 // ldr x0, [x0, :gottprel_lo12:v]
1453 // nop
1454 // nop
1455
1456 switch (Type) {
1457 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1458 case R_AARCH64_TLSDESC_CALL:
1459 write32le(Loc, 0xd503201f); // nop
1460 break;
1461 case R_AARCH64_TLSDESC_ADR_PAGE21:
1462 write32le(Loc, 0x90000000); // adrp
1463 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1464 break;
1465 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1466 write32le(Loc, 0xf9400000); // ldr
1467 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1468 break;
1469 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001470 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001471 }
1472}
1473
Rafael Espindola22ef9562016-04-13 01:40:19 +00001474void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1475 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001476 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001477
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001478 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001479 // Generate MOVZ.
1480 uint32_t RegNo = read32le(Loc) & 0x1f;
1481 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1482 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001483 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001484 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1485 // Generate MOVK.
1486 uint32_t RegNo = read32le(Loc) & 0x1f;
1487 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1488 return;
1489 }
1490 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001491}
1492
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001493AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001494 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001495 GotRel = R_AMDGPU_ABS64;
1496 GotEntrySize = 8;
1497}
Tom Stellard391e3a82016-07-04 19:19:07 +00001498
Rafael Espindola22ef9562016-04-13 01:40:19 +00001499void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1500 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001501 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001502 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001503 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001504 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001505 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001506 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001507 write32le(Loc, Val);
1508 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001509 case R_AMDGPU_ABS64:
1510 write64le(Loc, Val);
1511 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001512 case R_AMDGPU_GOTPCREL32_HI:
1513 case R_AMDGPU_REL32_HI:
1514 write32le(Loc, Val >> 32);
1515 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001516 default:
1517 fatal("unrecognized reloc " + Twine(Type));
1518 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001519}
1520
1521RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001522 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001523 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001524 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001525 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001526 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001527 case R_AMDGPU_REL32_LO:
1528 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001529 return R_PC;
1530 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001531 case R_AMDGPU_GOTPCREL32_LO:
1532 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001533 return R_GOT_PC;
1534 default:
1535 fatal("do not know how to handle relocation " + Twine(Type));
1536 }
Tom Stellard80efb162016-01-07 03:59:08 +00001537}
1538
Peter Smith8646ced2016-06-07 09:31:52 +00001539ARMTargetInfo::ARMTargetInfo() {
1540 CopyRel = R_ARM_COPY;
1541 RelativeRel = R_ARM_RELATIVE;
1542 IRelativeRel = R_ARM_IRELATIVE;
1543 GotRel = R_ARM_GLOB_DAT;
1544 PltRel = R_ARM_JUMP_SLOT;
1545 TlsGotRel = R_ARM_TLS_TPOFF32;
1546 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1547 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001548 GotEntrySize = 4;
1549 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001550 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001551 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001552 // ARM uses Variant 1 TLS
1553 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001554 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001555}
1556
1557RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1558 switch (Type) {
1559 default:
1560 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001561 case R_ARM_THM_JUMP11:
1562 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001563 case R_ARM_CALL:
1564 case R_ARM_JUMP24:
1565 case R_ARM_PC24:
1566 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001567 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001568 case R_ARM_THM_JUMP19:
1569 case R_ARM_THM_JUMP24:
1570 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001571 return R_PLT_PC;
1572 case R_ARM_GOTOFF32:
1573 // (S + A) - GOT_ORG
1574 return R_GOTREL;
1575 case R_ARM_GOT_BREL:
1576 // GOT(S) + A - GOT_ORG
1577 return R_GOT_OFF;
1578 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001579 case R_ARM_TLS_IE32:
1580 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001581 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001582 case R_ARM_TARGET1:
1583 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001584 case R_ARM_TARGET2:
1585 if (Config->Target2 == Target2Policy::Rel)
1586 return R_PC;
1587 if (Config->Target2 == Target2Policy::Abs)
1588 return R_ABS;
1589 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001590 case R_ARM_TLS_GD32:
1591 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001592 case R_ARM_TLS_LDM32:
1593 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001594 case R_ARM_BASE_PREL:
1595 // B(S) + A - P
1596 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1597 // platforms.
1598 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001599 case R_ARM_MOVW_PREL_NC:
1600 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001601 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001602 case R_ARM_THM_MOVW_PREL_NC:
1603 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001604 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001605 case R_ARM_NONE:
1606 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001607 case R_ARM_TLS_LE32:
1608 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001609 }
1610}
1611
1612uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001613 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1614 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001615 if (Type == R_ARM_ABS32)
1616 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001617 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001618 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001619 return R_ARM_ABS32;
1620}
1621
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001622void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001623 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001624}
1625
Rui Ueyama4a90f572016-06-16 16:28:50 +00001626void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001627 const uint8_t PltData[] = {
1628 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1629 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1630 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1631 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1632 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1633 };
1634 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001635 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001636 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001637 write32le(Buf + 16, GotPlt - L1 - 8);
1638}
1639
1640void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1641 uint64_t PltEntryAddr, int32_t Index,
1642 unsigned RelOff) const {
1643 // FIXME: Using simple code sequence with simple relocations.
1644 // There is a more optimal sequence but it requires support for the group
1645 // relocations. See ELF for the ARM Architecture Appendix A.3
1646 const uint8_t PltData[] = {
1647 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1648 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1649 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1650 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1651 };
1652 memcpy(Buf, PltData, sizeof(PltData));
1653 uint64_t L1 = PltEntryAddr + 4;
1654 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1655}
1656
Peter Smithfb05cd92016-07-08 16:10:27 +00001657RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1658 const InputFile &File,
1659 const SymbolBody &S) const {
Peter Smith2227c7f2016-11-03 11:49:23 +00001660 // If S is an undefined weak symbol we don't need a Thunk
1661 if (S.isUndefined())
1662 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001663 // A state change from ARM to Thumb and vice versa must go through an
1664 // interworking thunk if the relocation type is not R_ARM_CALL or
1665 // R_ARM_THM_CALL.
1666 switch (RelocType) {
1667 case R_ARM_PC24:
1668 case R_ARM_PLT32:
1669 case R_ARM_JUMP24:
1670 // Source is ARM, all PLT entries are ARM so no interworking required.
1671 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1672 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1673 return R_THUNK_PC;
1674 break;
1675 case R_ARM_THM_JUMP19:
1676 case R_ARM_THM_JUMP24:
1677 // Source is Thumb, all PLT entries are ARM so interworking is required.
1678 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1679 if (Expr == R_PLT_PC)
1680 return R_THUNK_PLT_PC;
1681 if ((S.getVA<ELF32LE>() & 1) == 0)
1682 return R_THUNK_PC;
1683 break;
1684 }
1685 return Expr;
1686}
1687
Peter Smith8646ced2016-06-07 09:31:52 +00001688void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1689 uint64_t Val) const {
1690 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001691 case R_ARM_ABS32:
1692 case R_ARM_BASE_PREL:
1693 case R_ARM_GOTOFF32:
1694 case R_ARM_GOT_BREL:
1695 case R_ARM_GOT_PREL:
1696 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001697 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001698 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001699 case R_ARM_TLS_GD32:
1700 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001701 case R_ARM_TLS_LDM32:
1702 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001703 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001704 write32le(Loc, Val);
1705 break;
1706 case R_ARM_PREL31:
1707 checkInt<31>(Val, Type);
1708 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1709 break;
1710 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001711 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1712 // value of bit 0 of Val, we must select a BL or BLX instruction
1713 if (Val & 1) {
1714 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1715 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1716 checkInt<26>(Val, Type);
1717 write32le(Loc, 0xfa000000 | // opcode
1718 ((Val & 2) << 23) | // H
1719 ((Val >> 2) & 0x00ffffff)); // imm24
1720 break;
1721 }
1722 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1723 // BLX (always unconditional) instruction to an ARM Target, select an
1724 // unconditional BL.
1725 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001726 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001727 case R_ARM_JUMP24:
1728 case R_ARM_PC24:
1729 case R_ARM_PLT32:
1730 checkInt<26>(Val, Type);
1731 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1732 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001733 case R_ARM_THM_JUMP11:
1734 checkInt<12>(Val, Type);
1735 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1736 break;
1737 case R_ARM_THM_JUMP19:
1738 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1739 checkInt<21>(Val, Type);
1740 write16le(Loc,
1741 (read16le(Loc) & 0xfbc0) | // opcode cond
1742 ((Val >> 10) & 0x0400) | // S
1743 ((Val >> 12) & 0x003f)); // imm6
1744 write16le(Loc + 2,
1745 0x8000 | // opcode
1746 ((Val >> 8) & 0x0800) | // J2
1747 ((Val >> 5) & 0x2000) | // J1
1748 ((Val >> 1) & 0x07ff)); // imm11
1749 break;
1750 case R_ARM_THM_CALL:
1751 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1752 // value of bit 0 of Val, we must select a BL or BLX instruction
1753 if ((Val & 1) == 0) {
1754 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1755 // only be two byte aligned. This must be done before overflow check
1756 Val = alignTo(Val, 4);
1757 }
1758 // Bit 12 is 0 for BLX, 1 for BL
1759 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001760 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001761 case R_ARM_THM_JUMP24:
1762 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1763 // FIXME: Use of I1 and I2 require v6T2ops
1764 checkInt<25>(Val, Type);
1765 write16le(Loc,
1766 0xf000 | // opcode
1767 ((Val >> 14) & 0x0400) | // S
1768 ((Val >> 12) & 0x03ff)); // imm10
1769 write16le(Loc + 2,
1770 (read16le(Loc + 2) & 0xd000) | // opcode
1771 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1772 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1773 ((Val >> 1) & 0x07ff)); // imm11
1774 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001775 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001776 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001777 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1778 (Val & 0x0fff));
1779 break;
1780 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001781 case R_ARM_MOVT_PREL:
1782 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001783 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1784 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1785 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001786 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001787 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001788 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001789 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001790 write16le(Loc,
1791 0xf2c0 | // opcode
1792 ((Val >> 17) & 0x0400) | // i
1793 ((Val >> 28) & 0x000f)); // imm4
1794 write16le(Loc + 2,
1795 (read16le(Loc + 2) & 0x8f00) | // opcode
1796 ((Val >> 12) & 0x7000) | // imm3
1797 ((Val >> 16) & 0x00ff)); // imm8
1798 break;
1799 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001800 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001801 // Encoding T3: A = imm4:i:imm3:imm8
1802 write16le(Loc,
1803 0xf240 | // opcode
1804 ((Val >> 1) & 0x0400) | // i
1805 ((Val >> 12) & 0x000f)); // imm4
1806 write16le(Loc + 2,
1807 (read16le(Loc + 2) & 0x8f00) | // opcode
1808 ((Val << 4) & 0x7000) | // imm3
1809 (Val & 0x00ff)); // imm8
1810 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001811 default:
1812 fatal("unrecognized reloc " + Twine(Type));
1813 }
1814}
1815
1816uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1817 uint32_t Type) const {
1818 switch (Type) {
1819 default:
1820 return 0;
1821 case R_ARM_ABS32:
1822 case R_ARM_BASE_PREL:
1823 case R_ARM_GOTOFF32:
1824 case R_ARM_GOT_BREL:
1825 case R_ARM_GOT_PREL:
1826 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001827 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001828 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001829 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001830 case R_ARM_TLS_LDM32:
1831 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001832 case R_ARM_TLS_IE32:
1833 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001834 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001835 case R_ARM_PREL31:
1836 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001837 case R_ARM_CALL:
1838 case R_ARM_JUMP24:
1839 case R_ARM_PC24:
1840 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001841 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001842 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001843 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001844 case R_ARM_THM_JUMP19: {
1845 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1846 uint16_t Hi = read16le(Buf);
1847 uint16_t Lo = read16le(Buf + 2);
1848 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1849 ((Lo & 0x0800) << 8) | // J2
1850 ((Lo & 0x2000) << 5) | // J1
1851 ((Hi & 0x003f) << 12) | // imm6
1852 ((Lo & 0x07ff) << 1)); // imm11:0
1853 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001854 case R_ARM_THM_CALL:
1855 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001856 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1857 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1858 // FIXME: I1 and I2 require v6T2ops
1859 uint16_t Hi = read16le(Buf);
1860 uint16_t Lo = read16le(Buf + 2);
1861 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1862 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1863 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1864 ((Hi & 0x003ff) << 12) | // imm0
1865 ((Lo & 0x007ff) << 1)); // imm11:0
1866 }
1867 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1868 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001869 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001870 case R_ARM_MOVT_ABS:
1871 case R_ARM_MOVW_PREL_NC:
1872 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001873 uint64_t Val = read32le(Buf) & 0x000f0fff;
1874 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1875 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001876 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001877 case R_ARM_THM_MOVT_ABS:
1878 case R_ARM_THM_MOVW_PREL_NC:
1879 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001880 // Encoding T3: A = imm4:i:imm3:imm8
1881 uint16_t Hi = read16le(Buf);
1882 uint16_t Lo = read16le(Buf + 2);
1883 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1884 ((Hi & 0x0400) << 1) | // i
1885 ((Lo & 0x7000) >> 4) | // imm3
1886 (Lo & 0x00ff)); // imm8
1887 }
Peter Smith8646ced2016-06-07 09:31:52 +00001888 }
1889}
1890
Peter Smith441cf5d2016-07-20 14:56:26 +00001891bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1892 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1893}
1894
Peter Smith9d450252016-07-20 08:52:27 +00001895bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1896 return Type == R_ARM_TLS_GD32;
1897}
1898
1899bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1900 return Type == R_ARM_TLS_IE32;
1901}
1902
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001903template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001904 GotPltHeaderEntriesNum = 2;
Petr Hosek5d98fef72016-09-28 00:09:20 +00001905 MaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001906 GotEntrySize = sizeof(typename ELFT::uint);
1907 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001908 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001909 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001910 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001911 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001912 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001913 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001914 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001915 TlsGotRel = R_MIPS_TLS_TPREL64;
1916 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1917 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1918 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001919 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001920 TlsGotRel = R_MIPS_TLS_TPREL32;
1921 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1922 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1923 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001924}
1925
1926template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001927RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1928 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00001929 // See comment in the calculateMipsRelChain.
1930 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001931 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001932 switch (Type) {
1933 default:
1934 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001935 case R_MIPS_JALR:
1936 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001937 case R_MIPS_GPREL16:
1938 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00001939 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001940 case R_MIPS_26:
1941 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001942 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001943 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001944 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001945 // MIPS _gp_disp designates offset between start of function and 'gp'
1946 // pointer into GOT. __gnu_local_gp is equal to the current value of
1947 // the 'gp'. Therefore any relocations against them do not require
1948 // dynamic relocation.
1949 if (&S == ElfSym<ELFT>::MipsGpDisp)
1950 return R_PC;
1951 return R_ABS;
1952 case R_MIPS_PC32:
1953 case R_MIPS_PC16:
1954 case R_MIPS_PC19_S2:
1955 case R_MIPS_PC21_S2:
1956 case R_MIPS_PC26_S2:
1957 case R_MIPS_PCHI16:
1958 case R_MIPS_PCLO16:
1959 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001960 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001961 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001962 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001963 // fallthrough
1964 case R_MIPS_CALL16:
1965 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001966 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001967 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00001968 case R_MIPS_CALL_HI16:
1969 case R_MIPS_CALL_LO16:
1970 case R_MIPS_GOT_HI16:
1971 case R_MIPS_GOT_LO16:
1972 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001973 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001974 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001975 case R_MIPS_TLS_GD:
1976 return R_MIPS_TLSGD;
1977 case R_MIPS_TLS_LDM:
1978 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001979 }
1980}
1981
1982template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001983uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001984 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001985 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001986 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001987 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001988 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001989}
1990
1991template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001992bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1993 return Type == R_MIPS_TLS_LDM;
1994}
1995
1996template <class ELFT>
1997bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1998 return Type == R_MIPS_TLS_GD;
1999}
2000
2001template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002002void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002003 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002004}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002005
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002006template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002007static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002008 uint32_t Instr = read32<E>(Loc);
2009 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2010 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2011}
2012
2013template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002014static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002015 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002016 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002017 if (SHIFT > 0)
2018 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002019 checkInt<BSIZE + SHIFT>(V, Type);
2020 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002021}
2022
George Rimara4c7e742016-10-20 08:36:42 +00002023template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002024 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002025 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2026 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002027}
2028
George Rimara4c7e742016-10-20 08:36:42 +00002029template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002030 uint32_t Instr = read32<E>(Loc);
2031 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2032 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2033}
2034
George Rimara4c7e742016-10-20 08:36:42 +00002035template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002036 uint32_t Instr = read32<E>(Loc);
2037 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2038 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2039}
2040
George Rimara4c7e742016-10-20 08:36:42 +00002041template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002042 uint32_t Instr = read32<E>(Loc);
2043 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2044}
2045
Simon Atanasyana088bce2016-07-20 20:15:33 +00002046template <class ELFT> static bool isMipsR6() {
2047 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2048 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2049 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2050}
2051
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002052template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002053void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002054 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002055 if (Config->MipsN32Abi) {
2056 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2057 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2058 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2059 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2060 } else {
2061 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2062 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2063 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2064 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2065 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002066 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2067 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2068 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2069 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002070 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002071 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002072 writeMipsLo16<E>(Buf + 4, Got);
2073 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002074}
2075
2076template <class ELFT>
2077void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2078 uint64_t PltEntryAddr, int32_t Index,
2079 unsigned RelOff) const {
2080 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002081 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2082 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2083 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002084 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002085 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002086 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002087 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2088 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002089}
2090
2091template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002092RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2093 const InputFile &File,
2094 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002095 // Any MIPS PIC code function is invoked with its address in register $t9.
2096 // So if we have a branch instruction from non-PIC code to the PIC one
2097 // we cannot make the jump directly and need to create a small stubs
2098 // to save the target function address.
2099 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2100 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002101 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002102 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2103 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002104 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002105 // If current file has PIC code, LA25 stub is not required.
2106 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002107 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002108 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002109 // LA25 is required if target file has PIC code
2110 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002111 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002112}
2113
2114template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002115uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002116 uint32_t Type) const {
2117 const endianness E = ELFT::TargetEndianness;
2118 switch (Type) {
2119 default:
2120 return 0;
2121 case R_MIPS_32:
2122 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002123 case R_MIPS_TLS_DTPREL32:
2124 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002125 return read32<E>(Buf);
2126 case R_MIPS_26:
2127 // FIXME (simon): If the relocation target symbol is not a PLT entry
2128 // we should use another expression for calculation:
2129 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002130 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002131 case R_MIPS_GPREL16:
2132 case R_MIPS_LO16:
2133 case R_MIPS_PCLO16:
2134 case R_MIPS_TLS_DTPREL_HI16:
2135 case R_MIPS_TLS_DTPREL_LO16:
2136 case R_MIPS_TLS_TPREL_HI16:
2137 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002138 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002139 case R_MIPS_PC16:
2140 return getPcRelocAddend<E, 16, 2>(Buf);
2141 case R_MIPS_PC19_S2:
2142 return getPcRelocAddend<E, 19, 2>(Buf);
2143 case R_MIPS_PC21_S2:
2144 return getPcRelocAddend<E, 21, 2>(Buf);
2145 case R_MIPS_PC26_S2:
2146 return getPcRelocAddend<E, 26, 2>(Buf);
2147 case R_MIPS_PC32:
2148 return getPcRelocAddend<E, 32, 0>(Buf);
2149 }
2150}
2151
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002152static std::pair<uint32_t, uint64_t> calculateMipsRelChain(uint32_t Type,
2153 uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002154 // MIPS N64 ABI packs multiple relocations into the single relocation
2155 // record. In general, all up to three relocations can have arbitrary
2156 // types. In fact, Clang and GCC uses only a few combinations. For now,
2157 // we support two of them. That is allow to pass at least all LLVM
2158 // test suite cases.
2159 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2160 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2161 // The first relocation is a 'real' relocation which is calculated
2162 // using the corresponding symbol's value. The second and the third
2163 // relocations used to modify result of the first one: extend it to
2164 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2165 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2166 uint32_t Type2 = (Type >> 8) & 0xff;
2167 uint32_t Type3 = (Type >> 16) & 0xff;
2168 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2169 return std::make_pair(Type, Val);
2170 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2171 return std::make_pair(Type2, Val);
2172 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2173 return std::make_pair(Type3, -Val);
2174 error("unsupported relocations combination " + Twine(Type));
2175 return std::make_pair(Type & 0xff, Val);
2176}
2177
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002178template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002179void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2180 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002181 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002182 // Thread pointer and DRP offsets from the start of TLS data area.
2183 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002184 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002185 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002186 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002187 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002188 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002189 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002190 if (ELFT::Is64Bits || Config->MipsN32Abi)
2191 std::tie(Type, Val) = calculateMipsRelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002192 switch (Type) {
2193 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002194 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002195 case R_MIPS_TLS_DTPREL32:
2196 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002197 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002198 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002199 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002200 case R_MIPS_TLS_DTPREL64:
2201 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002202 write64<E>(Loc, Val);
2203 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002204 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002205 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002206 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002207 case R_MIPS_GOT_DISP:
2208 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002209 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002210 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002211 case R_MIPS_TLS_GD:
2212 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002213 checkInt<16>(Val, Type);
2214 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002215 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002216 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002217 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002218 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002219 case R_MIPS_LO16:
2220 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002221 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002222 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002223 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002224 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002225 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002226 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002227 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002228 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002229 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002230 case R_MIPS_TLS_DTPREL_HI16:
2231 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002232 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002233 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002234 case R_MIPS_HIGHER:
2235 writeMipsHigher<E>(Loc, Val);
2236 break;
2237 case R_MIPS_HIGHEST:
2238 writeMipsHighest<E>(Loc, Val);
2239 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002240 case R_MIPS_JALR:
2241 // Ignore this optimization relocation for now
2242 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002243 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002244 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002245 break;
2246 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002247 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002248 break;
2249 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002250 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002251 break;
2252 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002253 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002254 break;
2255 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002256 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002257 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002258 default:
George Rimar57610422016-03-11 14:43:02 +00002259 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002260 }
2261}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002262
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002263template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002264bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002265 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002266}
Rafael Espindola01205f72015-09-22 18:19:46 +00002267}
2268}