blob: 41e6d37e01430cfdc98bcd8c1a8185ce68cfc0cc [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
Tom Stellard2e59a452014-06-13 01:32:00 +000029SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
30 : AMDGPUInstrInfo(st),
31 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaultc10853f2014-08-06 00:29:43 +000077bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
78 int64_t &Offset0,
79 int64_t &Offset1) const {
80 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
81 return false;
82
83 unsigned Opc0 = Load0->getMachineOpcode();
84 unsigned Opc1 = Load1->getMachineOpcode();
85
86 // Make sure both are actually loads.
87 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
88 return false;
89
90 if (isDS(Opc0) && isDS(Opc1)) {
91 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
92
Matt Arsenaultc10853f2014-08-06 00:29:43 +000093 // Check base reg.
94 if (Load0->getOperand(1) != Load1->getOperand(1))
95 return false;
96
97 // Check chain.
98 if (findChainOperand(Load0) != findChainOperand(Load1))
99 return false;
100
Matt Arsenault972c12a2014-09-17 17:48:32 +0000101 // Skip read2 / write2 variants for simplicity.
102 // TODO: We should report true if the used offsets are adjacent (excluded
103 // st64 versions).
104 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
105 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
106 return false;
107
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000108 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
109 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
110 return true;
111 }
112
113 if (isSMRD(Opc0) && isSMRD(Opc1)) {
114 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
115
116 // Check base reg.
117 if (Load0->getOperand(0) != Load1->getOperand(0))
118 return false;
119
120 // Check chain.
121 if (findChainOperand(Load0) != findChainOperand(Load1))
122 return false;
123
124 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
125 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
126 return true;
127 }
128
129 // MUBUF and MTBUF can access the same addresses.
130 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000131
132 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000133 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
134 findChainOperand(Load0) != findChainOperand(Load1) ||
135 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000136 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000137 return false;
138
Tom Stellard155bbb72014-08-11 22:18:17 +0000139 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
140 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
141
142 if (OffIdx0 == -1 || OffIdx1 == -1)
143 return false;
144
145 // getNamedOperandIdx returns the index for MachineInstrs. Since they
146 // inlcude the output in the operand list, but SDNodes don't, we need to
147 // subtract the index by one.
148 --OffIdx0;
149 --OffIdx1;
150
151 SDValue Off0 = Load0->getOperand(OffIdx0);
152 SDValue Off1 = Load1->getOperand(OffIdx1);
153
154 // The offset might be a FrameIndexSDNode.
155 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
156 return false;
157
158 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
159 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000160 return true;
161 }
162
163 return false;
164}
165
Matt Arsenault2e991122014-09-10 23:26:16 +0000166static bool isStride64(unsigned Opc) {
167 switch (Opc) {
168 case AMDGPU::DS_READ2ST64_B32:
169 case AMDGPU::DS_READ2ST64_B64:
170 case AMDGPU::DS_WRITE2ST64_B32:
171 case AMDGPU::DS_WRITE2ST64_B64:
172 return true;
173 default:
174 return false;
175 }
176}
177
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000178bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
179 unsigned &BaseReg, unsigned &Offset,
180 const TargetRegisterInfo *TRI) const {
181 unsigned Opc = LdSt->getOpcode();
182 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000183 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
184 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000185 if (OffsetImm) {
186 // Normal, single offset LDS instruction.
187 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
188 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000189
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000190 BaseReg = AddrReg->getReg();
191 Offset = OffsetImm->getImm();
192 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000193 }
194
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000195 // The 2 offset instructions use offset0 and offset1 instead. We can treat
196 // these as a load with a single offset if the 2 offsets are consecutive. We
197 // will use this for some partially aligned loads.
198 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
199 AMDGPU::OpName::offset0);
200 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
201 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000202
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000203 uint8_t Offset0 = Offset0Imm->getImm();
204 uint8_t Offset1 = Offset1Imm->getImm();
205 assert(Offset1 > Offset0);
206
207 if (Offset1 - Offset0 == 1) {
208 // Each of these offsets is in element sized units, so we need to convert
209 // to bytes of the individual reads.
210
211 unsigned EltSize;
212 if (LdSt->mayLoad())
213 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
214 else {
215 assert(LdSt->mayStore());
216 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
217 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
218 }
219
Matt Arsenault2e991122014-09-10 23:26:16 +0000220 if (isStride64(Opc))
221 EltSize *= 64;
222
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000223 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
224 AMDGPU::OpName::addr);
225 BaseReg = AddrReg->getReg();
226 Offset = EltSize * Offset0;
227 return true;
228 }
229
230 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000231 }
232
233 if (isMUBUF(Opc) || isMTBUF(Opc)) {
234 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
235 return false;
236
237 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
238 AMDGPU::OpName::vaddr);
239 if (!AddrReg)
240 return false;
241
242 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
243 AMDGPU::OpName::offset);
244 BaseReg = AddrReg->getReg();
245 Offset = OffsetImm->getImm();
246 return true;
247 }
248
249 if (isSMRD(Opc)) {
250 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
251 AMDGPU::OpName::offset);
252 if (!OffsetImm)
253 return false;
254
255 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
256 AMDGPU::OpName::sbase);
257 BaseReg = SBaseReg->getReg();
258 Offset = OffsetImm->getImm();
259 return true;
260 }
261
262 return false;
263}
264
Matt Arsenault0e75a062014-09-17 17:48:30 +0000265bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
266 MachineInstr *SecondLdSt,
267 unsigned NumLoads) const {
268 unsigned Opc0 = FirstLdSt->getOpcode();
269 unsigned Opc1 = SecondLdSt->getOpcode();
270
271 // TODO: This needs finer tuning
272 if (NumLoads > 4)
273 return false;
274
275 if (isDS(Opc0) && isDS(Opc1))
276 return true;
277
278 if (isSMRD(Opc0) && isSMRD(Opc1))
279 return true;
280
281 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
282 return true;
283
284 return false;
285}
286
Tom Stellard75aadc22012-12-11 21:25:42 +0000287void
288SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000289 MachineBasicBlock::iterator MI, DebugLoc DL,
290 unsigned DestReg, unsigned SrcReg,
291 bool KillSrc) const {
292
Tom Stellard75aadc22012-12-11 21:25:42 +0000293 // If we are trying to copy to or from SCC, there is a bug somewhere else in
294 // the backend. While it may be theoretically possible to do this, it should
295 // never be necessary.
296 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
297
Craig Topper0afd0ab2013-07-15 06:39:13 +0000298 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000299 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
300 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
301 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
302 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
303 };
304
Craig Topper0afd0ab2013-07-15 06:39:13 +0000305 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000306 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
307 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
308 };
309
Craig Topper0afd0ab2013-07-15 06:39:13 +0000310 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000311 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
312 };
313
Craig Topper0afd0ab2013-07-15 06:39:13 +0000314 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000315 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
316 };
317
Craig Topper0afd0ab2013-07-15 06:39:13 +0000318 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000319 AMDGPU::sub0, AMDGPU::sub1, 0
320 };
321
322 unsigned Opcode;
323 const int16_t *SubIndices;
324
Christian Konig082c6612013-03-26 14:04:12 +0000325 if (AMDGPU::M0 == DestReg) {
326 // Check if M0 isn't already set to this value
327 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
328 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
329
330 if (!I->definesRegister(AMDGPU::M0))
331 continue;
332
333 unsigned Opc = I->getOpcode();
334 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
335 break;
336
337 if (!I->readsRegister(SrcReg))
338 break;
339
340 // The copy isn't necessary
341 return;
342 }
343 }
344
Christian Konigd0e3da12013-03-01 09:46:27 +0000345 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
346 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
347 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
348 .addReg(SrcReg, getKillRegState(KillSrc));
349 return;
350
Tom Stellardaac18892013-02-07 19:39:43 +0000351 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000352 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
353 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
354 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000355 return;
356
357 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
358 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
359 Opcode = AMDGPU::S_MOV_B32;
360 SubIndices = Sub0_3;
361
362 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
363 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
364 Opcode = AMDGPU::S_MOV_B32;
365 SubIndices = Sub0_7;
366
367 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
368 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
369 Opcode = AMDGPU::S_MOV_B32;
370 SubIndices = Sub0_15;
371
Tom Stellard75aadc22012-12-11 21:25:42 +0000372 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
373 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000374 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000375 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
376 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000377 return;
378
379 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
380 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000381 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000382 Opcode = AMDGPU::V_MOV_B32_e32;
383 SubIndices = Sub0_1;
384
Christian Konig8b1ed282013-04-10 08:39:16 +0000385 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
386 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
387 Opcode = AMDGPU::V_MOV_B32_e32;
388 SubIndices = Sub0_2;
389
Christian Konigd0e3da12013-03-01 09:46:27 +0000390 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
391 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000392 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000393 Opcode = AMDGPU::V_MOV_B32_e32;
394 SubIndices = Sub0_3;
395
396 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
397 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000398 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000399 Opcode = AMDGPU::V_MOV_B32_e32;
400 SubIndices = Sub0_7;
401
402 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
403 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000404 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000405 Opcode = AMDGPU::V_MOV_B32_e32;
406 SubIndices = Sub0_15;
407
Tom Stellard75aadc22012-12-11 21:25:42 +0000408 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 llvm_unreachable("Can't copy register!");
410 }
411
412 while (unsigned SubIdx = *SubIndices++) {
413 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
414 get(Opcode), RI.getSubReg(DestReg, SubIdx));
415
416 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
417
418 if (*SubIndices)
419 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000420 }
421}
422
Christian Konig3c145802013-03-27 09:12:59 +0000423unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000424 int NewOpc;
425
426 // Try to map original to commuted opcode
427 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
428 return NewOpc;
429
430 // Try to map commuted to original opcode
431 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
432 return NewOpc;
433
434 return Opcode;
435}
436
Tom Stellard96468902014-09-24 01:33:17 +0000437static bool shouldTryToSpillVGPRs(MachineFunction *MF) {
438
439 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
440 const TargetMachine &TM = MF->getTarget();
441
442 // FIXME: Even though it can cause problems, we need to enable
443 // spilling at -O0, since the fast register allocator always
444 // spills registers that are live at the end of blocks.
445 return MFI->getShaderType() == ShaderType::COMPUTE &&
446 TM.getOptLevel() == CodeGenOpt::None;
447
448}
449
Tom Stellardc149dc02013-11-27 21:23:35 +0000450void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
451 MachineBasicBlock::iterator MI,
452 unsigned SrcReg, bool isKill,
453 int FrameIndex,
454 const TargetRegisterClass *RC,
455 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000456 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000457 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000458 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000459 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000460
Tom Stellard96468902014-09-24 01:33:17 +0000461 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000462 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000463 // registers, so we need to use pseudo instruction for spilling
464 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000465 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000466 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
467 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
468 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
469 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
470 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000471 }
Tom Stellard96468902014-09-24 01:33:17 +0000472 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
473 switch(RC->getSize() * 8) {
474 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
475 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
476 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
477 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
478 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
479 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
480 }
481 }
Tom Stellardeba61072014-05-02 15:41:42 +0000482
Tom Stellard96468902014-09-24 01:33:17 +0000483 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000484 FrameInfo->setObjectAlignment(FrameIndex, 4);
485 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000486 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000487 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000488 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000489 LLVMContext &Ctx = MF->getFunction()->getContext();
490 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
491 " spill register");
492 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
493 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000494 }
495}
496
497void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
498 MachineBasicBlock::iterator MI,
499 unsigned DestReg, int FrameIndex,
500 const TargetRegisterClass *RC,
501 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000502 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000503 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000504 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000505 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000506
Tom Stellard96468902014-09-24 01:33:17 +0000507 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000508 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000509 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
510 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
511 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
512 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
513 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000514 }
Tom Stellard96468902014-09-24 01:33:17 +0000515 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
516 switch(RC->getSize() * 8) {
517 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
518 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
519 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
520 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
521 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
522 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
523 }
524 }
Tom Stellardeba61072014-05-02 15:41:42 +0000525
Tom Stellard96468902014-09-24 01:33:17 +0000526 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000527 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000528 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000529 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000530 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000531 LLVMContext &Ctx = MF->getFunction()->getContext();
532 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
533 " restore register");
534 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
535 .addReg(AMDGPU::VGPR0);
Tom Stellardc149dc02013-11-27 21:23:35 +0000536 }
537}
538
Tom Stellard96468902014-09-24 01:33:17 +0000539/// \param @Offset Offset in bytes of the FrameIndex being spilled
540unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
541 MachineBasicBlock::iterator MI,
542 RegScavenger *RS, unsigned TmpReg,
543 unsigned FrameOffset,
544 unsigned Size) const {
545 MachineFunction *MF = MBB.getParent();
546 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
547 const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>();
548 const SIRegisterInfo *TRI =
549 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
550 DebugLoc DL = MBB.findDebugLoc(MI);
551 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
552 unsigned WavefrontSize = ST.getWavefrontSize();
553
554 unsigned TIDReg = MFI->getTIDReg();
555 if (!MFI->hasCalculatedTID()) {
556 MachineBasicBlock &Entry = MBB.getParent()->front();
557 MachineBasicBlock::iterator Insert = Entry.front();
558 DebugLoc DL = Insert->getDebugLoc();
559
560 TIDReg = RI.findUnusedVGPR(MF->getRegInfo());
561 if (TIDReg == AMDGPU::NoRegister)
562 return TIDReg;
563
564
565 if (MFI->getShaderType() == ShaderType::COMPUTE &&
566 WorkGroupSize > WavefrontSize) {
567
568 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
569 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
570 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
571 unsigned InputPtrReg =
572 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
573 static const unsigned TIDIGRegs[3] = {
574 TIDIGXReg, TIDIGYReg, TIDIGZReg
575 };
576 for (unsigned Reg : TIDIGRegs) {
577 if (!Entry.isLiveIn(Reg))
578 Entry.addLiveIn(Reg);
579 }
580
581 RS->enterBasicBlock(&Entry);
582 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
583 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
584 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
585 .addReg(InputPtrReg)
586 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
587 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
588 .addReg(InputPtrReg)
589 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
590
591 // NGROUPS.X * NGROUPS.Y
592 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
593 .addReg(STmp1)
594 .addReg(STmp0);
595 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
596 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
597 .addReg(STmp1)
598 .addReg(TIDIGXReg);
599 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
600 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
601 .addReg(STmp0)
602 .addReg(TIDIGYReg)
603 .addReg(TIDReg);
604 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
605 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
606 .addReg(TIDReg)
607 .addReg(TIDIGZReg);
608 } else {
609 // Get the wave id
610 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
611 TIDReg)
612 .addImm(-1)
613 .addImm(0);
614
615 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32),
616 TIDReg)
617 .addImm(-1)
618 .addReg(TIDReg);
619 }
620
621 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
622 TIDReg)
623 .addImm(2)
624 .addReg(TIDReg);
625 MFI->setTIDReg(TIDReg);
626 }
627
628 // Add FrameIndex to LDS offset
629 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
630 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
631 .addImm(LDSOffset)
632 .addReg(TIDReg);
633
634 return TmpReg;
635}
636
Tom Stellardeba61072014-05-02 15:41:42 +0000637void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
638 int Count) const {
639 while (Count > 0) {
640 int Arg;
641 if (Count >= 8)
642 Arg = 7;
643 else
644 Arg = Count - 1;
645 Count -= 8;
646 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
647 .addImm(Arg);
648 }
649}
650
651bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000652 MachineBasicBlock &MBB = *MI->getParent();
653 DebugLoc DL = MBB.findDebugLoc(MI);
654 switch (MI->getOpcode()) {
655 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
656
Tom Stellard067c8152014-07-21 14:01:14 +0000657 case AMDGPU::SI_CONSTDATA_PTR: {
658 unsigned Reg = MI->getOperand(0).getReg();
659 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
660 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
661
662 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
663
664 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000665 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000666 .addReg(RegLo)
667 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
668 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
669 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
670 .addReg(RegHi)
671 .addImm(0)
672 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
673 .addReg(AMDGPU::SCC, RegState::Implicit);
674 MI->eraseFromParent();
675 break;
676 }
Tom Stellard60024a02014-09-24 01:33:24 +0000677 case AMDGPU::SGPR_USE:
678 // This is just a placeholder for register allocation.
679 MI->eraseFromParent();
680 break;
Tom Stellardeba61072014-05-02 15:41:42 +0000681 }
682 return true;
683}
684
Christian Konig76edd4f2013-02-26 17:52:29 +0000685MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
686 bool NewMI) const {
687
Tom Stellard82166022013-11-13 23:36:37 +0000688 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000689 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000690
Tom Stellard0e975cf2014-08-01 00:32:35 +0000691 // Make sure it s legal to commute operands for VOP2.
692 if (isVOP2(MI->getOpcode()) &&
693 (!isOperandLegal(MI, 1, &MI->getOperand(2)) ||
694 !isOperandLegal(MI, 2, &MI->getOperand(1))))
695 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000696
697 if (!MI->getOperand(2).isReg()) {
698 // XXX: Commute instructions with FPImm operands
699 if (NewMI || MI->getOperand(2).isFPImm() ||
700 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000701 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000702 }
703
Tom Stellardb4a313a2014-08-01 00:32:39 +0000704 // XXX: Commute VOP3 instructions with abs and neg set .
705 const MachineOperand *Abs = getNamedOperand(*MI, AMDGPU::OpName::abs);
706 const MachineOperand *Neg = getNamedOperand(*MI, AMDGPU::OpName::neg);
707 const MachineOperand *Src0Mods = getNamedOperand(*MI,
708 AMDGPU::OpName::src0_modifiers);
709 const MachineOperand *Src1Mods = getNamedOperand(*MI,
710 AMDGPU::OpName::src1_modifiers);
711 const MachineOperand *Src2Mods = getNamedOperand(*MI,
712 AMDGPU::OpName::src2_modifiers);
713
714 if ((Abs && Abs->getImm()) || (Neg && Neg->getImm()) ||
715 (Src0Mods && Src0Mods->getImm()) || (Src1Mods && Src1Mods->getImm()) ||
716 (Src2Mods && Src2Mods->getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000717 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000718
719 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000720 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000721 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
722 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000723 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000724 } else {
725 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
726 }
Christian Konig3c145802013-03-27 09:12:59 +0000727
728 if (MI)
729 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
730
731 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000732}
733
Tom Stellard26a3b672013-10-22 18:19:10 +0000734MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
735 MachineBasicBlock::iterator I,
736 unsigned DstReg,
737 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000738 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
739 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000740}
741
Tom Stellard75aadc22012-12-11 21:25:42 +0000742bool SIInstrInfo::isMov(unsigned Opcode) const {
743 switch(Opcode) {
744 default: return false;
745 case AMDGPU::S_MOV_B32:
746 case AMDGPU::S_MOV_B64:
747 case AMDGPU::V_MOV_B32_e32:
748 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000749 return true;
750 }
751}
752
753bool
754SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
755 return RC != &AMDGPU::EXECRegRegClass;
756}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000757
Tom Stellard30f59412014-03-31 14:01:56 +0000758bool
759SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
760 AliasAnalysis *AA) const {
761 switch(MI->getOpcode()) {
762 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
763 case AMDGPU::S_MOV_B32:
764 case AMDGPU::S_MOV_B64:
765 case AMDGPU::V_MOV_B32_e32:
766 return MI->getOperand(1).isImm();
767 }
768}
769
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000770namespace llvm {
771namespace AMDGPU {
772// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000773// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000774int isDS(uint16_t Opcode);
775}
776}
777
778bool SIInstrInfo::isDS(uint16_t Opcode) const {
779 return ::AMDGPU::isDS(Opcode) != -1;
780}
781
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000782bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000783 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
784}
785
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000786bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000787 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
788}
789
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000790bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
791 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
792}
793
794bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
795 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
796}
797
Matt Arsenault3f981402014-09-15 15:41:53 +0000798bool SIInstrInfo::isFLAT(uint16_t Opcode) const {
799 return get(Opcode).TSFlags & SIInstrFlags::FLAT;
800}
801
Tom Stellard93fabce2013-10-10 17:11:55 +0000802bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
803 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
804}
805
806bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
807 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
808}
809
810bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
811 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
812}
813
814bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
815 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
816}
817
Tom Stellard82166022013-11-13 23:36:37 +0000818bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
819 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
820}
821
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000822bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
823 int32_t Val = Imm.getSExtValue();
824 if (Val >= -16 && Val <= 64)
825 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000826
827 // The actual type of the operand does not seem to matter as long
828 // as the bits match one of the inline immediate values. For example:
829 //
830 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
831 // so it is a legal inline immediate.
832 //
833 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
834 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000835
836 return (APInt::floatToBits(0.0f) == Imm) ||
837 (APInt::floatToBits(1.0f) == Imm) ||
838 (APInt::floatToBits(-1.0f) == Imm) ||
839 (APInt::floatToBits(0.5f) == Imm) ||
840 (APInt::floatToBits(-0.5f) == Imm) ||
841 (APInt::floatToBits(2.0f) == Imm) ||
842 (APInt::floatToBits(-2.0f) == Imm) ||
843 (APInt::floatToBits(4.0f) == Imm) ||
844 (APInt::floatToBits(-4.0f) == Imm);
845}
846
847bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
848 if (MO.isImm())
849 return isInlineConstant(APInt(32, MO.getImm(), true));
850
851 if (MO.isFPImm()) {
852 APFloat FpImm = MO.getFPImm()->getValueAPF();
853 return isInlineConstant(FpImm.bitcastToAPInt());
854 }
855
856 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000857}
858
859bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
860 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
861}
862
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000863static bool compareMachineOp(const MachineOperand &Op0,
864 const MachineOperand &Op1) {
865 if (Op0.getType() != Op1.getType())
866 return false;
867
868 switch (Op0.getType()) {
869 case MachineOperand::MO_Register:
870 return Op0.getReg() == Op1.getReg();
871 case MachineOperand::MO_Immediate:
872 return Op0.getImm() == Op1.getImm();
873 case MachineOperand::MO_FPImmediate:
874 return Op0.getFPImm() == Op1.getFPImm();
875 default:
876 llvm_unreachable("Didn't expect to be comparing these operand types");
877 }
878}
879
Tom Stellardb02094e2014-07-21 15:45:01 +0000880bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
881 const MachineOperand &MO) const {
882 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
883
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000884 assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +0000885
886 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
887 return true;
888
889 if (OpInfo.RegClass < 0)
890 return false;
891
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000892 if (isLiteralConstant(MO))
893 return RI.regClassCanUseLiteralConstant(OpInfo.RegClass);
894
895 return RI.regClassCanUseInlineConstant(OpInfo.RegClass);
Tom Stellardb02094e2014-07-21 15:45:01 +0000896}
897
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000898bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) {
899 switch (AS) {
900 case AMDGPUAS::GLOBAL_ADDRESS: {
901 // MUBUF instructions a 12-bit offset in bytes.
902 return isUInt<12>(OffsetSize);
903 }
904 case AMDGPUAS::CONSTANT_ADDRESS: {
905 // SMRD instructions have an 8-bit offset in dwords.
906 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
907 }
908 case AMDGPUAS::LOCAL_ADDRESS:
909 case AMDGPUAS::REGION_ADDRESS: {
910 // The single offset versions have a 16-bit offset in bytes.
911 return isUInt<16>(OffsetSize);
912 }
913 case AMDGPUAS::PRIVATE_ADDRESS:
914 // Indirect register addressing does not use any offsets.
915 default:
916 return 0;
917 }
918}
919
Tom Stellard86d12eb2014-08-01 00:32:28 +0000920bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
921 return AMDGPU::getVOPe32(Opcode) != -1;
922}
923
Tom Stellardb4a313a2014-08-01 00:32:39 +0000924bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
925 // The src0_modifier operand is present on all instructions
926 // that have modifiers.
927
928 return AMDGPU::getNamedOperandIdx(Opcode,
929 AMDGPU::OpName::src0_modifiers) != -1;
930}
931
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000932bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
933 const MachineOperand &MO) const {
934 // Literal constants use the constant bus.
935 if (isLiteralConstant(MO))
936 return true;
937
938 if (!MO.isReg() || !MO.isUse())
939 return false;
940
941 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
942 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
943
944 // FLAT_SCR is just an SGPR pair.
945 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
946 return true;
947
948 // EXEC register uses the constant bus.
949 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
950 return true;
951
952 // SGPRs use the constant bus
953 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
954 (!MO.isImplicit() &&
955 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
956 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
957 return true;
958 }
959
960 return false;
961}
962
Tom Stellard93fabce2013-10-10 17:11:55 +0000963bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
964 StringRef &ErrInfo) const {
965 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000966 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +0000967 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
968 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
969 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
970
Tom Stellardca700e42014-03-17 17:03:49 +0000971 // Make sure the number of operands is correct.
972 const MCInstrDesc &Desc = get(Opcode);
973 if (!Desc.isVariadic() &&
974 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
975 ErrInfo = "Instruction has wrong number of operands.";
976 return false;
977 }
978
979 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +0000980 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +0000981 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000982 case MCOI::OPERAND_REGISTER: {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000983 if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) &&
984 !isImmOperandLegal(MI, i, MI->getOperand(i))) {
985 ErrInfo = "Illegal immediate value for operand.";
Tom Stellardb4a313a2014-08-01 00:32:39 +0000986 return false;
987 }
Tom Stellarda305f932014-07-02 20:53:44 +0000988 }
Tom Stellardca700e42014-03-17 17:03:49 +0000989 break;
990 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +0000991 // Check if this operand is an immediate.
992 // FrameIndex operands will be replaced by immediates, so they are
993 // allowed.
994 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
995 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +0000996 ErrInfo = "Expected immediate, but got non-immediate";
997 return false;
998 }
999 // Fall-through
1000 default:
1001 continue;
1002 }
1003
1004 if (!MI->getOperand(i).isReg())
1005 continue;
1006
1007 int RegClass = Desc.OpInfo[i].RegClass;
1008 if (RegClass != -1) {
1009 unsigned Reg = MI->getOperand(i).getReg();
1010 if (TargetRegisterInfo::isVirtualRegister(Reg))
1011 continue;
1012
1013 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1014 if (!RC->contains(Reg)) {
1015 ErrInfo = "Operand has incorrect register class.";
1016 return false;
1017 }
1018 }
1019 }
1020
1021
Tom Stellard93fabce2013-10-10 17:11:55 +00001022 // Verify VOP*
1023 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
1024 unsigned ConstantBusCount = 0;
1025 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +00001026 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
1027 const MachineOperand &MO = MI->getOperand(i);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001028 if (usesConstantBus(MRI, MO)) {
1029 if (MO.isReg()) {
1030 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001031 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001032 SGPRUsed = MO.getReg();
1033 } else {
1034 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001035 }
1036 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001037 }
1038 if (ConstantBusCount > 1) {
1039 ErrInfo = "VOP* instruction uses the constant bus more than once";
1040 return false;
1041 }
1042 }
1043
1044 // Verify SRC1 for VOP2 and VOPC
1045 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
1046 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +00001047 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +00001048 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
1049 return false;
1050 }
1051 }
1052
1053 // Verify VOP3
1054 if (isVOP3(Opcode)) {
1055 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
1056 ErrInfo = "VOP3 src0 cannot be a literal constant.";
1057 return false;
1058 }
1059 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
1060 ErrInfo = "VOP3 src1 cannot be a literal constant.";
1061 return false;
1062 }
1063 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
1064 ErrInfo = "VOP3 src2 cannot be a literal constant.";
1065 return false;
1066 }
1067 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001068
1069 // Verify misc. restrictions on specific instructions.
1070 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1071 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001072 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1073 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1074 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001075 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1076 if (!compareMachineOp(Src0, Src1) &&
1077 !compareMachineOp(Src0, Src2)) {
1078 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1079 return false;
1080 }
1081 }
1082 }
1083
Tom Stellard93fabce2013-10-10 17:11:55 +00001084 return true;
1085}
1086
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001087unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001088 switch (MI.getOpcode()) {
1089 default: return AMDGPU::INSTRUCTION_LIST_END;
1090 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1091 case AMDGPU::COPY: return AMDGPU::COPY;
1092 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001093 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001094 case AMDGPU::S_MOV_B32:
1095 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001096 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001097 case AMDGPU::S_ADD_I32:
1098 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001099 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001100 case AMDGPU::S_SUB_I32:
1101 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001102 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001103 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001104 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1105 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1106 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1107 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1108 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1109 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1110 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001111 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1112 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1113 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1114 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1115 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1116 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001117 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1118 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001119 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1120 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001121 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001122 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001123 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001124 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1125 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1126 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1127 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1128 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1129 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001130 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001131 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001132 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001133 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001134 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001135 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001136 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001137 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001138 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001139 }
1140}
1141
1142bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1143 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1144}
1145
1146const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1147 unsigned OpNo) const {
1148 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1149 const MCInstrDesc &Desc = get(MI.getOpcode());
1150 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1151 Desc.OpInfo[OpNo].RegClass == -1)
1152 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
1153
1154 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1155 return RI.getRegClass(RCID);
1156}
1157
1158bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1159 switch (MI.getOpcode()) {
1160 case AMDGPU::COPY:
1161 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001162 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001163 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001164 return RI.hasVGPRs(getOpRegClass(MI, 0));
1165 default:
1166 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1167 }
1168}
1169
1170void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1171 MachineBasicBlock::iterator I = MI;
1172 MachineOperand &MO = MI->getOperand(OpIdx);
1173 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1174 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1175 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1176 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
1177 if (MO.isReg()) {
1178 Opcode = AMDGPU::COPY;
1179 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +00001180 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +00001181 }
1182
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001183 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001184 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC)) {
1185 VRC = &AMDGPU::VReg_64RegClass;
1186 } else {
1187 VRC = &AMDGPU::VReg_32RegClass;
1188 }
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001189 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +00001190 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
1191 Reg).addOperand(MO);
1192 MO.ChangeToRegister(Reg, false);
1193}
1194
Tom Stellard15834092014-03-21 15:51:57 +00001195unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1196 MachineRegisterInfo &MRI,
1197 MachineOperand &SuperReg,
1198 const TargetRegisterClass *SuperRC,
1199 unsigned SubIdx,
1200 const TargetRegisterClass *SubRC)
1201 const {
1202 assert(SuperReg.isReg());
1203
1204 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1205 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1206
1207 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001208 // value so we don't need to worry about merging its subreg index with the
1209 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001210 // eliminate this extra copy.
1211 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1212 NewSuperReg)
1213 .addOperand(SuperReg);
1214
1215 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1216 SubReg)
1217 .addReg(NewSuperReg, 0, SubIdx);
1218 return SubReg;
1219}
1220
Matt Arsenault248b7b62014-03-24 20:08:09 +00001221MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1222 MachineBasicBlock::iterator MII,
1223 MachineRegisterInfo &MRI,
1224 MachineOperand &Op,
1225 const TargetRegisterClass *SuperRC,
1226 unsigned SubIdx,
1227 const TargetRegisterClass *SubRC) const {
1228 if (Op.isImm()) {
1229 // XXX - Is there a better way to do this?
1230 if (SubIdx == AMDGPU::sub0)
1231 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1232 if (SubIdx == AMDGPU::sub1)
1233 return MachineOperand::CreateImm(Op.getImm() >> 32);
1234
1235 llvm_unreachable("Unhandled register index for immediate");
1236 }
1237
1238 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1239 SubIdx, SubRC);
1240 return MachineOperand::CreateReg(SubReg, false);
1241}
1242
Matt Arsenaultbd995802014-03-24 18:26:52 +00001243unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1244 MachineBasicBlock::iterator MI,
1245 MachineRegisterInfo &MRI,
1246 const TargetRegisterClass *RC,
1247 const MachineOperand &Op) const {
1248 MachineBasicBlock *MBB = MI->getParent();
1249 DebugLoc DL = MI->getDebugLoc();
1250 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1251 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1252 unsigned Dst = MRI.createVirtualRegister(RC);
1253
1254 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1255 LoDst)
1256 .addImm(Op.getImm() & 0xFFFFFFFF);
1257 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1258 HiDst)
1259 .addImm(Op.getImm() >> 32);
1260
1261 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1262 .addReg(LoDst)
1263 .addImm(AMDGPU::sub0)
1264 .addReg(HiDst)
1265 .addImm(AMDGPU::sub1);
1266
1267 Worklist.push_back(Lo);
1268 Worklist.push_back(Hi);
1269
1270 return Dst;
1271}
1272
Tom Stellard0e975cf2014-08-01 00:32:35 +00001273bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1274 const MachineOperand *MO) const {
1275 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1276 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1277 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1278 const TargetRegisterClass *DefinedRC =
1279 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1280 if (!MO)
1281 MO = &MI->getOperand(OpIdx);
1282
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001283 if (usesConstantBus(MRI, *MO)) {
1284 unsigned SGPRUsed = MO->isReg() ? MO->getReg() : AMDGPU::NoRegister;
1285 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1286 if (i == OpIdx)
1287 continue;
1288 if (usesConstantBus(MRI, MI->getOperand(i)) &&
1289 MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) {
1290 return false;
1291 }
1292 }
1293 }
1294
Tom Stellard0e975cf2014-08-01 00:32:35 +00001295 if (MO->isReg()) {
1296 assert(DefinedRC);
1297 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
1298 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass));
1299 }
1300
1301
1302 // Handle non-register types that are treated like immediates.
1303 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1304
Matt Arsenault4364fef2014-09-23 18:30:57 +00001305 if (!DefinedRC) {
1306 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001307 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001308 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001309
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001310 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001311}
1312
Tom Stellard82166022013-11-13 23:36:37 +00001313void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1314 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001315
Tom Stellard82166022013-11-13 23:36:37 +00001316 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1317 AMDGPU::OpName::src0);
1318 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1319 AMDGPU::OpName::src1);
1320 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1321 AMDGPU::OpName::src2);
1322
1323 // Legalize VOP2
1324 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001325 // Legalize src0
1326 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001327 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001328
1329 // Legalize src1
1330 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001331 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001332
1333 // Usually src0 of VOP2 instructions allow more types of inputs
1334 // than src1, so try to commute the instruction to decrease our
1335 // chances of having to insert a MOV instruction to legalize src1.
1336 if (MI->isCommutable()) {
1337 if (commuteInstruction(MI))
1338 // If we are successful in commuting, then we know MI is legal, so
1339 // we are done.
1340 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001341 }
1342
Tom Stellard0e975cf2014-08-01 00:32:35 +00001343 legalizeOpWithMove(MI, Src1Idx);
1344 return;
Tom Stellard82166022013-11-13 23:36:37 +00001345 }
1346
Matt Arsenault08f7e372013-11-18 20:09:50 +00001347 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001348 // Legalize VOP3
1349 if (isVOP3(MI->getOpcode())) {
1350 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
1351 unsigned SGPRReg = AMDGPU::NoRegister;
1352 for (unsigned i = 0; i < 3; ++i) {
1353 int Idx = VOP3Idx[i];
1354 if (Idx == -1)
1355 continue;
1356 MachineOperand &MO = MI->getOperand(Idx);
1357
1358 if (MO.isReg()) {
1359 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1360 continue; // VGPRs are legal
1361
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001362 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1363
Tom Stellard82166022013-11-13 23:36:37 +00001364 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1365 SGPRReg = MO.getReg();
1366 // We can use one SGPR in each VOP3 instruction.
1367 continue;
1368 }
1369 } else if (!isLiteralConstant(MO)) {
1370 // If it is not a register and not a literal constant, then it must be
1371 // an inline constant which is always legal.
1372 continue;
1373 }
1374 // If we make it this far, then the operand is not legal and we must
1375 // legalize it.
1376 legalizeOpWithMove(MI, Idx);
1377 }
1378 }
1379
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001380 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001381 // The register class of the operands much be the same type as the register
1382 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001383 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1384 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001385 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001386 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1387 if (!MI->getOperand(i).isReg() ||
1388 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1389 continue;
1390 const TargetRegisterClass *OpRC =
1391 MRI.getRegClass(MI->getOperand(i).getReg());
1392 if (RI.hasVGPRs(OpRC)) {
1393 VRC = OpRC;
1394 } else {
1395 SRC = OpRC;
1396 }
1397 }
1398
1399 // If any of the operands are VGPR registers, then they all most be
1400 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1401 // them.
1402 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1403 if (!VRC) {
1404 assert(SRC);
1405 VRC = RI.getEquivalentVGPRClass(SRC);
1406 }
1407 RC = VRC;
1408 } else {
1409 RC = SRC;
1410 }
1411
1412 // Update all the operands so they have the same type.
1413 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1414 if (!MI->getOperand(i).isReg() ||
1415 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1416 continue;
1417 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001418 MachineBasicBlock *InsertBB;
1419 MachineBasicBlock::iterator Insert;
1420 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1421 InsertBB = MI->getParent();
1422 Insert = MI;
1423 } else {
1424 // MI is a PHI instruction.
1425 InsertBB = MI->getOperand(i + 1).getMBB();
1426 Insert = InsertBB->getFirstTerminator();
1427 }
1428 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001429 get(AMDGPU::COPY), DstReg)
1430 .addOperand(MI->getOperand(i));
1431 MI->getOperand(i).setReg(DstReg);
1432 }
1433 }
Tom Stellard15834092014-03-21 15:51:57 +00001434
Tom Stellarda5687382014-05-15 14:41:55 +00001435 // Legalize INSERT_SUBREG
1436 // src0 must have the same register class as dst
1437 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1438 unsigned Dst = MI->getOperand(0).getReg();
1439 unsigned Src0 = MI->getOperand(1).getReg();
1440 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1441 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1442 if (DstRC != Src0RC) {
1443 MachineBasicBlock &MBB = *MI->getParent();
1444 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1445 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1446 .addReg(Src0);
1447 MI->getOperand(1).setReg(NewSrc0);
1448 }
1449 return;
1450 }
1451
Tom Stellard15834092014-03-21 15:51:57 +00001452 // Legalize MUBUF* instructions
1453 // FIXME: If we start using the non-addr64 instructions for compute, we
1454 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001455 int SRsrcIdx =
1456 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1457 if (SRsrcIdx != -1) {
1458 // We have an MUBUF instruction
1459 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1460 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1461 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1462 RI.getRegClass(SRsrcRC))) {
1463 // The operands are legal.
1464 // FIXME: We may need to legalize operands besided srsrc.
1465 return;
1466 }
Tom Stellard15834092014-03-21 15:51:57 +00001467
Tom Stellard155bbb72014-08-11 22:18:17 +00001468 MachineBasicBlock &MBB = *MI->getParent();
1469 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001470
Tom Stellard155bbb72014-08-11 22:18:17 +00001471 // SRsrcPtrLo = srsrc:sub0
1472 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1473 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001474
Tom Stellard155bbb72014-08-11 22:18:17 +00001475 // SRsrcPtrHi = srsrc:sub1
1476 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1477 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001478
Tom Stellard155bbb72014-08-11 22:18:17 +00001479 // Create an empty resource descriptor
1480 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1481 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1482 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1483 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001484
Tom Stellard155bbb72014-08-11 22:18:17 +00001485 // Zero64 = 0
1486 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1487 Zero64)
1488 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001489
Tom Stellard155bbb72014-08-11 22:18:17 +00001490 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1491 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1492 SRsrcFormatLo)
1493 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001494
Tom Stellard155bbb72014-08-11 22:18:17 +00001495 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1496 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1497 SRsrcFormatHi)
1498 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001499
Tom Stellard155bbb72014-08-11 22:18:17 +00001500 // NewSRsrc = {Zero64, SRsrcFormat}
1501 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1502 NewSRsrc)
1503 .addReg(Zero64)
1504 .addImm(AMDGPU::sub0_sub1)
1505 .addReg(SRsrcFormatLo)
1506 .addImm(AMDGPU::sub2)
1507 .addReg(SRsrcFormatHi)
1508 .addImm(AMDGPU::sub3);
1509
1510 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1511 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1512 unsigned NewVAddrLo;
1513 unsigned NewVAddrHi;
1514 if (VAddr) {
1515 // This is already an ADDR64 instruction so we need to add the pointer
1516 // extracted from the resource descriptor to the current value of VAddr.
1517 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1518 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1519
1520 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001521 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1522 NewVAddrLo)
1523 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001524 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1525 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001526
Tom Stellard155bbb72014-08-11 22:18:17 +00001527 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001528 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1529 NewVAddrHi)
1530 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001531 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001532 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1533 .addReg(AMDGPU::VCC, RegState::Implicit);
1534
Tom Stellard155bbb72014-08-11 22:18:17 +00001535 } else {
1536 // This instructions is the _OFFSET variant, so we need to convert it to
1537 // ADDR64.
1538 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1539 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1540 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1541 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1542 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001543 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001544
Tom Stellard155bbb72014-08-11 22:18:17 +00001545 // Create the new instruction.
1546 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1547 MachineInstr *Addr64 =
1548 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1549 .addOperand(*VData)
1550 .addOperand(*SRsrc)
1551 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1552 // This will be replaced later
1553 // with the new value of vaddr.
1554 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001555
Tom Stellard155bbb72014-08-11 22:18:17 +00001556 MI->removeFromParent();
1557 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001558
Tom Stellard155bbb72014-08-11 22:18:17 +00001559 NewVAddrLo = SRsrcPtrLo;
1560 NewVAddrHi = SRsrcPtrHi;
1561 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1562 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001563 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001564
1565 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1566 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1567 NewVAddr)
1568 .addReg(NewVAddrLo)
1569 .addImm(AMDGPU::sub0)
1570 .addReg(NewVAddrHi)
1571 .addImm(AMDGPU::sub1);
1572
1573
1574 // Update the instruction to use NewVaddr
1575 VAddr->setReg(NewVAddr);
1576 // Update the instruction to use NewSRsrc
1577 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001578 }
Tom Stellard82166022013-11-13 23:36:37 +00001579}
1580
Tom Stellard745f2ed2014-08-21 20:41:00 +00001581void SIInstrInfo::splitSMRD(MachineInstr *MI,
1582 const TargetRegisterClass *HalfRC,
1583 unsigned HalfImmOp, unsigned HalfSGPROp,
1584 MachineInstr *&Lo, MachineInstr *&Hi) const {
1585
1586 DebugLoc DL = MI->getDebugLoc();
1587 MachineBasicBlock *MBB = MI->getParent();
1588 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1589 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1590 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1591 unsigned HalfSize = HalfRC->getSize();
1592 const MachineOperand *OffOp =
1593 getNamedOperand(*MI, AMDGPU::OpName::offset);
1594 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1595
1596 if (OffOp) {
1597 // Handle the _IMM variant
1598 unsigned LoOffset = OffOp->getImm();
1599 unsigned HiOffset = LoOffset + (HalfSize / 4);
1600 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
1601 .addOperand(*SBase)
1602 .addImm(LoOffset);
1603
1604 if (!isUInt<8>(HiOffset)) {
1605 unsigned OffsetSGPR =
1606 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1607 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
1608 .addImm(HiOffset << 2); // The immediate offset is in dwords,
1609 // but offset in register is in bytes.
1610 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
1611 .addOperand(*SBase)
1612 .addReg(OffsetSGPR);
1613 } else {
1614 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
1615 .addOperand(*SBase)
1616 .addImm(HiOffset);
1617 }
1618 } else {
1619 // Handle the _SGPR variant
1620 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1621 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
1622 .addOperand(*SBase)
1623 .addOperand(*SOff);
1624 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1625 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1626 .addOperand(*SOff)
1627 .addImm(HalfSize);
1628 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
1629 .addOperand(*SBase)
1630 .addReg(OffsetSGPR);
1631 }
1632
1633 unsigned SubLo, SubHi;
1634 switch (HalfSize) {
1635 case 4:
1636 SubLo = AMDGPU::sub0;
1637 SubHi = AMDGPU::sub1;
1638 break;
1639 case 8:
1640 SubLo = AMDGPU::sub0_sub1;
1641 SubHi = AMDGPU::sub2_sub3;
1642 break;
1643 case 16:
1644 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1645 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1646 break;
1647 case 32:
1648 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1649 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1650 break;
1651 default:
1652 llvm_unreachable("Unhandled HalfSize");
1653 }
1654
1655 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1656 .addOperand(MI->getOperand(0))
1657 .addReg(RegLo)
1658 .addImm(SubLo)
1659 .addReg(RegHi)
1660 .addImm(SubHi);
1661}
1662
Tom Stellard0c354f22014-04-30 15:31:29 +00001663void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1664 MachineBasicBlock *MBB = MI->getParent();
1665 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001666 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001667 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001668 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001669 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001670 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001671 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001672 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001673 unsigned RegOffset;
1674 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001675
Tom Stellard4c00b522014-05-09 16:42:22 +00001676 if (MI->getOperand(2).isReg()) {
1677 RegOffset = MI->getOperand(2).getReg();
1678 ImmOffset = 0;
1679 } else {
1680 assert(MI->getOperand(2).isImm());
1681 // SMRD instructions take a dword offsets and MUBUF instructions
1682 // take a byte offset.
1683 ImmOffset = MI->getOperand(2).getImm() << 2;
1684 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1685 if (isUInt<12>(ImmOffset)) {
1686 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1687 RegOffset)
1688 .addImm(0);
1689 } else {
1690 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1691 RegOffset)
1692 .addImm(ImmOffset);
1693 ImmOffset = 0;
1694 }
1695 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001696
1697 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001698 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001699 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1700 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1701 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1702
1703 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1704 .addImm(0);
1705 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1706 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1707 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1708 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1709 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1710 .addReg(DWord0)
1711 .addImm(AMDGPU::sub0)
1712 .addReg(DWord1)
1713 .addImm(AMDGPU::sub1)
1714 .addReg(DWord2)
1715 .addImm(AMDGPU::sub2)
1716 .addReg(DWord3)
1717 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001718 MI->setDesc(get(NewOpcode));
1719 if (MI->getOperand(2).isReg()) {
1720 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1721 } else {
1722 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1723 }
1724 MI->getOperand(1).setReg(SRsrc);
1725 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
1726
1727 const TargetRegisterClass *NewDstRC =
1728 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
1729
1730 unsigned DstReg = MI->getOperand(0).getReg();
1731 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1732 MRI.replaceRegWith(DstReg, NewDstReg);
1733 break;
1734 }
1735 case AMDGPU::S_LOAD_DWORDX8_IMM:
1736 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
1737 MachineInstr *Lo, *Hi;
1738 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
1739 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
1740 MI->eraseFromParent();
1741 moveSMRDToVALU(Lo, MRI);
1742 moveSMRDToVALU(Hi, MRI);
1743 break;
1744 }
1745
1746 case AMDGPU::S_LOAD_DWORDX16_IMM:
1747 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
1748 MachineInstr *Lo, *Hi;
1749 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
1750 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
1751 MI->eraseFromParent();
1752 moveSMRDToVALU(Lo, MRI);
1753 moveSMRDToVALU(Hi, MRI);
1754 break;
1755 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001756 }
1757}
1758
Tom Stellard82166022013-11-13 23:36:37 +00001759void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1760 SmallVector<MachineInstr *, 128> Worklist;
1761 Worklist.push_back(&TopInst);
1762
1763 while (!Worklist.empty()) {
1764 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001765 MachineBasicBlock *MBB = Inst->getParent();
1766 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1767
Matt Arsenault27cc9582014-04-18 01:53:18 +00001768 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001769 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001770
Tom Stellarde0387202014-03-21 15:51:54 +00001771 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001772 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001773 default:
1774 if (isSMRD(Inst->getOpcode())) {
1775 moveSMRDToVALU(Inst, MRI);
1776 }
1777 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001778 case AMDGPU::S_MOV_B64: {
1779 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001780
Matt Arsenaultbd995802014-03-24 18:26:52 +00001781 // If the source operand is a register we can replace this with a
1782 // copy.
1783 if (Inst->getOperand(1).isReg()) {
1784 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1785 .addOperand(Inst->getOperand(0))
1786 .addOperand(Inst->getOperand(1));
1787 Worklist.push_back(Copy);
1788 } else {
1789 // Otherwise, we need to split this into two movs, because there is
1790 // no 64-bit VALU move instruction.
1791 unsigned Reg = Inst->getOperand(0).getReg();
1792 unsigned Dst = split64BitImm(Worklist,
1793 Inst,
1794 MRI,
1795 MRI.getRegClass(Reg),
1796 Inst->getOperand(1));
1797 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001798 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001799 Inst->eraseFromParent();
1800 continue;
1801 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001802 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001803 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001804 Inst->eraseFromParent();
1805 continue;
1806
1807 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001808 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001809 Inst->eraseFromParent();
1810 continue;
1811
1812 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001813 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001814 Inst->eraseFromParent();
1815 continue;
1816
1817 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001818 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001819 Inst->eraseFromParent();
1820 continue;
1821
Matt Arsenault8333e432014-06-10 19:18:24 +00001822 case AMDGPU::S_BCNT1_I32_B64:
1823 splitScalar64BitBCNT(Worklist, Inst);
1824 Inst->eraseFromParent();
1825 continue;
1826
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001827 case AMDGPU::S_BFE_U64:
1828 case AMDGPU::S_BFE_I64:
1829 case AMDGPU::S_BFM_B64:
1830 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001831 }
1832
Tom Stellard15834092014-03-21 15:51:57 +00001833 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1834 // We cannot move this instruction to the VALU, so we should try to
1835 // legalize its operands instead.
1836 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001837 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001838 }
Tom Stellard82166022013-11-13 23:36:37 +00001839
Tom Stellard82166022013-11-13 23:36:37 +00001840 // Use the new VALU Opcode.
1841 const MCInstrDesc &NewDesc = get(NewOpcode);
1842 Inst->setDesc(NewDesc);
1843
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001844 // Remove any references to SCC. Vector instructions can't read from it, and
1845 // We're just about to add the implicit use / defs of VCC, and we don't want
1846 // both.
1847 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1848 MachineOperand &Op = Inst->getOperand(i);
1849 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1850 Inst->RemoveOperand(i);
1851 }
1852
Matt Arsenault27cc9582014-04-18 01:53:18 +00001853 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1854 // We are converting these to a BFE, so we need to add the missing
1855 // operands for the size and offset.
1856 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
1857 Inst->addOperand(MachineOperand::CreateImm(0));
1858 Inst->addOperand(MachineOperand::CreateImm(Size));
1859
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001860 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1861 // The VALU version adds the second operand to the result, so insert an
1862 // extra 0 operand.
1863 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001864 }
1865
Matt Arsenault27cc9582014-04-18 01:53:18 +00001866 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001867
Matt Arsenault78b86702014-04-18 05:19:26 +00001868 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1869 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1870 // If we need to move this to VGPRs, we need to unpack the second operand
1871 // back into the 2 separate ones for bit offset and width.
1872 assert(OffsetWidthOp.isImm() &&
1873 "Scalar BFE is only implemented for constant width and offset");
1874 uint32_t Imm = OffsetWidthOp.getImm();
1875
1876 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1877 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00001878 Inst->RemoveOperand(2); // Remove old immediate.
1879 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001880 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001881 }
1882
Tom Stellard82166022013-11-13 23:36:37 +00001883 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001884
Tom Stellard82166022013-11-13 23:36:37 +00001885 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1886
Matt Arsenault27cc9582014-04-18 01:53:18 +00001887 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001888 // For target instructions, getOpRegClass just returns the virtual
1889 // register class associated with the operand, so we need to find an
1890 // equivalent VGPR register class in order to move the instruction to the
1891 // VALU.
1892 case AMDGPU::COPY:
1893 case AMDGPU::PHI:
1894 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001895 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001896 if (RI.hasVGPRs(NewDstRC))
1897 continue;
1898 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1899 if (!NewDstRC)
1900 continue;
1901 break;
1902 default:
1903 break;
1904 }
1905
1906 unsigned DstReg = Inst->getOperand(0).getReg();
1907 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1908 MRI.replaceRegWith(DstReg, NewDstReg);
1909
Tom Stellarde1a24452014-04-17 21:00:01 +00001910 // Legalize the operands
1911 legalizeOperands(Inst);
1912
Tom Stellard82166022013-11-13 23:36:37 +00001913 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1914 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001915 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001916 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1917 Worklist.push_back(&UseMI);
1918 }
1919 }
1920 }
1921}
1922
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001923//===----------------------------------------------------------------------===//
1924// Indirect addressing callbacks
1925//===----------------------------------------------------------------------===//
1926
1927unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1928 unsigned Channel) const {
1929 assert(Channel == 0);
1930 return RegIndex;
1931}
1932
Tom Stellard26a3b672013-10-22 18:19:10 +00001933const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001934 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001935}
1936
Matt Arsenault689f3252014-06-09 16:36:31 +00001937void SIInstrInfo::splitScalar64BitUnaryOp(
1938 SmallVectorImpl<MachineInstr *> &Worklist,
1939 MachineInstr *Inst,
1940 unsigned Opcode) const {
1941 MachineBasicBlock &MBB = *Inst->getParent();
1942 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1943
1944 MachineOperand &Dest = Inst->getOperand(0);
1945 MachineOperand &Src0 = Inst->getOperand(1);
1946 DebugLoc DL = Inst->getDebugLoc();
1947
1948 MachineBasicBlock::iterator MII = Inst;
1949
1950 const MCInstrDesc &InstDesc = get(Opcode);
1951 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1952 MRI.getRegClass(Src0.getReg()) :
1953 &AMDGPU::SGPR_32RegClass;
1954
1955 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1956
1957 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1958 AMDGPU::sub0, Src0SubRC);
1959
1960 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1961 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1962
1963 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1964 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1965 .addOperand(SrcReg0Sub0);
1966
1967 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1968 AMDGPU::sub1, Src0SubRC);
1969
1970 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1971 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1972 .addOperand(SrcReg0Sub1);
1973
1974 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1975 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1976 .addReg(DestSub0)
1977 .addImm(AMDGPU::sub0)
1978 .addReg(DestSub1)
1979 .addImm(AMDGPU::sub1);
1980
1981 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1982
1983 // Try to legalize the operands in case we need to swap the order to keep it
1984 // valid.
1985 Worklist.push_back(LoHalf);
1986 Worklist.push_back(HiHalf);
1987}
1988
1989void SIInstrInfo::splitScalar64BitBinaryOp(
1990 SmallVectorImpl<MachineInstr *> &Worklist,
1991 MachineInstr *Inst,
1992 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001993 MachineBasicBlock &MBB = *Inst->getParent();
1994 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1995
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001996 MachineOperand &Dest = Inst->getOperand(0);
1997 MachineOperand &Src0 = Inst->getOperand(1);
1998 MachineOperand &Src1 = Inst->getOperand(2);
1999 DebugLoc DL = Inst->getDebugLoc();
2000
2001 MachineBasicBlock::iterator MII = Inst;
2002
2003 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002004 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2005 MRI.getRegClass(Src0.getReg()) :
2006 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002007
Matt Arsenault684dc802014-03-24 20:08:13 +00002008 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2009 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2010 MRI.getRegClass(Src1.getReg()) :
2011 &AMDGPU::SGPR_32RegClass;
2012
2013 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2014
2015 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2016 AMDGPU::sub0, Src0SubRC);
2017 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2018 AMDGPU::sub0, Src1SubRC);
2019
2020 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2021 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2022
2023 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002024 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002025 .addOperand(SrcReg0Sub0)
2026 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002027
Matt Arsenault684dc802014-03-24 20:08:13 +00002028 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2029 AMDGPU::sub1, Src0SubRC);
2030 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2031 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002032
Matt Arsenault684dc802014-03-24 20:08:13 +00002033 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002034 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002035 .addOperand(SrcReg0Sub1)
2036 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002037
Matt Arsenault684dc802014-03-24 20:08:13 +00002038 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002039 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2040 .addReg(DestSub0)
2041 .addImm(AMDGPU::sub0)
2042 .addReg(DestSub1)
2043 .addImm(AMDGPU::sub1);
2044
2045 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2046
2047 // Try to legalize the operands in case we need to swap the order to keep it
2048 // valid.
2049 Worklist.push_back(LoHalf);
2050 Worklist.push_back(HiHalf);
2051}
2052
Matt Arsenault8333e432014-06-10 19:18:24 +00002053void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2054 MachineInstr *Inst) const {
2055 MachineBasicBlock &MBB = *Inst->getParent();
2056 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2057
2058 MachineBasicBlock::iterator MII = Inst;
2059 DebugLoc DL = Inst->getDebugLoc();
2060
2061 MachineOperand &Dest = Inst->getOperand(0);
2062 MachineOperand &Src = Inst->getOperand(1);
2063
2064 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
2065 const TargetRegisterClass *SrcRC = Src.isReg() ?
2066 MRI.getRegClass(Src.getReg()) :
2067 &AMDGPU::SGPR_32RegClass;
2068
2069 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2070 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2071
2072 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2073
2074 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2075 AMDGPU::sub0, SrcSubRC);
2076 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2077 AMDGPU::sub1, SrcSubRC);
2078
2079 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2080 .addOperand(SrcRegSub0)
2081 .addImm(0);
2082
2083 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2084 .addOperand(SrcRegSub1)
2085 .addReg(MidReg);
2086
2087 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2088
2089 Worklist.push_back(First);
2090 Worklist.push_back(Second);
2091}
2092
Matt Arsenault27cc9582014-04-18 01:53:18 +00002093void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2094 MachineInstr *Inst) const {
2095 // Add the implict and explicit register definitions.
2096 if (NewDesc.ImplicitUses) {
2097 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2098 unsigned Reg = NewDesc.ImplicitUses[i];
2099 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2100 }
2101 }
2102
2103 if (NewDesc.ImplicitDefs) {
2104 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2105 unsigned Reg = NewDesc.ImplicitDefs[i];
2106 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2107 }
2108 }
2109}
2110
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002111MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2112 MachineBasicBlock *MBB,
2113 MachineBasicBlock::iterator I,
2114 unsigned ValueReg,
2115 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002116 const DebugLoc &DL = MBB->findDebugLoc(I);
2117 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2118 getIndirectIndexBegin(*MBB->getParent()));
2119
2120 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2121 .addReg(IndirectBaseReg, RegState::Define)
2122 .addOperand(I->getOperand(0))
2123 .addReg(IndirectBaseReg)
2124 .addReg(OffsetReg)
2125 .addImm(0)
2126 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002127}
2128
2129MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2130 MachineBasicBlock *MBB,
2131 MachineBasicBlock::iterator I,
2132 unsigned ValueReg,
2133 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002134 const DebugLoc &DL = MBB->findDebugLoc(I);
2135 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2136 getIndirectIndexBegin(*MBB->getParent()));
2137
2138 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2139 .addOperand(I->getOperand(0))
2140 .addOperand(I->getOperand(1))
2141 .addReg(IndirectBaseReg)
2142 .addReg(OffsetReg)
2143 .addImm(0);
2144
2145}
2146
2147void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2148 const MachineFunction &MF) const {
2149 int End = getIndirectIndexEnd(MF);
2150 int Begin = getIndirectIndexBegin(MF);
2151
2152 if (End == -1)
2153 return;
2154
2155
2156 for (int Index = Begin; Index <= End; ++Index)
2157 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
2158
Tom Stellard415ef6d2013-11-13 23:58:51 +00002159 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002160 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2161
Tom Stellard415ef6d2013-11-13 23:58:51 +00002162 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002163 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2164
Tom Stellard415ef6d2013-11-13 23:58:51 +00002165 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002166 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2167
Tom Stellard415ef6d2013-11-13 23:58:51 +00002168 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002169 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2170
Tom Stellard415ef6d2013-11-13 23:58:51 +00002171 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002172 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002173}
Tom Stellard1aaad692014-07-21 16:55:33 +00002174
Tom Stellard6407e1e2014-08-01 00:32:33 +00002175MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Tom Stellard1aaad692014-07-21 16:55:33 +00002176 unsigned OperandName) const {
2177 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2178 if (Idx == -1)
2179 return nullptr;
2180
2181 return &MI.getOperand(Idx);
2182}