Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1 | //===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines the interfaces that Mips uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
| 15 | #ifndef MipsISELLOWERING_H |
| 16 | #define MipsISELLOWERING_H |
| 17 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | #include "Mips.h" |
| 19 | #include "MipsSubtarget.h" |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/CallingConvLower.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SelectionDAG.h" |
Akira Hatanaka | 4b634fa | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 22 | #include "llvm/IR/Function.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetLowering.h" |
Akira Hatanaka | f7d16d0 | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 24 | #include <deque> |
Reed Kotler | a2d76bc | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 25 | #include <string> |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 26 | |
| 27 | namespace llvm { |
| 28 | namespace MipsISD { |
| 29 | enum NodeType { |
| 30 | // Start the numbering from where ISD NodeType finishes. |
Dan Gohman | ed1cf1a | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 31 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 32 | |
| 33 | // Jump and link (call) |
| 34 | JmpLink, |
| 35 | |
Akira Hatanaka | 91318df | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 36 | // Tail call |
| 37 | TailCall, |
| 38 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 39 | // Get the Higher 16 bits from a 32-bit immediate |
| 40 | // No relation with Mips Hi register |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 41 | Hi, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 42 | |
| 43 | // Get the Lower 16 bits from a 32-bit immediate |
| 44 | // No relation with Mips Lo register |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 45 | Lo, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 46 | |
Bruno Cardoso Lopes | e5d1fcf | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 47 | // Handle gp_rel (small data/bss sections) relocation. |
| 48 | GPRel, |
| 49 | |
Bruno Cardoso Lopes | bf3c125 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 50 | // Thread Pointer |
| 51 | ThreadPointer, |
| 52 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 53 | // Floating Point Branch Conditional |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 54 | FPBrcond, |
| 55 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 56 | // Floating Point Compare |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 57 | FPCmp, |
| 58 | |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 59 | // Floating Point Conditional Moves |
| 60 | CMovFP_T, |
| 61 | CMovFP_F, |
| 62 | |
Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 63 | // FP-to-int truncation node. |
| 64 | TruncIntFP, |
| 65 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 66 | // Return |
Bruno Cardoso Lopes | 4dc73fa | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 67 | Ret, |
| 68 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 69 | EH_RETURN, |
| 70 | |
Akira Hatanaka | 28721bd | 2013-03-30 01:14:04 +0000 | [diff] [blame] | 71 | // Node used to extract integer from accumulator. |
| 72 | ExtractLOHI, |
| 73 | |
| 74 | // Node used to insert integers to accumulator. |
| 75 | InsertLOHI, |
| 76 | |
| 77 | // Mult nodes. |
| 78 | Mult, |
| 79 | Multu, |
| 80 | |
Bruno Cardoso Lopes | 4dc73fa | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 81 | // MAdd/Sub nodes |
| 82 | MAdd, |
| 83 | MAddu, |
| 84 | MSub, |
Bruno Cardoso Lopes | 434248a6 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 85 | MSubu, |
| 86 | |
| 87 | // DivRem(u) |
| 88 | DivRem, |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 89 | DivRemU, |
Akira Hatanaka | 28721bd | 2013-03-30 01:14:04 +0000 | [diff] [blame] | 90 | DivRem16, |
| 91 | DivRemU16, |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 92 | |
| 93 | BuildPairF64, |
Akira Hatanaka | b406843 | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 94 | ExtractElementF64, |
| 95 | |
Akira Hatanaka | 5ee8464 | 2011-12-09 01:53:17 +0000 | [diff] [blame] | 96 | Wrapper, |
Akira Hatanaka | 4c406e7 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 97 | |
Akira Hatanaka | a4c09bc | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 98 | DynAlloc, |
| 99 | |
Akira Hatanaka | 5360f88 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 100 | Sync, |
| 101 | |
| 102 | Ext, |
Akira Hatanaka | b9ebf8d | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 103 | Ins, |
| 104 | |
Akira Hatanaka | 233ac53 | 2012-09-21 23:52:47 +0000 | [diff] [blame] | 105 | // EXTR.W instrinsic nodes. |
| 106 | EXTP, |
| 107 | EXTPDP, |
| 108 | EXTR_S_H, |
| 109 | EXTR_W, |
| 110 | EXTR_R_W, |
| 111 | EXTR_RS_W, |
| 112 | SHILO, |
| 113 | MTHLIP, |
| 114 | |
| 115 | // DPA.W intrinsic nodes. |
| 116 | MULSAQ_S_W_PH, |
| 117 | MAQ_S_W_PHL, |
| 118 | MAQ_S_W_PHR, |
| 119 | MAQ_SA_W_PHL, |
| 120 | MAQ_SA_W_PHR, |
| 121 | DPAU_H_QBL, |
| 122 | DPAU_H_QBR, |
| 123 | DPSU_H_QBL, |
| 124 | DPSU_H_QBR, |
| 125 | DPAQ_S_W_PH, |
| 126 | DPSQ_S_W_PH, |
| 127 | DPAQ_SA_L_W, |
| 128 | DPSQ_SA_L_W, |
| 129 | DPA_W_PH, |
| 130 | DPS_W_PH, |
| 131 | DPAQX_S_W_PH, |
| 132 | DPAQX_SA_W_PH, |
| 133 | DPAX_W_PH, |
| 134 | DPSX_W_PH, |
| 135 | DPSQX_S_W_PH, |
| 136 | DPSQX_SA_W_PH, |
| 137 | MULSA_W_PH, |
| 138 | |
| 139 | MULT, |
| 140 | MULTU, |
| 141 | MADD_DSP, |
| 142 | MADDU_DSP, |
| 143 | MSUB_DSP, |
| 144 | MSUBU_DSP, |
| 145 | |
Akira Hatanaka | 1ebb2a1 | 2013-04-19 23:21:32 +0000 | [diff] [blame] | 146 | // DSP shift nodes. |
| 147 | SHLL_DSP, |
| 148 | SHRA_DSP, |
| 149 | SHRL_DSP, |
| 150 | |
Akira Hatanaka | 68741cc | 2013-04-30 22:37:26 +0000 | [diff] [blame] | 151 | // DSP setcc and select_cc nodes. |
| 152 | SETCC_DSP, |
| 153 | SELECT_CC_DSP, |
| 154 | |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 155 | // Vector comparisons. |
Daniel Sanders | fd538dc | 2013-09-24 10:46:19 +0000 | [diff] [blame] | 156 | // These take a vector and return a boolean. |
Daniel Sanders | ce09d07 | 2013-08-28 12:14:50 +0000 | [diff] [blame] | 157 | VALL_ZERO, |
| 158 | VANY_ZERO, |
| 159 | VALL_NONZERO, |
| 160 | VANY_NONZERO, |
| 161 | |
Daniel Sanders | fd538dc | 2013-09-24 10:46:19 +0000 | [diff] [blame] | 162 | // These take a vector and return a vector bitmask. |
| 163 | VCEQ, |
| 164 | VCLE_S, |
| 165 | VCLE_U, |
| 166 | VCLT_S, |
| 167 | VCLT_U, |
| 168 | |
Daniel Sanders | 3ce5662 | 2013-09-24 12:18:31 +0000 | [diff] [blame] | 169 | // Element-wise vector max/min. |
| 170 | VSMAX, |
| 171 | VSMIN, |
| 172 | VUMAX, |
| 173 | VUMIN, |
| 174 | |
Daniel Sanders | e508704 | 2013-09-24 14:02:15 +0000 | [diff] [blame] | 175 | // Vector Shuffle with mask as an operand |
| 176 | VSHF, // Generic shuffle |
Daniel Sanders | 2630718 | 2013-09-24 14:20:00 +0000 | [diff] [blame^] | 177 | SHF, // 4-element set shuffle. |
Daniel Sanders | e508704 | 2013-09-24 14:02:15 +0000 | [diff] [blame] | 178 | |
Daniel Sanders | f7456c7 | 2013-09-23 13:22:24 +0000 | [diff] [blame] | 179 | // Combined (XOR (OR $a, $b), -1) |
| 180 | VNOR, |
| 181 | |
Daniel Sanders | a4c8f3a | 2013-09-23 14:03:12 +0000 | [diff] [blame] | 182 | // Extended vector element extraction |
| 183 | VEXTRACT_SEXT_ELT, |
| 184 | VEXTRACT_ZEXT_ELT, |
| 185 | |
Akira Hatanaka | b9ebf8d | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 186 | // Load/Store Left/Right nodes. |
| 187 | LWL = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 188 | LWR, |
| 189 | SWL, |
| 190 | SWR, |
| 191 | LDL, |
| 192 | LDR, |
| 193 | SDL, |
| 194 | SDR |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 195 | }; |
| 196 | } |
| 197 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 198 | //===--------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 199 | // TargetLowering Implementation |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 200 | //===--------------------------------------------------------------------===// |
Akira Hatanaka | 9c962c0 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 201 | class MipsFunctionInfo; |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 202 | |
Chris Lattner | 58e8be8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 203 | class MipsTargetLowering : public TargetLowering { |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 204 | public: |
Dan Gohman | 5f6a9da5 | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 205 | explicit MipsTargetLowering(MipsTargetMachine &TM); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 206 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 207 | static const MipsTargetLowering *create(MipsTargetMachine &TM); |
Akira Hatanaka | 770f064 | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 208 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 209 | virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; } |
Akira Hatanaka | 2fcc1cf | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 210 | |
Akira Hatanaka | fabb8cf | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 211 | virtual void LowerOperationWrapper(SDNode *N, |
| 212 | SmallVectorImpl<SDValue> &Results, |
| 213 | SelectionDAG &DAG) const; |
| 214 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 215 | /// LowerOperation - Provide custom lowering hooks for some operations. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 216 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 217 | |
Akira Hatanaka | fabb8cf | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 218 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 219 | /// type with new values built out of custom code. |
| 220 | /// |
| 221 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
| 222 | SelectionDAG &DAG) const; |
| 223 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 224 | /// getTargetNodeName - This method returns the name of a target specific |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 225 | // DAG node. |
| 226 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 227 | |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 228 | /// getSetCCResultType - get the ISD::SETCC result ValueType |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 229 | EVT getSetCCResultType(LLVMContext &Context, EVT VT) const; |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 230 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 231 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 232 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 233 | virtual MachineBasicBlock * |
| 234 | EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const; |
Reed Kotler | 97f8e2f | 2013-01-28 02:46:49 +0000 | [diff] [blame] | 235 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 236 | struct LTStr { |
| 237 | bool operator()(const char *S1, const char *S2) const { |
| 238 | return strcmp(S1, S2) < 0; |
| 239 | } |
| 240 | }; |
Reed Kotler | 5fdeb21 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 241 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 242 | protected: |
| 243 | SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const; |
Reed Kotler | a2d76bc | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 244 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 245 | SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) const; |
| 246 | |
| 247 | SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) const; |
| 248 | |
| 249 | SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG, |
| 250 | unsigned HiFlag, unsigned LoFlag) const; |
| 251 | |
| 252 | /// This function fills Ops, which is the list of operands that will later |
| 253 | /// be used when a function call node is created. It also generates |
| 254 | /// copyToReg nodes to set up argument registers. |
| 255 | virtual void |
| 256 | getOpndList(SmallVectorImpl<SDValue> &Ops, |
| 257 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
| 258 | bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage, |
| 259 | CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const; |
Reed Kotler | a2d76bc | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 260 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 261 | /// ByValArgInfo - Byval argument information. |
| 262 | struct ByValArgInfo { |
| 263 | unsigned FirstIdx; // Index of the first register used. |
| 264 | unsigned NumRegs; // Number of registers used for this argument. |
| 265 | unsigned Address; // Offset of the stack area used to pass this argument. |
| 266 | |
| 267 | ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {} |
| 268 | }; |
| 269 | |
| 270 | /// MipsCC - This class provides methods used to analyze formal and call |
| 271 | /// arguments and inquire about calling convention information. |
| 272 | class MipsCC { |
| 273 | public: |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 274 | enum SpecialCallingConvType { |
| 275 | Mips16RetHelperConv, NoSpecialCallingConv |
| 276 | }; |
| 277 | |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 278 | MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info, |
| 279 | SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv); |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 280 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 281 | |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 282 | void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs, |
Akira Hatanaka | 3b7391d | 2013-03-05 22:20:28 +0000 | [diff] [blame] | 283 | bool IsVarArg, bool IsSoftFloat, |
| 284 | const SDNode *CallNode, |
| 285 | std::vector<ArgListEntry> &FuncArgs); |
Akira Hatanaka | 4b634fa | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 286 | void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins, |
| 287 | bool IsSoftFloat, |
| 288 | Function::const_arg_iterator FuncArg); |
Akira Hatanaka | 5f3ba9e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 289 | |
| 290 | void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, |
| 291 | bool IsSoftFloat, const SDNode *CallNode, |
| 292 | const Type *RetTy) const; |
| 293 | |
| 294 | void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 295 | bool IsSoftFloat, const Type *RetTy) const; |
| 296 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 297 | const CCState &getCCInfo() const { return CCInfo; } |
| 298 | |
| 299 | /// hasByValArg - Returns true if function has byval arguments. |
| 300 | bool hasByValArg() const { return !ByValArgs.empty(); } |
| 301 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 302 | /// regSize - Size (in number of bits) of integer registers. |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 303 | unsigned regSize() const { return IsO32 ? 4 : 8; } |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 304 | |
| 305 | /// numIntArgRegs - Number of integer registers available for calls. |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 306 | unsigned numIntArgRegs() const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 307 | |
| 308 | /// reservedArgArea - The size of the area the caller reserves for |
| 309 | /// register arguments. This is 16-byte if ABI is O32. |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 310 | unsigned reservedArgArea() const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 311 | |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 312 | /// Return pointer to array of integer argument registers. |
| 313 | const uint16_t *intArgRegs() const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 314 | |
Craig Topper | 31ee586 | 2013-07-03 15:07:05 +0000 | [diff] [blame] | 315 | typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 316 | byval_iterator byval_begin() const { return ByValArgs.begin(); } |
| 317 | byval_iterator byval_end() const { return ByValArgs.end(); } |
| 318 | |
| 319 | private: |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 320 | void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT, |
| 321 | CCValAssign::LocInfo LocInfo, |
| 322 | ISD::ArgFlagsTy ArgFlags); |
| 323 | |
| 324 | /// useRegsForByval - Returns true if the calling convention allows the |
| 325 | /// use of registers to pass byval arguments. |
| 326 | bool useRegsForByval() const { return CallConv != CallingConv::Fast; } |
| 327 | |
| 328 | /// Return the function that analyzes fixed argument list functions. |
| 329 | llvm::CCAssignFn *fixedArgFn() const; |
| 330 | |
| 331 | /// Return the function that analyzes variable argument list functions. |
| 332 | llvm::CCAssignFn *varArgFn() const; |
| 333 | |
| 334 | const uint16_t *shadowRegs() const; |
| 335 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 336 | void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize, |
| 337 | unsigned Align); |
| 338 | |
Akira Hatanaka | 4b634fa | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 339 | /// Return the type of the register which is used to pass an argument or |
| 340 | /// return a value. This function returns f64 if the argument is an i64 |
| 341 | /// value which has been generated as a result of softening an f128 value. |
| 342 | /// Otherwise, it just returns VT. |
| 343 | MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode, |
| 344 | bool IsSoftFloat) const; |
| 345 | |
Akira Hatanaka | 5f3ba9e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 346 | template<typename Ty> |
| 347 | void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat, |
| 348 | const SDNode *CallNode, const Type *RetTy) const; |
| 349 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 350 | CCState &CCInfo; |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 351 | CallingConv::ID CallConv; |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 352 | bool IsO32, IsFP64; |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 353 | SpecialCallingConvType SpecialCallingConv; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 354 | SmallVector<ByValArgInfo, 2> ByValArgs; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 355 | }; |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 356 | protected: |
Akira Hatanaka | 6379121 | 2013-09-07 00:52:30 +0000 | [diff] [blame] | 357 | SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const; |
| 358 | SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
| 359 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 360 | // Subtarget Info |
| 361 | const MipsSubtarget *Subtarget; |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 362 | |
Akira Hatanaka | 7989f15 | 2011-10-28 18:47:24 +0000 | [diff] [blame] | 363 | bool HasMips64, IsN64, IsO32; |
Chris Lattner | 58e8be8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 364 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 365 | private: |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 366 | |
| 367 | MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 368 | // Lower Operand helpers |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 369 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 370 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 371 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 372 | SDLoc dl, SelectionDAG &DAG, |
Akira Hatanaka | 5f3ba9e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 373 | SmallVectorImpl<SDValue> &InVals, |
| 374 | const SDNode *CallNode, const Type *RetTy) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 375 | |
| 376 | // Lower Operand specifics |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 377 | SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const; |
| 378 | SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 379 | SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
| 380 | SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
| 381 | SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
| 382 | SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 383 | SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 384 | SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
| 385 | SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const; |
| 386 | SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 387 | SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
| 388 | SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
| 389 | SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const; |
| 390 | SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
| 391 | SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
| 392 | SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 393 | SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const; |
| 394 | SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const; |
| 395 | SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG, |
Akira Hatanaka | 5fd2248 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 396 | bool IsSRA) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 397 | SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 398 | SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 4eed3af | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 399 | |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 400 | /// isEligibleForTailCallOptimization - Check whether the call is eligible |
Akira Hatanaka | 90131ac | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 401 | /// for tail call optimization. |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 402 | virtual bool |
| 403 | isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, |
| 404 | unsigned NextStackOffset, |
| 405 | const MipsFunctionInfo& FI) const = 0; |
Akira Hatanaka | 90131ac | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 406 | |
Akira Hatanaka | 25dad19 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 407 | /// copyByValArg - Copy argument registers which were used to pass a byval |
| 408 | /// argument to the stack. Create a stack frame object for the byval |
| 409 | /// argument. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 410 | void copyByValRegs(SDValue Chain, SDLoc DL, |
Akira Hatanaka | 25dad19 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 411 | std::vector<SDValue> &OutChains, SelectionDAG &DAG, |
| 412 | const ISD::ArgFlagsTy &Flags, |
| 413 | SmallVectorImpl<SDValue> &InVals, |
| 414 | const Argument *FuncArg, |
| 415 | const MipsCC &CC, const ByValArgInfo &ByVal) const; |
| 416 | |
Akira Hatanaka | 35f55b1 | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 417 | /// passByValArg - Pass a byval argument in registers or on stack. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 418 | void passByValArg(SDValue Chain, SDLoc DL, |
Akira Hatanaka | f7d16d0 | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 419 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 420 | SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr, |
Akira Hatanaka | 35f55b1 | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 421 | MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, |
| 422 | const MipsCC &CC, const ByValArgInfo &ByVal, |
| 423 | const ISD::ArgFlagsTy &Flags, bool isLittle) const; |
| 424 | |
Akira Hatanaka | 2a13402 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 425 | /// writeVarArgRegs - Write variable function arguments passed in registers |
| 426 | /// to the stack. Also create a stack frame object for the first variable |
| 427 | /// argument. |
| 428 | void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 429 | SDValue Chain, SDLoc DL, SelectionDAG &DAG) const; |
Akira Hatanaka | 2a13402 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 430 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 431 | virtual SDValue |
| 432 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 433 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 434 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 435 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 436 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 437 | |
Akira Hatanaka | 6233cf5 | 2012-10-30 19:23:25 +0000 | [diff] [blame] | 438 | SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 439 | SDValue Arg, SDLoc DL, bool IsTailCall, |
Akira Hatanaka | 6233cf5 | 2012-10-30 19:23:25 +0000 | [diff] [blame] | 440 | SelectionDAG &DAG) const; |
| 441 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 442 | virtual SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 443 | LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 444 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 445 | |
Akira Hatanaka | 9c8dcfc | 2012-10-10 01:27:09 +0000 | [diff] [blame] | 446 | virtual bool |
| 447 | CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, |
| 448 | bool isVarArg, |
| 449 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 450 | LLVMContext &Context) const; |
| 451 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 452 | virtual SDValue |
| 453 | LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 454 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 455 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 456 | const SmallVectorImpl<SDValue> &OutVals, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 457 | SDLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 458 | |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 459 | // Inline asm support |
| 460 | ConstraintType getConstraintType(const std::string &Constraint) const; |
| 461 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 462 | /// Examine constraint string and operand type and determine a weight value. |
| 463 | /// The operand object must already have been set up with the operand type. |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 464 | ConstraintWeight getSingleConstraintMatchWeight( |
| 465 | AsmOperandInfo &info, const char *constraint) const; |
| 466 | |
Akira Hatanaka | 7473b47 | 2013-08-14 00:21:25 +0000 | [diff] [blame] | 467 | /// This function parses registers that appear in inline-asm constraints. |
| 468 | /// It returns pair (0, 0) on failure. |
| 469 | std::pair<unsigned, const TargetRegisterClass *> |
| 470 | parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const; |
| 471 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 472 | std::pair<unsigned, const TargetRegisterClass*> |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 473 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Chad Rosier | 295bd43 | 2013-06-22 18:37:38 +0000 | [diff] [blame] | 474 | MVT VT) const; |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 475 | |
Eric Christopher | 1d6c89e | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 476 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 477 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 478 | /// true it means one of the asm constraint of the inline asm instruction |
| 479 | /// being processed is 'm'. |
| 480 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
| 481 | std::string &Constraint, |
| 482 | std::vector<SDValue> &Ops, |
| 483 | SelectionDAG &DAG) const; |
| 484 | |
Akira Hatanaka | ef83919 | 2012-11-17 00:25:41 +0000 | [diff] [blame] | 485 | virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const; |
| 486 | |
Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 487 | virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const; |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 488 | |
Akira Hatanaka | 1daf8c2 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 489 | virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 490 | unsigned SrcAlign, |
| 491 | bool IsMemset, bool ZeroMemset, |
Akira Hatanaka | 1daf8c2 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 492 | bool MemcpyStrSrc, |
| 493 | MachineFunction &MF) const; |
| 494 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 495 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 496 | /// specified FP immediate natively. If false, the legalizer will |
| 497 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | 83896a5 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 498 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 499 | |
Akira Hatanaka | f0b0844 | 2012-02-03 04:33:00 +0000 | [diff] [blame] | 500 | virtual unsigned getJumpTableEncoding() const; |
| 501 | |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 502 | MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 503 | unsigned Size, unsigned BinOpcode, bool Nand = false) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 504 | MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 505 | MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode, |
| 506 | bool Nand = false) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 507 | MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 508 | MachineBasicBlock *BB, unsigned Size) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 509 | MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 510 | MachineBasicBlock *BB, unsigned Size) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 511 | }; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 512 | |
| 513 | /// Create MipsTargetLowering objects. |
| 514 | const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM); |
| 515 | const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 516 | } |
| 517 | |
| 518 | #endif // MipsISELLOWERING_H |