blob: 9e9e9959183bd6eb4e3eb97f6b88e3c82f063136 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000022#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000023#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000024#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000025#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000026
27namespace llvm {
28 namespace MipsISD {
29 enum NodeType {
30 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032
33 // Jump and link (call)
34 JmpLink,
35
Akira Hatanaka91318df2012-10-19 20:59:39 +000036 // Tail call
37 TailCall,
38
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039 // Get the Higher 16 bits from a 32-bit immediate
40 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000041 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042
43 // Get the Lower 16 bits from a 32-bit immediate
44 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000047 // Handle gp_rel (small data/bss sections) relocation.
48 GPRel,
49
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000050 // Thread Pointer
51 ThreadPointer,
52
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000053 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 FPBrcond,
55
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000056 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057 FPCmp,
58
Akira Hatanakaa5352702011-03-31 18:26:17 +000059 // Floating Point Conditional Moves
60 CMovFP_T,
61 CMovFP_F,
62
Akira Hatanaka252f54f2013-05-16 21:17:15 +000063 // FP-to-int truncation node.
64 TruncIntFP,
65
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000066 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000067 Ret,
68
Akira Hatanakac0b02062013-01-30 00:26:49 +000069 EH_RETURN,
70
Akira Hatanaka28721bd2013-03-30 01:14:04 +000071 // Node used to extract integer from accumulator.
72 ExtractLOHI,
73
74 // Node used to insert integers to accumulator.
75 InsertLOHI,
76
77 // Mult nodes.
78 Mult,
79 Multu,
80
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000081 // MAdd/Sub nodes
82 MAdd,
83 MAddu,
84 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000085 MSubu,
86
87 // DivRem(u)
88 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000089 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000090 DivRem16,
91 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000092
93 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000094 ExtractElementF64,
95
Akira Hatanaka5ee84642011-12-09 01:53:17 +000096 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000097
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000098 DynAlloc,
99
Akira Hatanaka5360f882011-08-17 02:05:42 +0000100 Sync,
101
102 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000103 Ins,
104
Akira Hatanaka233ac532012-09-21 23:52:47 +0000105 // EXTR.W instrinsic nodes.
106 EXTP,
107 EXTPDP,
108 EXTR_S_H,
109 EXTR_W,
110 EXTR_R_W,
111 EXTR_RS_W,
112 SHILO,
113 MTHLIP,
114
115 // DPA.W intrinsic nodes.
116 MULSAQ_S_W_PH,
117 MAQ_S_W_PHL,
118 MAQ_S_W_PHR,
119 MAQ_SA_W_PHL,
120 MAQ_SA_W_PHR,
121 DPAU_H_QBL,
122 DPAU_H_QBR,
123 DPSU_H_QBL,
124 DPSU_H_QBR,
125 DPAQ_S_W_PH,
126 DPSQ_S_W_PH,
127 DPAQ_SA_L_W,
128 DPSQ_SA_L_W,
129 DPA_W_PH,
130 DPS_W_PH,
131 DPAQX_S_W_PH,
132 DPAQX_SA_W_PH,
133 DPAX_W_PH,
134 DPSX_W_PH,
135 DPSQX_S_W_PH,
136 DPSQX_SA_W_PH,
137 MULSA_W_PH,
138
139 MULT,
140 MULTU,
141 MADD_DSP,
142 MADDU_DSP,
143 MSUB_DSP,
144 MSUBU_DSP,
145
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000146 // DSP shift nodes.
147 SHLL_DSP,
148 SHRA_DSP,
149 SHRL_DSP,
150
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000151 // DSP setcc and select_cc nodes.
152 SETCC_DSP,
153 SELECT_CC_DSP,
154
Daniel Sanders7a289d02013-09-23 12:02:46 +0000155 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000156 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000157 VALL_ZERO,
158 VANY_ZERO,
159 VALL_NONZERO,
160 VANY_NONZERO,
161
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000162 // These take a vector and return a vector bitmask.
163 VCEQ,
164 VCLE_S,
165 VCLE_U,
166 VCLT_S,
167 VCLT_U,
168
Daniel Sanders3ce56622013-09-24 12:18:31 +0000169 // Element-wise vector max/min.
170 VSMAX,
171 VSMIN,
172 VUMAX,
173 VUMIN,
174
Daniel Sanderse5087042013-09-24 14:02:15 +0000175 // Vector Shuffle with mask as an operand
176 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000177 SHF, // 4-element set shuffle.
Daniel Sanderse5087042013-09-24 14:02:15 +0000178
Daniel Sandersf7456c72013-09-23 13:22:24 +0000179 // Combined (XOR (OR $a, $b), -1)
180 VNOR,
181
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000182 // Extended vector element extraction
183 VEXTRACT_SEXT_ELT,
184 VEXTRACT_ZEXT_ELT,
185
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000186 // Load/Store Left/Right nodes.
187 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
188 LWR,
189 SWL,
190 SWR,
191 LDL,
192 LDR,
193 SDL,
194 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000195 };
196 }
197
Akira Hatanakae2489122011-04-15 21:51:11 +0000198 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000199 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000200 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000201 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000202
Chris Lattner58e8be82009-08-13 05:41:27 +0000203 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000204 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000205 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000206
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000207 static const MipsTargetLowering *create(MipsTargetMachine &TM);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000208
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000209 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000210
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000211 virtual void LowerOperationWrapper(SDNode *N,
212 SmallVectorImpl<SDValue> &Results,
213 SelectionDAG &DAG) const;
214
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000215 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000216 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000217
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000218 /// ReplaceNodeResults - Replace the results of node with an illegal result
219 /// type with new values built out of custom code.
220 ///
221 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
222 SelectionDAG &DAG) const;
223
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000224 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000225 // DAG node.
226 virtual const char *getTargetNodeName(unsigned Opcode) const;
227
Scott Michela6729e82008-03-10 15:42:14 +0000228 /// getSetCCResultType - get the ISD::SETCC result ValueType
Matt Arsenault758659232013-05-18 00:21:46 +0000229 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000230
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000231 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000232
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000233 virtual MachineBasicBlock *
234 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000235
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000236 struct LTStr {
237 bool operator()(const char *S1, const char *S2) const {
238 return strcmp(S1, S2) < 0;
239 }
240 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000241
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000242 protected:
243 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000244
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000245 SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) const;
246
247 SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) const;
248
249 SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
250 unsigned HiFlag, unsigned LoFlag) const;
251
252 /// This function fills Ops, which is the list of operands that will later
253 /// be used when a function call node is created. It also generates
254 /// copyToReg nodes to set up argument registers.
255 virtual void
256 getOpndList(SmallVectorImpl<SDValue> &Ops,
257 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
258 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
259 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000260
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000261 /// ByValArgInfo - Byval argument information.
262 struct ByValArgInfo {
263 unsigned FirstIdx; // Index of the first register used.
264 unsigned NumRegs; // Number of registers used for this argument.
265 unsigned Address; // Offset of the stack area used to pass this argument.
266
267 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
268 };
269
270 /// MipsCC - This class provides methods used to analyze formal and call
271 /// arguments and inquire about calling convention information.
272 class MipsCC {
273 public:
Reed Kotler783c7942013-05-10 22:25:39 +0000274 enum SpecialCallingConvType {
275 Mips16RetHelperConv, NoSpecialCallingConv
276 };
277
Akira Hatanakabfb66242013-08-20 23:38:40 +0000278 MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info,
279 SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv);
Reed Kotler783c7942013-05-10 22:25:39 +0000280
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000281
Akira Hatanaka5001be52013-02-15 21:45:11 +0000282 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +0000283 bool IsVarArg, bool IsSoftFloat,
284 const SDNode *CallNode,
285 std::vector<ArgListEntry> &FuncArgs);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000286 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
287 bool IsSoftFloat,
288 Function::const_arg_iterator FuncArg);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000289
290 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins,
291 bool IsSoftFloat, const SDNode *CallNode,
292 const Type *RetTy) const;
293
294 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs,
295 bool IsSoftFloat, const Type *RetTy) const;
296
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000297 const CCState &getCCInfo() const { return CCInfo; }
298
299 /// hasByValArg - Returns true if function has byval arguments.
300 bool hasByValArg() const { return !ByValArgs.empty(); }
301
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000302 /// regSize - Size (in number of bits) of integer registers.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000303 unsigned regSize() const { return IsO32 ? 4 : 8; }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000304
305 /// numIntArgRegs - Number of integer registers available for calls.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000306 unsigned numIntArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000307
308 /// reservedArgArea - The size of the area the caller reserves for
309 /// register arguments. This is 16-byte if ABI is O32.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000310 unsigned reservedArgArea() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000311
Akira Hatanaka5001be52013-02-15 21:45:11 +0000312 /// Return pointer to array of integer argument registers.
313 const uint16_t *intArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000314
Craig Topper31ee5862013-07-03 15:07:05 +0000315 typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000316 byval_iterator byval_begin() const { return ByValArgs.begin(); }
317 byval_iterator byval_end() const { return ByValArgs.end(); }
318
319 private:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000320 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
321 CCValAssign::LocInfo LocInfo,
322 ISD::ArgFlagsTy ArgFlags);
323
324 /// useRegsForByval - Returns true if the calling convention allows the
325 /// use of registers to pass byval arguments.
326 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
327
328 /// Return the function that analyzes fixed argument list functions.
329 llvm::CCAssignFn *fixedArgFn() const;
330
331 /// Return the function that analyzes variable argument list functions.
332 llvm::CCAssignFn *varArgFn() const;
333
334 const uint16_t *shadowRegs() const;
335
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000336 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
337 unsigned Align);
338
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000339 /// Return the type of the register which is used to pass an argument or
340 /// return a value. This function returns f64 if the argument is an i64
341 /// value which has been generated as a result of softening an f128 value.
342 /// Otherwise, it just returns VT.
343 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
344 bool IsSoftFloat) const;
345
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000346 template<typename Ty>
347 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
348 const SDNode *CallNode, const Type *RetTy) const;
349
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000350 CCState &CCInfo;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000351 CallingConv::ID CallConv;
Akira Hatanakabfb66242013-08-20 23:38:40 +0000352 bool IsO32, IsFP64;
Reed Kotler783c7942013-05-10 22:25:39 +0000353 SpecialCallingConvType SpecialCallingConv;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000354 SmallVector<ByValArgInfo, 2> ByValArgs;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000355 };
Reed Kotler783c7942013-05-10 22:25:39 +0000356 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000357 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
358 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
359
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000360 // Subtarget Info
361 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000362
Akira Hatanaka7989f152011-10-28 18:47:24 +0000363 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000364
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000365 private:
Reed Kotler783c7942013-05-10 22:25:39 +0000366
367 MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000368 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000369 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000370 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000371 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000372 SDLoc dl, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000373 SmallVectorImpl<SDValue> &InVals,
374 const SDNode *CallNode, const Type *RetTy) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000375
376 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000377 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
378 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
379 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
380 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
381 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
382 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
383 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
384 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
385 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
386 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
387 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
388 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
389 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
390 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
391 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
392 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000393 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
394 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
395 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000396 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000397 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000398 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000399
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000400 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000401 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000402 virtual bool
403 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
404 unsigned NextStackOffset,
405 const MipsFunctionInfo& FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000406
Akira Hatanaka25dad192012-10-27 00:10:18 +0000407 /// copyByValArg - Copy argument registers which were used to pass a byval
408 /// argument to the stack. Create a stack frame object for the byval
409 /// argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000410 void copyByValRegs(SDValue Chain, SDLoc DL,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000411 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
412 const ISD::ArgFlagsTy &Flags,
413 SmallVectorImpl<SDValue> &InVals,
414 const Argument *FuncArg,
415 const MipsCC &CC, const ByValArgInfo &ByVal) const;
416
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000417 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000418 void passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000419 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000420 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000421 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
422 const MipsCC &CC, const ByValArgInfo &ByVal,
423 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
424
Akira Hatanaka2a134022012-10-27 00:21:13 +0000425 /// writeVarArgRegs - Write variable function arguments passed in registers
426 /// to the stack. Also create a stack frame object for the first variable
427 /// argument.
428 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000429 SDValue Chain, SDLoc DL, SelectionDAG &DAG) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000430
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000431 virtual SDValue
432 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000433 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000434 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000435 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000436 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000437
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000438 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000439 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000440 SelectionDAG &DAG) const;
441
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000442 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000443 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000444 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000445
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000446 virtual bool
447 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
448 bool isVarArg,
449 const SmallVectorImpl<ISD::OutputArg> &Outs,
450 LLVMContext &Context) const;
451
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000452 virtual SDValue
453 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000454 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000455 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000456 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000457 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000458
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000459 // Inline asm support
460 ConstraintType getConstraintType(const std::string &Constraint) const;
461
Akira Hatanakae2489122011-04-15 21:51:11 +0000462 /// Examine constraint string and operand type and determine a weight value.
463 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000464 ConstraintWeight getSingleConstraintMatchWeight(
465 AsmOperandInfo &info, const char *constraint) const;
466
Akira Hatanaka7473b472013-08-14 00:21:25 +0000467 /// This function parses registers that appear in inline-asm constraints.
468 /// It returns pair (0, 0) on failure.
469 std::pair<unsigned, const TargetRegisterClass *>
470 parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const;
471
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000472 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000473 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000474 MVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000475
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000476 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
477 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
478 /// true it means one of the asm constraint of the inline asm instruction
479 /// being processed is 'm'.
480 virtual void LowerAsmOperandForConstraint(SDValue Op,
481 std::string &Constraint,
482 std::vector<SDValue> &Ops,
483 SelectionDAG &DAG) const;
484
Akira Hatanakaef839192012-11-17 00:25:41 +0000485 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
486
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000487 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000488
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000489 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000490 unsigned SrcAlign,
491 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000492 bool MemcpyStrSrc,
493 MachineFunction &MF) const;
494
Evan Cheng16993aa2009-10-27 19:56:55 +0000495 /// isFPImmLegal - Returns true if the target can instruction select the
496 /// specified FP immediate natively. If false, the legalizer will
497 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000498 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000499
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000500 virtual unsigned getJumpTableEncoding() const;
501
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000502 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000503 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000504 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000505 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
506 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000507 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000508 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000509 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000510 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000511 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000512
513 /// Create MipsTargetLowering objects.
514 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM);
515 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000516}
517
518#endif // MipsISELLOWERING_H