blob: 4bf86144fd0239ed35158822b1ec9337aa60fcff [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Changpeng Fangb28fe032016-09-01 17:54:54 +00006//
7//===----------------------------------------------------------------------===//
8
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +00009// MIMG-specific encoding families to distinguish between semantically
10// equivalent machine instructions with different encoding.
11//
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000012// - MIMGEncGfx6: encoding introduced with gfx6 (obsoleted for atomics in gfx8)
13// - MIMGEncGfx8: encoding introduced with gfx8 for atomics
14class MIMGEncoding;
15
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000016def MIMGEncGfx6 : MIMGEncoding;
17def MIMGEncGfx8 : MIMGEncoding;
18
19def MIMGEncoding : GenericEnum {
20 let FilterClass = "MIMGEncoding";
Changpeng Fangb28fe032016-09-01 17:54:54 +000021}
22
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000023// Represent an ISA-level opcode, independent of the encoding and the
24// vdata/vaddr size.
25class MIMGBaseOpcode {
26 MIMGBaseOpcode BaseOpcode = !cast<MIMGBaseOpcode>(NAME);
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +000027 bit Store = 0;
28 bit Atomic = 0;
29 bit AtomicX2 = 0; // (f)cmpswap
30 bit Sampler = 0;
David Stuttardf77079f2019-01-14 11:55:24 +000031 bit Gather4 = 0;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000032 bits<8> NumExtraArgs = 0;
33 bit Gradients = 0;
34 bit Coordinates = 1;
35 bit LodOrClampOrMip = 0;
36 bit HasD16 = 0;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +000037}
38
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000039def MIMGBaseOpcode : GenericEnum {
40 let FilterClass = "MIMGBaseOpcode";
41}
42
43def MIMGBaseOpcodesTable : GenericTable {
44 let FilterClass = "MIMGBaseOpcode";
45 let CppTypeName = "MIMGBaseOpcodeInfo";
David Stuttardf77079f2019-01-14 11:55:24 +000046 let Fields = ["BaseOpcode", "Store", "Atomic", "AtomicX2", "Sampler", "Gather4",
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +000047 "NumExtraArgs", "Gradients", "Coordinates", "LodOrClampOrMip",
48 "HasD16"];
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000049 GenericEnum TypeOf_BaseOpcode = MIMGBaseOpcode;
50
51 let PrimaryKey = ["BaseOpcode"];
52 let PrimaryKeyName = "getMIMGBaseOpcodeInfo";
Nicolai Haehnlef2674312018-06-21 13:36:01 +000053}
54
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +000055def MIMGDim : GenericEnum {
56 let FilterClass = "AMDGPUDimProps";
57}
58
59def MIMGDimInfoTable : GenericTable {
60 let FilterClass = "AMDGPUDimProps";
61 let CppTypeName = "MIMGDimInfo";
62 let Fields = ["Dim", "NumCoords", "NumGradients", "DA"];
63 GenericEnum TypeOf_Dim = MIMGDim;
64
65 let PrimaryKey = ["Dim"];
66 let PrimaryKeyName = "getMIMGDimInfo";
67}
68
Ryan Taylor894c8fd2018-08-01 12:12:01 +000069class MIMGLZMapping<MIMGBaseOpcode l, MIMGBaseOpcode lz> {
70 MIMGBaseOpcode L = l;
71 MIMGBaseOpcode LZ = lz;
72}
73
74def MIMGLZMappingTable : GenericTable {
75 let FilterClass = "MIMGLZMapping";
76 let CppTypeName = "MIMGLZMappingInfo";
77 let Fields = ["L", "LZ"];
78 GenericEnum TypeOf_L = MIMGBaseOpcode;
79 GenericEnum TypeOf_LZ = MIMGBaseOpcode;
80
81 let PrimaryKey = ["L"];
82 let PrimaryKeyName = "getMIMGLZMappingInfo";
83}
84
Changpeng Fangb28fe032016-09-01 17:54:54 +000085class mimg <bits<7> si, bits<7> vi = si> {
86 field bits<7> SI = si;
87 field bits<7> VI = vi;
88}
89
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +000090class MIMG <dag outs, string dns = "">
91 : InstSI <outs, (ins), "", []> {
92
93 let VM_CNT = 1;
94 let EXP_CNT = 1;
95 let MIMG = 1;
96 let Uses = [EXEC];
Changpeng Fangb28fe032016-09-01 17:54:54 +000097 let mayLoad = 1;
98 let mayStore = 0;
99 let hasPostISelHook = 1;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000100 let SchedRW = [WriteVMEM];
101 let UseNamedOperandTable = 1;
102 let hasSideEffects = 0; // XXX ????
103
104 let SubtargetPredicate = isGCN;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000105 let DecoderNamespace = dns;
106 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
107 let AsmMatchConverter = "cvtMIMG";
Tom Stellard244891d2016-12-20 15:52:17 +0000108 let usesCustomInserter = 1;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000109
110 Instruction Opcode = !cast<Instruction>(NAME);
111 MIMGBaseOpcode BaseOpcode;
112 MIMGEncoding MIMGEncoding = MIMGEncGfx6;
113 bits<8> VDataDwords;
114 bits<8> VAddrDwords;
115}
116
117def MIMGInfoTable : GenericTable {
118 let FilterClass = "MIMG";
119 let CppTypeName = "MIMGInfo";
120 let Fields = ["Opcode", "BaseOpcode", "MIMGEncoding", "VDataDwords", "VAddrDwords"];
121 GenericEnum TypeOf_BaseOpcode = MIMGBaseOpcode;
122 GenericEnum TypeOf_MIMGEncoding = MIMGEncoding;
123
124 let PrimaryKey = ["BaseOpcode", "MIMGEncoding", "VDataDwords", "VAddrDwords"];
125 let PrimaryKeyName = "getMIMGOpcodeHelper";
126}
127
128def getMIMGInfo : SearchIndex {
129 let Table = MIMGInfoTable;
130 let Key = ["Opcode"];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000131}
132
133class MIMG_NoSampler_Helper <bits<7> op, string asm,
134 RegisterClass dst_rc,
135 RegisterClass addr_rc,
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000136 string dns="">
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000137 : MIMG <(outs dst_rc:$vdata), dns>,
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000138 MIMGe<op> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000139 let ssamp = 0;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000140 let d16 = !if(BaseOpcode.HasD16, ?, 0);
Changpeng Fang4737e892018-01-18 22:08:53 +0000141
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000142 let InOperandList = !con((ins addr_rc:$vaddr, SReg_256:$srsrc,
143 DMask:$dmask, UNorm:$unorm, GLC:$glc, SLC:$slc,
Ryan Taylor1f334d02018-08-28 15:07:30 +0000144 R128A16:$r128, TFE:$tfe, LWE:$lwe, DA:$da),
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000145 !if(BaseOpcode.HasD16, (ins D16:$d16), (ins)));
146 let AsmString = asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
147 #!if(BaseOpcode.HasD16, "$d16", "");
Changpeng Fangb28fe032016-09-01 17:54:54 +0000148}
149
150multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000151 RegisterClass dst_rc,
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000152 bit enableDisasm> {
153 let VAddrDwords = 1 in
154 def NAME # _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32,
155 !if(enableDisasm, "AMDGPU", "")>;
156 let VAddrDwords = 2 in
157 def NAME # _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>;
158 let VAddrDwords = 3 in
159 def NAME # _V3 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_96>;
160 let VAddrDwords = 4 in
161 def NAME # _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000162}
163
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000164multiclass MIMG_NoSampler <bits<7> op, string asm, bit has_d16, bit mip = 0,
165 bit isResInfo = 0> {
166 def "" : MIMGBaseOpcode {
167 let Coordinates = !if(isResInfo, 0, 1);
168 let LodOrClampOrMip = mip;
169 let HasD16 = has_d16;
170 }
171
172 let BaseOpcode = !cast<MIMGBaseOpcode>(NAME),
173 mayLoad = !if(isResInfo, 0, 1) in {
174 let VDataDwords = 1 in
175 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
176 let VDataDwords = 2 in
177 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 0>;
178 let VDataDwords = 3 in
179 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 0>;
180 let VDataDwords = 4 in
181 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 0>;
David Stuttardf77079f2019-01-14 11:55:24 +0000182 let VDataDwords = 8 in
183 defm _V8 : MIMG_NoSampler_Src_Helper <op, asm, VReg_256, 0>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000184 }
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000185}
186
Changpeng Fangb28fe032016-09-01 17:54:54 +0000187class MIMG_Store_Helper <bits<7> op, string asm,
188 RegisterClass data_rc,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000189 RegisterClass addr_rc,
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000190 string dns = "">
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000191 : MIMG <(outs), dns>,
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000192 MIMGe<op> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000193 let ssamp = 0;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000194 let d16 = !if(BaseOpcode.HasD16, ?, 0);
195
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000196 let mayLoad = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000197 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000198 let hasSideEffects = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000199 let hasPostISelHook = 0;
200 let DisableWQM = 1;
Changpeng Fang4737e892018-01-18 22:08:53 +0000201
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000202 let InOperandList = !con((ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
203 DMask:$dmask, UNorm:$unorm, GLC:$glc, SLC:$slc,
Ryan Taylor1f334d02018-08-28 15:07:30 +0000204 R128A16:$r128, TFE:$tfe, LWE:$lwe, DA:$da),
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000205 !if(BaseOpcode.HasD16, (ins D16:$d16), (ins)));
206 let AsmString = asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
207 #!if(BaseOpcode.HasD16, "$d16", "");
Changpeng Fangb28fe032016-09-01 17:54:54 +0000208}
209
210multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
211 RegisterClass data_rc,
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000212 bit enableDisasm> {
213 let VAddrDwords = 1 in
214 def NAME # _V1 : MIMG_Store_Helper <op, asm, data_rc, VGPR_32,
215 !if(enableDisasm, "AMDGPU", "")>;
216 let VAddrDwords = 2 in
217 def NAME # _V2 : MIMG_Store_Helper <op, asm, data_rc, VReg_64>;
218 let VAddrDwords = 3 in
219 def NAME # _V3 : MIMG_Store_Helper <op, asm, data_rc, VReg_96>;
220 let VAddrDwords = 4 in
221 def NAME # _V4 : MIMG_Store_Helper <op, asm, data_rc, VReg_128>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000222}
223
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000224multiclass MIMG_Store <bits<7> op, string asm, bit has_d16, bit mip = 0> {
225 def "" : MIMGBaseOpcode {
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000226 let Store = 1;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000227 let LodOrClampOrMip = mip;
228 let HasD16 = has_d16;
229 }
230
231 let BaseOpcode = !cast<MIMGBaseOpcode>(NAME) in {
232 let VDataDwords = 1 in
233 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
234 let VDataDwords = 2 in
235 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 0>;
236 let VDataDwords = 3 in
237 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 0>;
238 let VDataDwords = 4 in
239 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 0>;
240 }
Dmitry Preobrazhensky2456ac62018-03-28 15:44:16 +0000241}
242
Changpeng Fangb28fe032016-09-01 17:54:54 +0000243class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000244 RegisterClass addr_rc, string dns="",
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000245 bit enableDasm = 0>
246 : MIMG <(outs data_rc:$vdst), !if(enableDasm, dns, "")> {
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000247 let mayLoad = 1;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000248 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000249 let hasSideEffects = 1; // FIXME: Remove this
Changpeng Fangb28fe032016-09-01 17:54:54 +0000250 let hasPostISelHook = 0;
251 let DisableWQM = 1;
252 let Constraints = "$vdst = $vdata";
253 let AsmMatchConverter = "cvtMIMGAtomic";
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000254
255 let InOperandList = (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
256 DMask:$dmask, UNorm:$unorm, GLC:$glc, SLC:$slc,
Ryan Taylor1f334d02018-08-28 15:07:30 +0000257 R128A16:$r128, TFE:$tfe, LWE:$lwe, DA:$da);
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000258 let AsmString = asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da";
Changpeng Fangb28fe032016-09-01 17:54:54 +0000259}
260
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000261multiclass MIMG_Atomic_Helper_m <mimg op, string asm, RegisterClass data_rc,
262 RegisterClass addr_rc, bit enableDasm = 0> {
Nicolai Haehnledb6911a2018-06-21 13:37:45 +0000263 let ssamp = 0, d16 = 0 in {
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000264 def _si : MIMG_Atomic_Helper<asm, data_rc, addr_rc, "SICI", enableDasm>,
265 SIMCInstr<NAME, SIEncodingFamily.SI>,
266 MIMGe<op.SI> {
267 let AssemblerPredicates = [isSICI];
268 let DisableDecoder = DisableSIDecoder;
269 }
Changpeng Fangb28fe032016-09-01 17:54:54 +0000270
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000271 def _vi : MIMG_Atomic_Helper<asm, data_rc, addr_rc, "VI", enableDasm>,
272 SIMCInstr<NAME, SIEncodingFamily.VI>,
273 MIMGe<op.VI> {
274 let AssemblerPredicates = [isVI];
275 let DisableDecoder = DisableVIDecoder;
276 let MIMGEncoding = MIMGEncGfx8;
277 }
Changpeng Fangb28fe032016-09-01 17:54:54 +0000278 }
279}
280
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000281multiclass MIMG_Atomic_Addr_Helper_m <mimg op, string asm,
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000282 RegisterClass data_rc,
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000283 bit enableDasm = 0> {
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000284 // _V* variants have different address size, but the size is not encoded.
285 // So only one variant can be disassembled. V1 looks the safest to decode.
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000286 let VAddrDwords = 1 in
287 defm _V1 : MIMG_Atomic_Helper_m <op, asm, data_rc, VGPR_32, enableDasm>;
288 let VAddrDwords = 2 in
289 defm _V2 : MIMG_Atomic_Helper_m <op, asm, data_rc, VReg_64>;
290 let VAddrDwords = 3 in
291 defm _V3 : MIMG_Atomic_Helper_m <op, asm, data_rc, VReg_96>;
292 let VAddrDwords = 4 in
293 defm _V4 : MIMG_Atomic_Helper_m <op, asm, data_rc, VReg_128>;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000294}
295
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000296multiclass MIMG_Atomic <mimg op, string asm, bit isCmpSwap = 0> { // 64-bit atomics
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000297 def "" : MIMGBaseOpcode {
298 let Atomic = 1;
299 let AtomicX2 = isCmpSwap;
300 }
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000301
302 let BaseOpcode = !cast<MIMGBaseOpcode>(NAME) in {
303 // _V* variants have different dst size, but the size is encoded implicitly,
304 // using dmask and tfe. Only 32-bit variant is registered with disassembler.
305 // Other variants are reconstructed by disassembler using dmask and tfe.
306 let VDataDwords = !if(isCmpSwap, 2, 1) in
307 defm _V1 : MIMG_Atomic_Addr_Helper_m <op, asm, !if(isCmpSwap, VReg_64, VGPR_32), 1>;
308 let VDataDwords = !if(isCmpSwap, 4, 2) in
309 defm _V2 : MIMG_Atomic_Addr_Helper_m <op, asm, !if(isCmpSwap, VReg_128, VReg_64)>;
310 }
Changpeng Fangb28fe032016-09-01 17:54:54 +0000311}
312
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000313class MIMG_Sampler_Helper <bits<7> op, string asm, RegisterClass dst_rc,
314 RegisterClass src_rc, string dns="">
315 : MIMG <(outs dst_rc:$vdata), dns>,
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000316 MIMGe<op> {
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000317 let d16 = !if(BaseOpcode.HasD16, ?, 0);
Changpeng Fang4737e892018-01-18 22:08:53 +0000318
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000319 let InOperandList = !con((ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
320 DMask:$dmask, UNorm:$unorm, GLC:$glc, SLC:$slc,
Ryan Taylor1f334d02018-08-28 15:07:30 +0000321 R128A16:$r128, TFE:$tfe, LWE:$lwe, DA:$da),
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000322 !if(BaseOpcode.HasD16, (ins D16:$d16), (ins)));
323 let AsmString = asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"
324 #!if(BaseOpcode.HasD16, "$d16", "");
Changpeng Fangb28fe032016-09-01 17:54:54 +0000325}
326
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000327class MIMGAddrSize<int dw, bit enable_disasm> {
328 int NumWords = dw;
329
330 RegisterClass RegClass = !if(!le(NumWords, 0), ?,
331 !if(!eq(NumWords, 1), VGPR_32,
332 !if(!eq(NumWords, 2), VReg_64,
333 !if(!eq(NumWords, 3), VReg_96,
334 !if(!eq(NumWords, 4), VReg_128,
335 !if(!le(NumWords, 8), VReg_256,
336 !if(!le(NumWords, 16), VReg_512, ?)))))));
337
338 // Whether the instruction variant with this vaddr size should be enabled for
339 // the auto-generated disassembler.
340 bit Disassemble = enable_disasm;
341}
342
343// Return whether a value inside the range [min, max] (endpoints inclusive)
344// is in the given list.
345class isRangeInList<int min, int max, list<int> lst> {
346 bit ret = !foldl(0, lst, lhs, y, !or(lhs, !and(!le(min, y), !le(y, max))));
347}
348
349class MIMGAddrSizes_tmp<list<MIMGAddrSize> lst, int min> {
350 list<MIMGAddrSize> List = lst;
351 int Min = min;
352}
353
354class MIMG_Sampler_AddrSizes<AMDGPUSampleVariant sample> {
355 // List of all possible numbers of address words, taking all combinations of
356 // A16 and image dimension into account (note: no MSAA, since this is for
357 // sample/gather ops).
358 list<int> AllNumAddrWords =
359 !foreach(dw, !if(sample.Gradients,
360 !if(!eq(sample.LodOrClamp, ""),
361 [2, 3, 4, 5, 6, 7, 9],
362 [2, 3, 4, 5, 7, 8, 10]),
363 !if(!eq(sample.LodOrClamp, ""),
364 [1, 2, 3],
365 [1, 2, 3, 4])),
366 !add(dw, !size(sample.ExtraAddrArgs)));
367
368 // Generate machine instructions based on possible register classes for the
369 // required numbers of address words. The disassembler defaults to the
370 // smallest register class.
371 list<MIMGAddrSize> MachineInstrs =
372 !foldl(MIMGAddrSizes_tmp<[], 0>, [1, 2, 3, 4, 8, 16], lhs, dw,
373 !if(isRangeInList<lhs.Min, dw, AllNumAddrWords>.ret,
374 MIMGAddrSizes_tmp<
375 !listconcat(lhs.List, [MIMGAddrSize<dw, !empty(lhs.List)>]),
376 !if(!eq(dw, 3), 3, !add(dw, 1))>, // we still need _V4 for codegen w/ 3 dwords
377 lhs)).List;
378}
379
380multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
381 AMDGPUSampleVariant sample, RegisterClass dst_rc,
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000382 bit enableDisasm = 0> {
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000383 foreach addr = MIMG_Sampler_AddrSizes<sample>.MachineInstrs in {
384 let VAddrDwords = addr.NumWords in
385 def _V # addr.NumWords
386 : MIMG_Sampler_Helper <op, asm, dst_rc, addr.RegClass,
387 !if(!and(enableDisasm, addr.Disassemble), "AMDGPU", "")>;
388 }
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000389}
390
391class MIMG_Sampler_BaseOpcode<AMDGPUSampleVariant sample>
392 : MIMGBaseOpcode {
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000393 let Sampler = 1;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000394 let NumExtraArgs = !size(sample.ExtraAddrArgs);
395 let Gradients = sample.Gradients;
396 let LodOrClampOrMip = !ne(sample.LodOrClamp, "");
Changpeng Fangb28fe032016-09-01 17:54:54 +0000397}
398
Nicolai Haehnle2367f032018-06-21 13:36:13 +0000399multiclass MIMG_Sampler <bits<7> op, AMDGPUSampleVariant sample, bit wqm = 0,
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000400 bit isGetLod = 0,
Nicolai Haehnle2367f032018-06-21 13:36:13 +0000401 string asm = "image_sample"#sample.LowerCaseMod> {
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000402 def "" : MIMG_Sampler_BaseOpcode<sample> {
403 let HasD16 = !if(isGetLod, 0, 1);
404 }
405
406 let BaseOpcode = !cast<MIMGBaseOpcode>(NAME), WQM = wqm,
407 mayLoad = !if(isGetLod, 0, 1) in {
408 let VDataDwords = 1 in
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000409 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, sample, VGPR_32, 1>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000410 let VDataDwords = 2 in
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000411 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_64>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000412 let VDataDwords = 3 in
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000413 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_96>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000414 let VDataDwords = 4 in
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000415 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_128>;
David Stuttardf77079f2019-01-14 11:55:24 +0000416 let VDataDwords = 8 in
417 defm _V8 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_256>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000418 }
Changpeng Fangb28fe032016-09-01 17:54:54 +0000419}
420
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000421multiclass MIMG_Sampler_WQM <bits<7> op, AMDGPUSampleVariant sample>
422 : MIMG_Sampler<op, sample, 1>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000423
Nicolai Haehnle2367f032018-06-21 13:36:13 +0000424multiclass MIMG_Gather <bits<7> op, AMDGPUSampleVariant sample, bit wqm = 0,
425 string asm = "image_gather4"#sample.LowerCaseMod> {
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000426 def "" : MIMG_Sampler_BaseOpcode<sample> {
427 let HasD16 = 1;
David Stuttardf77079f2019-01-14 11:55:24 +0000428 let Gather4 = 1;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000429 }
430
431 let BaseOpcode = !cast<MIMGBaseOpcode>(NAME), WQM = wqm,
432 Gather4 = 1, hasPostISelHook = 0 in {
433 let VDataDwords = 2 in
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000434 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_64>; /* for packed D16 only */
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000435 let VDataDwords = 4 in
Nicolai Haehnle15745ba2018-06-21 13:37:55 +0000436 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_128, 1>;
David Stuttardf77079f2019-01-14 11:55:24 +0000437 let VDataDwords = 8 in
438 defm _V8 : MIMG_Sampler_Src_Helper<op, asm, sample, VReg_256>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000439 }
Changpeng Fangb28fe032016-09-01 17:54:54 +0000440}
441
Nicolai Haehnle2367f032018-06-21 13:36:13 +0000442multiclass MIMG_Gather_WQM <bits<7> op, AMDGPUSampleVariant sample>
443 : MIMG_Gather<op, sample, 1>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000444
445//===----------------------------------------------------------------------===//
446// MIMG Instructions
447//===----------------------------------------------------------------------===//
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000448defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load", 1>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000449defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip", 1, 1>;
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000450defm IMAGE_LOAD_PCK : MIMG_NoSampler <0x00000002, "image_load_pck", 0>;
451defm IMAGE_LOAD_PCK_SGN : MIMG_NoSampler <0x00000003, "image_load_pck_sgn", 0>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000452defm IMAGE_LOAD_MIP_PCK : MIMG_NoSampler <0x00000004, "image_load_mip_pck", 0, 1>;
453defm IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoSampler <0x00000005, "image_load_mip_pck_sgn", 0, 1>;
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000454defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store", 1>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000455defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip", 1, 1>;
Nicolai Haehnlef2674312018-06-21 13:36:01 +0000456defm IMAGE_STORE_PCK : MIMG_Store <0x0000000a, "image_store_pck", 0>;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000457defm IMAGE_STORE_MIP_PCK : MIMG_Store <0x0000000b, "image_store_mip_pck", 0, 1>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000458
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000459defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo", 0, 1, 1>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000460
Changpeng Fangb28fe032016-09-01 17:54:54 +0000461defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000462defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", 1>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000463defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
464defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
465//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
466defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
467defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
468defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
469defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
470defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
471defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
472defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
473defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
474defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000475//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d, 1>; -- not on VI
Changpeng Fangb28fe032016-09-01 17:54:54 +0000476//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
477//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
Nicolai Haehnle2367f032018-06-21 13:36:13 +0000478defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, AMDGPUSample>;
479defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, AMDGPUSample_cl>;
480defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, AMDGPUSample_d>;
481defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, AMDGPUSample_d_cl>;
482defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, AMDGPUSample_l>;
483defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, AMDGPUSample_b>;
484defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, AMDGPUSample_b_cl>;
485defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, AMDGPUSample_lz>;
486defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, AMDGPUSample_c>;
487defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, AMDGPUSample_c_cl>;
488defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, AMDGPUSample_c_d>;
489defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, AMDGPUSample_c_d_cl>;
490defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, AMDGPUSample_c_l>;
491defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, AMDGPUSample_c_b>;
492defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, AMDGPUSample_c_b_cl>;
493defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, AMDGPUSample_c_lz>;
494defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, AMDGPUSample_o>;
495defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, AMDGPUSample_cl_o>;
496defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, AMDGPUSample_d_o>;
497defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, AMDGPUSample_d_cl_o>;
498defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, AMDGPUSample_l_o>;
499defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, AMDGPUSample_b_o>;
500defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, AMDGPUSample_b_cl_o>;
501defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, AMDGPUSample_lz_o>;
502defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, AMDGPUSample_c_o>;
503defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, AMDGPUSample_c_cl_o>;
504defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, AMDGPUSample_c_d_o>;
505defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, AMDGPUSample_c_d_cl_o>;
506defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, AMDGPUSample_c_l_o>;
507defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, AMDGPUSample_c_b_cl_o>;
508defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, AMDGPUSample_c_b_o>;
509defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, AMDGPUSample_c_lz_o>;
510defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, AMDGPUSample>;
511defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, AMDGPUSample_cl>;
512defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, AMDGPUSample_l>;
513defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, AMDGPUSample_b>;
514defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, AMDGPUSample_b_cl>;
515defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, AMDGPUSample_lz>;
516defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, AMDGPUSample_c>;
517defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, AMDGPUSample_c_cl>;
518defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, AMDGPUSample_c_l>;
519defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, AMDGPUSample_c_b>;
520defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, AMDGPUSample_c_b_cl>;
521defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, AMDGPUSample_c_lz>;
522defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, AMDGPUSample_o>;
523defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, AMDGPUSample_cl_o>;
524defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, AMDGPUSample_l_o>;
525defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, AMDGPUSample_b_o>;
526defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, AMDGPUSample_b_cl_o>;
527defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, AMDGPUSample_lz_o>;
528defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, AMDGPUSample_c_o>;
529defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, AMDGPUSample_c_cl_o>;
530defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, AMDGPUSample_c_l_o>;
531defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, AMDGPUSample_c_b_o>;
532defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, AMDGPUSample_c_b_cl_o>;
533defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, AMDGPUSample_c_lz_o>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000534
Nicolai Haehnle0ab200b2018-06-21 13:36:44 +0000535defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, AMDGPUSample, 1, 1, "image_get_lod">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000536
Nicolai Haehnle2367f032018-06-21 13:36:13 +0000537defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, AMDGPUSample_cd>;
538defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, AMDGPUSample_cd_cl>;
539defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, AMDGPUSample_c_cd>;
540defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, AMDGPUSample_c_cd_cl>;
541defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, AMDGPUSample_cd_o>;
542defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, AMDGPUSample_cd_cl_o>;
543defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, AMDGPUSample_c_cd_o>;
544defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, AMDGPUSample_c_cd_cl_o>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000545//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
546//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000547
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000548/********** ========================================= **********/
549/********** Table of dimension-aware image intrinsics **********/
550/********** ========================================= **********/
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +0000551
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000552class ImageDimIntrinsicInfo<AMDGPUImageDimIntrinsic I> {
553 Intrinsic Intr = I;
554 MIMGBaseOpcode BaseOpcode = !cast<MIMGBaseOpcode>(!strconcat("IMAGE_", I.P.OpMod));
555 AMDGPUDimProps Dim = I.P.Dim;
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +0000556}
557
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000558def ImageDimIntrinsicTable : GenericTable {
559 let FilterClass = "ImageDimIntrinsicInfo";
560 let Fields = ["Intr", "BaseOpcode", "Dim"];
561 GenericEnum TypeOf_BaseOpcode = MIMGBaseOpcode;
562 GenericEnum TypeOf_Dim = MIMGDim;
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +0000563
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000564 let PrimaryKey = ["Intr"];
565 let PrimaryKeyName = "getImageDimIntrinsicInfo";
566 let PrimaryKeyEarlyOut = 1;
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +0000567}
568
569foreach intr = !listconcat(AMDGPUImageDimIntrinsics,
Nicolai Haehnle7a9c03f2018-06-21 13:36:57 +0000570 AMDGPUImageDimAtomicIntrinsics) in {
571 def : ImageDimIntrinsicInfo<intr>;
Nicolai Haehnle2f5a7382018-04-04 10:58:54 +0000572}
Ryan Taylor894c8fd2018-08-01 12:12:01 +0000573
574// L to LZ Optimization Mapping
575def : MIMGLZMapping<IMAGE_SAMPLE_L, IMAGE_SAMPLE_LZ>;
576def : MIMGLZMapping<IMAGE_SAMPLE_C_L, IMAGE_SAMPLE_C_LZ>;
577def : MIMGLZMapping<IMAGE_SAMPLE_L_O, IMAGE_SAMPLE_LZ_O>;
578def : MIMGLZMapping<IMAGE_SAMPLE_C_L_O, IMAGE_SAMPLE_C_LZ_O>;
579def : MIMGLZMapping<IMAGE_GATHER4_L, IMAGE_GATHER4_LZ>;
580def : MIMGLZMapping<IMAGE_GATHER4_C_L, IMAGE_GATHER4_C_LZ>;
581def : MIMGLZMapping<IMAGE_GATHER4_L_O, IMAGE_GATHER4_LZ_O>;
582def : MIMGLZMapping<IMAGE_GATHER4_C_L_O, IMAGE_GATHER4_C_LZ_O>;