blob: 46bdafd228f87d003783690700b03fa6c7c0a887 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000010// Table of contents:
11// (0) Definitions
12// (1) Immediates
13// (2) Type casts
14// (3) Extend/truncate
15// (4) Logical
16// (5) Compare
17// (6) Select
18// (7) Insert/extract
19// (8) Shift/permute
20// (9) Arithmetic/bitwise
21// (10) Bit
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +000022// (11) PIC
23// (12) Load
24// (13) Store
25// (14) Memop
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000026// (15) Call
27// (16) Branch
28// (17) Misc
29
30// Guidelines (in no particular order):
31// 1. Avoid relying on pattern ordering to give preference to one pattern
32// over another, prefer using AddedComplexity instead. The reason for
33// this is to avoid unintended conseqeuences (caused by altering the
34// order) when making changes. The current order of patterns in this
35// file obviously does play some role, but none of the ordering was
36// deliberately chosen (other than to create a logical structure of
37// this file). When making changes, adding AddedComplexity to existing
38// patterns may be needed.
39// 2. Maintain the logical structure of the file, try to put new patterns
40// in designated sections.
41// 3. Do not use A2_combinew instruction directly, use Combinew fragment
42// instead. It uses REG_SEQUENCE, which is more amenable to optimizations.
43// 4. Most selection macros are based on PatFrags. For DAGs that involve
44// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags
45// whenever possible (see the Definitions section). When adding new
46// macro, try to make is general to enable reuse across sections.
47// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition
48// that the nested operation has only one use. Having it separated in case
49// of multiple uses avoids duplication of (processor) work.
50// 6. The v4 vector instructions (64-bit) are treated as core instructions,
51// for example, A2_vaddh is in the "arithmetic" section with A2_add.
52// 7. When adding a pattern for an instruction with a constant-extendable
53// operand, allow all possible kinds of inputs for the immediate value
54// (see AnyImm/anyimm and their variants in the Definitions section).
55
56
57// --(0) Definitions -----------------------------------------------------
58//
59
60// This complex pattern exists only to create a machine instruction operand
61// of type "frame index". There doesn't seem to be a way to do that directly
62// in the patterns.
63def AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>;
64
65// These complex patterns are not strictly necessary, since global address
66// folding will happen during DAG combining. For distinguishing between GA
67// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used.
68def AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>;
69def AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>;
70def AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>;
71def AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>;
72
73// Global address or a constant being a multiple of 2^n.
74def AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>;
75def AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>;
76def AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>;
77def AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>;
78
79
80// Type helper frags.
81def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
82def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
83def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
84def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
85def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
86
87def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
88def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
89def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
90
Krzysztof Parzyszek47076052017-12-14 21:28:48 +000091def HQ8: PatLeaf<(VecQ8 HvxQR:$R)>;
92def HQ16: PatLeaf<(VecQ16 HvxQR:$R)>;
93def HQ32: PatLeaf<(VecQ32 HvxQR:$R)>;
94
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000095def HVI8: PatLeaf<(VecI8 HvxVR:$R)>;
96def HVI16: PatLeaf<(VecI16 HvxVR:$R)>;
97def HVI32: PatLeaf<(VecI32 HvxVR:$R)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000098
99def HWI8: PatLeaf<(VecPI8 HvxWR:$R)>;
100def HWI16: PatLeaf<(VecPI16 HvxWR:$R)>;
101def HWI32: PatLeaf<(VecPI32 HvxWR:$R)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000102
103// Pattern fragments to extract the low and high subregisters from a
104// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000105def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
106def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000107
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000108def IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{
109 return isOrEquivalentToAdd(N);
110}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000111
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000112def IsPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000113 uint32_t V = N->getZExtValue();
114 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000115}]>;
116
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000117def IsPow2_64: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000118 uint64_t V = N->getZExtValue();
119 return isPowerOf2_64(V);
120}]>;
121
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000122def IsNPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000123 uint32_t NV = ~N->getZExtValue();
124 return isPowerOf2_32(NV);
125}]>;
126
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000127def IsPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000128 uint64_t V = N->getZExtValue();
129 return isPowerOf2_64(V) && Log2_64(V) < 32;
130}]>;
131
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000132def IsPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000133 uint64_t V = N->getZExtValue();
134 return isPowerOf2_64(V) && Log2_64(V) >= 32;
135}]>;
136
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000137def IsNPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000138 uint64_t NV = ~N->getZExtValue();
139 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
140}]>;
141
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000142def IsNPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000143 uint64_t NV = ~N->getZExtValue();
144 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000145}]>;
146
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000147class IsUGT<int Width, int Arg>: PatLeaf<(i32 imm),
148 "uint64_t V = N->getZExtValue();" #
149 "return isUInt<" # Width # ">(V) && V > " # Arg # ";"
150>;
151
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000152def SDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000153 int32_t V = N->getSExtValue();
154 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000155}]>;
156
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000157def UDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000158 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000159 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000160 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000161}]>;
162
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000163def UDEC32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000164 uint32_t V = N->getZExtValue();
165 assert(V >= 32);
166 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
167}]>;
168
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000169def Log2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000170 uint32_t V = N->getZExtValue();
171 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
172}]>;
173
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000174def Log2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000175 uint64_t V = N->getZExtValue();
176 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
177}]>;
178
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000179def LogN2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000180 uint32_t NV = ~N->getZExtValue();
181 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
182}]>;
183
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000184def LogN2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000185 uint64_t NV = ~N->getZExtValue();
186 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
187}]>;
188
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000189def NegImm8: SDNodeXForm<imm, [{
190 int8_t NV = -N->getSExtValue();
191 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
192}]>;
193
194def NegImm16: SDNodeXForm<imm, [{
195 int16_t NV = -N->getSExtValue();
196 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
197}]>;
198
199def NegImm32: SDNodeXForm<imm, [{
200 int32_t NV = -N->getSExtValue();
201 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
202}]>;
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000203
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000204
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000205// Helpers for type promotions/contractions.
206def I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000207def I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_cmpgtui (i32 $Rs), (i32 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000208def ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>;
209def ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000210
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000211def Combinew: OutPatFrag<(ops node:$Rs, node:$Rt),
212 (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>;
213
214def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
215def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
216def anyimm: PatLeaf<(i32 AnyImm:$Imm)>;
217def anyint: PatLeaf<(i32 AnyInt:$Imm)>;
218
219// Global address or an aligned constant.
220def anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>;
221def anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>;
222def anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>;
223def anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>;
224
225def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
226def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
227
228// This complex pattern is really only to detect various forms of
229// sign-extension i32->i64. The selected value will be of type i64
230// whose low word is the value being extended. The high word is
231// unspecified.
232def Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
233
234def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
235def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
236def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
237
238def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
239 (PS_fi (i32 AddrFI:$Rs), imm:$off)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000240
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000241
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000242// Converters from unary/binary SDNode to PatFrag.
243class pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>;
244class pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>;
245
246class Not2<PatFrag P>
247 : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>;
248
249class Su<PatFrag Op>
250 : PatFrag<Op.Operands, Op.Fragment, [{ return hasOneUse(N); }],
251 Op.OperandTransform>;
252
253// Main selection macros.
254
255class OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred>
256 : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>;
257
258class OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
259 PatFrag RegPred, PatFrag ImmPred>
260 : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)),
261 (MI RegPred:$Rs, imm:$I)>;
262
263class OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
264 PatFrag RsPred, PatFrag RtPred = RsPred>
265 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
266 (MI RsPred:$Rs, RtPred:$Rt)>;
267
268class AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
269 PatFrag RegPred, PatFrag ImmPred>
270 : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)),
271 (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>;
272
273class AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
274 PatFrag RsPred, PatFrag RtPred>
275 : Pat<(AccOp RsPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)),
276 (MI RsPred:$Rx, RsPred:$Rs, RtPred:$Rt)>;
277
278multiclass SelMinMax_pats<PatFrag CmpOp, PatFrag Val,
279 InstHexagon InstA, InstHexagon InstB> {
280 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B),
281 (InstA Val:$A, Val:$B)>;
282 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A),
283 (InstB Val:$A, Val:$B)>;
284}
285
286
287// Frags for commonly used SDNodes.
288def Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>;
289def Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>;
290def Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>;
291
292
293// --(1) Immediate -------------------------------------------------------
294//
295
296def SDTHexagonCONST32
297 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>;
298
299def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
300def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
301def HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
302def HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
303
304def TruncI64ToI32: SDNodeXForm<imm, [{
305 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
306}]>;
307
308def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
309def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
310
311def: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>;
312def: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>;
313def: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>;
314def: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>;
315def: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>;
316def: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>;
317def: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000318// The HVX load patterns also match CP directly. Make sure that if
319// the selection of this opcode changes, it's updated in all places.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000320
321def: Pat<(i1 0), (PS_false)>;
322def: Pat<(i1 1), (PS_true)>;
323def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
324
325def ftoi : SDNodeXForm<fpimm, [{
326 APInt I = N->getValueAPF().bitcastToAPInt();
327 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
328 MVT::getIntegerVT(I.getBitWidth()));
329}]>;
330
331def: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>;
332def: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>;
333
334def ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>;
335
336// --(2) Type cast -------------------------------------------------------
337//
338
339let Predicates = [HasV5T] in {
340 def: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>;
341 def: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>;
342
343 def: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>;
344 def: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>;
345 def: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>;
346 def: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>;
347
348 def: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>;
349 def: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>;
350 def: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>;
351 def: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>;
352
353 def: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>;
354 def: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>;
355 def: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>;
356 def: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>;
357
358 def: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>;
359 def: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>;
360 def: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>;
361 def: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>;
362}
363
364// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
365let Predicates = [HasV5T] in {
366 def: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>;
367 def: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>;
368 def: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>;
369 def: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>;
370}
371
372multiclass Cast_pat<ValueType Ta, ValueType Tb, RegisterClass RC> {
373 def: Pat<(Tb (bitconvert (Ta RC:$Rs))), (Tb RC:$Rs)>;
374 def: Pat<(Ta (bitconvert (Tb RC:$Rs))), (Ta RC:$Rs)>;
375}
376
377// Bit convert vector types to integers.
378defm: Cast_pat<v4i8, i32, IntRegs>;
379defm: Cast_pat<v2i16, i32, IntRegs>;
380defm: Cast_pat<v8i8, i64, DoubleRegs>;
381defm: Cast_pat<v4i16, i64, DoubleRegs>;
382defm: Cast_pat<v2i32, i64, DoubleRegs>;
383
384
385// --(3) Extend/truncate -------------------------------------------------
386//
387
388def: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>;
389def: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>;
390def: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>;
391def: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>;
392def: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>;
393
394def: Pat<(i64 (sext I1:$Pu)),
395 (Combinew (C2_muxii PredRegs:$Pu, -1, 0),
396 (C2_muxii PredRegs:$Pu, -1, 0))>;
397
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000398def: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>;
399def: Pat<(i32 (zext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
400def: Pat<(i64 (zext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
401def: Pat<(v2i16 (sext V2I1:$Pu)), (S2_vtrunehb (C2_mask V2I1:$Pu))>;
402def: Pat<(v2i32 (sext V2I1:$Pu)), (C2_mask V2I1:$Pu)>;
403def: Pat<(v4i8 (sext V4I1:$Pu)), (S2_vtrunehb (C2_mask V4I1:$Pu))>;
404def: Pat<(v4i16 (sext V4I1:$Pu)), (C2_mask V4I1:$Pu)>;
405def: Pat<(v8i8 (sext V8I1:$Pu)), (C2_mask V8I1:$Pu)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000406
407def: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>;
408def: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>;
409def: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>;
410
411def: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>;
412def: Pat<(i1 (trunc I64:$Rs)), (C2_tfrrp (LoReg $Rs))>;
413
414let AddedComplexity = 20 in {
415 def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>;
416 def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>;
417}
418
419def: Pat<(i32 (anyext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
420def: Pat<(i64 (anyext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
421
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000422def: Pat<(v8i8 (zext V8I1:$Pu)), (C2_mask V8I1:$Pu)>;
423def: Pat<(v4i16 (zext V4I1:$Pu)), (C2_mask V4I1:$Pu)>;
424def: Pat<(v2i32 (zext V2I1:$Pu)), (C2_mask V2I1:$Pu)>;
425def: Pat<(v4i8 (zext V4I1:$Pu)), (LoReg (C2_mask V4I1:$Pu))>;
426def: Pat<(v2i16 (zext V2I1:$Pu)), (LoReg (C2_mask V2I1:$Pu))>;
427
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000428def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
429def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
430def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
431def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
432def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
433def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
434
435def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
436 (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
437
438def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
439 (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
440
441// Truncate: from vector B copy all 'E'ven 'B'yte elements:
442// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
443def: Pat<(v4i8 (trunc V4I16:$Rs)),
444 (S2_vtrunehb V4I16:$Rs)>;
445
446// Truncate: from vector B copy all 'O'dd 'B'yte elements:
447// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
448// S2_vtrunohb
449
450// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
451// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
452// S2_vtruneh
453
454def: Pat<(v2i16 (trunc V2I32:$Rs)),
Krzysztof Parzyszekf4dcc422017-11-29 19:59:29 +0000455 (A2_combine_ll (HiReg $Rs), (LoReg $Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000456
457
458// --(4) Logical ---------------------------------------------------------
459//
460
461def: Pat<(not I1:$Ps), (C2_not I1:$Ps)>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000462def: Pat<(not V8I1:$Ps), (C2_not V8I1:$Ps)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000463def: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>;
464
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000465multiclass BoolOpR_RR_pat<InstHexagon MI, PatFrag Op> {
466 def: OpR_RR_pat<MI, Op, i1, I1>;
467 def: OpR_RR_pat<MI, Op, v2i1, V2I1>;
468 def: OpR_RR_pat<MI, Op, v4i1, V4I1>;
469 def: OpR_RR_pat<MI, Op, v8i1, V8I1>;
470}
471
472multiclass BoolAccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op> {
473 def: AccRRR_pat<MI, AccOp, Op, I1, I1>;
474 def: AccRRR_pat<MI, AccOp, Op, V2I1, V2I1>;
475 def: AccRRR_pat<MI, AccOp, Op, V4I1, V4I1>;
476 def: AccRRR_pat<MI, AccOp, Op, V8I1, V8I1>;
477}
478
479defm: BoolOpR_RR_pat<C2_and, And>;
480defm: BoolOpR_RR_pat<C2_or, Or>;
481defm: BoolOpR_RR_pat<C2_xor, Xor>;
482defm: BoolOpR_RR_pat<C2_andn, Not2<And>>;
483defm: BoolOpR_RR_pat<C2_orn, Not2<Or>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000484
485// op(Ps, op(Pt, Pu))
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000486defm: BoolAccRRR_pat<C4_and_and, And, Su<And>>;
487defm: BoolAccRRR_pat<C4_and_or, And, Su<Or>>;
488defm: BoolAccRRR_pat<C4_or_and, Or, Su<And>>;
489defm: BoolAccRRR_pat<C4_or_or, Or, Su<Or>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000490
491// op(Ps, op(Pt, ~Pu))
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000492defm: BoolAccRRR_pat<C4_and_andn, And, Su<Not2<And>>>;
493defm: BoolAccRRR_pat<C4_and_orn, And, Su<Not2<Or>>>;
494defm: BoolAccRRR_pat<C4_or_andn, Or, Su<Not2<And>>>;
495defm: BoolAccRRR_pat<C4_or_orn, Or, Su<Not2<Or>>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000496
497
498// --(5) Compare ---------------------------------------------------------
499//
500
501// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)".
502// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt).
503
504def: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>;
505def: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>;
506def: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>;
507
508def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
509 (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>;
510def: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)),
511 (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>;
512
513def: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)),
514 (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>;
515def: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)),
516 (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>;
517
518// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
519// that reverse the order of the operands.
520class RevCmp<PatFrag F>
521 : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment, F.PredicateCode,
522 F.OperandTransform>;
523
524def: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>;
525def: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>;
526def: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>;
527def: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>;
528def: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>;
529def: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>;
530def: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>;
531def: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>;
532def: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>;
533def: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>;
534def: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>;
535def: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>;
536def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>;
537def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>;
538def: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>;
539def: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>;
540def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>;
541def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>;
542def: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>;
543def: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>;
544def: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>;
545def: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>;
546def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>;
547def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>;
548def: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>;
549def: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>;
550def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>;
551def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>;
552def: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>;
553def: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>;
554def: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>;
555def: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>;
556def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>;
557def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>;
558def: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>;
559def: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>;
560def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>;
561def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>;
562def: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>;
563def: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>;
564
565let Predicates = [HasV5T] in {
566 def: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>;
567 def: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>;
568 def: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>;
569 def: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>;
570 def: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>;
571 def: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>;
572 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>;
573 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>;
574 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>;
575 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>;
576 def: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>;
577
578 def: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>;
579 def: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>;
580 def: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>;
581 def: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>;
582 def: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>;
583 def: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>;
584 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>;
585 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>;
586 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>;
587 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>;
588 def: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>;
589}
590
591// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds.
592
593def: Pat<(i1 (setne I32:$Rs, anyimm:$u5)),
594 (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>;
595def: Pat<(i1 (setle I32:$Rs, anyimm:$u5)),
596 (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>;
597def: Pat<(i1 (setule I32:$Rs, anyimm:$u5)),
598 (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>;
599
600def: Pat<(i1 (setne I32:$Rs, I32:$Rt)),
601 (C2_not (C2_cmpeq I32:$Rs, I32:$Rt))>;
602def: Pat<(i1 (setle I32:$Rs, I32:$Rt)),
603 (C2_not (C2_cmpgt I32:$Rs, I32:$Rt))>;
604def: Pat<(i1 (setule I32:$Rs, I32:$Rt)),
605 (C2_not (C2_cmpgtu I32:$Rs, I32:$Rt))>;
606def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
607 (C2_not (C2_cmpgt I32:$Rt, I32:$Rs))>;
608def: Pat<(i1 (setuge I32:$Rs, I32:$Rt)),
609 (C2_not (C2_cmpgtu I32:$Rt, I32:$Rs))>;
610
611def: Pat<(i1 (setle I64:$Rs, I64:$Rt)),
612 (C2_not (C2_cmpgtp I64:$Rs, I64:$Rt))>;
613def: Pat<(i1 (setne I64:$Rs, I64:$Rt)),
614 (C2_not (C2_cmpeqp I64:$Rs, I64:$Rt))>;
615def: Pat<(i1 (setge I64:$Rs, I64:$Rt)),
616 (C2_not (C2_cmpgtp I64:$Rt, I64:$Rs))>;
617def: Pat<(i1 (setuge I64:$Rs, I64:$Rt)),
618 (C2_not (C2_cmpgtup I64:$Rt, I64:$Rs))>;
619def: Pat<(i1 (setule I64:$Rs, I64:$Rt)),
620 (C2_not (C2_cmpgtup I64:$Rs, I64:$Rt))>;
621
622let AddedComplexity = 100 in {
623 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)),
624 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
625 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)),
626 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
627 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
628 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
629 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
630 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
631}
632
633// PatFrag for AsserZext which takes the original type as a parameter.
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000634def SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>;
635def AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>;
636class AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>;
637
638multiclass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000639 PatLeaf ImmPred, int Mask> {
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000640 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
641 (MI I32:$Rs, imm:$I)>;
642 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
643 (MI I32:$Rs, imm:$I)>;
644}
645
646multiclass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
647 PatLeaf ImmPred, int Mask> {
648 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
649 (C2_not (MI I32:$Rs, imm:$I))>;
650 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
651 (C2_not (MI I32:$Rs, imm:$I))>;
652}
653
654multiclass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
655 PatLeaf ImmPred, int Mask> {
656 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
657 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
658 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
659 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
660}
661
662let AddedComplexity = 200 in {
663 defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>;
664 defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>;
665 defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>;
666 defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>;
667 defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>;
668 defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>;
669 defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>;
670 defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>;
671}
672
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000673def: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))),
674 (A4_rcmpeq I32:$Rs, I32:$Rt)>;
675def: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))),
676 (A4_rcmpneq I32:$Rs, I32:$Rt)>;
677def: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))),
678 (A4_rcmpeqi I32:$Rs, imm:$s8)>;
679def: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))),
680 (A4_rcmpneqi I32:$Rs, imm:$s8)>;
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000681
Krzysztof Parzyszekd70f5a02018-02-27 18:31:46 +0000682def: Pat<(i1 (seteq I1:$Ps, (i1 -1))), (I1:$Ps)>;
683def: Pat<(i1 (setne I1:$Ps, (i1 -1))), (C2_not I1:$Ps)>;
684def: Pat<(i1 (seteq I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, (C2_not I1:$Pt))>;
685def: Pat<(i1 (setne I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000686
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000687def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
688 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
689def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
690 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
691def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
692 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000693
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000694def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
695 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
696def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
697 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
698def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
699 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000700
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000701def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
702 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000703
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000704// Floating-point comparisons with checks for ordered/unordered status.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000705
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000706class T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3>
707 : OutPatFrag<(ops node:$Rs, node:$Rt),
708 (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000709
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000710class OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType,
711 PatFrag RsPred, PatFrag RtPred = RsPred>
712 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
713 (Output RsPred:$Rs, RtPred:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000714
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000715class Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>;
716class Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000717
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000718class Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>;
719class Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>;
720
721let Predicates = [HasV5T] in {
722 def: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>;
723 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>;
724 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>;
725 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>;
726 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>;
727 def: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>;
728
729 def: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>;
730 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>;
731 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>;
732 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>;
733 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>;
734 def: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>;
735}
736
737class Outn<InstHexagon MI>
738 : OutPatFrag<(ops node:$Rs, node:$Rt),
739 (C2_not (MI $Rs, $Rt))>;
740
741let Predicates = [HasV5T] in {
742 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>;
743 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>;
744
745 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>;
746 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>;
747
748 def: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>;
749 def: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>;
750}
751
752
753// --(6) Select ----------------------------------------------------------
754//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000755
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000756def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000757 (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>;
758def: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs),
759 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
760def: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8),
761 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
762def: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8),
763 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000764
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000765def: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt),
766 (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>;
767def: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8),
768 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
769def: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs),
770 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
771def: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8),
772 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000773
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000774// Map from a 64-bit select to an emulated 64-bit mux.
775// Hexagon does not support 64-bit MUXes; so emulate with combines.
776def: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt),
777 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
778 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000779
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000780let Predicates = [HasV5T] in {
781 def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I),
782 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
783 def: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt),
784 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
785 def: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt),
786 (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>;
787 def: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt),
788 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
789 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000790
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000791 def: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt),
792 (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>;
793 def: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt),
794 (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000795
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000796 def: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs),
797 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
798 def: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I),
799 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000800}
801
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000802def: Pat<(select I1:$Pu, V4I8:$Rs, V4I8:$Rt),
803 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
804def: Pat<(select I1:$Pu, V2I16:$Rs, V2I16:$Rt),
805 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
806def: Pat<(select I1:$Pu, V2I32:$Rs, V2I32:$Rt),
807 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
808 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
809
810def: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt),
811 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
812def: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt),
813 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
814def: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt),
815 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
816
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000817// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw).
818def: Pat<(select I1:$Pu, I1:$Pv, I1:$Pw),
819 (C2_or (C2_and I1:$Pu, I1:$Pv),
820 (C2_andn I1:$Pw, I1:$Pu))>;
821
822
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000823def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000824 return isPositiveHalfWord(N);
825}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000826
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000827multiclass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA,
828 InstHexagon InstB> {
829 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
830 IsPosHalf:$Rs, IsPosHalf:$Rt), i16),
831 (InstA IntRegs:$Rs, IntRegs:$Rt)>;
832 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
833 IsPosHalf:$Rt, IsPosHalf:$Rs), i16),
834 (InstB IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000835}
836
837let AddedComplexity = 200 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000838 defm: SelMinMax16_pats<setge, A2_max, A2_min>;
839 defm: SelMinMax16_pats<setgt, A2_max, A2_min>;
840 defm: SelMinMax16_pats<setle, A2_min, A2_max>;
841 defm: SelMinMax16_pats<setlt, A2_min, A2_max>;
842 defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>;
843 defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>;
844 defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>;
845 defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000846}
847
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000848let AddedComplexity = 200 in {
849 defm: SelMinMax_pats<setge, I32, A2_max, A2_min>;
850 defm: SelMinMax_pats<setgt, I32, A2_max, A2_min>;
851 defm: SelMinMax_pats<setle, I32, A2_min, A2_max>;
852 defm: SelMinMax_pats<setlt, I32, A2_min, A2_max>;
853 defm: SelMinMax_pats<setuge, I32, A2_maxu, A2_minu>;
854 defm: SelMinMax_pats<setugt, I32, A2_maxu, A2_minu>;
855 defm: SelMinMax_pats<setule, I32, A2_minu, A2_maxu>;
856 defm: SelMinMax_pats<setult, I32, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000857
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000858 defm: SelMinMax_pats<setge, I64, A2_maxp, A2_minp>;
859 defm: SelMinMax_pats<setgt, I64, A2_maxp, A2_minp>;
860 defm: SelMinMax_pats<setle, I64, A2_minp, A2_maxp>;
861 defm: SelMinMax_pats<setlt, I64, A2_minp, A2_maxp>;
862 defm: SelMinMax_pats<setuge, I64, A2_maxup, A2_minup>;
863 defm: SelMinMax_pats<setugt, I64, A2_maxup, A2_minup>;
864 defm: SelMinMax_pats<setule, I64, A2_minup, A2_maxup>;
865 defm: SelMinMax_pats<setult, I64, A2_minup, A2_maxup>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000866}
867
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000868let AddedComplexity = 100, Predicates = [HasV5T] in {
869 defm: SelMinMax_pats<setolt, F32, F2_sfmin, F2_sfmax>;
870 defm: SelMinMax_pats<setole, F32, F2_sfmin, F2_sfmax>;
871 defm: SelMinMax_pats<setogt, F32, F2_sfmax, F2_sfmin>;
872 defm: SelMinMax_pats<setoge, F32, F2_sfmax, F2_sfmin>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000873}
874
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000875
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000876// --(7) Insert/extract --------------------------------------------------
877//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000878
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000879def SDTHexagonINSERT:
880 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
881 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000882def HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000883
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000884let AddedComplexity = 10 in {
885 def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
886 (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>;
887 def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
888 (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>;
889}
890def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, I32:$Width, I32:$Off),
891 (S2_insert_rp I32:$Rs, I32:$Rt, (Combinew $Width, $Off))>;
892def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, I32:$Width, I32:$Off),
893 (S2_insertp_rp I64:$Rs, I64:$Rt, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000894
895def SDTHexagonEXTRACTU
896 : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
897 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000898def HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000899
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000900let AddedComplexity = 10 in {
901 def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5),
902 (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>;
903 def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6),
904 (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>;
905}
906def: Pat<(HexagonEXTRACTU I32:$Rs, I32:$Width, I32:$Off),
907 (S2_extractu_rp I32:$Rs, (Combinew $Width, $Off))>;
908def: Pat<(HexagonEXTRACTU I64:$Rs, I32:$Width, I32:$Off),
909 (S2_extractup_rp I64:$Rs, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000910
911def SDTHexagonVSPLAT:
912 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
913
914def HexagonVSPLAT: SDNode<"HexagonISD::VSPLAT", SDTHexagonVSPLAT>;
915
916def: Pat<(v4i8 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
917def: Pat<(v4i16 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
918def: Pat<(v2i32 (HexagonVSPLAT s8_0ImmPred:$s8)),
919 (A2_combineii imm:$s8, imm:$s8)>;
920def: Pat<(v2i32 (HexagonVSPLAT I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>;
921
Krzysztof Parzyszek66ee1232018-01-05 20:43:56 +0000922let AddedComplexity = 10 in
923def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)), (S6_vsplatrbp I32:$Rs)>,
924 Requires<[HasV62T]>;
925def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)),
926 (Combinew (S2_vsplatrb I32:$Rs), (S2_vsplatrb I32:$Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000927
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000928
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000929// --(8) Shift/permute ---------------------------------------------------
930//
931
932def SDTHexagonI64I32I32: SDTypeProfile<1, 2,
933 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000934
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000935def HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000936
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000937def: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>;
938
939// The complexity of the combines involving immediates should be greater
940// than the complexity of the combine with two registers.
941let AddedComplexity = 50 in {
942 def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8),
943 (A4_combineri IntRegs:$Rs, imm:$s8)>;
944 def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs),
945 (A4_combineir imm:$s8, IntRegs:$Rs)>;
946}
947
948// The complexity of the combine with two immediates should be greater than
949// the complexity of a combine involving a register.
950let AddedComplexity = 75 in {
951 def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6),
952 (A4_combineii imm:$s8, imm:$u6)>;
953 def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8),
954 (A2_combineii imm:$s8, imm:$S8)>;
955}
956
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000957def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
958def: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)),
959 (A2_swiz (HiReg $Rss)))>;
960
961def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>;
962def: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>;
963def: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>;
964
965def: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>;
966def: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>;
967def: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>;
968def: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>;
969def: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>;
970def: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>;
971def: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>;
972def: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>;
973def: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>;
974def: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>;
975def: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>;
976def: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>;
977
978def: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>;
979def: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>;
980def: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>;
981def: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>;
982def: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>;
983def: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>;
984
985
986def: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)),
987 (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>;
988def: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)),
989 (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>, Requires<[HasV5T]>;
990
991// Prefer S2_addasl_rrri over S2_asl_i_r_acc.
992let AddedComplexity = 120 in
993def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
994 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
995
996let AddedComplexity = 100 in {
997 def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>;
998 def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>;
999 def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>;
1000 def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>;
1001
1002 def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>;
1003 def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>;
1004 def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>;
1005 def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>;
1006
1007 def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>;
1008 def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>;
1009 def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>;
1010 def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>;
1011 def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>;
1012
1013 def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>;
1014 def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>;
1015 def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>;
1016 def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>;
1017 def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>;
1018
1019 def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>;
1020 def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>;
1021 def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>;
1022 def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>;
1023 def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>;
1024
1025 def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>;
1026 def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>;
1027 def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>;
1028 def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>;
1029 def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>;
1030}
1031
1032let AddedComplexity = 100 in {
1033 def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32>;
1034 def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32>;
1035 def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32>;
1036 def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32>;
1037
1038 def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I32>;
1039 def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I32>;
1040 def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I32>;
1041 def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I32>;
1042 def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I32>;
1043
1044 def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32>;
1045 def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32>;
1046 def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32>;
1047 def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32>;
1048
1049 def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I32>;
1050 def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I32>;
1051 def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I32>;
1052 def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I32>;
1053 def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I32>;
1054
1055 def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32>;
1056 def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32>;
1057 def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32>;
1058 def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32>;
1059
1060 def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I32>;
1061 def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I32>;
1062 def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I32>;
1063 def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I32>;
1064 def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I32>;
1065}
1066
1067
1068class OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp,
1069 PatFrag RegPred, PatFrag ImmPred>
1070 : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)),
1071 (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>;
1072
1073let AddedComplexity = 200 in {
1074 def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>;
1075 def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>;
1076 def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>;
1077 def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>;
1078 def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>;
1079 def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>;
1080 def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>;
1081 def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>;
1082}
1083
1084// Prefer this pattern to S2_asl_i_p_or for the special case of joining
1085// two 32-bit words into a 64-bit word.
1086let AddedComplexity = 200 in
1087def: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)),
1088 (Combinew I32:$a, I32:$b)>;
1089
1090def: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)),
1091 (Zext64 (and I32:$a, (i32 65535)))),
1092 (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))),
1093 (shl (Aext64 I32:$d), (i32 48))),
1094 (Combinew (A2_combine_ll I32:$d, I32:$c),
1095 (A2_combine_ll I32:$b, I32:$a))>;
1096
1097def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
1098 (i32 8)),
1099 (i32 (zextloadi8 (add I32:$b, 2)))),
1100 (i32 16)),
1101 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1102 (zextloadi8 I32:$b)),
1103 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
1104
Krzysztof Parzyszekb9f33b32017-11-22 20:55:41 +00001105let AddedComplexity = 200 in {
1106 def: Pat<(or (shl I32:$Rt, (i32 16)), (and I32:$Rs, (i32 65535))),
1107 (A2_combine_ll I32:$Rt, I32:$Rs)>;
1108 def: Pat<(or (shl I32:$Rt, (i32 16)), (srl I32:$Rs, (i32 16))),
1109 (A2_combine_lh I32:$Rt, I32:$Rs)>;
1110 def: Pat<(or (and I32:$Rt, (i32 268431360)), (and I32:$Rs, (i32 65535))),
1111 (A2_combine_hl I32:$Rt, I32:$Rs)>;
1112 def: Pat<(or (and I32:$Rt, (i32 268431360)), (srl I32:$Rs, (i32 16))),
1113 (A2_combine_hh I32:$Rt, I32:$Rs)>;
1114}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001115
1116def SDTHexagonVShift
1117 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>;
1118
1119def HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>;
1120def HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>;
1121def HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>;
1122
1123def: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>;
1124def: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>;
1125def: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>;
1126def: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>;
1127def: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>;
1128def: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>;
1129
1130def: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>;
1131def: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>;
1132def: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>;
1133def: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>;
1134def: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>;
1135def: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>;
1136
1137def: Pat<(sra V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1138 (S2_asr_i_vw V2I32:$b, imm:$c)>;
1139def: Pat<(srl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1140 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
1141def: Pat<(shl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1142 (S2_asl_i_vw V2I32:$b, imm:$c)>;
1143def: Pat<(sra V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1144 (S2_asr_i_vh V4I16:$b, imm:$c)>;
1145def: Pat<(srl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1146 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
1147def: Pat<(shl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1148 (S2_asl_i_vh V4I16:$b, imm:$c)>;
1149
1150
1151// --(9) Arithmetic/bitwise ----------------------------------------------
1152//
1153
1154def: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>;
1155def: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>;
1156def: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>;
1157
1158let Predicates = [HasV5T] in {
1159 def: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>;
1160 def: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>;
1161
1162 def: Pat<(fabs F64:$Rs),
1163 (Combinew (S2_clrbit_i (HiReg $Rs), 31),
1164 (i32 (LoReg $Rs)))>;
1165 def: Pat<(fneg F64:$Rs),
1166 (Combinew (S2_togglebit_i (HiReg $Rs), 31),
1167 (i32 (LoReg $Rs)))>;
1168}
1169
1170let AddedComplexity = 50 in
1171def: Pat<(xor (add (sra I32:$Rs, (i32 31)),
1172 I32:$Rs),
1173 (sra I32:$Rs, (i32 31))),
1174 (A2_abs I32:$Rs)>;
1175
1176
1177def: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>;
1178def: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>;
1179def: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>;
1180def: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>;
1181
1182def: OpR_RR_pat<A2_add, Add, i32, I32>;
1183def: OpR_RR_pat<A2_sub, Sub, i32, I32>;
1184def: OpR_RR_pat<A2_and, And, i32, I32>;
1185def: OpR_RR_pat<A2_or, Or, i32, I32>;
1186def: OpR_RR_pat<A2_xor, Xor, i32, I32>;
1187def: OpR_RR_pat<A2_addp, Add, i64, I64>;
1188def: OpR_RR_pat<A2_subp, Sub, i64, I64>;
1189def: OpR_RR_pat<A2_andp, And, i64, I64>;
1190def: OpR_RR_pat<A2_orp, Or, i64, I64>;
1191def: OpR_RR_pat<A2_xorp, Xor, i64, I64>;
1192def: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>;
1193def: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>;
1194
1195def: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>;
1196def: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>;
1197
1198def: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>;
1199def: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>;
1200def: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>;
1201def: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>;
1202def: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>;
1203def: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>;
1204
1205def: OpR_RR_pat<A2_and, And, v2i16, V2I16>;
1206def: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>;
1207def: OpR_RR_pat<A2_or, Or, v2i16, V2I16>;
1208
1209def: OpR_RR_pat<A2_andp, And, v8i8, V8I8>;
1210def: OpR_RR_pat<A2_andp, And, v4i16, V4I16>;
1211def: OpR_RR_pat<A2_andp, And, v2i32, V2I32>;
1212def: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>;
1213def: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>;
1214def: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>;
1215def: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>;
1216def: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>;
1217def: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>;
1218
1219def: OpR_RR_pat<M2_mpyi, Mul, i32, I32>;
1220def: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>;
1221def: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>;
1222def: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>;
1223def: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>;
1224
1225// Arithmetic on predicates.
1226def: OpR_RR_pat<C2_xor, Add, i1, I1>;
1227def: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>;
1228def: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>;
1229def: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>;
1230def: OpR_RR_pat<C2_xor, Sub, i1, I1>;
1231def: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>;
1232def: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>;
1233def: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>;
1234def: OpR_RR_pat<C2_and, Mul, i1, I1>;
1235def: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>;
1236def: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>;
1237def: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>;
1238
1239let Predicates = [HasV5T] in {
1240 def: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>;
1241 def: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>;
1242 def: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>;
1243 def: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>;
1244 def: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>;
1245}
1246
1247// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add,
1248// over add-add with individual multiplies as inputs.
1249let AddedComplexity = 10 in {
1250 def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>;
1251 def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>;
1252 def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32>;
1253}
1254
1255def: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>;
1256def: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>;
1257def: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32>;
1258
Krzysztof Parzyszek7fb738a2018-01-15 18:43:55 +00001259// Mulh for vectors
1260//
1261def: Pat<(v2i32 (mulhu V2I32:$Rss, V2I32:$Rtt)),
1262 (Combinew (M2_mpyu_up (HiReg $Rss), (HiReg $Rtt)),
1263 (M2_mpyu_up (LoReg $Rss), (LoReg $Rtt)))>;
1264
1265def: Pat<(v2i32 (mulhs V2I32:$Rs, V2I32:$Rt)),
1266 (Combinew (M2_mpy_up (HiReg $Rs), (HiReg $Rt)),
1267 (M2_mpy_up (LoReg $Rt), (LoReg $Rt)))>;
1268
1269def Mulhub:
1270 OutPatFrag<(ops node:$Rss, node:$Rtt),
1271 (Combinew (S2_vtrunohb (M5_vmpybuu (HiReg $Rss), (HiReg $Rtt))),
1272 (S2_vtrunohb (M5_vmpybuu (LoReg $Rss), (LoReg $Rtt))))>;
1273
1274// Equivalent of byte-wise arithmetic shift right by 7 in v8i8.
1275def Asr7:
1276 OutPatFrag<(ops node:$Rss), (C2_mask (C2_not (A4_vcmpbgti $Rss, 0)))>;
1277
1278def: Pat<(v8i8 (mulhu V8I8:$Rss, V8I8:$Rtt)),
1279 (Mulhub $Rss, $Rtt)>;
1280
1281def: Pat<(v8i8 (mulhs V8I8:$Rss, V8I8:$Rtt)),
1282 (A2_vsubub
1283 (Mulhub $Rss, $Rtt),
1284 (A2_vaddub (A2_andp V8I8:$Rss, (Asr7 $Rtt)),
1285 (A2_andp V8I8:$Rtt, (Asr7 $Rss))))>;
1286
1287def Mpysh:
1288 OutPatFrag<(ops node:$Rs, node:$Rt), (M2_vmpy2s_s0 $Rs, $Rt)>;
1289def Mpyshh:
1290 OutPatFrag<(ops node:$Rss, node:$Rtt), (Mpysh (HiReg $Rss), (HiReg $Rtt))>;
1291def Mpyshl:
1292 OutPatFrag<(ops node:$Rss, node:$Rtt), (Mpysh (LoReg $Rss), (LoReg $Rtt))>;
1293
1294def Mulhsh:
1295 OutPatFrag<(ops node:$Rss, node:$Rtt),
1296 (Combinew (A2_combine_hh (HiReg (Mpyshh $Rss, $Rtt)),
1297 (LoReg (Mpyshh $Rss, $Rtt))),
1298 (A2_combine_hh (HiReg (Mpyshl $Rss, $Rtt)),
1299 (LoReg (Mpyshl $Rss, $Rtt))))>;
1300
1301def: Pat<(v4i16 (mulhs V4I16:$Rss, V4I16:$Rtt)), (Mulhsh $Rss, $Rtt)>;
1302
1303def: Pat<(v4i16 (mulhu V4I16:$Rss, V4I16:$Rtt)),
1304 (A2_vaddh
1305 (Mulhsh $Rss, $Rtt),
1306 (A2_vaddh (A2_andp V4I16:$Rss, (S2_asr_i_vh $Rtt, 15)),
1307 (A2_andp V4I16:$Rtt, (S2_asr_i_vh $Rss, 15))))>;
1308
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001309
1310def: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001311 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001312
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001313def n8_0ImmPred: PatLeaf<(i32 imm), [{
1314 int64_t V = N->getSExtValue();
1315 return -255 <= V && V <= 0;
1316}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001317
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001318// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
1319def: Pat<(mul I32:$Rs, n8_0ImmPred:$n8),
1320 (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001321
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001322def: Pat<(add Sext64:$Rs, I64:$Rt),
1323 (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001324
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001325def: AccRRR_pat<M4_and_and, And, Su<And>, I32, I32>;
1326def: AccRRR_pat<M4_and_or, And, Su<Or>, I32, I32>;
1327def: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32>;
1328def: AccRRR_pat<M4_or_and, Or, Su<And>, I32, I32>;
1329def: AccRRR_pat<M4_or_or, Or, Su<Or>, I32, I32>;
1330def: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32>;
1331def: AccRRR_pat<M4_xor_and, Xor, Su<And>, I32, I32>;
1332def: AccRRR_pat<M4_xor_or, Xor, Su<Or>, I32, I32>;
1333def: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32>;
1334def: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001335
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001336// For dags like (or (and (not _), _), (shl _, _)) where the "or" with
1337// one argument matches the patterns below, and with the other argument
1338// matches S2_asl_r_r_or, etc, prefer the patterns below.
1339let AddedComplexity = 110 in { // greater than S2_asl_r_r_and/or/xor.
1340 def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32>;
1341 def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32>;
1342 def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32>;
1343}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001344
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001345// S4_addaddi and S4_subaddi don't have tied operands, so give them
1346// a bit of preference.
1347let AddedComplexity = 30 in {
1348 def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)),
1349 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek27367882017-10-23 19:07:50 +00001350 def: Pat<(add anyimm:$s6, (Su<Add> I32:$Rs, I32:$Ru)),
1351 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001352 def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)),
1353 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1354 def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru),
1355 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1356 def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6),
1357 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1358}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001359
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001360def: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)),
1361 (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>;
1362def: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)),
1363 (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
1364def: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)),
1365 (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001366
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001367
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001368def: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001369 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001370def: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001371 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
1372
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001373def: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)),
1374 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001375def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
1376 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001377def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
1378 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001379
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001380def: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001381 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001382def: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001383 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001384def: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001385 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001386def: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001387 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001388def: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
1389 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
1390def: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001391 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001392
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001393// Add halfword.
1394def: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16),
1395 (A2_addh_l16_ll I32:$Rt, I32:$Rs)>;
1396def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1397 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1398def: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)),
1399 (A2_addh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001400
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001401// Subtract halfword.
1402def: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16),
1403 (A2_subh_l16_ll I32:$Rt, I32:$Rs)>;
1404def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1405 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1406def: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)),
1407 (A2_subh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001408
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001409def: Pat<(mul I64:$Rss, I64:$Rtt),
1410 (Combinew
1411 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
1412 (LoReg $Rss),
1413 (HiReg $Rtt)),
1414 (LoReg $Rtt),
1415 (HiReg $Rss)),
1416 (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001417
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001418def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
1419 (A2_addp
1420 (M2_dpmpyuu_acc_s0
1421 (S2_lsr_i_p
1422 (A2_addp
1423 (M2_dpmpyuu_acc_s0
1424 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
1425 (HiReg $Rss),
1426 (LoReg $Rtt)),
1427 (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
1428 32),
1429 (HiReg $Rss),
1430 (HiReg $Rtt)),
1431 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001432
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001433// Multiply 64-bit unsigned and use upper result.
1434def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001435
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001436// Multiply 64-bit signed and use upper result.
1437//
1438// For two signed 64-bit integers A and B, let A' and B' denote A and B
1439// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
1440// sign bit of A (and identically for B). With this notation, the signed
1441// product A*B can be written as:
1442// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
1443// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
1444// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
1445// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
1446
1447// Clear the sign bit in a 64-bit register.
1448def ClearSign : OutPatFrag<(ops node:$Rss),
1449 (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>;
1450
1451def : Pat <(mulhs I64:$Rss, I64:$Rtt),
1452 (A2_subp
1453 (MulHU $Rss, $Rtt),
1454 (A2_addp
1455 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
1456 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
1457
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001458// Prefer these instructions over M2_macsip/M2_macsin: the macsi* instructions
1459// will put the immediate addend into a register, while these instructions will
1460// use it directly. Such a construct does not appear in the middle of a gep,
1461// where M2_macsip would be preferable.
1462let AddedComplexity = 20 in {
1463 def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6),
1464 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
1465 def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6),
1466 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1467}
1468
1469// Keep these instructions less preferable to M2_macsip/M2_macsin.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001470def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)),
1471 (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>;
1472def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)),
1473 (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>;
1474def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)),
1475 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>;
1476
1477
1478let Predicates = [HasV5T] in {
1479 def: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx),
1480 (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>;
1481 def: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx),
1482 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
1483 def: Pat<(fma F32:$Rs, (fneg F32:$Rt), F32:$Rx),
1484 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001485}
1486
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001487
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001488def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
1489 (PS_vmulw V2I32:$Rs, V2I32:$Rt)>;
1490def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
1491 (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001492
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001493// Add/subtract two v4i8: Hexagon does not have an insn for this one, so
1494// we use the double add v8i8, and use only the low part of the result.
1495def: Pat<(add V4I8:$Rs, V4I8:$Rt),
1496 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
1497def: Pat<(sub V4I8:$Rs, V4I8:$Rt),
1498 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001499
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001500// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two
1501// half-words, and saturates the result to a 32-bit value, except the
1502// saturation never happens (it can only occur with scaling).
1503def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
1504 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
1505 (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>;
1506def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
1507 (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)),
1508 (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001509
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001510// Multiplies two v4i8 vectors.
1511def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
1512 (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>,
1513 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001514
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001515// Multiplies two v8i8 vectors.
1516def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
1517 (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))),
1518 (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>,
1519 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001520
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001521
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001522// --(10) Bit ------------------------------------------------------------
1523//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001524
1525// Count leading zeros.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001526def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
1527def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001528
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001529// Count trailing zeros.
1530def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
1531def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001532
1533// Count leading ones.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001534def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001535def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
1536
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001537// Count trailing ones.
1538def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
1539def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1540
1541// Define leading/trailing patterns that require zero-extensions to 64 bits.
1542def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1543def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1544def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1545def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
1546
1547def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1548def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1549
1550def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1551def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1552
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001553let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1554 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
1555 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
1556 def: Pat<(or I32:$Rs, IsPow2_32:$V),
1557 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
1558 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
1559 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
1560
1561 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
1562 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1563 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
1564 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1565 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
1566 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
1567}
1568
1569// Clr/set/toggle bit for 64-bit values with immediate bit index.
1570let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1571 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001572 (Combinew (i32 (HiReg $Rss)),
1573 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001574 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001575 (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
1576 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001577
1578 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001579 (Combinew (i32 (HiReg $Rss)),
1580 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001581 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001582 (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1583 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001584
1585 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001586 (Combinew (i32 (HiReg $Rss)),
1587 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001588 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001589 (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1590 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001591}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001592
1593let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001594 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001595 (S2_tstbit_i IntRegs:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001596 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001597 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001598 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001599 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001600 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001601 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
1602}
1603
1604let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001605 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001606 (C2_bitsclri IntRegs:$Rs, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001607 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001608 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
1609}
1610
1611let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001612def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001613 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
1614
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001615def SDTTestBit:
1616 SDTypeProfile<1, 2, [SDTCisVT<0, i1>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1617def HexagonTSTBIT: SDNode<"HexagonISD::TSTBIT", SDTTestBit>;
1618
1619def: Pat<(HexagonTSTBIT I32:$Rs, u5_0ImmPred:$u5),
1620 (S2_tstbit_i I32:$Rs, imm:$u5)>;
1621def: Pat<(HexagonTSTBIT I32:$Rs, I32:$Rt),
1622 (S2_tstbit_r I32:$Rs, I32:$Rt)>;
1623
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001624let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001625 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001626 (S4_ntstbit_i I32:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001627 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1628 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001629}
1630
1631// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1632// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1633// if ([!]tstbit(...)) jump ...
1634let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001635def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1636 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001637
1638let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001639def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1640 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001641
1642// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1643// represented as a compare against "value & 0xFF", which is an exact match
1644// for cmpb (same for cmph). The patterns below do not contain any additional
1645// complexity that would make them preferable, and if they were actually used
1646// instead of cmpb/cmph, they would result in a compare against register that
1647// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1648def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001649 (C4_nbitsclri I32:$Rs, imm:$u6)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001650def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1651 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1652def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1653 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1654
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001655// Special patterns to address certain cases where the "top-down" matching
1656// algorithm would cause suboptimal selection.
1657
1658let AddedComplexity = 100 in {
1659 // Avoid A4_rcmp[n]eqi in these cases:
1660 def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1661 (I1toI32 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1662 def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1663 (I1toI32 (S4_ntstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1664}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001665
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001666// --(11) PIC ------------------------------------------------------------
1667//
1668
1669def SDT_HexagonAtGot
1670 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1671def SDT_HexagonAtPcrel
1672 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1673
1674// AT_GOT address-of-GOT, address-of-global, offset-in-global
1675def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1676// AT_PCREL address-of-global
1677def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1678
1679def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1680 (L2_loadri_io I32:$got, imm:$addr)>;
1681def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1682 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1683def: Pat<(HexagonAtPcrel I32:$addr),
1684 (C4_addipc imm:$addr)>;
1685
1686// The HVX load patterns also match AT_PCREL directly. Make sure that
1687// if the selection of this opcode changes, it's updated in all places.
1688
1689
1690// --(12) Load -----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001691//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001692
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001693def extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1694 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1695}]>;
1696def extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1697 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1698}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001699
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001700def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1701 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1702}]>;
1703def zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1704 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1705}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001706
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001707def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1708 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1709}]>;
1710def sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1711 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1712}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001713
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001714// Patterns to select load-indexed: Rs + Off.
1715// - frameindex [+ imm],
1716multiclass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1717 InstHexagon MI> {
1718 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1719 (VT (MI AddrFI:$fi, imm:$Off))>;
1720 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1721 (VT (MI AddrFI:$fi, imm:$Off))>;
1722 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001723}
1724
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001725// Patterns to select load-indexed: Rs + Off.
1726// - base reg [+ imm]
1727multiclass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1728 InstHexagon MI> {
1729 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1730 (VT (MI IntRegs:$Rs, imm:$Off))>;
1731 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1732 (VT (MI IntRegs:$Rs, imm:$Off))>;
1733 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
1734}
1735
1736// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi.
1737multiclass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1738 InstHexagon MI> {
1739 defm: Loadxfi_pat<Load, VT, ImmPred, MI>;
1740 defm: Loadxgi_pat<Load, VT, ImmPred, MI>;
1741}
1742
1743// Patterns to select load reg indexed: Rs + Off with a value modifier.
1744// - frameindex [+ imm]
1745multiclass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1746 PatLeaf ImmPred, InstHexagon MI> {
1747 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1748 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1749 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1750 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1751 def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1752}
1753
1754// Patterns to select load reg indexed: Rs + Off with a value modifier.
1755// - base reg [+ imm]
1756multiclass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1757 PatLeaf ImmPred, InstHexagon MI> {
1758 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1759 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1760 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1761 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1762 def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1763}
1764
1765// Patterns to select load reg indexed: Rs + Off with a value modifier.
1766// Combines Loadxfim + Loadxgim.
1767multiclass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1768 PatLeaf ImmPred, InstHexagon MI> {
1769 defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>;
1770 defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>;
1771}
1772
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001773// Pattern to select load reg reg-indexed: Rs + Rt<<u2.
1774class Loadxr_shl_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1775 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1776 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001777
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001778// Pattern to select load reg reg-indexed: Rs + Rt<<0.
1779class Loadxr_add_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1780 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1781 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001782
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001783// Pattern to select load reg reg-indexed: Rs + Rt<<u2 with value modifier.
1784class Loadxrm_shl_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1785 InstHexagon MI>
1786 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1787 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001788
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001789// Pattern to select load reg reg-indexed: Rs + Rt<<0 with value modifier.
1790class Loadxrm_add_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1791 InstHexagon MI>
1792 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1793 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001794
1795// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2.
1796// Don't match for u2==0, instead use reg+imm for those cases.
1797class Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI>
1798 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1799 (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>;
1800
1801class Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod,
1802 InstHexagon MI>
1803 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1804 (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>;
1805
1806// Pattern to select load absolute.
1807class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1808 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1809
1810// Pattern to select load absolute with value modifier.
1811class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1812 InstHexagon MI>
1813 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1814
1815
1816let AddedComplexity = 20 in {
1817 defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>;
1818 defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>;
1819 defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>;
1820 defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1821 defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1822 defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>;
1823 defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>;
1824 defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>;
1825 defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1826 defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>;
1827 defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>;
1828 defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>;
1829 defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1830 defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1831 defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>;
1832 defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>;
1833 defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>;
1834 defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>;
1835 // No sextloadi1.
1836
1837 defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>;
1838 defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>;
1839 defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>;
1840 defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>;
1841}
1842
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001843let AddedComplexity = 30 in {
1844 defm: Loadxim_pat<extloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1845 defm: Loadxim_pat<extloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1846 defm: Loadxim_pat<extloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1847 defm: Loadxim_pat<extloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1848 defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1849 defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1850 defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1851 defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1852 defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>;
1853 defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>;
1854 defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>;
1855}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001856
1857let AddedComplexity = 60 in {
1858 def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>;
1859 def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>;
1860 def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1861 def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1862 def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>;
1863 def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>;
1864 def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>;
1865 def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1866 def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>;
1867 def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>;
1868 def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1869 def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1870 def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>;
1871 def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>;
1872 def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>;
1873 def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>;
1874
1875 def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>;
1876 def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1877 def: Loadxum_pat<extloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1878 def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>;
1879 def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1880 def: Loadxum_pat<extloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1881 def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>;
1882 def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1883 def: Loadxum_pat<extloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1884}
1885
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001886let AddedComplexity = 40 in {
1887 def: Loadxr_shl_pat<extloadi8, i32, L4_loadrub_rr>;
1888 def: Loadxr_shl_pat<zextloadi8, i32, L4_loadrub_rr>;
1889 def: Loadxr_shl_pat<sextloadi8, i32, L4_loadrb_rr>;
1890 def: Loadxr_shl_pat<extloadi16, i32, L4_loadruh_rr>;
1891 def: Loadxr_shl_pat<zextloadi16, i32, L4_loadruh_rr>;
1892 def: Loadxr_shl_pat<sextloadi16, i32, L4_loadrh_rr>;
1893 def: Loadxr_shl_pat<load, i32, L4_loadri_rr>;
1894 def: Loadxr_shl_pat<load, i64, L4_loadrd_rr>;
1895 def: Loadxr_shl_pat<load, f32, L4_loadri_rr>;
1896 def: Loadxr_shl_pat<load, f64, L4_loadrd_rr>;
1897}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001898
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001899let AddedComplexity = 20 in {
1900 def: Loadxr_add_pat<extloadi8, i32, L4_loadrub_rr>;
1901 def: Loadxr_add_pat<zextloadi8, i32, L4_loadrub_rr>;
1902 def: Loadxr_add_pat<sextloadi8, i32, L4_loadrb_rr>;
1903 def: Loadxr_add_pat<extloadi16, i32, L4_loadruh_rr>;
1904 def: Loadxr_add_pat<zextloadi16, i32, L4_loadruh_rr>;
1905 def: Loadxr_add_pat<sextloadi16, i32, L4_loadrh_rr>;
1906 def: Loadxr_add_pat<load, i32, L4_loadri_rr>;
1907 def: Loadxr_add_pat<load, i64, L4_loadrd_rr>;
1908 def: Loadxr_add_pat<load, f32, L4_loadri_rr>;
1909 def: Loadxr_add_pat<load, f64, L4_loadrd_rr>;
1910}
1911
1912let AddedComplexity = 40 in {
1913 def: Loadxrm_shl_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1914 def: Loadxrm_shl_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1915 def: Loadxrm_shl_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1916 def: Loadxrm_shl_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1917 def: Loadxrm_shl_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1918 def: Loadxrm_shl_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1919 def: Loadxrm_shl_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1920 def: Loadxrm_shl_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1921 def: Loadxrm_shl_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1922}
1923
1924let AddedComplexity = 20 in {
1925 def: Loadxrm_add_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1926 def: Loadxrm_add_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1927 def: Loadxrm_add_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1928 def: Loadxrm_add_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1929 def: Loadxrm_add_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1930 def: Loadxrm_add_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1931 def: Loadxrm_add_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1932 def: Loadxrm_add_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1933 def: Loadxrm_add_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1934}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001935
1936// Absolute address
1937
1938let AddedComplexity = 60 in {
1939 def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>;
1940 def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>;
1941 def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>;
1942 def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>;
1943 def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>;
1944 def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>;
1945 def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>;
1946 def: Loada_pat<load, i32, anyimm2, PS_loadriabs>;
1947 def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>;
1948 def: Loada_pat<load, f32, anyimm2, PS_loadriabs>;
1949 def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>;
1950
1951 def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>;
1952 def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>;
1953 def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>;
1954 def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>;
1955}
1956
1957let AddedComplexity = 30 in {
1958 def: Loadam_pat<extloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1959 def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>;
1960 def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1961 def: Loadam_pat<extloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1962 def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>;
1963 def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1964 def: Loadam_pat<extloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1965 def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>;
1966 def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1967
1968 def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>;
1969 def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>;
1970}
1971
1972// GP-relative address
1973
1974let AddedComplexity = 100 in {
1975 def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>;
1976 def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>;
1977 def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>;
1978 def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>;
1979 def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>;
1980 def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>;
1981 def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>;
1982 def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>;
1983 def: Loada_pat<load, i32, addrgp, L2_loadrigp>;
1984 def: Loada_pat<load, i64, addrgp, L2_loadrdgp>;
1985 def: Loada_pat<load, f32, addrgp, L2_loadrigp>;
1986 def: Loada_pat<load, f64, addrgp, L2_loadrdgp>;
1987
1988 def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
1989 def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
1990 def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
1991 def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
1992}
1993
1994let AddedComplexity = 70 in {
1995 def: Loadam_pat<extloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1996 def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>;
1997 def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1998 def: Loadam_pat<extloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1999 def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>;
2000 def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
2001 def: Loadam_pat<extloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
2002 def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>;
2003 def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
2004
2005 def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2006 def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>;
2007}
2008
2009
2010// Sign-extending loads of i1 need to replicate the lowest bit throughout
2011// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
2012// do the trick.
2013let AddedComplexity = 20 in
2014def: Pat<(i32 (sextloadi1 I32:$Rs)),
2015 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
2016
2017// Patterns for loads of i1:
2018def: Pat<(i1 (load AddrFI:$fi)),
2019 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
2020def: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))),
2021 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
2022def: Pat<(i1 (load I32:$Rs)),
2023 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
2024
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002025
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002026// --(13) Store ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002027//
2028
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002029class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI>
2030 : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4),
2031 (MI I32:$Rx, imm:$s4, Value:$Rt)>;
2032
2033def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
2034def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
2035def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
2036def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
2037
2038// Patterns for generating stores, where the address takes different forms:
2039// - frameindex,
2040// - frameindex + offset,
2041// - base + offset,
2042// - simple (base address without offset).
2043// These would usually be used together (via Storexi_pat defined below), but
2044// in some cases one may want to apply different properties (such as
2045// AddedComplexity) to the individual patterns.
2046class Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2047 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
2048
2049multiclass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2050 InstHexagon MI> {
2051 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2052 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2053 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2054 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2055}
2056
2057multiclass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2058 InstHexagon MI> {
2059 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2060 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2061 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2062 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2063}
2064
2065class Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2066 : Pat<(Store Value:$Rt, I32:$Rs),
2067 (MI IntRegs:$Rs, 0, Value:$Rt)>;
2068
2069// Patterns for generating stores, where the address takes different forms,
2070// and where the value being stored is transformed through the value modifier
2071// ValueMod. The address forms are same as above.
2072class Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2073 InstHexagon MI>
2074 : Pat<(Store Value:$Rs, AddrFI:$fi),
2075 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
2076
2077multiclass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2078 PatFrag ValueMod, InstHexagon MI> {
2079 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2080 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2081 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2082 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2083}
2084
2085multiclass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2086 PatFrag ValueMod, InstHexagon MI> {
2087 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2088 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2089 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2090 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2091}
2092
2093class Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2094 InstHexagon MI>
2095 : Pat<(Store Value:$Rt, I32:$Rs),
2096 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
2097
2098multiclass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2099 InstHexagon MI> {
2100 defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>;
2101 def: Storexi_fi_pat <Store, Value, MI>;
2102 defm: Storexi_add_pat <Store, Value, ImmPred, MI>;
2103}
2104
2105multiclass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2106 PatFrag ValueMod, InstHexagon MI> {
2107 defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2108 def: Storexim_fi_pat <Store, Value, ValueMod, MI>;
2109 defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2110}
2111
2112// Reg<<S + Imm
2113class Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI>
2114 : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)),
2115 (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>;
2116
2117// Reg<<S + Reg
2118class Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2119 : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))),
2120 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
2121
2122// Reg + Reg
2123class Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2124 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
2125 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
2126
2127class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2128 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2129
2130class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2131 InstHexagon MI>
2132 : Pat<(Store Value:$val, Addr:$addr),
2133 (MI Addr:$addr, (ValueMod Value:$val))>;
2134
2135// Regular stores in the DAG have two operands: value and address.
2136// Atomic stores also have two, but they are reversed: address, value.
2137// To use atomic stores with the patterns, they need to have their operands
2138// swapped. This relies on the knowledge that the F.Fragment uses names
2139// "ptr" and "val".
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002140class AtomSt<PatFrag F>
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002141 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002142 F.OperandTransform> {
2143 let IsAtomic = F.IsAtomic;
2144 let MemoryVT = F.MemoryVT;
2145}
2146
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002147
2148def IMM_BYTE : SDNodeXForm<imm, [{
2149 // -1 can be represented as 255, etc.
2150 // assigning to a byte restores our desired signed value.
2151 int8_t imm = N->getSExtValue();
2152 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2153}]>;
2154
2155def IMM_HALF : SDNodeXForm<imm, [{
2156 // -1 can be represented as 65535, etc.
2157 // assigning to a short restores our desired signed value.
2158 int16_t imm = N->getSExtValue();
2159 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2160}]>;
2161
2162def IMM_WORD : SDNodeXForm<imm, [{
2163 // -1 can be represented as 4294967295, etc.
2164 // Currently, it's not doing this. But some optimization
2165 // might convert -1 to a large +ve number.
2166 // assigning to a word restores our desired signed value.
2167 int32_t imm = N->getSExtValue();
2168 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2169}]>;
2170
2171def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
2172def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
2173def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
2174
2175// Even though the offset is not extendable in the store-immediate, we
2176// can still generate the fi# in the base address. If the final offset
2177// is not valid for the instruction, we will replace it with a scratch
2178// register.
2179class SmallStackStore<PatFrag Store>
2180 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2181 return isSmallStackStore(cast<StoreSDNode>(N));
2182}]>;
2183
2184// This is the complement of SmallStackStore.
2185class LargeStackStore<PatFrag Store>
2186 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2187 return !isSmallStackStore(cast<StoreSDNode>(N));
2188}]>;
2189
2190// Preferred addressing modes for various combinations of stored value
2191// and address computation.
2192// For stores where the address and value are both immediates, prefer
2193// store-immediate. The reason is that the constant-extender optimization
2194// can replace store-immediate with a store-register, but there is nothing
2195// to generate a store-immediate out of a store-register.
2196//
2197// C R F F+C R+C R+R R<<S+C R<<S+R
2198// --+-------+-----+-----+------+-----+-----+--------+--------
2199// C | imm | imm | imm | imm | imm | rr | ur | rr
2200// R | abs* | io | io | io | io | rr | ur | rr
2201//
2202// (*) Absolute or GP-relative.
2203//
2204// Note that any expression can be matched by Reg. In particular, an immediate
2205// can always be placed in a register, so patterns checking for Imm should
2206// have a higher priority than the ones involving Reg that could also match.
2207// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the
2208// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before
2209// Reg alone.
2210//
2211// The order in which the different combinations are tried:
2212//
2213// C F R F+C R+C R+R R<<S+C R<<S+R
2214// --+-------+-----+-----+------+-----+-----+--------+--------
2215// C | 1 | 6 | - | 5 | 9 | - | - | -
2216// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4
2217
2218
2219// First, match the unusual case of doubleword store into Reg+Imm4, i.e.
2220// a store where the offset Imm4 is a multiple of 4, but not of 8. This
2221// implies that Reg is also a proper multiple of 4. To still generate a
2222// doubleword store, add 4 to Reg, and subtract 4 from the offset.
2223
2224def s30_2ProperPred : PatLeaf<(i32 imm), [{
2225 int64_t v = (int64_t)N->getSExtValue();
2226 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
2227}]>;
2228def RoundTo8 : SDNodeXForm<imm, [{
2229 int32_t Imm = N->getSExtValue();
2230 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
2231}]>;
2232
2233let AddedComplexity = 150 in
2234def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
2235 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
2236
2237class Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2238 : Pat<(Store Value:$val, anyimm:$addr),
2239 (MI (ToI32 $addr), 0, Value:$val)>;
2240class Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2241 InstHexagon MI>
2242 : Pat<(Store Value:$val, anyimm:$addr),
2243 (MI (ToI32 $addr), 0, (ValueMod Value:$val))>;
2244
2245let AddedComplexity = 140 in {
2246 def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2247 def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2248 def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>;
2249
2250 def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>;
2251 def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>;
2252 def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>;
2253}
2254
2255// GP-relative address
2256let AddedComplexity = 120 in {
2257 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2258 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2259 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2260 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2261 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2262 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002263 def: Storea_pat<AtomSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2264 def: Storea_pat<AtomSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2265 def: Storea_pat<AtomSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2266 def: Storea_pat<AtomSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002267
2268 def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>;
2269 def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>;
2270 def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>;
2271 def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2272}
2273
2274// Absolute address
2275let AddedComplexity = 110 in {
2276 def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>;
2277 def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>;
2278 def: Storea_pat<store, I32, anyimm2, PS_storeriabs>;
2279 def: Storea_pat<store, I64, anyimm3, PS_storerdabs>;
2280 def: Storea_pat<store, F32, anyimm2, PS_storeriabs>;
2281 def: Storea_pat<store, F64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002282 def: Storea_pat<AtomSt<atomic_store_8>, I32, anyimm0, PS_storerbabs>;
2283 def: Storea_pat<AtomSt<atomic_store_16>, I32, anyimm1, PS_storerhabs>;
2284 def: Storea_pat<AtomSt<atomic_store_32>, I32, anyimm2, PS_storeriabs>;
2285 def: Storea_pat<AtomSt<atomic_store_64>, I64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002286
2287 def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>;
2288 def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>;
2289 def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>;
2290 def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>;
2291}
2292
2293// Reg<<S + Imm
2294let AddedComplexity = 100 in {
2295 def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>;
2296 def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>;
2297 def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>;
2298 def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>;
2299 def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>;
2300 def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>;
2301
2302 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)),
2303 (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>;
2304}
2305
2306// Reg<<S + Reg
2307let AddedComplexity = 90 in {
2308 def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>;
2309 def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>;
2310 def: Storexr_shl_pat<store, I32, S4_storeri_rr>;
2311 def: Storexr_shl_pat<store, I64, S4_storerd_rr>;
2312 def: Storexr_shl_pat<store, F32, S4_storeri_rr>;
2313 def: Storexr_shl_pat<store, F64, S4_storerd_rr>;
2314
2315 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)),
2316 (S4_storerb_ur IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>;
2317}
2318
2319class SS_<PatFrag F> : SmallStackStore<F>;
2320class LS_<PatFrag F> : LargeStackStore<F>;
2321
2322multiclass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2323 defm: Storexim_fi_add_pat<S, V, O, M, I>;
2324}
2325multiclass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2326 defm: Storexi_fi_add_pat<S, V, O, I>;
2327}
2328
2329// Fi+Imm, store-immediate
2330let AddedComplexity = 80 in {
2331 defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2332 defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2333 defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2334
2335 defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>;
2336 defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>;
2337 defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>;
2338
2339 // For large-stack stores, generate store-register (prefer explicit Fi
2340 // in the address).
2341 defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>;
2342 defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>;
2343 defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>;
2344}
2345
2346// Fi, store-immediate
2347let AddedComplexity = 70 in {
2348 def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>;
2349 def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>;
2350 def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>;
2351
2352 def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>;
2353 def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>;
2354 def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>;
2355
2356 // For large-stack stores, generate store-register (prefer explicit Fi
2357 // in the address).
2358 def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>;
2359 def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>;
2360 def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>;
2361}
2362
2363// Fi+Imm, Fi, store-register
2364let AddedComplexity = 60 in {
2365 defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>;
2366 defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>;
2367 defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>;
2368 defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>;
2369 defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>;
2370 defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>;
2371 defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>;
2372
2373 def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>;
2374 def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>;
2375 def: Storexi_fi_pat<store, I32, S2_storeri_io>;
2376 def: Storexi_fi_pat<store, I64, S2_storerd_io>;
2377 def: Storexi_fi_pat<store, F32, S2_storeri_io>;
2378 def: Storexi_fi_pat<store, F64, S2_storerd_io>;
2379 def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>;
2380}
2381
2382
2383multiclass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2384 defm: Storexim_add_pat<S, V, O, M, I>;
2385}
2386multiclass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2387 defm: Storexi_add_pat<S, V, O, I>;
2388}
2389
2390// Reg+Imm, store-immediate
2391let AddedComplexity = 50 in {
2392 defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2393 defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2394 defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2395
2396 defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>;
2397 defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>;
2398 defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>;
2399}
2400
2401// Reg+Imm, store-register
2402let AddedComplexity = 40 in {
2403 defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>;
2404 defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>;
2405 defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>;
2406 defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>;
2407 defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>;
2408 defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>;
2409
2410 defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>;
2411 defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>;
2412 defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>;
2413 defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>;
2414
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002415 defm: Storexi_pat<AtomSt<atomic_store_8>, I32, anyimm0, S2_storerb_io>;
2416 defm: Storexi_pat<AtomSt<atomic_store_16>, I32, anyimm1, S2_storerh_io>;
2417 defm: Storexi_pat<AtomSt<atomic_store_32>, I32, anyimm2, S2_storeri_io>;
2418 defm: Storexi_pat<AtomSt<atomic_store_64>, I64, anyimm3, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002419}
2420
2421// Reg+Reg
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002422let AddedComplexity = 30 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002423 def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>;
2424 def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>;
2425 def: Storexr_add_pat<store, I32, S4_storeri_rr>;
2426 def: Storexr_add_pat<store, I64, S4_storerd_rr>;
2427 def: Storexr_add_pat<store, F32, S4_storeri_rr>;
2428 def: Storexr_add_pat<store, F64, S4_storerd_rr>;
2429
2430 def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)),
2431 (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002432}
2433
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002434// Reg, store-immediate
2435let AddedComplexity = 20 in {
2436 def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2437 def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2438 def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002439
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002440 def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>;
2441 def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>;
2442 def: Storexi_base_pat<store, anyimm, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002443}
2444
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002445// Reg, store-register
2446let AddedComplexity = 10 in {
2447 def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>;
2448 def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>;
2449 def: Storexi_base_pat<store, I32, S2_storeri_io>;
2450 def: Storexi_base_pat<store, I64, S2_storerd_io>;
2451 def: Storexi_base_pat<store, F32, S2_storeri_io>;
2452 def: Storexi_base_pat<store, F64, S2_storerd_io>;
2453
2454 def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
2455 def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
2456 def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
2457 def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>;
2458
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002459 def: Storexi_base_pat<AtomSt<atomic_store_8>, I32, S2_storerb_io>;
2460 def: Storexi_base_pat<AtomSt<atomic_store_16>, I32, S2_storerh_io>;
2461 def: Storexi_base_pat<AtomSt<atomic_store_32>, I32, S2_storeri_io>;
2462 def: Storexi_base_pat<AtomSt<atomic_store_64>, I64, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002463}
2464
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002465
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002466// --(14) Memop ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002467//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002468
2469def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002470 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002471 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002472}]>;
2473
2474def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002475 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002476 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002477}]>;
2478
2479def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002480 int64_t V = N->getSExtValue();
2481 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002482}]>;
2483
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002484def IsNPow2_8 : PatLeaf<(i32 imm), [{
2485 uint8_t NV = ~N->getZExtValue();
2486 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002487}]>;
2488
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002489def IsNPow2_16 : PatLeaf<(i32 imm), [{
2490 uint16_t NV = ~N->getZExtValue();
2491 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002492}]>;
2493
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002494def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002495 uint8_t V = N->getZExtValue();
2496 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002497}]>;
2498
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002499def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002500 uint16_t V = N->getZExtValue();
2501 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002502}]>;
2503
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002504def LogN2_8 : SDNodeXForm<imm, [{
2505 uint8_t NV = ~N->getZExtValue();
2506 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002507}]>;
2508
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002509def LogN2_16 : SDNodeXForm<imm, [{
2510 uint16_t NV = ~N->getZExtValue();
2511 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002512}]>;
2513
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002514def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
2515
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002516multiclass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2517 InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002518 // Addr: i32
2519 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
2520 (MI I32:$Rs, 0, I32:$A)>;
2521 // Addr: fi
2522 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
2523 (MI AddrFI:$Rs, 0, I32:$A)>;
2524}
2525
2526multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2527 SDNode Oper, InstHexagon MI> {
2528 // Addr: i32
2529 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
2530 (add I32:$Rs, ImmPred:$Off)),
2531 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002532 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
2533 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002534 (MI I32:$Rs, imm:$Off, I32:$A)>;
2535 // Addr: fi
2536 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2537 (add AddrFI:$Rs, ImmPred:$Off)),
2538 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002539 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2540 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002541 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
2542}
2543
2544multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2545 SDNode Oper, InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002546 defm: Memopxr_base_pat <Load, Store, Oper, MI>;
2547 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002548}
2549
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002550let AddedComplexity = 200 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002551 // add reg
2552 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
2553 /*anyext*/ L4_add_memopb_io>;
2554 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
2555 /*sext*/ L4_add_memopb_io>;
2556 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
2557 /*zext*/ L4_add_memopb_io>;
2558 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
2559 /*anyext*/ L4_add_memoph_io>;
2560 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
2561 /*sext*/ L4_add_memoph_io>;
2562 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
2563 /*zext*/ L4_add_memoph_io>;
2564 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
2565
2566 // sub reg
2567 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
2568 /*anyext*/ L4_sub_memopb_io>;
2569 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
2570 /*sext*/ L4_sub_memopb_io>;
2571 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
2572 /*zext*/ L4_sub_memopb_io>;
2573 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
2574 /*anyext*/ L4_sub_memoph_io>;
2575 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
2576 /*sext*/ L4_sub_memoph_io>;
2577 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
2578 /*zext*/ L4_sub_memoph_io>;
2579 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
2580
2581 // and reg
2582 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
2583 /*anyext*/ L4_and_memopb_io>;
2584 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
2585 /*sext*/ L4_and_memopb_io>;
2586 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
2587 /*zext*/ L4_and_memopb_io>;
2588 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
2589 /*anyext*/ L4_and_memoph_io>;
2590 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
2591 /*sext*/ L4_and_memoph_io>;
2592 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
2593 /*zext*/ L4_and_memoph_io>;
2594 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
2595
2596 // or reg
2597 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
2598 /*anyext*/ L4_or_memopb_io>;
2599 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
2600 /*sext*/ L4_or_memopb_io>;
2601 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
2602 /*zext*/ L4_or_memopb_io>;
2603 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
2604 /*anyext*/ L4_or_memoph_io>;
2605 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
2606 /*sext*/ L4_or_memoph_io>;
2607 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
2608 /*zext*/ L4_or_memoph_io>;
2609 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
2610}
2611
2612
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002613multiclass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2614 PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002615 // Addr: i32
2616 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
2617 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
2618 // Addr: fi
2619 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
2620 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
2621}
2622
2623multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2624 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2625 InstHexagon MI> {
2626 // Addr: i32
2627 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
2628 (add I32:$Rs, ImmPred:$Off)),
2629 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002630 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
2631 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002632 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2633 // Addr: fi
2634 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2635 (add AddrFI:$Rs, ImmPred:$Off)),
2636 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002637 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2638 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002639 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2640}
2641
2642multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2643 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2644 InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002645 defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>;
2646 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002647}
2648
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002649let AddedComplexity = 220 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002650 // add imm
2651 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2652 /*anyext*/ IdImm, L4_iadd_memopb_io>;
2653 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2654 /*sext*/ IdImm, L4_iadd_memopb_io>;
2655 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2656 /*zext*/ IdImm, L4_iadd_memopb_io>;
2657 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2658 /*anyext*/ IdImm, L4_iadd_memoph_io>;
2659 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2660 /*sext*/ IdImm, L4_iadd_memoph_io>;
2661 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2662 /*zext*/ IdImm, L4_iadd_memoph_io>;
2663 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
2664 L4_iadd_memopw_io>;
2665 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2666 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
2667 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2668 /*sext*/ NegImm8, L4_iadd_memopb_io>;
2669 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2670 /*zext*/ NegImm8, L4_iadd_memopb_io>;
2671 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2672 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
2673 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2674 /*sext*/ NegImm16, L4_iadd_memoph_io>;
2675 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2676 /*zext*/ NegImm16, L4_iadd_memoph_io>;
2677 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
2678 L4_iadd_memopw_io>;
2679
2680 // sub imm
2681 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2682 /*anyext*/ IdImm, L4_isub_memopb_io>;
2683 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2684 /*sext*/ IdImm, L4_isub_memopb_io>;
2685 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2686 /*zext*/ IdImm, L4_isub_memopb_io>;
2687 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2688 /*anyext*/ IdImm, L4_isub_memoph_io>;
2689 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2690 /*sext*/ IdImm, L4_isub_memoph_io>;
2691 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2692 /*zext*/ IdImm, L4_isub_memoph_io>;
2693 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
2694 L4_isub_memopw_io>;
2695 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2696 /*anyext*/ NegImm8, L4_isub_memopb_io>;
2697 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2698 /*sext*/ NegImm8, L4_isub_memopb_io>;
2699 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2700 /*zext*/ NegImm8, L4_isub_memopb_io>;
2701 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2702 /*anyext*/ NegImm16, L4_isub_memoph_io>;
2703 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2704 /*sext*/ NegImm16, L4_isub_memoph_io>;
2705 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2706 /*zext*/ NegImm16, L4_isub_memoph_io>;
2707 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
2708 L4_isub_memopw_io>;
2709
2710 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002711 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2712 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
2713 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2714 /*sext*/ LogN2_8, L4_iand_memopb_io>;
2715 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2716 /*zext*/ LogN2_8, L4_iand_memopb_io>;
2717 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2718 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
2719 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2720 /*sext*/ LogN2_16, L4_iand_memoph_io>;
2721 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2722 /*zext*/ LogN2_16, L4_iand_memoph_io>;
2723 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
2724 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002725
2726 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002727 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2728 /*anyext*/ Log2_8, L4_ior_memopb_io>;
2729 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2730 /*sext*/ Log2_8, L4_ior_memopb_io>;
2731 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2732 /*zext*/ Log2_8, L4_ior_memopb_io>;
2733 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2734 /*anyext*/ Log2_16, L4_ior_memoph_io>;
2735 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2736 /*sext*/ Log2_16, L4_ior_memoph_io>;
2737 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2738 /*zext*/ Log2_16, L4_ior_memoph_io>;
2739 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
2740 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002741}
2742
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002743
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002744// --(15) Call -----------------------------------------------------------
2745//
2746
2747// Pseudo instructions.
2748def SDT_SPCallSeqStart
2749 : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2750def SDT_SPCallSeqEnd
2751 : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2752
2753def callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
2754 [SDNPHasChain, SDNPOutGlue]>;
2755def callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
2756 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
2757
2758def SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
2759
2760def HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
2761 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2762def callv3: SDNode<"HexagonISD::CALL", SDT_SPCall,
2763 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2764def callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall,
2765 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2766
2767def: Pat<(callseq_start timm:$amt, timm:$amt2),
2768 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
2769def: Pat<(callseq_end timm:$amt1, timm:$amt2),
2770 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
2771
2772def: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>;
2773def: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>;
2774def: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>;
2775
2776def: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>;
2777def: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>;
2778def: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>;
2779def: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>;
2780
2781def: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>;
2782def: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>;
2783def: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>;
2784
2785def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
2786 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2787def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
2788
2789def: Pat<(retflag), (PS_jmpret (i32 R31))>;
2790def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
2791
2792
2793// --(16) Branch ---------------------------------------------------------
2794//
2795
2796def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
2797def: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>;
2798
2799def: Pat<(brcond I1:$Pu, bb:$dst),
2800 (J2_jumpt I1:$Pu, bb:$dst)>;
2801def: Pat<(brcond (not I1:$Pu), bb:$dst),
2802 (J2_jumpf I1:$Pu, bb:$dst)>;
2803def: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst),
2804 (J2_jumpf I1:$Pu, bb:$dst)>;
Amaury Sechet893a6b82018-02-23 11:50:42 +00002805def: Pat<(brcond (i1 (seteq I1:$Pu, 0)), bb:$dst),
2806 (J2_jumpf I1:$Pu, bb:$dst)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002807def: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst),
2808 (J2_jumpt I1:$Pu, bb:$dst)>;
2809
2810
2811// --(17) Misc -----------------------------------------------------------
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002812
2813
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002814// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002815// for C code of the form r = (c>='0' && c<='9') ? 1 : 0.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002816// The isdigit transformation relies on two 'clever' aspects:
2817// 1) The data type is unsigned which allows us to eliminate a zero test after
2818// biasing the expression by 48. We are depending on the representation of
2819// the unsigned types, and semantics.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002820// 2) The front end has converted <= 9 into < 10 on entry to LLVM.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002821//
2822// For the C code:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002823// retval = (c >= '0' && c <= '9') ? 1 : 0;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002824// The code is transformed upstream of llvm into
2825// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002826
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002827def u7_0PosImmPred : ImmLeaf<i32, [{
2828 // True if the immediate fits in an 7-bit unsigned field and is positive.
2829 return Imm > 0 && isUInt<7>(Imm);
2830}]>;
2831
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002832let AddedComplexity = 139 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002833def: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))),
2834 (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002835
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002836let AddedComplexity = 100 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002837def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
2838 (i32 (extloadi8 (add I32:$b, 3))),
2839 24, 8),
2840 (i32 16)),
2841 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
2842 (zextloadi8 I32:$b)),
2843 (A2_swiz (L2_loadri_io I32:$b, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002844
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002845
2846// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2847// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2848// We don't really want either one here.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002849def SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2850def HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2851 [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002852
2853def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2854 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2855def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2856 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2857
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002858def SDTHexagonALLOCA
2859 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2860def HexagonALLOCA
2861 : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002862
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002863def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
2864 (PS_alloca IntRegs:$Rs, imm:$A)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002865
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002866def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
2867def: Pat<(HexagonBARRIER), (Y2_barrier)>;
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002868
2869// Read cycle counter.
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002870def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
2871def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
2872 [SDNPHasChain]>;
2873
2874def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;